

MT8806 ISO-CMOS 8 x 4 Analog Switch Array

**Data Sheet** 

# Features

- · Internal control latches and address decoder
- Short set-up and hold times
- Wide operating voltage: 4.5 V to 13.2 V
- 12Vpp analog signal capability
- R<sub>ON</sub> 65 Ω max. @ V<sub>DD</sub>=12 V, 25°C
- $\Delta R_{ON} \leq 10 \ \Omega$  @ V<sub>DD</sub>=12 V, 25°C
- Full CMOS switch for low distortion
- Minimum feedthrough and crosstalk
- Separate analog and digital reference supplies
- Low power consumption ISO-CMOS technology

# Applications

- Key systems
- PBX systems
- Mobile radio
- Test equipment/instrumentation
- Analog/digital multiplexers
- Audio/Video switching

| Ordering Information |                     |             |  |  |  |  |  |  |  |  |
|----------------------|---------------------|-------------|--|--|--|--|--|--|--|--|
| MT8806AE             | 24 Pin PDIP         | Tubes       |  |  |  |  |  |  |  |  |
| MT8806AP             | 28 Pin PLCC         | Tubes       |  |  |  |  |  |  |  |  |
| MT8806APR            | 28 Pin PLCC         | Tape & Reel |  |  |  |  |  |  |  |  |
| MT8806AP1            | 28 Pin PLCC*        | Tubes       |  |  |  |  |  |  |  |  |
| MT8806AE1            | 24 Pin PDIP*        | Tubes       |  |  |  |  |  |  |  |  |
|                      | * Pb free Matte Tin |             |  |  |  |  |  |  |  |  |
|                      | -40°C to +85°C      |             |  |  |  |  |  |  |  |  |

# Description

The Zarlink MT8806 is fabricated in Zarlink's ISO-CMOS technology providing low power dissipation and high reliability. The device contains a 8 x 4 array of crosspoint switches along with a 5 to 32 line decoder and latch circuits. Any one of the 32 switches can be addressed by selecting the appropriate five address bits. The selected switch can be turned on or off by applying a logical one or zero to the DATA input. V<sub>SS</sub> is the ground reference of the digital inputs. The range of the analog signal is from V<sub>DD</sub> to V<sub>EE</sub>. Chip Select (CS) allows the crosspoint array to be cascaded for matrix expansion.



#### Figure 1 - Functional Block Diagram

May 2005





### **Pin Description**

|       | Pin #     |                 | Description                                                                                                                                                                                   |
|-------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDIP  | PLCC      | Name            | Description                                                                                                                                                                                   |
| 1-3   | 1-3       | Y2-Y0           | <b>Y2-Y0 Analog (Inputs/Outputs):</b> these are connected to the Y2-Y0 columns of the switch array.                                                                                           |
| 4     | 6         | DATA            | <b>DATA (Input)</b> : a logic high input will turn on the selected switch and a logic low will turn off the selected switch. Active High.                                                     |
| 5     | 7         | X0              | X0 Analog (Input/Output): this is connected to the X0 row of the switch array.                                                                                                                |
| 6     | 8         | AX0             | X0 Address Line (Input)                                                                                                                                                                       |
| 7     | 9         | X1              | X1 Analog (Input/Output): this is connected to the X1 row of the switch array.                                                                                                                |
| 8     | 10        | AX1             | X1 Address Line (Input)                                                                                                                                                                       |
| 9     | 11        | X2              | X2 Analog (Input/Output): this is connected to the X2 row of the switch array.                                                                                                                |
| 10    | 12        | CS              | Chip Select (Input): this is used to select the device. Active High.                                                                                                                          |
| 11    | 13        | X3              | X3 Analog (Input/Output): this is connected to the X3 row of the switch array.                                                                                                                |
| 12    | 14        | V <sub>SS</sub> | Digital Ground Reference                                                                                                                                                                      |
| 13    | 15        | V <sub>EE</sub> | Negative Power Supply                                                                                                                                                                         |
| 14-16 | 16,17, 20 | AY0-AY2         | Y0 -Y2 Address Lines (Inputs)                                                                                                                                                                 |
| 17    | 21        | STROBE          | <b>STROBE (Input)</b> : enables function selected by address and data. Address must be stable before STROBE goes high and DATA must be stable on the falling edge of the STROBE. Active High. |
| 18    | 22        | RESET           | Master RESET (Input): this is used to turn off all switches regardless of the condition of CS. Active High.                                                                                   |

|       | Pin #           | Name | Description                                                                                         |
|-------|-----------------|------|-----------------------------------------------------------------------------------------------------|
| PDIP  | PLCC            | Name | Description                                                                                         |
| 19-23 | 23-27           |      | <b>Y7-Y3 Analog (Inputs/Outputs):</b> these are connected to the Y7-Y3 columns of the switch array. |
| 24    | 28              | VDD  | Positive Power Supply                                                                               |
|       | 4, 5,<br>18, 19 | NC   | No Connect                                                                                          |

### **Pin Description**

# Functional Description

The MT8806 is an analog switch matrix with an array size of 8 x 4. The switch array is arranged such that there are 8 columns by 4 rows. The columns are referred to as the Y inputs/outputs and the rows are the X inputs/outputs. The crosspoint analog switch array will interconnect any X I/O with any Y I/O when turned on and provide a high degree of isolation when turned off. The control memory consists of a 32 bit write only RAM in which the bits are selected by the address inputs (AY0-AY2, AX0 & AX1). Data is presented to the memory on the DATA input. Data is asynchronously written into memory whenever both the CS (Chip Select) and the STROBE inputs are high and is latched on the falling edge of STROBE. A logical "1" written into a memory cell turns the corresponding crosspoint switch on and a logical "0" turns the crosspoint off. Only the crosspoint switches corresponding to the addressed memory location are altered when data is written into memory. The remaining switches retain their previous states. Any combination of X and Y inputs/outputs can be interconnected by establishing appropriate patterns in the control memory. A logical "1" on the RESET input will asynchronously return all memory locations to logical "0" turning off all crosspoint switches regardless of whether CS is high or low. Two voltage reference pins (V<sub>SS</sub> and V<sub>EE</sub>) are provided for the MT8806 to enable switching of negative analog signals. The range for digital signals is from V<sub>DD</sub> to V<sub>SS</sub> while the range for analog signals is from V<sub>DD</sub> to V<sub>EE</sub>. V<sub>SS</sub> and V<sub>EE</sub> pins can be tied together if a single voltage reference is needed.

# Address Decode

The five address inputs along with the STROBE and CS (Chip Select) inputs are logically ANDed to form an enable signal for the resettable transparent latches. The DATA input is buffered and is used as the input to all latches. To write to a location, RESET must be low and CS must go high while the address and data are set up. Then the STROBE input is set high and then low causing the data to be latched. The data can be changed while STROBE is high, however, the corresponding switch will turn on and off in accordance with the DATA input. DATA must be stable on the falling edge of STROBE in order for correct data to be written to the latch.

Absolute Maximum Ratings\*- Voltages are with respect to  $V_{EE}$  unless otherwise stated.

|   | Parameter                             | Symbol                             | Min.                 | Max.                         | Units  |
|---|---------------------------------------|------------------------------------|----------------------|------------------------------|--------|
| 1 | Supply Voltage                        | V <sub>DD</sub><br>V <sub>SS</sub> | -0.3<br>-0.3         | 15.0<br>V <sub>DD</sub> +0.3 | V<br>V |
| 2 | Analog Input Voltage                  | V <sub>INA</sub>                   | -0.3                 | V <sub>DD</sub> +0.3         | V      |
| 3 | Digital Input Voltage                 | V <sub>IN</sub>                    | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3         | V      |
| 4 | Current on any I/O Pin                | I                                  |                      | ±15                          | mA     |
| 5 | Storage Temperature                   | Τ <sub>S</sub>                     | -65                  | +150                         | °C     |
| 6 | Package Power Dissipation PLASTIC DIP | PD                                 |                      | 0.6                          | W      |

\* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

|   | Characteristics       | Sym.                               | Min.                   | Тур. | Max.                         | Units  | Test Conditions |
|---|-----------------------|------------------------------------|------------------------|------|------------------------------|--------|-----------------|
| 1 | Operating Temperature | Τ <sub>Ο</sub>                     | -40                    | 25   | 85                           | °C     |                 |
| 2 | Supply Voltage        | V <sub>DD</sub><br>V <sub>SS</sub> | 4.5<br>V <sub>EE</sub> |      | 13.2<br>V <sub>DD</sub> -4.5 | V<br>V |                 |
| 3 | Analog Input Voltage  | V <sub>INA</sub>                   | $V_{EE}$               |      | V <sub>DD</sub>              | V      |                 |
| 4 | Digital Input Voltage | V <sub>IN</sub>                    | $V_{SS}$               |      | V <sub>DD</sub>              | V      |                 |

**DC Electrical Characteristics**<sup>†</sup>- Voltages are with respect to  $V_{EE}=V_{SS}=0V$ ,  $V_{DD}=12V$  unless otherwise stated.

|   | Characteristics                                    | Sym.              | Min.                | Typ.‡ | Max.                    | Units | Test Conditions                                                                                    |
|---|----------------------------------------------------|-------------------|---------------------|-------|-------------------------|-------|----------------------------------------------------------------------------------------------------|
| 1 | Quiescent Supply Current                           | I <sub>DD</sub>   |                     | 1     | 100                     | μA    | All digital inputs at $V_{\text{IN}}\text{=}V_{\text{SS}}$ or $V_{\text{DD}}$                      |
|   |                                                    |                   |                     | 0.4   | 1.5                     | mA    | All digital inputs at V <sub>IN</sub> =2.4 + V <sub>SS</sub> ; V <sub>SS</sub> =7.0V               |
|   |                                                    |                   |                     | 5     | 15                      | mA    | All digital inputs at $V_{IN}$ =3.4V                                                               |
| 2 | Off-state Leakage Current<br>(See G.9 in Appendix) | I <sub>OFF</sub>  |                     | ±1    | ±500                    | nA    | IV <sub>Xi</sub> - V <sub>Yj</sub> I = V <sub>DD</sub> - V <sub>EE</sub><br>See Appendix, Fig. A.1 |
| 3 | Input Logic "0" level                              | V <sub>IL</sub>   |                     |       | 0.8+V <sub>S</sub><br>s | V     | V <sub>SS</sub> =7.5V; V <sub>EE</sub> =0V                                                         |
| 4 | Input Logic "1" level                              | V <sub>IH</sub>   | 2.0+V <sub>SS</sub> |       |                         | V     | V <sub>SS</sub> =6.5V; V <sub>EE</sub> =0V                                                         |
| 5 | Input Logic "1" level                              | V <sub>IH</sub>   | 3.3                 |       |                         | V     |                                                                                                    |
| 6 | Input Leakage (digital pins)                       | I <sub>LEAK</sub> |                     | 0.1   | 10                      | μA    | All digital inputs at $V_{IN} = V_{SS}$ or $V_{DD}$                                                |

† DC Electrical Characteristics are over recommended temperature range.
 ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.

|   | 50                                                                                    |                  |                 |                 |      |                 |      |                 |             |                                                                                                                                                                        |
|---|---------------------------------------------------------------------------------------|------------------|-----------------|-----------------|------|-----------------|------|-----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Characteristics                                                                       | Sym.             | 25              | S°C             | 70   | O°C             | 85°C |                 | Units       | Test Conditions                                                                                                                                                        |
|   |                                                                                       |                  | Тур.            | Max.            | Тур. | Max.            | Тур. | Max.            |             |                                                                                                                                                                        |
| 1 | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                  | R <sub>ON</sub>  | 45<br>55<br>120 | 65<br>75<br>185 |      | 75<br>85<br>215 |      | 80<br>90<br>225 | Ω<br>Ω<br>Ω | $V_{SS}=V_{EE}=0V, V_{DC}=V_{DD}/2,$<br>$IV_{Xi}-V_{Yj}I = 0.4V$<br>See Appendix, Fig. A.2                                                                             |
| 2 | Difference in on-state<br>resistance between two<br>switches<br>(See G.4 in Appendix) | ∆R <sub>ON</sub> | 5               | 10              |      | 10              |      | 10              | Ω           | $\label{eq:VDD} \begin{array}{l} V_{DD} = 12 V, \ V_{SS} = V_{EE} = 0, \\ V_{DC} = V_{DD}/2, \\ IV_{Xi} - V_{Yj}I = 0.4 V \\ See \ Appendix, \ Fig. \ A.2 \end{array}$ |

# DC Electrical Characteristics- Switch Resistance - V<sub>DC</sub> is the external DC offset applied at the analog I/O pins.

# AC Electrical Characteristics<sup>†</sup> - Crosspoint Performance - Voltages are with respect to V<sub>DD</sub>=5V, V<sub>SS</sub>=0V, V<sub>EE</sub>=-7V, unless otherwise stated.

|   | Characteristics                                                                                           | Sym.              | Min. | Typ.‡ | Max. | Units | Test Conditions                                                                                                        |
|---|-----------------------------------------------------------------------------------------------------------|-------------------|------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------|
| 1 | Switch I/O Capacitance                                                                                    | CS                |      | 20    |      | pF    | f=1 MHz                                                                                                                |
| 2 | Feedthrough Capacitance                                                                                   | C <sub>F</sub>    |      | 0.2   |      | pF    | f=1 MHz                                                                                                                |
| 3 | Frequency Response<br>Channel "ON"<br>20LOG(V <sub>OUT</sub> /V <sub>Xi</sub> )=-3dB                      | F <sub>3dB</sub>  |      | 45    |      | MHz   | Switch is "ON"; $V_{INA} = 2Vpp$<br>sinewave; $R_L = 1k\Omega$<br>See Appendix, Fig. A.3                               |
| 4 | Total Harmonic Distortion<br>(See G.5, G.6 in Appendix)                                                   | THD               |      | 0.01  |      | %     | Switch is "ON"; $V_{INA} = 2Vpp$<br>sinewave f= 1kHz; $R_L=1k\Omega$                                                   |
| 5 | Feedthrough<br>Channel "OFF"<br>Feed.=20LOG (V <sub>OUT</sub> /V <sub>Xi</sub> )<br>(See G.8 in Appendix) | FDT               |      | -95   |      | dB    | All Switches "OFF"; $V_{INA}$ =<br>2Vpp sinewave; f= 1kHz;<br>$R_L$ = 1k $\Omega$<br>See Appendix, Fig. A.4            |
| 6 | Crosstalk between any two<br>channels for switches Xi-Yi and                                              | X <sub>talk</sub> |      | -45   |      | dB    | $V_{INA}$ =2Vpp sinewave<br>f= 10MHz; R <sub>L</sub> = 75 $\Omega$                                                     |
|   |                                                                                                           |                   |      | -90   |      | dB    | V <sub>INA</sub> =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 600Ω                                                     |
|   | Xtalk=20LOG (V <sub>Yj</sub> /V <sub>Xi</sub> ).<br>(See G.7 in Appendix).                                |                   |      | -85   |      | dB    | V <sub>INA</sub> =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 1kΩ                                                      |
|   |                                                                                                           |                   |      | -80   |      | dB    | $V_{INA}$ =2Vpp sinewave<br>f= 1kHz; R <sub>L</sub> = 10k $\Omega$<br>Refer to Appendix, Fig. A.5<br>for test circuit. |
| 7 | Propagation delay through switch                                                                          | t <sub>PS</sub>   |      |       | 30   | ns    | R <sub>L</sub> =1kΩ; C <sub>L</sub> =50pF                                                                              |

† Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details.
 ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
 Crosstalk measurements are for Plastic DIPS only, crosstalk values for PLCC packages are approximately 5 dB better.

|    | Characteristics                                                      | Sym.               | Min. | Typ.‡ | Max. | Units | Test Conditions                                                                                                   |
|----|----------------------------------------------------------------------|--------------------|------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------|
| 1  | Control Input crosstalk to switch<br>(for CS, DATA, STROBE, Address) | CX <sub>talk</sub> |      | 30    |      | mVpp  | $V_{IN}$ =3V squarewave;<br>R <sub>IN</sub> =1k $\Omega$ , R <sub>L</sub> =10k $\Omega$<br>See Appendix, Fig. A.6 |
| 2  | Digital Input Capacitance                                            | C <sub>DI</sub>    |      | 10    |      | pF    | f=1MHz                                                                                                            |
| 3  | Switching Frequency                                                  | F <sub>O</sub>     |      |       | 20   | MHz   |                                                                                                                   |
| 4  | Setup Time DATA to STROBE                                            | t <sub>DS</sub>    | 10   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 5  | Hold Time DATA to STROBE                                             | t <sub>DH</sub>    | 10   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 6  | Setup Time Address to STROBE                                         | t <sub>AS</sub>    | 10   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 7  | Hold Time Address to STROBE                                          | t <sub>AH</sub>    | 10   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 8  | Setup Time CS to STROBE                                              | t <sub>CSS</sub>   | 10   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 9  | Hold Time CS to STROBE                                               | t <sub>CSH</sub>   | 10   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 10 | STROBE Pulse Width                                                   | t <sub>SPW</sub>   | 20   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 11 | RESET Pulse Width                                                    | t <sub>RPW</sub>   | 40   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 12 | STROBE to Switch Status Delay                                        | t <sub>S</sub>     |      | 40    | 100  | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 13 | DATA to Switch Status Delay                                          | t <sub>D</sub>     |      | 50    | 100  | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |
| 14 | RESET to Switch Status Delay                                         | t <sub>R</sub>     |      | 35    | 100  | ns    | $R_L = 1k\Omega$ , $C_L = 50pF$ Å                                                                                 |

AC Electrical Characteristics<sup>†</sup> - Control and I/O Timings- Voltages are with respect to V<sub>DD</sub>=5V, V<sub>SS</sub>=0V, V<sub>EE</sub>=-7V, unless otherwise stated.

† Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details.
 Digital Input rise time (tr) and fall time (tf) = 5 ns.
 ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
 Å Refer to Appendix, Fig. A.7 for test circuit.





\* See Appendix, Fig. A.7 for switching waveform

| AX0    | AX1    | AY0 | AY1 | AY2 | Connection   |
|--------|--------|-----|-----|-----|--------------|
| 0      | 0      | 0   | 0   | 0   | Х0-Ү0        |
| 0      | 0      | 1   | 0   | 0   | X0-Y1        |
| 0      | 0      | 0   | 1   | 0   | X0-Y2        |
| 0      | 0      | 1   | 1   | 0   | Х0-ҮЗ        |
| 0      | 0      | 0   | 0   | 1   | X0-Y4        |
| 0      | 0      | 1   | 0   | 1   | X0-Y5        |
| 0      | 0      | 0   | 1   | 1   | X0-Y6        |
| 0      | 0      | 1   | 1   | 1   | X0-Y7        |
| 1      | 0      | 0   | 0   | 0   | X1-Y0<br>↓ ↓ |
| 1      | 0      | 1   | 1   | 1   | X1-Y7        |
| 0      | 1      | 0   | 0   | 0   | X2-Y0<br>↓ ↓ |
| •<br>0 | ↓<br>1 | 1   | 1   | 1   | × •<br>X2-Y7 |
| 1      | 1      | Q   | Q   | Q   | X3-Y0<br>↓ ↓ |
| 1      | 1      | 1   | 1   | 1   | X3-Y7        |

Table 1 - Address Decode Truth Table



#### Notes:

- 1. Controlling Dimensions are in inches

- Controlling Dimensions are in increased.
  Dimension A, A1 and L are measured with the package seated in the Seating Plane
  Dimensions D & E1 do not include mould flash or protrusions. Mould flash or protrusion shall not exceed 0.010 inch.
  Dimensions E & eA are measured with leads constrained to be perpendicular to plane T.
  Dimensions eB & eC are measured at the lead tips with the leads unconstrained; eC must be zero or greater.

| © Zarlink | Semiconducto | 2002 All right | s reserved. |                 |                        | Package Code        |
|-----------|--------------|----------------|-------------|-----------------|------------------------|---------------------|
| ISSUE     | 1            | 2              | 3           |                 | Previous package codes | Package Outline for |
| ACN       | 7010         | 203400         | 213101      |                 |                        | 24 lead PDIP        |
| DATE      | 20Apr95      | 4Nov97         | 15Jul02     | JEMITCON DOCTOR |                        |                     |
| APPRD.    |              |                |             |                 |                        | GPD00071            |



#### Notes:

- 2. Dimensions D1 and E1 do not include mould protrusions. Allowable mould protrusion is 0.010" per side. Dimensions D1 and E1 include mould protrusion mismatch and are determined at the parting line, that is D1 and E1 are measured at the extreme material condition at the upper or lower parting line.
- 3. Controlling dimensions in Inches.
- 4. "N" is the number of terminals.
- 5. Not To Scale
- 6. Dimension R required for 120° minimum bend.

| © Zarlink Semiconductor 2002 All rights reserved. |         |         |         |  |                          |                        | Package Code $\bigcirc \bigcirc \land$ |
|---------------------------------------------------|---------|---------|---------|--|--------------------------|------------------------|----------------------------------------|
| ISSUE                                             | 1       | 2       | 3       |  | ZARLINK<br>SEMICONDUCTOR | Previous package codes | Package Outline for<br>28 lead PLCC    |
| ACN                                               | 5958    | 207469  | 212422  |  |                          |                        |                                        |
| DATE                                              | 15Aug94 | 10Sep99 | 22Mar02 |  |                          |                        |                                        |
| APPRD.                                            |         |         |         |  |                          |                        | GPD00002                               |

2.11

1.42

\_

<sup>1.</sup> All dimensions and tolerances conform to ANSI Y14.5M-1982



# For more information about all Zarlink products visit our Web Site at

## www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE