# VCK190 Evaluation Board User Guide (UG1366) #### **Revision History** #### Introduction Overview Navigating Content by Design Process Additional Resources **Block Diagram** **Board Features** **Board Specifications** ## **Board Setup and Configuration** Standard ESD Measures **Board Component Location** Default Jumper and Switch Settings Versal ACAP Configuration ## **Board Component Descriptions** Overview **Component Descriptions** #### **VITA 57.4 FMCP Connector Pinouts** Overview ## **Xilinx Design Constraints** Overview #### **Pmod FMC** Pin Mapping Pmod to FMC # **Regulatory and Compliance Information** **CE** Information **Compliance Markings** ## **Additional Resources and Legal Notices** Xilinx Resources **Documentation Navigator and Design Hubs** References Please Read: Important Legal Notices # **Revision History** The following table shows the revision history for this document. | Section | Revision Summary | | | |------------------------|------------------|--|--| | 01/07/2021 Version 1.0 | | | | | Initial release. | N/A | | | # Introduction # Overview The VCK190 evaluation board features the Xilinx® Versal™ ACAP XCVC1902 device. The VCK190 board enables the demonstration, evaluation, and development of the applications listed here, as well as other customer applications. - · Storage acceleration - · Data center network acceleration - Passive optical network - Automotive - Aerospace and defense - · Industrial, scientific, and medical - · Test and measurement - Embedded vision - Machine learning - · Audio video broadcast - · Wired and wireless The VCK190 evaluation board is equipped with many of the common board-level features needed for design development, including: - SFP28 and QSFP28 optical transceiver support - LPDDR4 component and DDR4 UDIMM memory - HDMI - USB - PMOD connectors - CAN and Ethernet networking interfaces - Two FMC+ expansion ports - PCle® (up to Gen4x8) #### Models of VCK190 Boards The following table lists the models for the VCK190 evaluation board. See the VCK190 Evaluation Board product page for details. The following table lists the models for the VCK190 evaluation board. See the VCK190 Evaluation Board product page for details. Table: Models of VCK190 Evaluation Boards | Kit | Description | |------------------|---------------------------------------------------------------------------------------| | EK-VCK190-G-ED | Xilinx Versal ACAP VCK190 evaluation kit, encryption disabled, no secure boot support | | EK-VCK190-G-ED-J | Xilinx Versal ACAP VCK190 evaluation kit, Japan specific | ## Versal ACAP Kit Numbering The Versal ACAP kit numbering is illustrated in the following figure. Figure: Kit Numbering # Navigating Content by Design Process Xilinx® documentation is organized around a set of standard design processes to help you find relevant content for your current development task. This document covers the following design processes: #### **Board System Design** Designing a PCB through schematics and board layout. Also involves power, thermal, and signal integrity considerations. For more information, see Versal ACAP Design Process Documentation Board System Design. # Additional Resources See Additional Resources and Legal Notices for references to documents, files, and resources relevant to the VCK190 evaluation board. # **Block Diagram** The VCK190 block diagram is shown in the following figure. Figure: Block Diagram # **Board Features** The VCK190 evaluation board features are listed here. Detailed information for each feature is provided in Board Component Descriptions. - XCVC1902, VSVA2197 package - Form factor: extended height PCle®, double-slot (heatsink clearance) - Onboard configuration from: - USB-to-JTAG bridge - JTAG pod 2 mm 2x7 flat cable connector - microSD card (PS MIO I/F) - microSD card (System Controller I/F) - External boot module (EBM) configuration option - X-EBM-01 dual quad SPI (QSPI) - Clocks - ACAP Bank 406 HDMI REC CLK OUT 148.50 MHz - ACAP Bank 503 RTC Xtal 32.768 kHz - ACAP Bank 503 Si570 REF\_CLK 33.3333 MHz - ACAP Bank 700 Si570 DDR4\_CLK (DIMM) 200 MHz - o ACAP Bank 705 Si570 DDR4 CLK2 (LPDDR4) 200 MHz - o ACAP Bank 711 Si570 DDR4 CLK1 (LPDDR4) 200 MHz - ACAP Bank GTY103/4 (REFCLK0) PCIe CLK0/1 100 MHz - ACAP Bank GTY105 (REFCLK0) Si570 zSFP SI570 CLK 156.250 MHz - ACAP Bank GTY105 (REFCLK1) Si570 HSDP\_SI570\_CLK 156.250 MHz - ACAP Bank GTY200 (REFCLK0) 8A34001 CLK1 IN 100 MHz - IEEE-1588 eCPRI 8A34001 clocks (various) - DDR4 8 GB 72-bit UDIMM - XPIO triplet 1 (banks 700, 701, 702) - Two LPDDR4 interfaces (2x32-bit 4 GB components each) - XPIO triplets 2 (banks 703, 704, 705) and 4 (banks 709, 710, 711) - PL FMCP HSCP (FMC+) connectivity - XPIO triplet 3 (banks 706, 707, 708) - FMCP1 HSCP full LA[00:33] bus - FMCP2 HSCP full LA[00:33] bus - PL GPIO connections - PL UART1 to FTDI - PL GPIO DIP switch (4-position) - PL GPIO pushbuttons (two) - PL GPIO LEDs (four) - PL GPIO DC configuration header - PL SYSCTLR GPIO[0:5] - 44 PL GTY transceivers (11 quads) - PCle 8-lane edge connector (8, banks GTY103, GTY104) - HSDP USB3.1 TYPE C (1, bank GTY105) - zSFP28 (2, bank GTY105) - HDMI (3, bank GTY106) - HDMI TX only, RX not used (1, bank GTY106) - zQSFP28 (4, bank GTY200) - FMCP1 HSCP DP (12, banks GTY201-GTY203) - FMCP2 HSCP DP (12, banks GTY204-GTY206) - Not used (1, bank GTY105) - PCI Express endpoint connectivity - Gen1 8-lane (x8) - Gen2 8-lane (x8) - Gen3 8-lane (x8) - Gen4 8-lane (x8) - PS PMC MIO connectivity - PS MIO[0:12]: boot configuration header - DC QSPI support - PS MIO[13:25]: USB2.0 - PS MIO[26:36, 50:51]: SD1 I/F - PS MIO[37]: ZU4 TRIGGER - PS MIO[38:39]: PCIe WAKE B, PCIe PERST B - PS MIO[40:41]: CAN1 - PS MIO[42:43]: UART0 to FTDI - PS MIO[44:47]: I2C1, I2C0 - PS MIO[48:49], PS LPD MIO[0:25]: dual GEM0/1 RGMII Ethernet with stacked RJ-45 - Security: PSBATT button battery backup - SYSMON header - Operational switches (power on/off, PROG B, boot mode DIP switch) - Operational status LEDs (INIT, DONE, PS STATUS, PGOOD) - · Power management - System Controller (XCZU4EG) The VCK190 provides a rapid prototyping platform using the XCVC1902-2VSVA2197 device. See the *Versal Architecture and Product Data Sheet: Overview* (DS950) for a feature set overview, description, and ordering information. # **Board Specifications** Dimensions (Extended Height PCIe Form-Factor) Height: 7.477 inches (18.992 cm) Length: 9.50 inches (24.13 cm) (¾ PCIe length) Thickness: 66.87 mil ±10% (1.698 mm ±10%) Note: Reserve two adjacent PCle slots to accommodate fan-sink height. Note: A 3D model of this board is not available. See the VCK190 evaluation board website for the XDC listing and board schematics. #### Environmental # **Temperature** Operating: 0°C to +45°C Storage: -25°C to +60°C # Humidity 10% to 90% non-condensing Operating Voltage +12 V<sub>DC</sub> # **Board Setup and Configuration** # Standard ESD Measures ▲ CAUTION! ESD can damage electronic components when they are improperly handled, and can result in total or intermittent failures. Always follow ESD-prevention procedures when removing and replacing components. To prevent ESD damage: Attach a wrist strap to an unpainted metal surface of your hardware to prevent electrostatic discharge from damaging your hardware. - When you are using a wrist strap, follow all electrical safety procedures. A wrist strap is for static control. It does not increase or decrease your risk of receiving electric shock when you are using or working on electrical equipment. - If you do not have a wrist strap, before you remove the product from ESD packaging and installing or replacing hardware, touch an unpainted metal surface of the system for a minimum of five seconds. - Do not remove the device from the antistatic bag until you are ready to install the device in the system. - With the device still in its antistatic bag, touch it to the metal frame of the system. - Grasp cards and boards by the edges. Avoid touching the components and gold connectors on the adapter. - If you need to lay the device down while it is out of the antistatic bag, lay it on the antistatic bag. Before you pick it up again, touch the antistatic bag and the metal frame of the system at the same time. - Handle the devices carefully to prevent permanent damage. # **Board Component Location** The following figure shows the VCK190 board component locations. Each numbered component shown in the figure is keyed to the table in Board Component Descriptions. **!! Important:** The following figure is for visual reference only and might not reflect the current revision of the board. **!! Important:** There could be multiple revisions of this board. The specific details concerning the differences between revisions are not captured in this document. This document is not intended to be a reference design guide and the information herein should not be used as such. Always refer to the schematic, layout, and XDC files of the specific VCK190 version of interest for such details. **Figure: Evaluation Board Component Locations** ## **Board Component Descriptions** The following table identifies the components and references the respective schematic (038-05005-01) page numbers. ⚠ CAUTION! Do NOT plug a PC ATX power supply 6-pin connector into the VCK190 board power connector J16. The ATX 6-pin connector has a different pinout than J16. Connecting an ATX 6-pin connector into J16 damages the VCK190 board and voids the board warranty. #### **Table: Board Component Locations** | Callou | t Ref. Des. | Feature | Notes | Schematic Page | |--------|-------------|--------------|-----------------------------------------------------------------------|----------------| | 1 | U1 | Versal™ ACAP | XCVC1902-2VSVA2197 The heatsink is not shown in Figure 1 <sup>1</sup> | | | Callou | t Ref. Des. | Feature | Notes | Schemati | |--------|--------------|-------------------------------------------------------------------|--------------------------------------------------------------|----------| | 2 | J45 | DDR4 288-pin DIMM<br>SOCKET/DDR4 DIMM | FCI 10124677-<br>000100ILF/Micron<br>MTA9ADF1G72AZ-<br>3G2E1 | 43 | | 3 | U25,U26 | LPDDR4 16 GBIT comp. memory (B710/B711 IF) | Micron<br>MT53D512M32D2DS-<br>046 | 27,28 | | 4 | U150,U151 | LPDDR4 16 GBIT comp. memory (B709/B710 IF) | Micron<br>MT53D512M32D2DS-<br>046 | 29, 30 | | 5 | J212 | Fast-boot module daughter card connector | Samtec SEAF-30-05.0-<br>L-08-1-A-K-TR | 31 | | 6 | SW1 | ACAP MODE 4-pole DIP switch, active-High | C&K SDA04H1SBD | 12 | | 7 | J36 | ACAP JTAG 2 mm 2x7 flat-cable connector | Molex 87832-1420 | 24 | | 8 | U20,J207 | USB-UART bridge, USB<br>Type-C connector<br>(USB2.0) | FTDI FT4232HL-REEL,<br>Amphenol<br>12401598E4#2A | 25, 99 | | 9 | U99,J308 | USB ULPI transceiver,<br>USB 2.0 type A<br>connector | SMSC USB3320C-EZK,<br>WURTH 629104190121 | 24 | | 10 | U104,J302 | Versal ACAP SD 3.0<br>level-translator circuit,<br>SD card socket | Nexperia<br>IP4856CX25/CZ, ALPS<br>SCHA4B0419 | 76 | | 11 | U33,U35,U214 | I2C bus switches | TI TCA9548APWR | 44, 45 | | 12 | U233 | I2C bus expander | TI TCA6416APWR | 55 | | 13 | J287 | zSFP/zSFP+ (1x2 stacked) connector | Tyco 2198318-6 | 45 | | 14 | J288 | zQSFPConnector | TE 1551920-2 | 47 | | Callou | t Ref. Des. | Feature | Notes | Schematic Page | |--------|---------------------------|----------------------------------------------------------------|----------------------------------------------------|----------------| | 15 | P3 | PCIe EndPoint 8-lane edge connector | NA - PCB layout feature | 46 | | 16 | U198,J307B(UF | GEM0 SGMII Ethernet<br>PHY, 0x01, RJ45 w/mag | TI DP83867ISRGZ, TE-<br>AMP 2301997-7 dual<br>port | 77 | | 17 | U134,J307A(LW | GEM1 SGMII Ethernet<br>/R)<br>PHY, 0x02, RJ45 w/mag | TI DP83867ISRGZ, TE-<br>AMP 2301997-7 dual<br>port | 78 | | 18 | U43,P2A(UPR) | HDMI XMT, TMDS to<br>HDMI level shifter<br>retimer, 0x22, 0xBC | TI SN65DP159RGZ, TE<br>1888811-1 dual port | 50 | | 19 | U55,P2B(LWR) | HDMI RCV TMDS retimer, 0x0B, 0xB8 | TI TMDS181IRGZT, TE<br>1888811-1 dual port | 51 | | 20 | J51 | FMCP1 | Samtec ASP-184329-01 | 32-36 | | 21 | J53 FMCP2 Samtec ASP-1843 | | Samtec ASP-184329-01 | 37-41 | | 22 | DS3-<br>DS6,SW6 | User LEDs and 4-pole<br>DIP switch, active-High | Lumex SML-<br>LX0603GW (green),<br>C&K SDA04H1SBD | 53 | | 23 | SW4,SW5 | User pushbutton, active-High | E-switch<br>TL3301EP100QG | 53 | | 24 | U216,J309 | SPDIF IF driver and RCA jack | TI SN74AVC1T45, CUI<br>RCJ-021 | 79 | | 25 | U110,J5 | CAN BUS transceiver,<br>2x4 CAN header | Nexperia<br>TJA1057GT/3J,<br>SULLINS PBC04DAAN | 80 | | 26 | J11 | SYSMON 2X6 vertical male pin header | SULLINS PBC06DAAN | 12 | | 27 | Various | Power management system (top, [bottom]) | Infineon regulators | 47-60 | | 28 | J325 | PMBus 3-pin header | SULLINS PBC03SAAN | 26 | | Callou | t Ref. Des. | Feature | Notes | Schematic | |--------|----------------------------|---------------------------------------------------|------------------------------------------|-----------| | 29 | DS9-<br>DS17,DS19-<br>DS32 | Power good LEDs | Lumex SML-<br>LX0603GW-TR, green | 83 | | 30 | SW13 | Power On/Off slide switch | C&K 1201M2S3AQE2 | 46 | | 31 | J16 | Power connector, 2x3, for AC-DC power adapter | MOLEX 39-30-1060<br>(mini-fit) | 46 | | 32 | JP1 | Power connector, 2x4, for ATX PCIe power | Astron 6652208-<br>T0003T-H-A | 46 | | 33 | U64 | Fan controller | Maxim<br>MAX6643LBBAEE++ | 54 | | 34 | J233 | Fan header (keyed 4-<br>pin) | Molex 22-11-2032 | 54 | | | U10,SW2 | Power-on reset (POR) with pushbutton | TI TPS389001DSER, E-switch TL3301EP100QG | 15 | | 25 | U110,J326 | Alternate POR source driver and 2x4 select header | TI SN74LVC07A,<br>SULLINS PBC04DAAN | 15 | | 35 | SW15 | GEM0 Ethernet PHY reset pushbutton, active-Low | E-switch<br>TL3301EP100QG | 77 | | | SW7 | GEM1 Ethernet PHY reset pushbutton, active-Low | E-switch<br>TL3301EP100QG | 78 | | 36 | U2 | DDR4 DIMM CLK, 200<br>MHz, 3.3V LVDS, 0x60 | Silicon Labs<br>SI570BAB000299DG | 4 | | 37 | U3 | LPDDR4 CLK2, 200<br>MHz, 3.3V LVDS, 0x60 | Silicon Labs<br>SI570BAB000299DG | 5 | | 38 | U4 | LPDDR4 CLK1, 200<br>MHz, 3.3V LVDS, 0x60 | Silicon Labs<br>SI570BAB000299DG | 7 | | Callout | Ref. Des. | Feature | Notes | Schemati | |---------|-----------|--------------------------------------------------------------|-----------------------------------|----------| | 39 | U5 | HSDP CLK, 156.25<br>MHz, 3.3V LVDS, 0x5D | Silicon Labs<br>SI570BAB000544DG | 8 | | 40 | U32 | ACAP U1 REF CLK,<br>33.33 MHz, 1.8V<br>CMOS, 0x5D | Silicon Labs<br>SI570JAC000900DG | 43 | | 41 | U39 | PCIe 1:2 buffer, 100<br>MHz, 3.3V LVDS | IDT 85411AMLF | 49 | | 42 | U62 | HDMI jitter atten.,<br>148.50 MHz, 3.3V<br>LVDS, 0x6C | IDT 8T49N241-<br>994NLGI | 52 | | 43 | U142 | SYSCTLR clocks 33.33<br>MHz & 125 MHz I2C<br>0x6A | Silicon Labs<br>Si5332FD10259-GM1 | 101 | | 44 | U192 | zSFP CLK, 156.25<br>MHz, 3.3V LVDS, 0x5D | Silicon Labs<br>SI570BAB000544DG | 8 | | 45 | U205 | IEEE-1588 eCPRI input<br>CLK, 100 MHz, 3.3V<br>LVDS, 0x5F | Silicon Labs<br>SI570BAC002038DG | 48 | | 46 | U219 | IEEE-1588 eCPRI CLK, various, 3.3V, 0x58 | IDT 8A34001E-<br>000AJG8 | 104 | | 47 | J328-J331 | IEEE-1588 eCPRI<br>8A34001 CLK in and<br>out SMA pairs | Rosenberger 32K10K-<br>400L5 | 104 | | 48 | U125 | XCZU4EG System Controller | TI MSP430F5342 | 85-91 | | 49 | SW11 | System Controller MODE 4-pole DIP switch, active-High | C&K SDA04H1SBD | 89 | | 50 | J202 | System Controller JTAG<br>2 mm 2 x 7 flat-cable<br>connector | Molex 87832-1420 | 89 | | Callou | t Ref. Des. | Feature | Notes | Schematic Page | |--------|-------------|----------------------------------------------------------|------------------------------------------------------------|----------------| | 51 | J206 | System Controller SD card socket | ALPS SCHA4B0419 | 96 | | 52 | U132 | System Controller<br>LPDDR4 16 GBIT<br>comp. memory | Micron<br>MT53D512M32D2DS-<br>046 | 97 | | 53 | U131,J204 | System Controller<br>SGMII Ethernet, RJ45<br>w/magnetics | Marvell 88E1512-A0-<br>NNP2C000, Halo<br>HFJ11-1G01E-L12RL | 95 | | 54 | SW16 | System Controller pushbutton switch, active-High | E-switch<br>TL3301EP100QG | 88 | | 55 | U129,SW12 | System Controller POR with pushbutton | TI TPS389001DSER, E-switch TL3301EP100QG | 88 | <sup>1.</sup> The VCK190 evaluation board includes a Cofan USA 30-6156-06 heatsink with a thermal resistance of 0.27°C/W. # Default Jumper and Switch Settings The following figure shows the VCK190 board jumper header and switch locations. Each numbered component shown in the figure is keyed to the applicable table in this section. Both tables reference the respective schematic page numbers. Figure: Board Jumper Header and Switch Locations # Jumpers The following table lists the default jumper settings. ## **Table: Default Jumper Settings** | Callou | t <b>Ref</b> o <b>b</b> e | Function | Default | Schematic | |--------|---------------------------|-------------------------------------|---------|-----------| | | | SYSMON VREFP | | | | 1 | J12 | 1-2: 1.024V VREFP connected to ACAP | 1-2 | 12 | | | | 2-3: VREFP connected to GND | | | | | | POR_B sense select | | | | 2 | J26 | 1-2: VCCO_503 | 1-2 | 15 | | | | 2-3: VCCAUX_PMC | | | | 3 | J32 | SFP1_TX_DISABLE select | ON | 45 | | | | ON: enable always | | | | Callou | it <b>Ref</b> o De | es. Function | Default | Schematic | |--------|--------------------|----------------------------------------------------|---------|-----------| | | | OFF: disable/allows ACAP U1 control | | | | | | ACAP U1 bank VCC_FUSE select | | | | 4 | J34 | 1-2: VCC1V8 | 2-3 | 17 | | | | 2-3: GND | | | | | | SFP0_TX_DISABLE select | | | | 5 | J35 | ON: enable always | ON | 17 | | | | OFF: disable/allows ACAP U1 control | | | | | | JTAG MUX U14/U15 OE_B | | | | 6 | J37 | 1-2: UTIL_3V3 disable | 2-3 | 24 | | | | 2-3: GND enable | | | | | | PCIe lane size select | | | | 7 J60 | 1-2: x1 | 5-6 | 46 | | | , | 360 | 3-4: x4 | 3-0 | | | | | 5-6: x8 | | | | | | SYSCTLR_POR_B enable | | 89 | | 8 | J203 | ON: enable | ON | | | | | OFF: disable | | | | | | System Controller M88E1512 EPHY U131 configuration | | | | | | 1:2: GND (5'b00000) | | | | 9 | J205 | 3:4: SYSCTLR_ETH_LED0 | 7-8 | 95 | | | | 5:6: SYSCTLR_ETH_LED0 | | | | | | 7:8: SYS_VCC1V8 (5'b00001) | | | | 10 | J234 | ACAP cooling fan control | 2-3 | 54 | | | | 1-2: MAX6643 U64 control is enabled | | | | Callou | t <b>Re</b> m Da | Function | Default | Schematic | |--------|------------------|-----------------------------------------------|-------------------|-----------| | | | 2-3: always on | | | | | | ULPI USB3320 U99 USB conn. J308 shield select | | | | 8 | J300 | 1-2: J308 shield directly to GND | 1-2 | 42 | | | | 2-3: J308 shield capacitor C2762 to GND | | | | | | IP4856 U104 VERSAL_SD1_REF voltage select | 1-2 | | | 8 | J301 | 1-2: UTIL_3V3 | | 76 | | | | 2-3: GND | | | | | | Si53340 clock MUX U206 input select | OFF | 48 | | 11 | J306 | ON: CLK1 8a34001_Q2 | | | | | | OFF: U205 USER_SI570_1(100 MHz default) | | | | | | POR_B source select (OR'd with POR_B) | | | | | | None: U10 TPS389001 POR only | | | | 12 | J326 | 1-2: U125 SYSCTLR_POR_B | 1-2<br>3-4<br>7-8 | 15 | | | J320 | 3-4: J36 PC4_POR_B | | 15 | | | | 5-6: J212(B) DC_PS_POR_B_OUT | | | | | | 7-8: U20 FTDI_POR_B | | | ## **Switches** The following table lists the default switch settings. ## **Table: Default Switch Settings** | Callou | t <b>Ref</b> o Da | Function | Defaul | Schematic | Page | |--------|-------------------|-------------------------------------|--------|-----------|------| | 13 | SW1 | ACAP U1 mode 4-pole DIP switch | 0000 | 14 | | | | | Switch OFF = 1 = High; ON = 0 = Low | | | | | | | Mode = SW1[4:1] = Mode[3:0] | | | | | | | JTAG = ON,ON,ON,ON = 0000 | | | | | Callou | t <b>Ref</b> o De | Function | Defaul | t Schematic I | |--------|-------------------|-----------------------------------------------|---------------------------------|---------------| | | | QSPI32 = ON,ON,OFF,ON = 0010 | | | | | | SD = OFF,OFF,OFF,ON = 1110 | | | | | | Reserved for Xilinx® = OFF,OFF,OFF,OFF = 1111 | | | | | | JTAG MUX select 2-pole DIP switch | | | | | | Switch OFF = 1 = High; ON = 0 = Low | | | | 14 | SW3 SW | SW3[1:2] = MUX[S0:S1] | 01 | 24 | | | | SYSCTLR U125 BANK 44 = ON,ON = 00 | | | | | | FTDI BRIDGE U20 = ON,OFF = 01 | | | | | | ACAP U1 BANK 306 GPIO 4-Pole DIP switch | | 53 | | 15 | SW6 | SW6[4:1] = GPIO_DIP_SW[0:3] | 0000 | | | | | Switch OFF = 0 = Low; ON = 1 = High | | | | | | ZU4 SYSCTLR U125 Mode 4-Pole DIP switch | | | | | | Switch OFF = 1 = High; ON = 0 = Low | ch OFF = 1 = High; ON = 0 = Low | | | 16 | SW11 | Mode = SW11[4:1] = Mode[3:0] | 0000 | 89 | | | SWII | JTAG = ON,ON,ON,ON = 0000 | 0000 | 09 | | | | QSPI32 = ON,ON,OFF,ON = 0010 | | | | | | SD = OFF,OFF,OFF,ON = 1110 | | | # **Versal ACAP Configuration** The Versal XCVC1902 ACAP boot process is described in the "Platform Boot, Control, and Status" section of the *Versal ACAP Technical Reference Manual* (AM011). The VCK190 board supports a subset of the modes documented in the technical reference manual via onboard and daughter card boot options. The mode DIP switch SW1 configuration option settings are listed in the following table. #### **Table: Mode Switch SW1 Configuration Option Settings** | Boot Mode Pins [340]de SW1 [4:1] 2 | Comments | |------------------------------------|----------| |------------------------------------|----------| | Boot Mode | Mode Pins | [346]de SW1 [4:1 | 2 Comments | |-----------|-----------|----------------------|---------------------------------------------------------------------------------------------| | JTAG | 0000 1, 3 | ON, ON, ON,<br>ON | Supported with or without boot module attached | | QSPI32 | 0010 | ON, ON, OFF,<br>ON | Supported only with boot module X-EBM-01 attached Supports x1, x2, x4, and dual-parallel x8 | | SD1_3.0 | 1110 | OFF, OFF,<br>OFF, ON | Supported with or without boot module attached | - 1. Default switch setting. - 2. Mode DIP SW1 poles [4:1] correspond to U1 XCVC1902 MODE[3:0]. - 3. Mode DIP SW1 individual switches ON=LOW (p/d to GND)=0, OFF=HIGH (p/u to VCCO)=1. #### **JTAG** The Vivado®, Xilinx SDK, or third-party tools can establish a JTAG connection to the Versal ACAP in the two ways described here: - FTDI FT4232 USB-to-JTAG/USB-UART device (U20) connected to USB 3.1 type-C connector (J207), which requires: - Set boot mode SW1 for JTAG as indicated in the "Mode Switch SW1 Configuration Option Settings" table in Versal ACAP Configuration - Set 2-pole DIP SW3[1:2] set to 01 (ON, OFF) for JTAG MUX channel 2 FT4232 U20 bridge - On the 3-pin JTAG MUX, enable header J37 (2-pin jumper block installed on pins 2-3) to enable the JTAG MUX - Power-cycle the VCK190 board or press the power-on reset (POR) pushbutton (SW2) (SW2 is callout 46 in the "Evaluation Board Component Locations" figure in Board Component Location) • JTAG pod flat cable connector J36 (2 mm 2x7 shrouded/keyed), which requires: - Set boot mode SW1 for JTAG as indicated in the "Mode Switch SW1 Configuration Option Settings" table in Versal ACAP Configuration - On the 3-pin JTAG MUX, enable header J37 (2-pin jumper block installed on pins 1-2) to inhibit the JTAG MUX (hi-Z mode) - 2-pole DIP SW3[1:2] setting is XX as the MUX is inhibited/turned off - In this mode, the FT4232 device (U20) UART functionality continues to be available - Power-cycle the VCK190 board or press the power-on reset pushbutton (SW2) (SW2 is callout 46 in the "Evaluation Board Component Locations" figure in Board Component Location) #### QSPI32 This boot mode is supported only with boot module X-EBM-01 attached to the MIO connector (J212). J212 is a 240-pin (8 x 30) MIO connector wired to XCVC1902 U1 bank 500 PMC\_MIO[0:12] pins. The supported QSPI configurations are x1, x2, x4, and dual-parallel x8. To boot from a QSPI X-EBM-01 boot module: - 1. Store a valid XCVC1902 ACAP boot image file on the X-EBM-01 resident QSPI. - 2. Set boot mode SW1 for QSPI32 as indicated in the "Mode Switch SW1 Configuration Option Settings" table in Versal ACAP Configuration. - 3. Power-cycle the VCK190 or press the POR pushbutton SW2. SW2 is callout 35 in the "Evaluation Board Component Locations" figure in Board Component Location. #### SD1\_3.0 To boot from a SD card installed in microSD card socket J302: - Store a valid XCVC1902 ACAP boot image file on a microSD card. Plug the SD card into the VCK190 board SD socket J302 connected to the XCVC1902 U1 bank 501 MIO SD interface. - 2. Set boot MODE SW1 for SD1\_3.0 as indicated in the "Mode Switch SW1 Configuration Option Settings" table in Versal ACAP Configuration. - 3. Power-cycle the VCK190 or press the POR pushbutton SW2. SW2 is callout 35 in the "Evaluation Board Component Locations" figure in Board Component Location. # **Board Component Descriptions** # Overview This chapter provides a detailed functional description of the board's components and features. The "Board Component Locations" table in Board Component Descriptions identifies the components and references the respective schematic page numbers. Component locations are shown in the "Evaluation Board Component Locations" figure in Board Component Location. # **Component Descriptions** #### Versal ACAP #### [Figure 1, callout 1] The VCK190 board is populated with the Versal™ XCVC1902-2VSVA2197 ACAP, which combines a powerful processing system (PS) and programmable logic (PL) in the same device. The PS in a Versal ACAP features the Arm® flagship Cortex™-A72 64-bit dual-core processor and Cortex™-R5F dual-core real-time processor. For additional information on the Versal XCVC1902-2VSVA2197 ACAP, see the *Versal Prime Series Data Sheet: DC and AC Switching Characteristics* (DS956). See the *Versal ACAP Technical Reference Manual* (AM011) for more information about Versal ACAP configuration options. #### **Encryption Key Battery Backup Circuit** The XCVC1902 ACAP U1 implements bitstream encryption key technology. The VCK190 board provides the encryption key backup battery circuit shown in the following figure. The Seiko TS621E rechargeable 1.5V lithium button-type battery B1 is soldered to the board with the positive output connected to the XCVC1902 ACAP U1 VCC\_BATT bank pin AG33. The battery supply current IBATT specification is 150 nA maximum when board power is off. Battery B1 is charged from the VCC1V8 1.8V rail through a 2 series diode with the first forward drop to yield between 0.24V to 0.46V over temperature per fixed 5 mA load, R1725, and limiting 1.56V max at the ACAP pin, PSVBATT. The second diode and 4.7 k $\Omega$ current limit resistor allows the battery to trickle charge and prevent battery B1 from back powering R1725. #### I/O Voltage Rails The XCVC1902 ACAP PL I/O bank voltages on the VCK190 board are listed in the following table. Note: The VCK190 board is shipped with VADJ\_FMC set to 1.5V by the ZU4 system controller. #### Table: I/O Voltage Rails | ACAP (U1) | <b>Hank</b> er Supply | R <b>ayid liklegi e</b> N | ame Description | |------------------|-----------------------|---------------------------|-----------------------------------------------------------------------------------------| | HDIO<br>Bank 306 | VCC1V8 | 1.8V | GPIO: PB[0:1], DIP_SW[0:3], LED[0:3]; DC_PL_GPIO[0:3]; SYSCTLR_GPIO[0:5]; UART1_TXD/RXD | | HDIO<br>Bank 406 | VCC3V3 | 3.3V | HDMI status/ctrl(15)IF; HDIO_UART3_TX/RX; HDIO_UART4_TX/RX | | XPIO<br>Bank 700 | VCC1V2_DDR4 | 1.2V | DDR4_DIMM1_DQ[32:63], CB[0:7],<br>ADDR/CTRL; DDR4_DIMM1_CLK; Si570 U2<br>200 MHz | | XPIO<br>Bank 701 | VCC1V2_DDR4 | 1.2V | DDR4_DIMM1_DQ[24:31], ADDR/CTRL | | XPIO<br>Bank 702 | VCC1V2_DDR4 | 1.2V | DDR4_DIMM1_DQ[0:23], CB[0:7] | | XPIO<br>Bank 703 | VCC1V1_LP4 | 1.1V | LPDDR4_3_DQ[0:7, 16:23], ADDR/CTRL | | XPIO<br>Bank 704 | VCC1V1_LP4 | 1.1V | LPDDR4_2_DQ[0:7, 16:23];<br>LPDDR4_3_DQ[8:15, 24:31] | | XPIO<br>Bank 705 | VCC1V1_LP4 | 1.1V | LPDDR4_2_DQ[8:15, 24:31], ADDR/CTRL;<br>Si570 U3 200 MHz | | XPIO<br>Bank 706 | VADJ_FMC | 1.5V | 8A34001_GPIO_[0:15]; FMCP1_LA[00:16] | | ACAP (U1) | Elamber Supply | Rayid litteg eN | ame Description | |------------------|----------------|-----------------|---------------------------------------------------------------------------------| | XPIO<br>Bank 707 | VADJ_FMC | 1.5V | FMCP1_LA[17:33]; FMCP2_LA[26:33] | | XPIO<br>Bank 708 | VADJ_FMC | 1.5V | FMCP2_LA[00:25] | | XPIO<br>Bank 709 | VCC1V1_LP4 | 1.1V | LPDDR4_1_DQ[0:7, 16:23], ADDR/CTRL | | XPIO<br>Bank 710 | VCC1V1_LP4 | 1.1V | LPDDR4_0_DQ[0:7, 16:23];<br>LPDDR4_1_DQ[8:15, 24:31] | | XPIO<br>Bank 711 | VCC1V1_LP4 | 1.1V | LPDDR4_0_DQ[8:15, 24:31], ADDR/CTRL;<br>Si570 U4 200 MHz | | PMC MIO<br>500 | VCCO_500 | 3.3V | SYSMON IF; PMC_MIO[0:25]_500; ISL60002<br>U6 1.042V VREF; J1 2x6 SYSMON PIN HDR | | PMC MIO<br>501 | VCCO_501 | 3.3V | PMC_MIO[26:51] | | LP MIO<br>502 | VCCO_502 | 3.3V | LPD_MIO[0:25] | ## **DDR4 UDIMM Socket** [Figure 1, callout 1] The VCK190 board XPIO triplet 1 (banks 700/701/702) memory interface supports 288-pin 72-bit DDR4 DIMM socket J45. Figure: DDR4 DIMM Memory The VCK190 board is shipped with a DDR4 UDIMM installed: · Manufacturer: Micron Part number: MTA9ADF1G72AZ-3G2E1 Description - 8 GB 288-pin DDR UDIMM - Single rank - 8 Gb (1 Gig x 8), 16 banks - Supports up to 3200 Mb/s The VCK190 XCVC1902 ACAP DDR interface performance is documented in the *Versal Prime Series Data Sheet: DC and AC Switching Characteristics* (DS956). The VCK190 DDR4 DIMM interface adheres to the constraints guidelines documented in the PCB guidelines for DDR4 section of the *Versal ACAP PCB Design User Guide* (UG863). The DDR4 DIMM interface is a 40Ω impedance implementation. Other memory interface details are also available in the *Versal ACAP Memory Resources Architecture Manual* (AM007). For more details, see the Micron MTA9ADF1G72AZ-3GE1 data sheet at the Micron website. The ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## LPDDR4 Component Memory [Figure 1, callout 3 and 4] The VCK190 board hosts two LPDDR4 memory systems, each with a component configuration of 2x (1x32-bit component). **Figure: LPDDR4 Component Memory** XCVC1902 U1 XPIO triplet 2 (banks 703/704/704) and triplet 4 (banks 709/710/711) each support two independent 32-bit 2 GB component interfaces (4 GB per triplet). - Manufacturer: Micron - Part number: MT53D512M32D2DS-046 WT:D (dual die LPDDR4 SRAM) - · Component description - 16 Gb (512 Mb x 32) - 1.1V 200-ball WFBGA - o DDR4-2133 The VCK190 XCVC1902 ACAP PL DDR interface performance is documented in the *Versal Prime Series Data Sheet: DC and AC Switching Characteristics* (DS956). The VCK190 board LPDDR4 component memory interfaces adhere to the constraints guidelines documented in the PCB guidelines for DDR4 section of *Versal ACAP PCB Design User Guide* (UG863). The VCK190 DDR4 component interface is a 40Ω impedance implementation. Other memory interface details are also available in the *Versal ACAP Memory Resources Architecture Manual* (AM007). For more memory component details, see the Micron MT53D512M32D2DS data sheet at the Micron website. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## System Reset POR B [Figure 1, callout 35] POR B is the Versal ACAP processor reset, which can be controlled by: - SYSCTLR (U125) - PC4 header (J36) - MIO EBM (external boot module on J212) - FTDI USB JTAG chip (U20) In the following figure, U235 allows directional open drain level shifting for all of these masters, and J326 allows them to be bused together if desired. The fifth channel buffers POR\_B out to the EBM (external boot module) as DC\_PS\_POR\_B. The TPS389001 U10 supervisor chip holds POR\_B off until power is valid. The VCK190 board POR circuit is shown in the figure. Figure: POR\_B Reset Circuit #### PMC and LPD MIO The following table provides MIO peripheral mapping implemented on the VCK190 board. See the *Versal ACAP Technical Reference Manual* (AM011) for more information on MIO peripheral mapping. The XCVC1902 ACAP Bank 500, 501, and 502 mappings are listed in the table. **Table: MIO Peripheral Mapping** | PI | PMC MIO[0:25] Bank 500 | | PMC MIO[26:51] Bank 501 | | LPD MIO[0:25] Bank 502 | | |----|------------------------|----|-------------------------|---|------------------------|--| | 0 | MIO CONN. J212 | 26 | SD1 | 0 | GEM0 | | | 1 | MIO CONN. J212 | 27 | SD1 | 1 | GEM0 | | | 2 | MIO CONN. J212 | 28 | SD1 | 2 | GEM0 | | | 3 | MIO CONN. J212 | 29 | SD1 | 3 | GEM0 | | | 4 | MIO CONN. J212 | 30 | SD1 | 4 | GEM0 | | | 5 | MIO CONN. J212 | 31 | SD1 | 5 | GEM0 | | | 6 | MIO CONN. J212 | 32 | SD1 | 6 | GEM0 | | | 7 | MIO CONN. J212 | 33 | SD1 | 7 | GEM0 | | | 8 | MIO CONN. J212 | 34 | SD1 | 8 | GEM0 | | | 9 | MIO CONN. J212 | 35 | SD1 | 9 | GEM0 | | | PM | C MIO[0:25] Bank 500 | PM | C MIO[26:51] Bank 501 | LPD | MIO[0:25] Bank 502 | |----|----------------------------------|----|-----------------------|-----|--------------------| | 10 | MIO CONN. J212 | 36 | SD1 | 10 | GEM0 | | 11 | MIO CONN. J212 | 37 | ZU4_TRIGGER | 11 | GEM0 | | 12 | MIO CONN. J212 | 38 | PCIE_PERST_B | 12 | GEM1 | | 13 | U103.6 USB3320 U99<br>reset gate | 39 | PCIE_PWRBRK_B | 13 | GEM1 | | 14 | USB3320 U99 | 40 | CAN1_TXD | 14 | GEM1 | | 15 | USB3320 U99 | 41 | CAN1_RXD | 15 | GEM1 | | 16 | USB3320 U99 | 42 | UART0 | 16 | GEM1 | | 17 | USB3320 U99 | 43 | UART0 | 17 | GEM1 | | 18 | USB3320 U99 | 44 | I2C1 | 18 | GEM1 | | 19 | USB3320 U99 | 45 | I2C1 | 19 | GEM1 | | 20 | USB3320 U99 | 46 | I2C0 | 20 | GEM1 | | 21 | USB3320 U99 | 47 | I2C0 | 21 | GEM1 | | 22 | USB3320 U99 | 48 | GEM0 | 22 | GEM1 | | 23 | USB3320 U99 | 49 | GEM1 | 23 | GEM1 | | 24 | USB3320 U99 | 50 | PCIE_WAKE_B | 24 | GEM0, GEM1 | | 25 | USB3320 U99 | 51 | SD1 | 25 | GEM0, GEM1 | PMC MIO[0-12] Bank 500: MIO Daughter Card (DC) Connector J212 #### [Figure 1, callout 5] The VCK190 U1 XCVC1902 bank 500 PMC\_MIO[0:12] pins are connected to the 240-pin (8 x 30) MIO connector J212. This interface enables high-speed XCVC1902 configuration using the X-EBM-01 QSPI external daughter card installed on J212. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. The XCVC1902 MIO connector J212 pinout is listed in the following figure. **Figure: MIO Connector J212 Pinout** | | | i v | CK190 Confi | g Daughter Car | ds | | | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|----------------|-----------|----------|----------| | | G | F | E | D | С | В | A | | | Reserved | UTIL 5V0 | PMC MIOO | VCCO PMC0 | PMC MIO2 | GND | | | | GND | UTIL 5V0 | PMC MIO1 | VCCO PMC0 | PMC MIO3 | GND | | | GND | | GND | GND | GND | GND | | GND | | GND | | GND | PMC_MIO8 | GND | PMC_MIO10 | | GND | | | GND | PMC_MIO4 | PMC_MIO9 | PMC_MIO6 | PMC_MIO11 | GND | 1 | | | | PMC_MIO5 | GND | PMC_MIO7 | GND | GND | | | GND | | GND | | GND | | | GND | | | GND | PMC_MIO12 | | | | | GND | | | | | GND | | GND | GND | | | GND | | GND | | GND | | GND | - J | | | GND | | | | | | GND | | | | | GND | | GND | | | | | GND | | | | | | GND | | GND | | GND | | GND | , and the same of | GND | | GND | | AND 1838 | GND | | | GND | | | | | GND | | | | | | GND | | GND | GND | | | GND | | GND | | GND | | | GND | | | GND | | | | | | GND | | TOTAL SEC | | | GND | | GND | GND | | | GND | | GND | SYS_CTRL0 | GND | | GND | | | | GND | MODE0 | SYS_CTRL1 | DC_I2C_SCL | - | | GND | | | | MODE1 | GND | DC_I2C_SDA | GND | | GND | | | | MODE2 | SYS_CTRL2 | DC_PRSNT | | GND | | | | | MODE3 | SYS_CTRL3 | PS_POR_B | | GND | | | GND | | | GND | | GND | | GND | | | GND | | GND | | GND | | GND | | | | | UTIL_3V3 | GND | | | Reserve | | Reserved | | | UTIL 3V3 | | | | Reserved | X23377-101619 ## PMC MIO[13:25] Bank 500: USB 2.0 ULPI PHY The VCK190 board uses a Standard Microsystems Corporation USB3320 USB 2.0 ULPI transceiver (U99) to support a USB 2.0 type-A connector (J308). A USB cable is supplied in the VCK190 evaluation kit (standard-A connector to host computer, USB 2.0 A connector to VCK190 board connector J308). The USB3320 is a high-speed USB 2.0 PHY supporting the UTMI+ low pin interface (ULPI) interface standard. The ULPI standard defines the interface between the USB controller IP and the PHY device, which drives the physical USB bus. Using the ULPI standard reduces the interface pin count between the USB controller IP and the PHY device. The USB3320 is clocked by a 24 MHz crystal (X8). See the Standard Microsystems Corporation (SMSC) USB3320 data sheet for clocking mode details. The interface to the USB3320 PHY is implemented through the IP in the XCVC1902 ACAP PS. The USB3320 ULPI transceiver circuit has a Micrel MIC2544 high-side programmable current limit switch (U100). This switch has an open-drain output fault flag on pin 2, which turns on red LED DS37 if over current or thermal shutdown conditions are detected. DS37 is located just above the U125 system controller component (callout 48 in the figure in Board Component Location). Note: As shown in the following figure, the shield for the USB 2.0 type-A connector (J308) can be tied to GND by a jumper on header J300 pins 1-2 (default). The USB shield can optionally be connected through a series capacitor to GND by installing a capacitor (body size 0402) at location C2762 and jumping pins 2-3 on header J300. Figure: USB3320 USB2.0 Connector J308 Shield Connection Options The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. PMC MIO[26:36, 51] Bank 501: Secure Digital (SD) Card IF (J302) #### [Figure 1, callout 10] A secure digital (SD) card connector is provided for booting and file system storage. This interface is used for the SD boot mode and supports SD2.0 and SD3.0 access. The SDIO interface signals PMC\_MIO[26:36, 51] are connected to XCVC1902 ACAP bank 501, which has its VCCO set to 3.3V. Six SD interface nets PMC\_MIO[26, 29, 30:33] are passed through a Nexperia IP4856CX25 SD 3.0-compliant voltage level-translator U104 (mounted on an Aries adapter), present between the XCVC1902 ACAP and the SD card connector (J302). The Nexperia IP4856CX25 U104 device provides SD3.0 capability with SDR104 performance. The Aries adapter schematic pinout to IP4856CX25 device pinout cross-reference table is shown in the following table and also on the VCK190 schematic page for this circuit. The Nexperia SD3.0 level shifter is mounted on an Aries adapter board (located on the bottom of the board under SD socket J302) that has the pin mapping shown in the table. Table: IP4856CX25 U104 Adapter Pinout | Aries Adapter Pin Number | IP4856CX25 Pin Number | IP4856CX25 Pin Name | |--------------------------|-----------------------|---------------------| | 1 | C1 | CLK_IN | | 2 | C3 | GND | | 3 | D3 | CD | | 4 | D2 | CMD_H | | 5 | E2 | CLK_FB | | 6 | E4 | WP | | 7 | B4 | VLDO | | 8 | C4 | VSD_REF | | 9 | A3 | DIR_0 | | 10 | A4 | VSUPPLY | | 11 | В3 | VCCA | | 12 | A2 | DIR_CMD | | 13 | D1 | DATA0_H | | 14 | B2 | SEL | | 15 | B1 | DATA3_H | | 16 | E1 | DATA1_H | | 17 | E3 | DIR_1_3 | | 18 | A1 | DATA2_H | | 19 | E5 | DATA1_SD | | Aries Adapter Pin Number | IP4856CX25 Pin Number | IP4856CX25 Pin Name | |--------------------------|-----------------------|---------------------| | 20 | D5 | DATA0_SD | | 21 | C5 | CLK_SD | | 22 | D4 | CMD_SD | | 23 | B5 | DATA3_SD | | 24 | A5 | DATA2_SD | | 25 | C2 | ENABLE | Figure: SD Socket J302 Power Control Information for the SD I/O card specification can be found at the SanDisk Corporation or SD Association websites. The VCK190 SD card interface supports the SD1 (2.0) and SD2 (3.0) configuration boot modes documented in the Versal ACAP Technical Reference Manual (AM011). For Nexperia IP4856CX25 component details, see the IP4856CX25 data sheet at the Nexperia website. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. # PS MIO[37] ZU4 System Controller GPIO The ACAP PS bank 501 MIO37 is connected to the ZU4 system controller U125 bank 500 MIO11 pin AE17. PMC MIO[38:39] PCIe Status The ACAP PS bank 501 MIO38 (PCIE\_PERST\_B) and MIO50 (PCIE\_WAKE\_B) are connected to the PCle 8-lane edge connector P3 PERST# (pin A11) and WAKE# (pin B11), respectively. ## PMC MIO[40:41] CAN1 #### [Figure 1, callout 25] The ACAP PS bank 501 MIO40 (TX OUT) and MIO41 (RX IN) support the PS-side CAN bus TX and RX interface wired through the TI SN74AVC2T244 level-translators U107 and U109, respectively, to the NXP TJA1057GT/3J CAN-bus transceiver U110. This transceiver is connected to the 2x4 0.1-inch pitch 8-pin male header J5. See the NXP TJA1057GT/3J data sheet at the Nexperia website for CAN-bus transceiver details. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## PMC MIO[42:43] UART0 #### [Figure 1, callout 8] This is the primary Versal ACAP PS-side UART interface. The VCK190 USB Type-C connector J207 only supports USB2.0. MIO42 (RX\_IN) and MIO43 (TX\_OUT) are connected to FTDI FT4232HL U20 USB-to-Quad-UART bridge port BD through TI SN74AVC4T245 level-shifters U18 and U21. The FT4232HL U20 port assignments are listed in the following table. #### **Table: FT4232HL Port Assignments** | FT4232HL U34 | Versal ACAP U1 | |---------------|----------------------------| | Port AD JTAG | VCK190 JTAG chain | | Port BD UART0 | PS_UART0 (MIO 18-19) | | Port CD UART1 | PL_UART1 bank 306 | | Port DD UART2 | U20 system controller UART | The FT4232HL UART interface connections are shown in the following figure. Figure: FT4232HL UART Connections For more information on the FT4232HL, see the Future Technology Devices International Ltd website. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. PMC MIO[46:47] I2C0, PMC MIO[44:45] I2C1 I2C Bus Overview The following figure shows an overview of the I2C0 and I2C1 bus connections. Figure: I2C0 and I2C1 Bus Connectivity Overview PMC MIO[46:47] I2C0 Bus ## [Figure 1, callout 11] Bus I2C0 connects the XCVC1902 U1 PS bank 501 and the XCZU4EG system controller U125 PS bank 501 to a GPIO 16-bit port expander (TCA6416A U233) and I2C switch (TCA9548A U33). The port expander enables accepting various fan controller, FMCP connector, and power system status inputs. Bus I2C0 also provides access to power system PMBus power controllers and INA226 power monitors, as well as three SI570 components via the U33 TCA9548A switch. TCA6416A U233 is pin-strapped to respond to I2C address 0x20. The TCA9548A U33 switch is set to 0x74. The following figure shows the I2C0 bus connectivity. Figure: I2C0 Bus Topology The devices on each port of the I2C0 U233 TCA6416A port expander and on each bus of the I2C0 U33 PCA9548A switch are listed in the following two tables. The I2C0 target device I2C addresses are listed in the third table below. Table: I2C0 Port Expander TCA6416A U233 Address 0x20 Connections | TCA6416A U <b>233</b> nematic Net Name | | Connected To | | | | | |----------------------------------------|-------|-------------------------|-------------------------------------------------------------|--------------------|--------------|----------------------| | Pin N | aPrin | No. | Pin | N <b>∂</b> in Name | Reference De | esig <b>Davio</b> re | | SDA | 23 | I2C0_SDA | See the "I2C0 Bus Topology" figure. TCA6416AU233 Addr. 0x20 | | | | | SCL | 22 | 12C0_SCL | | | | | | P00 | 4 | MAX6643_OT_B (1) | 9 | ОТ_В | U64 | MAX6643 | | P01 | 5 | MAX6643_FANFAIL_B (1) | 4 | FANFAIL_B | U64 | MAX6643 | | P04 | 8 | PMBUS2_INA226_ALERT (1) | 3 | ALERT | 14x INA226 | INA226 | | P07 | 11 | MAX6643_FULLSPD (1) | 6 | FULLSPD | U64 | MAX6643 | | TCA | 6416/ | A U <b>S</b> 33nematic Net Name | | Cor | nnected To | | | |-------|--------|---------------------------------|-----------------------|------------------|--------------------|--------------|------| | Pin N | laPhin | No. | Pin | Nc?in Name | Reference De | esigDratione | | | P10 | 13 | FMCP1_FMC_PRSNT_M20 | C_HB2 | PRSNT_M2C_ | L J51(H) | ASP_184329 | 9_01 | | P11 | 12 | FMCP2_FMC_PRSNT_M20 | C_HB2 | PRSNT_M2C_ | L J53(H) | ASP_184329 | 9_01 | | P12 | 15 | FMCP1_FMCP_PRSNT_M2 | 20 <u>7</u> 18 | HSPC_PRSN1 | _M215 <u>1(</u> N) | ASP_184329 | 9_01 | | P13 | 16 | FMCP2_FMCP_PRSNT_M2 | 2 <b>0<u>7</u>1</b> B | HSPC_PRSN1 | _M215 <u>3(</u> N) | ASP_184329 | 9_01 | | P14 | 17 | VCCINT_VRHOT_B | 14 | VRHOT_ICRIT | # U152 | IR35215 | | | P15 | 18 | 8A34001_EXP_RST_B | 1 | Α | U221 | SN74LVC1C | 806 | | P16 | 19 | IRPS5401_ALERT_B | - | Not<br>connected | In<br>schematic | Delete | | | P17 | 20 | PMBUS1_INA226_ALERT (1) | 3 | ALERT | 5x INA226 | INA226 | | ## Table: I2C0 Multiplexer TCA9548A U33 Address 0x74 Connections | TCA95 | 48A U | 33<br>Schematic Net Nan | 20 | Conne | cted To | | | | |--------------------------|--------------------|-------------------------|--------------------------------------------------------------------|--------------------------------|---------------------|-----------------|--|--| | Pin Namein No. | | Pin No. | Pin Name | Reference | Des <b>Dævat</b> er | | | | | SDA | 19 | I2C0_SDA | | See the "I2C0 Bus Topology" f | | igure; PCA9548A | | | | SCL | 18 | I2C0_SCL | U33 Addr. 0x74 | | | | | | | SD0/SC@4/5 PMBUS_SDA/SCL | 9,10 | NA | J98 | PMBUS<br>HDR | | | | | | | J <del>94</del> /3 | PINIBUS_SDAVSCL | Miscellaneous power components; see Board Power System for details | | | | | | | SD1/S0 | C16/7 | PMBUS1_INA226_S | SDAA/SSCL | SDA, SCL | 5x<br>INA226 | INA226 | | | | SD2/S( | ~ @ /O | s/9 PMBUS2_SDA/SCL | 9,10 | NA | J104 | PMBUS<br>HDR | | | | SD2/SC28/9 | ט ונג | | | us power com<br>em for details | nponents; see | Board | | | | SD3/S0 | C3I 0/11 | PMBUS2_INA226_S | SDAA/SSCL | SDA, SCL | 14x<br>INA226 | INA226 | | | | TCA9548A U33 Schematic Net Na | mo | Conne | cted To | | |-------------------------------|---------------|------------------------|-----------|---------------------| | Pin Namein No. | Pin No. | Pin Name | Reference | Des <b>Devat</b> er | | SD4/SC413/14 LP_I2C_SM_SDA/S | SCNA | Not connected | NA | NA | | SD5/SC515/16 zSFP_SI570_SDA/ | SC7L,8 | SDA, SCL | U192 | SI570 | | SD6/SC617/18 USER_SI570_1_CL | _O7C;1KSDA/S0 | CISDA, SCL | U205 | SI570 | | SD7/SC719/20 USER_SI570_2_CL | _OKNAK_SDA/SO | Not<br>CL<br>connected | NA | NA | ## Table: I2C0 Port Expander TCA6416A U233 Address 0x20 Connections | I2C Devices | I2C Sw | itch Position I2C A | Address | Device | | | | | | | |-------------------------------|-------------------|---------------------|---------|------------------|--|--|--|--|--|--| | | I2C0 Bus | | | | | | | | | | | TCA6416A 16-bit port expander | N/A | 0b1110101 | 0x20 | U233<br>TCA6416A | | | | | | | | Function | Port | Direction | | | | | | | | | | MAX6643_OT_B | P00 | IN | N/A | U64<br>MAX6643 | | | | | | | | MAX6643_FANFAII | _ <b>_RB</b> 01 | IN | N/A | U64<br>MAX6643 | | | | | | | | N/A | P02-<br>P03<br>NC | N/A | N/A | N/A | | | | | | | | I2C Devices | I2C Sw | itch Position | I2C Address | Device | |-----------------|--------------------------|---------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | | | 12C | ) Bus | | | PMBUS2_INA226_A | <b>\eacher</b> T | IN | N/A | U166,<br>U168,<br>U172,<br>U173,<br>U174,<br>U176,<br>U177,<br>U178,<br>U180,<br>U182, U184<br>,U186,<br>U188, U234<br>INA226,<br>U125<br>ZU4EG | | N/A | P05-<br>P06<br>NC | N/A | N/A | N/A | | MAX6643_FULLSPI | DP07 | OUT | N/A | U64<br>MAX6643 | | FMCP1_FMC_PRSI | <b>VF</b> 1 <u>0</u> M20 | C_IBI | N/A | J51 FMCP<br>HSPC | | FMCP2_FMC_PRSI | <b>\F</b> 1 <u>1</u> M20 | C_IBI | N/A | J53 FMCP<br>HSPC | | FMCP1_FMCP_PR | S <b>RV1</b> 172_M2 | 20 <u>N</u> B | N/A | J51 FMCP<br>HSPC | | FMCP2_FMCP_PR | S <b>R11</b> 3_M2 | 2Q <u>N</u> B | N/A | J53 FMCP<br>HSPC | | VCCINT_VRHOT_B | P14 | IN | N/A | U152<br>IR35215 | | 8A34001_EXP_RST | <u>-</u> PB15 | IN | N/A | U221<br>SN74LVC1G08 | | I2C Devices | I2C Sw | itch Position I2C A | ddress | Device | | | | | | |---------------------------------|----------|---------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | I2C0 Bus | | | | | | | | | | PMBUS_ALERT | P16 | IN | N/A | U152,<br>U160,<br>U167,<br>U175,<br>U179,<br>U181,<br>U183,<br>U185,<br>U187,<br>U189,<br>U194, U195<br>Various<br>Vreg, U125<br>ZU4EG | | | | | | | PMBUS1_INA226_ | APERT | IN | N/A | U65,U161-<br>U165<br>INA226,<br>U125<br>ZU4EG | | | | | | | TCA9548A 8-<br>Chan, bus switch | N/A | 0b1110101 | 0x75 | U33<br>TCA9548A | | | | | | | Function | Port | Binary Format | Hex Format | | | | | | | | PMBUS_SDA/SCL | 0 | 0b00010011-<br>0b00010100,<br>0b00010110-<br>0b00010111,<br>0b00011001-<br>0b00100000 | 0x13, 0x14, 0x16,<br>0x17, 0x19-0x20 | See tables<br>in Board<br>Power<br>System | | | | | | | I2C Devices | I2C Sw | itch Position I20 | Address | Device | | | | | |-----------------|------------------|---------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | I2C0 Bus | | | | | | | | | PMBUS1_INA226_ | SDA/SCI | 0b01000000-<br>0b01000101 | 0x40-0x45 | U65,U161-<br>U165<br>INA226; see<br>tables in<br>Board<br>Power<br>System | | | | | | PMBUS2_INA226_ | S <b>B</b> A/SCI | 0b01000000-<br>0b01000101 | 0x40-0x4D | U166, U168, U172, U173, U174, U176, U177, U178, U180, U182, U184, U186, U188, U234 INA226; see tables in Board Power System | | | | | | No connect | 4 | NA | NA | NA | | | | | | zSFP_SI570_SDA/ | S <b>6</b> L | 0b1011101 | 0x5D | U192 SI570 | | | | | | USER_SI570_1_CL | _OBCK_SI | D.0b1011111 | 0x5F | U205 SI570 | | | | | | No Connect | 7 | NA | NA | NA | | | | | ## PMC MIO[44:45] I2C1 Bus [Figure 1, callout 11] Bus I2C1 connects the XCVC1902 U1 PS bank 501, and the XCZU4EG system controller U125 PS bank 501 to two I2C switches (TCA9548A U35 and U214). These I2C1 connections enable I2C communications with other I2C capable target devices. TCA9548A U35 is pin-strapped to respond to I2C address 0x74. TCA9548A U214 is pin-strapped to respond to I2C address 0x75. The following figure shows the I2C1 bus connectivity detailed in the first two tables below. The I2C0 target device I2C addresses are listed in the third table. For more information on the TCA9548A and TCA6416A, see the Texas Instruments website. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. Figure: I2C1 Bus Topology Table: I2C1 TCA9548A U35 Address 0x74 Connections | TCA9548A U35chematic Net Nam | | ne Connected To | | | | | | |------------------------------|------------------|-----------------|--------------------------------------------------------------------------------------------|----------|-------------|-----------------------|--| | Pin Na | an <b>Pé</b> n N | lo. | Pin No. | Pin Name | Reference I | Des <b>Igenzitæ</b> r | | | SDA | 19 | I2C0_SDA | See the connections shown in the "I2C1 Bus<br>Topology" figure.<br>TCA9548A U35 Addr. 0x74 | | | | | | SCL | 18 | I2C0_SCL | | | | | | | SD0/S | C <b>@</b> /5 | DC_I2C_SDA/SCL | D25,D24 | D25,D24 | J212 | DC connector | | | | | | | | | | | | TCA9548A U | 35chematic Net Nan | ne | Conne | cted To | | |----------------------|---------------------|-----------------|---------------|-------------|---------------------| | Pin NanRen No. | | Pin No. | Pin Name | Reference I | )es <b>ignaitur</b> | | | | 5,6 | SDA,SCL | U34 | M24128-<br>BR | | | | 7,8 | SDA,SCL | U32 | SI570 | | SD1/SC6/7 | FMCP1_IIC_SDA/S | CLC31,C30 | SDA, SCL | J51 | ASP_184329_0 | | SD2/SC <b>2</b> /9 | FMCP2_IIC_SDA/S | CLC31,C30 | SDA, SCL | J53 | ASP_184329_0 | | SD3/SC30/11 I | DDR4_DIMM1_SDA | 285,141<br>VSCL | SDA, SCL | J45 | FCI<br>10124677 | | | | 7,8 | SDA,SCL | U2 | SI570 | | SD4/SC <b>4</b> 3/14 | LPDDR4_SI570_CL | K2_S7D8A/SCL | SDA,SCL | U3 | SI570 | | SD5/SC <b>5</b> 5/16 | LPDDR4_SI570_CL | K1_S7D8A/SCL | SDA, SCL | U4 | SI570 | | SD6/SC <b>67</b> /18 | HSDP_SI570_SDA/ | SCL 7,8 | SDA, SCL | U5 | SI570 | | SD7/SC <b>7</b> 9/20 | /20 8A34001_SDA/SCL | L2,K2 | SDIO,<br>SCLK | U219 | 8A34001 | | | | 3,1&2 | NA | J310 | 2x9 HDR | ## Table: I2C1 TCA9548A U214 Address 0x75 Connections | TCA9548 | A U214 | Schematic N | let Name | Connec | cted To | | |----------|--------|-------------|----------------------|-------------------------|-----------------------|------------------| | Pin Name | Pin No | | Pin No. | Pin Name | Reference D | esi <b>gaate</b> | | SDA | 19 | I2C0_SDA | See the | connections s | | 2C1 Bus | | SCL | 18 | I2C0_SCL | | Topology<br>TCA9548A U2 | | | | SD1/SC1 | 6/7 | SFP0_IIC_S | DA/STORLT5 | SDA_T4,SCI | _ <b>_JI2%</b> 7(TOP) | 2198318-6 | | SD2/SC2 | 8/9 | SFP1_IIC_S | DA/SLØLL5 | SDA_L4,SCL | _ <b>_12</b> 87(BOT) | 2198318-6 | | SD3/SC3 | 10/11 | QSFP1_I2C_ | _SD <b>A/25,C1</b> _ | SDA, SCL | J288 | 1551920-2 | ## Table: I2C1 Bus Device I2C Addresses | | I2C Devices | I2C Switch Position | I2C Address | Device | | |--|-------------|---------------------|-------------|--------|--| |--|-------------|---------------------|-------------|--------|--| | I2C Devices | I2C Switch PositionI2C1 Bu2C Address | Device | | |-------------|--------------------------------------|--------|--| | | | | | | | | I2C1 Bus | | | |--------------------------------------|-----------|---------------|------------|-------------------| | TCA9548A 8-<br>channel bus<br>switch | N/A | 0b1110100 | 0x74 | U35<br>TCA9548A | | Function | Port | Binary Format | Hex Format | | | | | 0b1010100 | 0x54 | DC SE1 on<br>J212 | | DC_I2C_SDA/<br>SCL | 0 | 0b1000010 | 0x42 | DC SE2 on<br>J212 | | | | 0b1011101 | 0x5D | U32 SI570 | | FMCP1_IIC_SDA | V<br>1 | 0bxxxxxxx | 0x## | J51 FMC<br>HSPC | | FMCP2_IIC_SDA | V 2 | 0bxxxxxxx | 0x## | J53 FMC<br>HSPC | | DDR4_DIMM1_S | SDA/<br>3 | 0b1010000 | 0x50 | J45 FCI socket | | SCL | 3 | 0b1100000 | 0x60 | U2 SI570 | | LPDDR4_SI570_ | CLK2 4 | 0b1100000 | 0x60 | U3 SI570 | | LPDDR4_SI570_ | _CLK1 5 | 0b1100000 | 0x60 | U4 SI570 | | HSDP_SI570_SI | DA/SCL 6 | 0b1011101 | 0x5D | U5 SI570 | | | | 0b1011000 | 0x58 | U219 8A34001 | | 8A34001_SDA/S | CL 7 | TBD | TBD | J310 2x9<br>HDR. | | TCA9548 8-<br>chan. bus<br>switch | N/A | 0b1110101 | 0x75 | U214<br>TCA9548A | | SFP0_IIC_SDA/S | SCL 0 | 0b1010000 | 0x50 | J287 (BOT) | | SFP1_IIC_SDA/S | SCL 1 | 0b1010000 | 0x50 | J287 (TOP) | | QSFP1_I2C_SD | A/SCL 2 | 0b1010000 | 0x50 | J288 | | I2C Devices | I2C Switch Posi | Device | | | | | | | |-------------|-----------------|--------|----|----|--|--|--|--| | | | | | | | | | | | | I2C1 Bus | | | | | | | | | No connect | 3 - 7 | NA | NA | NA | | | | | PMC MIO[48] and LPD MIO[0:11, 24:25]: GEM0 Ethernet ## [Figure 1, callout 16] A PS Gigabit Ethernet MAC (GEM) implements a 10/100/1000 Mb/s Ethernet interface (see the figure in PMC MIO[49] and LPD\_MIO[12:25]: GEM1 Ethernet), which connects to TI DP83867IRPAP U198 Ethernet RGMII PHY before being routed to a vertical dual-stacked RJ45 Ethernet connector J307 (upper receptacle). The RGMII Ethernet PHY is boot strapped to PHY address (0x01) and Auto Negotiation is set to Enable. ## PMC MIO[49] and LPD MIO[12:25]: GEM1 Ethernet ## [Figure 1, callout 17] A PS Gigabit Ethernet MAC (GEM) implements a 10/100/1000 Mb/s Ethernet interface (see the following figure), which connects to TI DP83867IRPAP U134 Ethernet RGMII PHY before being routed to a vertical dual-stacked RJ45 Ethernet connector J307 (lower receptacle). The RGMII Ethernet PHY is boot strapped to PHY address (0x02) and Auto Negotiation is set to Enable. The following figure shows the dual Ethernet topology. Figure: Dual RGMII Ethernet Ethernet PHY (Three Resets) ## [Figure 1, callout 35] Each DP83867ISRGZ PHY (GEM0 U198, GEM1 U134) is reset by its GEMx\_RESET\_B generated by dedicated pushbutton switches and PMC\_MIO signals as shown in the following figure. The POR\_B signal generated by the TPS389001DSER U10 POR device (activated by pushbutton SW2) is wired in parallel to each Ethernet PHY reset circuit. **Figure: Ethernet PHY Reset Circuit** #### Ethernet PHY LED Interface ## [Figure 1, callout 16 and 17] Each DP83867ISRGZ PHY (GEM0 U198, GEM1 U134) controls two LEDs in the J307 two port connector bezel. The upper port (GEM0) yellow and green LEDs are above the port, and the lower port (GEM1) LEDs are below the port. The PHY signal LED0 drives the green LED, and LED1 drives the yellow LED. The LED2 signal is not used. The LED functional description is listed in the following table. **Table: Ethernet PHY LED Functional Description** | DP83867IS PHY Pin Type | Description | |------------------------|-------------| | Name Number | | | DP83867 | DP83867IS PHY Pin Type | | Description | |---------|------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------| | Name | Number | | | | LED_2 | 45 | S, I/O,<br>PD | By default, this pin indicates receive or transmit activity. Additional functionality is configurable using LEDCR1[11:8] register bits. | | LED_1 | 46 | S, I/O,<br>PD | By default, this pin indicates that 100BASE-T link is established. Additional functionality is configurable using LEDCR1[7:4] register bits. | | LED_0 | 47 | S, I/O,<br>PD | By default, this pin indicates that link is established. Additional functionality is configurable using LEDCR1[3:0] register bits. | The LED functions can be repurposed with a LEDCR1 register write available via the PHY's management data interface, MDIO/MDC. See the TI DP83867 RGMII PHY data sheet at the Texas Instruments website for component details. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## JTAG Chain [Figure 1, callout 7, 8, and 48] VCK190 JTAG chain - J36 2x7 2 mm shrouded, keyed JTAG pod flat cable connector - J207 USB-C connector connected to U20 FT4232HL USB-JTAG bridge - U125 XCZU4EG System Controller bank 44 Figure: JTAG Chain Block Diagram See Versal ACAP Configuration for information on JTAG programming via: - FTDI FT4232 USB-to-JTAG/USB-UART device (U20) connected to USB 3.1 type-C connector (J207) - JTAG pod flat cable connector J36 (2 mm 2x7 shrouded/keyed) See the "FT4232HL UART Interface Connections" figure in PMC MIO[42:43] UART0 for an overview of FT4232 U20 JTAG and USB-UART connectivity. ## **Clock Generation** The VCK190 board provides fixed and variable clock sources for the XCVC1902 U1 ACAP and other function blocks. The following table lists the source devices for each clock. **Table: Clock Sources** | Callou | Ref. Des. | Feature | Notes | Schema | tic Page | |--------|-----------|--------------------------------------------|----------------------------------|--------|----------| | 36 | U2 | DDR4 DIMM CLK, 200<br>MHz, 3.3V LVDS, 0x60 | Silicon Labs<br>SI570BAB000299DG | 4 | | | 37 | U3 | LPDDR4 CLK2, 200<br>MHz, 3.3V LVDS, 0x60 | Silicon Labs<br>SI570BAB000299DG | 5 | | | 38 | U4 | LPDDR4 CLK1, 200<br>MHz, 3.3V LVDS, 0x60 | Silicon Labs<br>SI570BAB000299DG | 7 | | | Callout | Ref. Des. | Feature | Notes | Schematic Pag | |---------|-----------|--------------------------------------------------------|-----------------------------------|---------------| | 39 | U5 | HSDP CLK, 156.25<br>MHz, 3.3V LVDS, 0x5D | Silicon Labs<br>SI570BAB000544DG | 8 | | 40 | U32 | ACAP U1 REF CLK,<br>33.33 MHz, 1.8V<br>CMOS, 0x5D | Silicon Labs<br>SI570JAC000900DG | 43 | | 41 | U39 | PCle jitter atten., 100<br>MHz, 3.3V LVDS | IDT 85411AMLF | 49 | | 42 | U62 | HDMI jitter atten.,<br>148.50 MHz, 3.3V<br>LVDS, 0x6C | IDT 8T49N241-<br>994NLGI | 52 | | 43 | U142 | SYSCTLR clocks 33.33<br>MHz & 125 MHz I2C<br>0x6A | Silicon Labs<br>Si5332FD10259-GM1 | 101 | | 44 | U192 | zSFP CLK, 156.25<br>MHz, 3.3V LVDS, 0x5D | Silicon Labs<br>SI570BAB000544DG | 8 | | 45 | U205 | FMCP MGT CLK, 100<br>MHz, 3.3V LVDS, 0x5F | Silicon Labs<br>SI570BAC002038DG | 48 | | 46 | U219 | IEEE-1588 eCPRI CLK, various, 3.3V, 0x58 | IDT 8A34001E-<br>000AJG8 | 104 | | 47 | J328-J331 | IEEE-1588 eCPRI<br>8A34001 CLK in and<br>out SMA pairs | Rosenberger 32K10K-<br>400L5 | 104 | The connection details for ACAP U1 connected clocks described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## Programmable DDR4 DIMM SI570 Clock ## [Figure 1, callout 36] The VCK190 board has an I2C programmable SI570 low-jitter 3.3V LVDS differential oscillator (U2) connected to the GC inputs of U1 DDR4 DIMM interface bank 700. The DDR4\_DIMM1\_CLK\_P and DDR4\_DIMM1\_CLK\_N series capacitor coupled clock signals are connected to XCVC1902 ACAP U1 pins AE42 and AF43, respectively. At power-up, this clock defaults to an output frequency of 200.000 MHz. User applications or the System Controller can change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the VCK190 board reverts this user clock to the default frequency of 200.000 MHz. - Programmable oscillator: Silicon Labs SI570BAB000299DG (10 MHz-945 MHz range, 200.000 MHz default) - I2C address 0x60 - LVDS differential output, total stability: 61.5 ppm ## Programmable LPDDR4 SI570 Clock2 ## [Figure 1, callout 37] The VCK190 board has an I2C programmable SI570 low-jitter 3.3V LVDS differential oscillator (U3) connected to the GC inputs of U1 LPDDR4\_2 interface bank 705. The LPDDR4\_CLK2\_P and LPDDR4\_CLK2\_N series capacitor coupled clock signals are connected to XCVC1902 ACAP U1 pins AW27 and AY27, respectively. At power-up, this clock defaults to an output frequency of 200.000 MHz. User applications or the System Controller can change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the VCK190 board reverts this user clock to the default frequency of 200.000 MHz. - Programmable oscillator: Silicon Labs SI570BAB000299DG (10 MHz-945 MHz range, 200.000 MHz default) - I2C address 0x60 - LVDS differential output, total stability: 61.5 ppm ## Programmable LPDDR4 SI570 Clock1 #### [Figure 1, callout 38] The VCK190 board has an I2C programmable SI570 low-jitter 3.3V LVDS differential oscillator (U4) connected to the GC inputs of U1 LPDDR4\_1 interface bank 705. The LPDDR4\_CLK1\_P and LPDDR4\_CLK1\_N series capacitor coupled clock signals are connected to XCVC1902 ACAP U1 pins AK8 and AK7, respectively. At power-up, this clock defaults to an output frequency of 200.000 MHz. User applications or the System Controller can change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the VCK190 board reverts this user clock to the default frequency of 200.000 MHz. - Programmable oscillator: Silicon Labs SI570BAB000299DG (10 MHz-945 MHz range, 200.000 MHz default) - I2C address 0X60 - LVDS differential output, total stability: 61.5 ppm ## Programmable HSDP SI570 Clock #### [Figure 1, callout 39] The VCK190 board has an I2C programmable SI570 low-jitter 3.3V LVDS differential oscillator (U5) connected to the GTY\_REFCLK1 inputs of U1 GTY bank 105. The HSDP\_SI570\_CLK\_P and HSDP\_SI570\_CLK\_N series capacitor coupled clock signals are connected to XCVC1902 ACAP U1 pins J39 and J40, respectively. At power-up, this clock defaults to an output frequency of 156.250 MHz. User applications or the System Controller can change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the VCK190 board reverts this user clock to the default frequency of 156.250 MHz. - Programmable oscillator: Silicon Labs SI570BAB000544DG (10 MHz-945 MHz range, 156.250 MHz default) - I2C address 0x5D - LVDS differential output, total stability: 61.5 ppm ## Programmable zSFP SI570 Clock #### [Figure 1, callout 44] The VCK190 board has an I2C programmable SI570 low-jitter 3.3V LVDS differential oscillator (U192) connected to the GTY\_REFCLK0 inputs of U1 GTY bank 105. The zSFP\_SI570\_CLK\_P and zSFP\_SI570\_CLK\_N series capacitor coupled clock signals are connected to XCVC1902 ACAP U1 pins L39 and L40, respectively. At power-up, this clock defaults to an output frequency of 156.250 MHz. User applications or the System Controller can change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the VCK190 board reverts this user clock to the default frequency of 156.250 MHz. - Programmable oscillator: Silicon Labs SI570BAB000544DG (10 MHz-945 MHz range, 156.250 MHz default) - I2C address 0x5D - LVDS differential output, total stability: 61.5 ppm #### Programmable SI570 REF Clock ## [Figure 1, callout 40] The VCK190 board has an I2C programmable SI570 low-jitter 1.8V CMOS single-ended oscillator (U32). The 33.333 MHz REF\_CLK clock signals is connected to XCVC1902 ACAP U1 configuration bank 503 pin AE32. At power-up, this clock defaults to an output frequency of 33.333 MHz. User applications or the System Controller can change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the VCK190 board reverts this user clock to the default frequency of 33.333 MHz. Programmable oscillator: Silicon Labs SI570JAC000900DG (10 MHz-945 MHz range, 33.333 MHz default) - I2C address 0x5D - CMOS single-ended output, total stability: 61.5 ppm Programmable SI5332 System Controller Clock ## [Figure 1, callout 43] The VCK190 board has an I2C programmable SI5332 low-jitter 6-differential-output clock generator (U142). Each output clock P/N pair has its own independent Vout pin. Two of the six output clocks are used on the VCK190. OUT0 is a single-ended 33.333 MHz 1.8V LVCMOS clock SYSCTLR\_PS\_REF\_CLK connected to the XCZU4EG System Controller (U125) configuration bank 503 pin R16. OUT1 is a differential 125.000 MHz 3.3V LVDS clock. The SYSCTLR\_GTR\_CLK0\_SGMII\_P and SYSCTLR\_GTR\_CLK0\_SGMII\_N series capacitor coupled clock signals are connected to XCZU4EG U125 GTR bank 505 MGTREFCLK0 pins F23 and F24, respectively. At power-up, OUT0 and OUT1 default the frequencies indicated above. User applications or the System Controller can change the output frequency within the range of 0 MHz to 333.333 MHz through the I2C bus interface. Power cycling the VCK190 board reverts the OUT0 and OUT1 frequencies to their defaults. - Programmable clock generator: Silicon Labs Si5332FD10259-GM1 (0 MHz-333.333 MHz range) - Outputs - OUT0: 33.3333... MHz [33 + 1/3 MHz] LVCMOS Single (+) 1.8V 50Ω [100/3 MHz] - OUT1: 125 MHz LVDS slow 3.3V - OUT2: 26 MHz LVDS slow 3.3V - OUT3: UnusedOUT4: UnusedOUT5: Unused - I2C address 0x6A ### PCIe Clock #### [Figure 1, callout 41] The VCK190 board includes an IDT 85411 (U39) 1:2 clock buffer for the PCIe clock fan out to the Versal ACAP. The 100 MHz PCIE\_CLK\_P/N clock from the PCIe 8-lane edge connector (P3) drives the U39 clock input. The U39's buffered outputs are used to create differential clock pairs to the ACAP U1 GTY103/GTY104 PCIe interface: U39's Q0 PCIE\_CLK0\_P/N are connected to PCIE\_TX/RX[0:3] interface GTY103 GTY REFCLK0 pins W39 (P) and W40 (N), which are A/C coupled - U39's Q1 PCIE\_CLK1\_P/N are connected to PCIE\_TX/RX[4:7] interface GTY104 GTY REFCLK0 pins R39 (P) and R40 (N), which are A/C coupled - 1:2 clock buffer Q0: 100 MHz LVDSQ1: 100 MHz LVDS Programmable FMCP MGT SI570 Clock with Buffer ## [Figure 1, callout 45] The VCK190 board has an I2C programmable SI570 low-jitter 3.3V LVDS differential oscillator (U205) driving SI53340 (U206) 2-to-4 clock buffer input CLK0. The clock buffer generates four copies of the input clock. The SI53340 CLK1 second input is driven by 8A34001 (U219) output Q2. The SI53340 input clock select is controlled by 2-pin header J306 with default jumper off, selecting the CLK0 SI570 input. At power-up, SI570 (U205) defaults to an output frequency of 100.000 MHz. User applications or the System Controller can change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the VCK190 board reverts this user clock to the default frequency of 100.000 MHz. - Programmable oscillator: Silicon Labs SI570BAB000299DG (10 MHz-945 MHz range, 100.000 MHz default) - I2C address 0x5F - LVDS differential output, total stability: 61.5 ppm The four SI53340 (U206) outputs are connected as follows: - Outputs - Q0: SI570\_8A34001\_MUX\_BUF0\_P/N capacitor coupled to GTY201 FMCP1\_DP[0:3]\_C2M/M2C interface GTY\_REFCLK0 pins AB11 (P) and AB10 (N) - Q1: SI570\_8A34001\_MUX\_BUF1\_P/N capacitor coupled to GTY204 FMCP2\_DP[0:3]\_C2M/M2C interface GTY\_REFCLK0 pins G13 (P) and G12 (N) - Q2: SI570\_8A34001\_MUX\_BUF2\_P/N capacitor coupled to GTY205 FMCP2\_DP[4:7]\_C2M/M2C interface GTY\_REFCLK0 pins E13 (P) and E12 (N) - Q3: SI570\_8A34001\_MUX\_BUF3\_P/N capacitor coupled to GTY206 FMCP2\_DP[8:11]\_C2M/M2C interface GTY\_REFCLK0 pins C13 (P) and C12 (N) The connection details for ACAP U1 connected clocks described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. For more details on the Silicon Labs SI570, SI5332, and SI53340 devices, see the Silicon Labs website. For more details on the IDT 85411AMLF, 8T49N241, and 8A34001 devices, see the Integrated Device Technology, Inc. website. For Versal ACAP clocking information, see the *Versal ACAP Clocking Resources Architecture Manual* (AM003). IEEE-1588 eCPRI Programmable Synchronization Management Unit [Figure 1, callout 46] ## **GTY Transceivers** ## [Figure 1, callout 1] The GTY transceivers in the XCVC1902 ACAP U1 are grouped into four channels or quads. The XCVC1902 has four GTY quads (GTYs 103-106) on the right side of the device and seven GTY quads (GTYs 200-206) on the left side of the device. The VCK190 board provides access to 11 of the 11 GTY quads as shown in the GTY map in the following table. **Table: GTY Mapping** | | | VCK19 | 90 XC105 | VSVA2197 | GTY Ma | pping | | | | |-----------------------|------------------------|----------------------|----------|----------|---------------|----------------------|-------------|--------------|------| | HDMI_TX_<br>(TX only) | CLK_LVI<br>ch3 | DS | | | | | ch3 | FMC2<br>DP11 | | | HDMI<br>Lane 2 | ch2 | | | | | | ch2 | FMC2<br>DP10 | | | HDMI<br>Lane 1 | ch1 | GTYT_<br>Quad<br>106 | S | | | GTYT_<br>Quad<br>206 | S<br>ch1 | FMC2<br>DP9 | | | HDMI<br>Lane 0 | ch0 | 100 | 200 | ch0 | FMC2<br>DP8 | | | | | | HDMI_9T49 | 9 <b>N2#d<u>k</u>0</b> | LK | | | | | refclk1 | FMC2_GB7 | TCLK | | HDMI_RX_ | Ctefclk0 | | | | | | refclk0 | SI570_8A3 | 4001 | | SFP1 | ch3 | Quad | Quad | PCle | GTYT_<br>Quad | S<br>ch3 | FMC2<br>DP7 | | | | SFP0 | ch2 | 105 | | 205 | 205 | ch2 | FMC2<br>DP6 | | | | None | ch1 | | | | ch1 | FMC2<br>DP5 | | | | | | | VCK1 | 90 XC10S8 | SVA2197 GTY Ma | pping | | | | |------------------------------------|---------|---------------------------|------------|----------------|--------------------------------|--------------|--------------|---------| | HSDP<br>(USB-C) | ch0 | | | | | ch0 | FMC2<br>DP4 | | | HSDP<br>SI570<br>CLK | refclk1 | | | | | refclk1 | FMC2_GBT | CLK1 | | zSFP<br>SI570<br>CLK | refclk0 | | | | | refclk0 | SI570_8A34 | 1001_I∕ | | PCIe<br>Lane 7 | ch3 | | | | | ch3 | FMC2<br>DP3 | | | PCle<br>Lane 6 | ch2 | | | | GTYB <u></u><br>IAQQuad<br>204 | ch2 | FMC2<br>DP2 | | | PCIe<br>Lane 5 | ch1 | GTYB <sub>.</sub><br>Quad | _M<br>PCle | NADNAN | | _&h1 | FMC2<br>DP1 | | | PCle<br>Lane 4 | ch0 | 104 | FOIC | IVITAIVIA | | ch0 | FMC2<br>DP0 | | | None | refclk1 | | | | | refclk1 | FMC2_GBT | CLK0 | | PCIe Slot<br>Clock 0<br>(buffered) | refclk0 | | | | | refclk0 | SI570_8A34 | 1001_I∕ | | PCIe<br>Lane 3 | ch3 | Quad | _SCPMG4 | MRMA | CGTYT_<br>Quad | _M<br>_ch3 | FMC1<br>DP11 | | | PCle<br>Lane 2 | ch2 | 103 | 03 203 | 203 | ch2 | FMC1<br>DP10 | | | | PCle<br>Lane 1 | ch1 | | | | | ch1 | FMC1<br>DP9 | | | PCle<br>Lane 0 | ch0 | | | | | ch0 | FMC1<br>DP8 | | | NONE | refclk1 | | | | | refclk1 | FMC1_GBT | CLK2 | | PCIe Slot<br>Clock 0<br>(buffered) | refclk0 | | | | | refclk0 | None | | |------------------------------------|---------|------|---|------|----------------------|----------------|-------------|---------| | | | | | | | ch3 | FMC1<br>DP7 | | | | | | | | | ch2 | FMC1<br>DP6 | | | | | СРМС | 4 | PCle | GTYB_<br>Quad<br>202 | _M<br>ch1 | FMC1<br>DP5 | | | | | | | | 202 | ch0 | FMC1<br>DP4 | | | | | | | | | refclk1 | FMC1_GBT | CLK1 | | | | | | | | refclk0 | None | | | | | | | | GTYT_<br>AQQuad | ch3 | FMC1<br>DP3 | | | | | | | | | ch2 | FMC1<br>DP2 | | | | | | | MRMA | | _S<br>ch1 | FMC1<br>DP1 | TCLK0 | | | | | | | 201 | ch0 | FMC1<br>DP0 | | | | | | | | | refclk1 | FMC1_GBT | | | | | | | | | refclk0 | SI570_8A34 | 4001_MI | | | | | | MRMA | .CGTYB_ | _ <b>S</b> ch3 | QSFP4 | | | | | | | | Quad<br>200 | ch2 | QSFP3 | | | | | | | | | ch1 | QSFP2 | | | | | | | | | ch0 | QSFP1 | | | VCK190 XC | :10S80 VSVA2197 | GTY Mapping | | | |-----------|-----------------|-------------|---------|------------------------| | | | | refclk1 | IEEE-<br>1588<br>Clock | | | | | refclk0 | IEEE-<br>1588<br>Clock | The GTY connections are shown in the following figure. Figure: VCK190 GTY Connections GTY103/104: PCI Express Card Edge Connectivity ## [Figure 1, callout 15] The 8-lane PCI Express card edge connector P3 supports operation up to Gen4 x8. P3 supports data transfers at the rate of 2.5 GT/s for Gen1 applications, 5.0 GT/s for Gen2 applications, 8.0 GT/s for Gen3 applications, and 16.0 GT/s for Gen4 applications. The PCIe transmit and receive signal data paths have a characteristic impedance of $85\Omega \pm 10\%$ . The PCIe\_EP\_REFCLK\_P/N PCIe reference clock (routed as a $100\Omega$ differential pair) received from J18 is routed to IDT 85411AMLF U39 1:2 buffer, which retransmits the clock as PCle\_CLK0 and PCle\_CLK1. U39 output Q0 PCle\_CLK0\_P/N is routed to GTY103 (PCle\_EP\_TX/RX[3:0]\_P/N) and output Q1 PCle\_CLK1\_P/N is routed to GTY104 (PCle\_TX/RX[7:4] P/N). For additional information about the Versal ACAP PCIe functionality, see the *Versal ACAP Integrated Block for PCI Express LogiCORE IP Product Guide* (PG343). Additional information about the PCI Express standard is available at the PCI-SIG website. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. GTY105: HSDP and 2x zSFP GTY105 channel 1 is not used. The GTY105 channel 0 high-speed debug port is a new feature that will be supported in the future. GTY105 REFCLK1 receives the HSDP\_SI570\_CLK from Si570 U5 (default frequency 156.25 MHz). GTY105 channel 2 is wired to SFP0 and channel 3 is wired to SFP1. The two zSFPs are implemented in a dual-port stacked connector J287 (SFP0 lower, SFP1 upper). Each SFP has an I2C connection to the I2C1 bus through the I2C multiplexer (TCA9548PWR U214) as documented in PMC MIO[44:45] I2C1 Bus. GTY105 REFCLK0 receives the zSFP\_SI570\_CLK from Si570 U192 (default frequency 156.25 MHz). ## zSFP/zSFP+ Module Connector [Figure 1, callout 13] The VCK190 board hosts dual-port zSFP/zSFP+ J287, which accepts zSFP or zSFP+ modules. The following figure shows the zSFP/zSFP+ module connector circuitry typical of the two implementations. Figure: zSFP/zSFP+ Module Connector The following table lists the zSFP+ module control and status connections. Table: zSFP0- zSFP1 Module Control and Status Connections | zSFP Contr | ol/Status Signal | <b>Board Connection</b> | zSFP Modu | |------------|----------------------------------|--------------------------------|---------------| | SEDO TY E | Test point<br>AULT<br>J276 | High = Fault | | | 31 F0_17_1 | J276 | Low = Normal operation | | | SEDO TY D | IS <b>AlG</b> mbn <u>F</u> erJ35 | Off = SFP disabled | | | 3110_17_0 | ioadiapei 333 | On = SFP enabled | | | SEPO MOD | _Destpoint J31 | High = Module not present | | | 31 1 0_WOD | | Low = Module present | zSFP0<br>J287 | | SFP0_RS0 | PU R1420/PD | PU R25 = Full RX bandwidth | lower | | 1 | R1426 | PD R30 = Reduced RX bandwidth | | | SFP0_RS1 | PU R1421/PD | PU R227 = Full RX bandwidth | | | 1 | R1427 | PD R142 = Reduced RX bandwidth | | | SFP0 LOS | Test point J33 | High = Loss of receiver signal | | | 31 F0_LO3 | lest point 333 | Low = Normal operation | | | | | High = Fault | zSFP1 | | SFP1_TX_F | AULLEST point J30 | Low = Normal operation | J287 | | | | | | | zSFP Contr | ol/Status Signal | Board Connection | upper Module | |---------------------|------------------------|--------------------------------|--------------| | SFP1_TX_C | ISARMEN 132 | Off = SFP disabled | | | | 13 <b>Auiup</b> ei 332 | On = SFP enabled | | | SFP1_MOD | Test point | High = Module not present | | | 31 F 1_INIOD | J277 | Low = Module present | | | SFP1_RS0 PU R1428/F | | PU R182 = Full RX bandwidth | | | 1 | R1431 | PD R190 = Reduced RX bandwidth | | | SFP1_RS1 | PU R1429/PD | PU R185 = Full RX bandwidth | | | 1 | R1432 | PD R202 = Reduced RX bandwidth | | | SFP1 LOS | Test point | High = Loss of receiver signal | | | 31 F 1_LO3 | J278 | Low = Normal operation | | The RS0/RS1 PU/PD resistors are not populated. There are pull-down resistors built into the SFP/zSFP modules that select the lower bandwidth mode of the module. For additional information about the enhanced SFP+ module, see the SFF-8431 specification at the SNIA website. The zSFP connector I2C interfaces are connected to the I2C bus via the TCA9548 I2C multiplexer U214 (see PMC MIO[46:47] I2C0 Bus and PMC MIO[44:45] I2C1 Bus for more details). The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## GTY200: QSFP1 The GTY200 channels 0:3 are wired to QSFP1 J288. The GTY200 REFCLK0 drives 8A34001\_CLK1\_IN, and REFCLK1 receives the 8A34001 Q1 OUT to and from the 8A34001 clock device U219. ## **QSFP Module Connector** [Figure 1, callout 14] The following figure shows the QSFP module connector circuitry implementation. ## **Figure: QSFP Module Connector** X24954-121420 The QSFP connector 3.3V control nets are wired to ACAP U1 bank 406. The QSFP connector I2C interface is connected to the I2C bus via the TCA9548 I2C multiplexer U214 (see PMC MIO[44:45] I2C1 Bus for more details). The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. #### GTY106: HDMI TX and RX ## HDMI Video Output (TX) ## [Figure 1, callout 18 and 19] The VCK190 board provides an HDMI™ video output using a TI SN65DP159RGZ HDMI retimer at U43. The HDMI output is provided on a TE Connectivity 1888811-1 right-angle dual-stacked HDMI type A receptacle at P2 (upper port). The SN65DP159RGZ device is a dual mode DisplayPort to transition-minimized differential signal (TMDS) retimer supporting digital video interface (DVI) 1.0 and HDMI 1.4b and 2.0 output signals. The SN65DP159RGZ device supports the dual mode standard version 1.1 type 1 and type 2 through the DDC link or AUX channel. The SN65DP159RGZ device supports data rates up to 6 Gb/s per data lane to support Ultra HD (4K x 2K/60 Hz) 8-bits per color high-resolution video and HDTV with 16-bit color depth at 1080p (1920 x 1080/60 Hz). The SN65DP159RGZ device can automatically configure itself as a re-driver at data rates <1 Gb/s, or as a retimer at more than this data rate. This feature can be turned off through I2C programming. The HDMI video transmit/receive block diagram is shown in the following figure. The ACAP U1 bank 406 user logic can implement a clock recovery circuit and output the series resistor coupled HDMI\_REC\_CLK\_OUT (pin L19) for jitter attenuation. The jitter attenuated U62 Q2 HDMI\_8T49N241\_OUT\_P/N series capacitor coupled output clock is connected to the HDMI\_TX/RX[0:3] interface GTY106 GTY\_REFCLK1 pins E39 (P) and E40 (N). Figure: HDMI Interface Block Diagram The VCK190 board accepts HDMI video input on the TE Connectivity 1888811-1 right-angle dual-stacked HDMI type-A receptacle P2 (lower port). The HDMI TMDS signals are input to TI TMDS181 retimer U55, which then drives the series capacitor coupled HDMI RX signals to U1 XCVC1902 GTY bank 106. The VCK190 HDMI RX interface supports up to 4K 60 Hz resolutions. See the Xilinx HDMI IP documentation for more details about resolutions, color spaces, and optional HDCP features supported by the U1 Versal ACAP. The HDMI clock recovery is detailed in PCIe Clock. For Xilinx HDMI IP details, see the *HDMI 1.4/2.0 Transmitter Subsystem Product Guide* (PG235) and the HDMI Transmitter and Receiver Subsystem Answer Record 70514. See the HDMI Transmitter and Receiver Subsystem Answer Record 70514 for HDMI-compliant references. For more details on the TI SN65DP159RGZ and TMDS181 HDMI retimers, see the component data sheets on the Texas Instruments website. For more details on the IDT 8T49N241, see the component data sheet on the Integrated Device Technology, Inc. website. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. GTY201 - GTY203: FMCP1 and GTY203 - GTY206: FMCP2 ## **FPGA Mezzanine Card Interface** [Figure 1, callout 20 and 21] The VCK190 evaluation board supports the VITA 57.4 FPGA mezzanine card (FMC+ or FMCP) specification by providing a subset implementation of the high pin count connectors at J51 (FMCP1) and J53 (FMCP2). FMC+ connectors use a 14 x 40 form factor, populated with 560 pins. The connector is keyed so that a mezzanine card, when installed on the VCK190 evaluation board, faces away from the board. The FMCP1 DP[0:11] are connected across ACAP U1 GTY201-GTY203. The FMCP2 DP[0:11] are connected across ACAP U1 GTY204-GTY206. The FMCP1 and FMCP2 LA[0:33] bus and differential CLK pairs are connected across the banks 706, 707, and 708 triplet. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## **FMC+ Connector Type** The Samtec SEAF series, 1.27 mm (0.050 in) pitch mates with the SEAM series connector. For more information about the SEAF series connectors, see the Samtec, Inc. website. The 560-pin FMC+ connector defined by the FMC specification (see VITA 57.4 FMCP Connector Pinouts) provides connectivity for up to: • 160 single-ended or 80 differential user-defined signals - 24 transceiver differential pairs - 6 transceiver (GBTCLK) differential clocks - 4 differential (CLK) clocks - 1 differential (REFCLK) clock (both C2M and M2C pairs) - 1 differential (SYNC) clock (both C2M and M2C pairs) - 239 ground and 17 power connections For more information about the VITA 57.4 FMC+ specification, see the VITA FMC Marketing Alliance website. FMCP1 Connector J51 [Figure 1, callout 20] The HSPC connector J51 implements a subset of the full FMCP connectivity: - 68 single-ended or 34 differential user-defined pairs (34 LA pairs: LA[00:33]) - 12 transceiver differential pairs - 3 transceiver differential clocks - 2 differential clocks - 239 ground and 15 power connections FMCP2 Connector J53 [Figure 1, callout 20] The HSPC connector J53 implements a subset of the full FMCP connectivity: - 68 single-ended or 34 differential user-defined pairs (34 LA pairs: LA[00:33]) - 12 transceiver differential pairs - · 3 transceiver differential clocks - · 2 differential clocks - 1 differential (REFCLK) clock C2M pair - 1 differential (SYNC) clock C2M pair - 239 ground and 15 power connections See the FPGA Mezzanine Card (FMC) VITA 57.4 specification for additional information on the FMCP HSPC connector. The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## VADJ FMC Power Rail The VCK190 evaluation board implements the ANSI/VITA 57.4 IPMI support functionality. The power control of the VADJ\_FMC power rail is managed by the ZU4 U125 System Controller. This rail powers both FMCP HSPC J51 and J53 VADJ pins, as well as the XCVC1902 U1 VCCO on the FMCP interface banks 706, 707, and 708. The valid values of the VADJ\_FMC rail are 0, 1.2V, or 1.5V. At power on, the System Controller detects if an FMC module is installed on J51 or J53. The following sequence of actions then take place: - If no card is attached to a FMCP connector, the VADJ\_FMC voltage is set to 1.5V - When an FMC card is attached, its IIC EEPROM is read to find a VADJ voltage supported by both the VCK190 board and the FMC module, within the available choices of 0, 1.2V, or 1.5V - If no valid information is found in an attached FMC card IIC EEPROM, the VADJ\_FMC rail is set to 0.0V The System Controller user interface allows the FMC IPMI routine to be overridden and an explicit value can be set for the VADJ\_FMC rail. The override mode is useful for FMC mezzanine cards that do not contain valid IPMI EPROM data defined by the ANSI/VITA 57.4 specification. #### User I/O #### [Figure 1, callout 22 and 23] The VCK190 board provides these GPIO bank 306 user and general purpose I/O capabilities: - Four user LEDs (callout 22) - GPIO LED[0:3]: DS6, DS5, DS4, DS3 - 4-position user DIP switch (callout 23) - GPIO\_DIP\_SW[0:3]: SW6 - Two user pushbuttons and CPU reset switch (callouts 24 and 25) - GPIO PB[0:1]: SW4, SW5 The detailed ACAP connections for the feature described in this section are documented in the VCK190 board XDC file, referenced in Xilinx Design Constraints. ## Power and Status LEDs [Figure 1, callout 29] The following table defines the power and status LEDs. For user-controlled GPIO LED details, see User I/O. #### **Table: Power and Status LEDs** | Ref. Des. | Schematic Net Name | LED Colo | pr Description | |-----------|--------------------|----------|---------------------------------------| | DS1 | DONE | Green | ACAP U1 bit file download is complete | | Ref. Des. | Schematic Net Name | LED Cold | or Description | |-----------|------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------| | DS2 | PS_ERR_OUT | Red | PS_ERR_OUT is asserted for accidental loss of power, an error in the PMU that holds the CSU in reset, or an exception in the PMU | | DS3 | GPIO_LED_3 | Green | USER GPIO LED | | DS4 | GPIO_LED_2 | Green | USER GPIO LED | | DS5 | GPIO_LED_1 | Green | USER GPIO LED | | DS6 | GPIO_LED_0 | Green | USER GPIO LED | | DS9 | VCCINT_PGOOD | Green | VCCINT 0.80 VDC power on | | DS10 | VCC_SOC_PGOOD | Green | VCC_SOC 0.80V power on | | DS11 | VCC_PMC_PGOOD | Green | VCC_PMC 0.80V power on | | DS12 | VCC_RAM_IO_PGOOD | Green | VCC_RAM_IO 0.80V power on | | DS13 | VCC_PSLP_PGOOD | Green | VCC_PSLP 0.80V power on | | DS14 | VCC_PSFP_PGOOD | Green | VCC_PSFP 0.80V power on | | DS15 | VCCAUX_PMC_PGOOD | Green | VCCAUX_PMC 1.5 VDC power on | | DS16 | VCCAUX_PGOOD | Green | VCCAUX 1.5 VDC power on | | DS17 | DIMM1_VTERM_0V60_PGOOD | Green | DDR4 DIMM VTERM 0.6 VDC power on | | DS19 | UTIL_3V3_PGOOD | Green | UTIL_3V3 3.3 VDC power on | | DS20 | VCCO_MIO_PGOOD | Green | VCCO_MIO 1.8 VDC power on | | DS21 | VCC3V3_PGOOD | Green | VCC3V3 3.3 VDC power on | | DS22 | VCC1V8_PGOOD | Green | VCC1V8 1.8 VDC power on | | DS23 | VCC1V2_DDR4_PGOOD | Green | VCC1V2_DDR4 1.2 VDC power on | | DS24 | VCC1V1_LP4_PGOOD | Green | VCC1V1_LP4 1.1 VDC power on | | Ref. Des. | Schematic Net Name | LED Cold | r Description | |-----------|--------------------|----------|-------------------------------| | DS26 | VADJ_FMC_PGOOD | Green | VADJ_FMC 1.5V (Nom.) power on | | DS27 | MGTYAVTT_PGOOD | Green | MGTYAVTT 1.2 VDC power on | | DS28 | MGTYAVCC_PGOOD | Green | MGTYAVCC 0.88 VDC power on | | DS29 | UTIL_1V13_PGOOD | Green | UTIL_1V13 1.13 VDC power on | | DS30 | MGTYVCCAUX_PGOOD | Green | MGTVCCAUX 1.5 VDC power on | | DS32 | UTIL_2V5_PGOOD | Green | UTIL_2V5 2.5 VDC power on | | DS33 | SYSCTLR_INIT_B | Red | | | DS34 | SYSCTLR_DONE | Green | | | DS35 | SYSCTLR_ETH_WOL | Green | | | DS36 | VCC12_SW | Green | 12 VDC power on | | DS37 | USB3320 ERROR | Red | | | DS39 | MAX8869 RST_B | Green | GEM0/1 VDDA1P0 is 8% or lower | The following figure shows the board's power good LEDs. **Figure: Power Good Indicator LEDs** Cooling Fan Connector [Figure 1, callout 34] The VCK190 cooling fan connector is shown in the following figure. The VCK190 uses the Maxim MAX6643 (U64) fan controller, which autonomously controls the fan speed by controlling the pulse width modulation (PWM) signal to the fan based on the die temperature sensed via the ACAP's DXP and DXN pins. The fan rotates slowly (acoustically quiet) when ACAP U1 is cool and rotates faster as the ACAP heats up (acoustically noisy). The fan speed (PWM) versus the ACAP die temperature algorithm along with the over temperature set point and fan failure alarm mechanisms are defined by the strapping resistors on the MAX6643 device. The over temperature and fan failures alarms can be monitored either by any available processor in ACAP U1 by polling the I2C expander U233 on the I2C bus or via the ZU4 U125 System Controller. The VCK190 board provides a fan controller bypass header J234 to permit the fan to be always on. Always on (J234 pins 2 and 3 jumpered) is the default jumper setting shown in the figure. Note: When J234 pins 1 and 2 are jumpered to enable fan controller functionality, at initial board power on it is normal for the fan controller to energize the fan at full speed for a few seconds. Figure: 12V Fan Header ## System Controller #### [Figure 1, callout 48] The VCK190 board includes an onboard System Controller. A host PC resident system controller board user interface application is provided on the VCK190 evaluation board website. This board user interface application enables the query and control of select programmable features such as clocks, FMC functionality, and power system parameters. The VCK190 website also includes a tutorial on the board user interface application and board setup instructions. A brief summary of these instructions is provided here. 1. Ensure the Silicon Labs VCP USB-UART drivers are installed. See the Silicon Labs CP210x USB-to-UART Installation Guide (UG1033). - 2. Download the board user interface host PC application from the VCK190 evaluation board website. - 3. Connect a USB cable to VCK190 USB-UART USB-C connector (J207). - 4. Power-cycle the VCK190. - 5. Launch the board user interface application. The board user interface application UI is shown in the following figure. Figure: System Controller User Interface On first use of the SCUI, select FMC > Set VADJ > Boot-up tab and click USE FMC EEPROM Voltage. The SCUI buttons gray out during command execution and return to their original appearance when ready to accept a new command. See the VCK190 Software Install and VCK190 Board Setup Tutorial (XTP619) and the System Controller Tutorial (XTP618) (which includes instructions for changing VCK190 clocks) for more information on installing and using the system controller UI. #### **Switches** ## [Figure 1, callout 6 and 30] The VCK190 board includes power and configuration switches: - SW13 power on/off slide switch - SW1 U1 ACAP PS bank 503 4-pole mode DIP switch #### Power On/Off Slide Switch #### [Figure 1, callout 30] The VCK190 board power switch is SW13. Sliding the switch actuator from the off to the on position applies 12VDC power from either the 2x3 6-pin Mini-Fit power input connector J16 (power from an external 120VAC-to-12VDC power adapter) or the 2x4 8-pin ATX power supply PCIe-type connector JP1. **!! Important:** Power to the VCK190 is mutually exclusive and only one of the two power connectors J16 or JP1 should be used to provide board power. The green LED DS36 illuminates when the VCK190 board power switch is on. See Board Power System for details on the onboard power system. ▲ CAUTION! Do NOT plug a PC ATX power supply 6-pin connector into the VCK190 board power connector J16. The ATX 6-pin connector has a different pinout than J16. Connecting an ATX 6-pin connector into J16 damages the VCK190 board and voids the board warranty. The following figure shows the power connector J16, power switch SW13, and LED indicator DS36. **Figure: Power Input** ## **Board Power System** ## [Figure 1, callout 27] The VCK190 evaluation board uses power management ICs (PMIC) and power regulators from Infineon Integrated Circuits to supply the core and auxiliary voltages listed in the following tables. See schematic 038-05005-01. Table: Power System - PMBus Regulators and INA226 Map | PMBus Regulators and INA226 Map | | | | | | | | | | |---------------------------------|--------------|---------------------------------------------------|----------|-------------|-------------|----------------|----------------|--------------------------|---------| | Schematic<br>Page | Rail<br>Name | Regulator<br>Type | U# | Vout<br>(V) | lout<br>(A) | I2C<br>Address | INA226<br>s U# | INA226<br>I2C<br>Address | | | | | | | | | | PMBU<br>PMBU | . , | | | 57 | VCCINT | IR35215<br>PMIC | U152 | 0.80 | 190 | 0x16 | U65 | 0x40(1) | | | 07 | vcc_soc | (6<br>Phase) | 0102 | 0.80 | 18 | OXIO | U161 | 0x41(1) | | | | VCC_PSLI | <b>5</b> | | 0.80 | 1 | | U165 | 0x44(1) | | | 61 | VCC_PSF | PIRPS5401<br>(4<br>Phase<br>1_I <del>0</del> LDO) | | 0.80 | 2 | 0x17 | U164 | 0x45(1) | | | | VCCAUX | | U160 | 1.5 | 3 | | U166 | 0x40(2) | | | | VCC_RAM | | | | 0.80 | 4 | | U162 | 0x43(1) | | | VCCINT_F | MC | | 0.80 | 0.5 | | U163 | 0x42(1) | | | | VCCO_MI | | | 1.8 | 2 | | U172 | 0x45(2) | | | 63 | VCC3V3 | IRPS5401<br>(4 | U167 | 3.3 | 0.5 | 0x1C | U174 | 0x47(2) | | | 03 | VCC1V8 | Phase<br>+ LDO) | 0107 | 1.8 | 6 | OXIC | U173 | 0x46(2) | | | | VCCAUX_ | , | | 1.5 | 0.5 | | U168 | 0x41(2) | | | | UTIL_1V13 | 3 | | 1.13 | 1 | | NA | NA | | | 65 | UTIL_2V5 | IRPS5401<br>(4<br>DDR4<br>Phase | IRPS5401 | | 2.5 | 1 | | NA | NA | | | VCC1V2_[ | | U175 | 1.2 | 4 | 0x1D | U176 | 0x48(2) | | | | VCC1V1_L | P# LDO) | | 1.1 | 4 | | U177 | 0x49(2) | | | | MGTYVCC | CAUX | | 1.5 | 0.5 | | U234 | 0x4D(2) | | | | PMBus Regulators and INA226 Map | | | | | | | | | | |----|---------------------------------|------|------|----|------|------|---------|--|--|--| | 69 | VADJ_FMC IR38164 | U185 | 1.5 | 10 | 0x1E | U184 | 0x4A(2) | | | | | 70 | MGTYAVCCIR38164 | U187 | 0.88 | 6 | 0x1F | U186 | 0x4B(2) | | | | | 71 | MGTYAVTTIR38164 | U189 | 1.2 | 10 | 0x20 | U188 | 0x4C(2) | | | | Recommended: To ensure reliable operation, Xilinx recommends running the report\_power command in the Vivado tools for designs targeting this board. The reported rail current requirements should do not exceed the values listed in the following table. The total device power should remain under 125W. To assist the Vivado tools in reporting when power exceeds this amount, add this XDC constraint: set\_operating\_conditions -design\_power\_budget 125;# (125W max power) **Table: Device Rail Maximum Current** | Device Rail | Maximum Current (Amps) | |---------------------------------------------------|------------------------| | VCCINT | 190 | | VCC_SOC + VCC_IO | 18 | | VCC_PSLP | 1 | | VCC_PSFP | 2 | | VCCAUX | 1.5 | | VCC_RAM | 4 | | VCC_PMC | 0.5 | | VCCAUX_PMC | 0.5 | | MGTYVCCAUX | 0.5 | | MGTYAVCC | 6 | | MGTYAVTT | 10 | | VCCO 3.3V | 0.5 | | VCCO 1.5V* (assuming VADJ_FMC programmed to 1.5V) | 10 | | VCCO 1.1V | 4 | | VCCO 1.8V + VCCO_501 + VCCO_502 + VCCO_503 | 2 | Table: Power System - Non-PMBus Regulators and INA226 Map | | Non-PMBus Regulators and INA226 Map | | | | | | | | | |---------------|-------------------------------------|----------------------------------------|-----------------|-------------|-------------|----------------|----------------|--------------------------|--| | Schem<br>Page | atic Rail<br>Name | Regulator<br>Type | U# | Vout<br>(V) | lout<br>(A) | I2C<br>Address | INA226<br>3 U# | INA226<br>I2C<br>Address | | | 72 | DIMM1_V7 | TER <b>M</b> R3897 | U80 | 0.6 | 4 | NA | NA | NA | | | 73 | UTIL_3V3 | IR3889 | U190 | 3.3 | 22 | NA | NA | NA | | | 74 | UTIL_5V0 | IR3889 | U191 | 5 | 15 | NA | NA | NA | | | 102 | SYS_VCC | 0 <b>√1855</b> 62480RN | ICEN 43 | 0.85 | 6 | NA | NA | NA | | | | SYS_VCC | 1 <b>√78</b> °S62097RV | V <b>KP</b> 144 | 1.8 | 2 | NA | NA | NA | | | 103 | SYS_VCC | 1 <b>\TP</b> S7A8300A | RORR | 1.1 | 2 | NA | NA | NA | | | 103 | SYS_MGT | A <b>766</b> 62097RV | V <b>KF</b> 146 | 0.9 | 2 | NA | NA | NA | | | | SYS_VCC | 1 <b>√72</b> PS62097RV | V <b>KP</b> 147 | 1.2 | 2 | NA | NA | NA | | | | 8A34001_\ | LP38798SD-<br>/CC GPIO DO<br>ADJ/NOPB | C U223 | 3.3 | 0.8 | NA | NA | NA | | | | 8A34001_\ | LP38798SD-<br>VDDA<br>ADJ/NOPB | U225 | 3.3 | 0.8 | NA | NA | NA | | | | 8A34001_\ | LP38798SD-<br>VDDO Q1_10<br>ADJ/NOPB - | _7U226 | 3.3 | 0.8 | NA | NA | NA | | | 106 | 8A34001_\ | LP38798SD-<br>VDD CLK0<br>ADJ/NOPB | U227 | 3.3 | 0.8 | NA | NA | NA | | | 100 | 8A34001_\ | LP38798SD-<br>VDDO Q0_9_6<br>ADJ/NOPB | S U228 | 3.3 | 0.8 | NA | NA | NA | | | | 8A34001_\ | LP38798SD-<br>VDD CLK1<br>ADJ/NOPB | U229 | 3.3 | 0.8 | NA | NA | NA | | | | 8A34001_\ | LP38798SD-<br>VDDO Q2_4_1<br>ADJ/NOPB | 1U230 | 3.3 | 0.8 | NA | NA | NA | | | | 8A34001_\ | LP38798SD-<br>VDDO Q8 3 5<br>ADJ/NOPB | 5 U236 | 3.3 | 0.8 | NA | NA | NA | | | Non-PMBus Regulators and INA226 Map | | | | | | | | | |-------------------------------------|----------|-----------------------------------|------|-----|-----|----|----|----| | 107 | 8A34001_ | LP38798SD-<br>VDD FOD<br>ADJ/NOPB | U231 | 1.8 | 0.8 | NA | NA | NA | | 107 | 8A34001_ | LP38798SD-<br>VDDD<br>ADJ/NOPB | U232 | 1.8 | 0.8 | NA | NA | NA | More information about the power system regulator components can be found at the **Infineon Integrated Circuits** website. The FMCP HSPC (J51 and J53) VADJ pins are wired to the programmable rail VADJ\_FMC. The VADJ\_FMC rail is programmed to 1.50V by default. The VADJ\_FMC rail also powers the XCVC1902 FMCP interface banks 706, 707, and 708 (see the table in I/O Voltage Rails). Documentation describing PMBus programming for the Infineon power controllers is available at the Infineon Integrated Circuits website. The PCB layout and power system design meet the recommended criteria described in the *Versal ACAP PCB Design User Guide* (UG863). ## Monitoring Voltage and Current Twenty rails have a TI INA226 PMBus power monitor circuit with connections to the rail series current sense resistor. This arrangement permits the INA226 to report the sensed parameters separately on the PMBus. The rails equipped with the INA226 power monitors are shown in the power system table in Board Power System. As described in PMC MIO[46:47] I2C0 Bus, the I2C0 bus provides access to the PMBus power controllers and the INA226 power monitors via the U33 TCA9548A bus switch. All PMBus controlled Infineon regulators are tied to the PMBUS\_SDA/SCL PMBus, while the INA226 power monitors are split across PMBUS1\_INA226\_SDA/SCL and PMBUS2 INA226 SDA/SCL. The I2C0 bus topology figure and I2C0 port expander TCA6416A U233 address 0x20 connections table in PMC MIO[46:47] I2C0 Bus document the I2C0 bus access path to the Infineon PMBus controllers and INA226 power monitor op amps. Also, see schematic 038-05005-01. These power system components are also accessible to the ZU4 U125 system controller (bank 501) and the ACAP U1 (bank 501). ## **VITA 57.4 FMCP Connector Pinouts** ## Overview The following figure shows the pinout of the FPGA plus mezzanine card (FMCP) high pin count (HSPC) connector defined by the VITA 57.4 FMC specification. For a description of how the VCK190 evaluation board implements the FMCP specification, see FPGA Mezzanine Card Interface. **Figure: FMCP HSPC Connector Pinout** # Xilinx Design Constraints ## Overview The Xilinx® design constraints (XDC) file template for the VCK190 board provides for designs targeting the VCK190 evaluation board. Net names in the constraints listed correlate with net names on the latest VCK190 evaluation board schematic. Identify the appropriate pins and replace the net names with net names in the user RTL. See the *Vivado Design Suite User Guide: Using Constraints* (UG903) for more information. The HSPC FMCP connectors J51 and J53 are connected to ACAP U1 banks powered by the variable voltage VADJ\_FMC. Because different FMC cards implement different circuitry, the FMC bank I/O standards must be uniquely defined by each customer. **!! Important:** See the VCK 190 board documentation ("Board Files" check box) for the XDC file. ## **Pmod FMC** The Pmod FMC-XM119 board is for accessing Pmod standard devices or general purpose I/O from the base development board. The Pmod standard uses 100 mil space, 25 mil square, and pin header style connectors. The following figure shows a basic block diagram of the main components on the Pmod FMC. The basic function of this board is to provide a Pmod compatible standard connected to the PL I/O of the Versal<sup>™</sup> ACAP. For more information, see the Digilent Pmod Interface Specification. Figure: Pmod FMC Block Diagram The FMC-XM119 board provides three Pmod 12 pin connectors. There are voltage level translators on the I/O side from the ACAP because of voltage compatibility with the bank fixed voltages. See the *Versal ACAP SelectIO Resources Architecture Manual* (AM010) for details on bank voltages. The voltage translators shown in the figure are the TXS0108E 8-bit bidirectional level shifter voltage translators for open drain and push-pull applications. The input voltage for the I/O to the level translator is controlled from the VADJ, which operates in the range of 1.5V to 3.3V. With the Versal ACAP, the I/O voltage on the XPIO (which is the primary I/O of the FMC) is a maximum of 1.5V, so the default setting for using this FMC Pmod card is VADJ = 1.5V on the XPIO I/O. On the output side of the level translator, this is converted to a 3.3V signal because the Pmod specification is at 3.3V. 5V is also supported per the Pmod specification, but this voltage is not supported without modification to the output power supplies of the level translator, which are fixed at 3.3V for the XM119 FMC board. Figure: TXS0108E Bidirectional Voltage Level Translator Note: This level translator was specifically chosen to allow bidirectional signaling at lower frequencies, such as for I2C. The Pmod board is generic and can work with both the VCK190 and VMK180 development kits. The pinouts are identical between the boards, and usage should be straightforward. ## Pin Mapping Pmod to FMC The pin mapping is straightforward. The ACAP pins are connected to the input to the level translators, which map to the output pins on the Pmod connector at 3.3V. See Figure 2 for details. Figure: Pmod FMC Pin Mapping This pin mapping can translate between the VCK190 and VMK180 boards. There is no difference in pin mapping. The signal voltage is controlled by the VADJ, which is set by the system controller. The default is 1.5V for VADJ and this should never be changed. This must match the I/O standard voltage, otherwise it is possible to cause damage to the I/O. The I/O standard used is typically SSTL15 (see Figure 2), but any 1.5V standard can be used for Pmod compliance. The TXS0108E level translator has a minimum signal voltage of 1.4V, which means only 1.5V I/O standards can be used with this PMOD FMC board. # Regulatory and Compliance Information This product is designed and tested to conform to the European Union directives and standards described in this section. For Technical Support, open a Support Service Request. ## **CE Information** ## **CE** Directives 2006/95/EC, Low Voltage Directive (LVD) 2004/108/EC, Electromagnetic Compatibility (EMC) Directive ## **CE Standards** EN standards are maintained by the European Committee for Electrotechnical Standardization (CENELEC). IEC standards are maintained by the International Electrotechnical Commission (IEC). ## **CE Electromagnetic Compatibility** EN 55022:2010, Information Technology Equipment Radio Disturbance Characteristics – Limits and Methods of Measurement EN 55024:2010, Information Technology Equipment Immunity Characteristics – Limits and Methods of Measurement This is a Class A product. In a domestic environment, this product can cause radio interference, in which case the user might be required to take adequate measures. ## **CE Safety** IEC 60950-1:2005, Information technology equipment – Safety, Part 1: General requirements EN 60950-1:2006, Information technology equipment – Safety, Part 1: General requirements ## **Compliance Markings** In August of 2005, the European Union (EU) implemented the EU Waste Electrical and Electronic Equipment (WEEE) Directive 2002/96/EC and later the WEEE Recast Directive 2012/19/EU. These directives require Producers of electronic and electrical equipment (EEE) to manage and finance the collection, reuse, recycling and to appropriately treat WEEE that the Producer places on the EU market after August 13, 2005. The goal of this directive is to minimize the volume of electrical and electronic waste disposal and to encourage re-use and recycling at the end of life. Xilinx has met its national obligations to the EU WEEE Directive by registering in those countries to which Xilinx is an importer. Xilinx has also elected to join WEEE Compliance Schemes in some countries to help manage customer returns at end-of-life. If you have purchased Xilinx-branded electrical or electronic products in the EU and are intending to discard these products at the end of their useful life, please do not dispose of them with your other household or municipal waste. Xilinx has labeled its branded electronic products with the WEEE Symbol to alert our customers that products bearing this label should not be disposed of in a landfill or with municipal or household waste in the EU. This product complies with Directive 2002/95/EC on the restriction of hazardous substances (RoHS) in electrical and electronic equipment. This product complies with CE Directives 2006/95/EC, Low Voltage Directive (LVD) and 2004/108/EC, Electromagnetic Compatibility (EMC) Directive. # **Additional Resources and Legal Notices** ## Xilinx Resources For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support. ## **Documentation Navigator and Design Hubs** Xilinx® Documentation Navigator (DocNav) provides access to Xilinx documents, videos, and support resources, which you can filter and search to find information. To open DocNav: - From the Vivado® IDE, select Help > Documentation and Tutorials. - On Windows, select Start > All Programs > Xilinx Design Tools > DocNav. - At the Linux command prompt, enter docnav. Xilinx Design Hubs provide links to documentation organized by design tasks and other topics, which you can use to learn key concepts and address frequently asked questions. To access the Design Hubs: - In DocNav, click the Design Hubs View tab. - On the Xilinx website, see the Design Hubs page. Note: For more information on DocNav, see the Documentation Navigator page on the Xilinx website. ## References The most up to date information related to the VCK190 board and its documentation is available on these websites: VCK190 Evaluation Kit VCK190 Evaluation Kit — Master Answer Record 72739 These documents provide supplemental material useful with this quide: - 1. Versal Architecture and Product Data Sheet: Overview (DS950) - 2. Versal Prime Series Data Sheet: DC and AC Switching Characteristics (DS956) - 3. Versal ACAP Technical Reference Manual (AM011) - 4. Versal ACAP SelectIO Resources Architecture Manual (AM010) - 5. Versal ACAP PCB Design User Guide (UG863) - 6. Versal ACAP Memory Resources Architecture Manual (AM007) - 7. Versal ACAP GTY Transceivers Architecture Manual (AM002) - 8. Tera Term Terminal Emulator Installation Guide (UG1036) - 9. Vivado Design Suite User Guide: Using Constraints (UG903) - 10. Vivado Design Suite User Guide: Programming and Debugging (UG908) - 11. Versal ACAP Integrated Block for PCI Express LogiCORE IP Product Guide (PG343) - 12. Versal ACAP System Monitor Architecture Manual (AM006) - 13. Versal ACAP Clocking Resources Architecture Manual (AM003) - 14. HDMI 1.4/2.0 Transmitter Subsystem Product Guide (PG235) - 15. HDMI Transmitter and Receiver Subsystem Answer Record 70514 - 16. Silicon Labs CP210x USB-to-UART Installation Guide (UG1033) - 17. VCK190 Software Install and Board Setup Tutorial (XTP619) - 18. VCK190 System Controller Tutorial (XTP618) - 19. Micron Technology (MTA9ADF1G72AZ-3GE1, MT53D512M32D2DS) - 20. Standard Microsystems Corporation (SMSC) (USB3320) - 21. SanDisk Corporation - 22. SD Association - 23. Silicon Labs (SI570, SI5332, SI53340) - 24. Texas Instruments (TCA9548A, TCA6416A, DP83867) - 25. PCI Express standard - 26. Samtec, Inc. (SEAF series connectors, LPAF connectors) - 27. VITA FMC Marketing Alliance (FPGA Mezzanine Card (FMC) VITA 57.1, 57.4 specifications) - 28. Maxim Integrated Circuits (MAX6643) - 29. Infineon Integrated Circuits (IR35215, IRPS5401, IR38164, IR3897) - 30. Future Technology Devices International Ltd. (FT4232HL) - 31. Integrated Device Technology, Inc. (IDT) (85411AMLF, 8T49N241, 8A34001) - 32. SNIA Technology Affiliates (SFF-8431) - 33. Nexperia/NXP Semiconductors (SC18IS602) ## Please Read: Important Legal Notices The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos. ## **AUTOMOTIVE APPLICATIONS DISCLAIMER** AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY. ## Copyright © Copyright 2021 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. AMBA, AMBA Designer, Arm, ARM1176JZ-S, CoreSight, Cortex, PrimeCell, Mali, and MPCore are trademarks of Arm Limited in the EU and other countries. The DisplayPort Icon is a trademark of the Video Electronics Standards Association, registered in the U.S. and other countries. PCI, PCIe, and PCI Express are trademarks of PCI-SIG and used under license. HDMI, HDMI logo, and High-Definition Multimedia Interface are trademarks of HDMI Licensing LLC. The USB-IF logos are trademarks of Universal Serial Bus Implementers Forum, Inc. All other trademarks are the property of their respective owners.