COMPLIANT HALOGEN FREE GREEN (5-2008) # **AEC-Q200 Qualified High Frequency 70 GHz Thin Film Chip Resistor** (flip chip) CHA0402 (flip chip) CHA0402 (wraparound) #### **LINKS TO ADDITIONAL RESOURCES** #### **FEATURES** - · Operating frequency 70 GHz - AEC-Q200 qualified - · Thin film microwave resistors - Ohmic range: 10 $\Omega$ to 500 $\Omega$ - · Design kits available - Modelithics® library available - Small internal reactance (LC down to 1 x 10-24) - Material categorization: for definitions of compliance please see www.vishay.com/doc?99912 Those miniaturized components are designed in such a way that their internal reactance is very small. When correctly mounted and utilized, they function as almost pure resistors on a very large range of frequency, DC to 50 GHz for CHA0402, and DC to 70 GHz for CHA02016 from 10 $\Omega$ to 500 $\Omega$ . | STANDARD ELECTRICAL SPECIFICATIONS | | | | | | | |------------------------------------|-------|---------------------------|---------------------------------------|----------------------------------|------------------|----------------------------------------| | MODEL | SIZE | RESISTANCE RANGE $\Omega$ | RATED POWER<br>Pn <sup>(1)</sup><br>W | LIMITING ELEMENT<br>VOLTAGE<br>V | TOLERANCE<br>± % | TEMPERATURE<br>COEFFICIENT<br>± ppm/°C | | CHA02016 | 02016 | 10 to < 50 | 0.030 | 30 | 5 | 100 (50 upon request) | | CHA02016 | 02016 | 50 to ≤ 500 | 0.030 | 30 | 2, 5 | 100 (50 upon request) | | CHA02016 | 02016 | 50 and 100 | 0.030 | 30 | 1, 2, 5 | 100 (50 upon request) | | CHA0402 | 0402 | 10 to < 50 | 0.300 | 37 | 2, 5 | 100 (50 upon request) | | CHA0402 | 0402 | 50 to ≤ 500 | 0.300 | 37 | 1, 2, 5 | 100 (50 upon request) | <sup>(1)</sup> PCB mounting with +70 °C ambient temperature #### Note Suggested land pattern: according to IPC-7351 Dimension and tolerance of land pattern shall be defined by PCB designer; PCB can be designed according to IPC-7351A "Generic Requirements for Surface Mount Design and Land Pattern Standard" #### PERFORMANCE (CHA02016 F/P TERMINATIONS) | TEST PROCEDURES AND REQUIREMENTS | | | | | |----------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------| | AEC-Q200<br>CLAUSE | TEST | PROCEDURE | GLOBAL<br>PERFORMANCES | TYPICAL PERFORMANCES (25 $\Omega$ TO 250 $\Omega$ ) | | 3 | High temperature exposure | MIL-STD-202 method 108<br>1000 h at T = 125 °C,<br>unpowered | ± 2 % ± 0.05 Ω | ± 0.2 % ± 0.05 Ω | | 4 | Temperature cycling | JESD22 method JA-104<br>1000 cycles (-55 °C to +155 °C) | $\pm$ 1.8 % $\pm$ 0.05 $\Omega$ | ± 1.5 % ± 0.05 Ω | | 7 | Biased humidity | MIL-STD-202 method 103<br>1000 h 85 °C / 85 % RH<br>10 % of operating power | ± 2 % ± 0.05 Ω | ± 0.75 % ± 0.05 Ω | | 8 | Operational life | MIL-STD-202 method 108<br>condition D steady state<br>T = 125 °C at rated power<br>90' ON / 30' OFF / 1000 h | ± 2.5 % ± 0.05 Ω | ± 1 % ± 0.05 Ω | | 13 | Mechanical shock | MIL-STD-202 method 213 condition C 100 g/6 ms 3.75 m/s 3 shock/direction, 2 directions along 3 axes (18 shocks) | ± 0.05 % ± 0.05 Ω | $\pm 0.015 \% \pm 0.05 \Omega$ | | 14 | Vibration | MIL-STD-202 method 204<br>5 g for 20 min,<br>12 cycles each of 3 orientations<br>Test from 10 Hz to 2000 Hz | ± 0.1 % ± 0.05 Ω | ± 0.05 % ± 0.05 Ω | | 15 | Resistance to soldering heat | MIL-STD-202 method 210<br>condition D<br>Flux used: alpha 611<br>Solder temp.: 260 °C ± 5 °C<br>Total immersion during 10 s | ± 2.5 % ± 0.05 Ω | ± 0.5 % ± 0.05 Ω | #### www.vishay.com # Vishay Sfernice | TEST PROCEDURES AND REQUIREMENTS | | | | | |----------------------------------|------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------| | AEC-Q200<br>CLAUSE | TEST | PROCEDURE GLOBAL PERIORMANCES PERI | | TYPICAL PERFORMANCES (25 $\Omega$ TO 250 $\Omega$ ) | | 17 | ESD | AEC-Q200-002 | Classification 1C<br>1000 V <sub>DC</sub> to 2000 V <sub>DC</sub> | | | 18 | Solderability | J-STD-002 - Preconditioning 4 h dry heat aging and 235 °C SnPb 5 s - 215 °C SnPb 5 s - 260 °C SnAgCu 10 s | Good tinning (≥ 95 % covered)<br>No visible damage | | | 20 | Flammability | UL 94 | 0.000 | s V-0<br>urning | | 21 | Board flex | AEC-Q200-005 | ± 0.1 % ± 0.05 Ω | ± 0.05 % ± 0.05 Ω | | 24 | Flame retardance | AEC-Q200-001 | | o explosion,<br>igher than 350 °C | #### Note #### PERFORMANCES (CHA0402 F/N TERMINATIONS) | TEST PROCEDURES AND REQUIREMENTS | | | | | |----------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--| | AEC-Q200<br>CLAUSE | TEST | PROCEDURE | GLOBAL<br>PERFORMANCES | | | 3 | High temperature exposure | MIL-STD-202 method 108<br>1000 h at T = 125 °C.<br>Unpowered - measurement at 24 h ± 2 h<br>after test conclusion | ± 0.3 % ± 0.05 Ω | | | 4 | Temperature cycling | JESD22 method JA-104<br>1000 cycles (-55 °C to +155 °C) | $\pm$ 0.3 % $\pm$ 0.05 $\Omega$ | | | 7 | Biased humidity | MIL-STD-202 method 103 1000 h 85 °C / 85 % RH 10 % of operating power. Measurement at 24 h $\pm$ 2 h after test conclusion | ± 0.55 % ± 0.05 Ω | | | 8 | Operational life | MIL-STD-202 method 108<br>1000 h - power 90 min ON/30 min OFF -<br>100 % of rated power at 70 °C<br>Measurement at 24 h ± 2 h after test conclusion | ± 0.03 % ± 0.05 Ω | | | 13 | Mechanical shock | MIL-STD-202 method 213 Figure 1 of method 213. Condition C 100 g /6 ms 3.75 m/s 3 shock/direction, 2 directions along 3 axes (18 shocks) | ± 0.05 % ± 0.05 Ω | | | 14 | Vibration | MIL-STD-202 method 204 5 g for 20 min, 12 cycles each of 3 orientations Test from 10 Hz to 2000 Hz | ± 0.01 % ± 0.05 Ω | | | 15 | Resistance to soldering heat | MIL-STD-202 method 210<br>Condition K time above 217 °C, 60 s to 150 s | $\pm~0.25~\%~\pm~0.05~\Omega$ | | | 17 | ESD | AEC-Q200-002 | Classification 1C<br>1000 V <sub>DC</sub> to 2000 V <sub>DC</sub> | | | 18 | Solderability | J-STD-002 method B1 | Good tinning (≥ 95 % covered)<br>No visible damage | | | 20 | Flammability | UL 94 class V-0 | Class V-0 no burning | | | 21 | Board flex | AEC-Q200-005 | $\pm 0.15 \% \pm 0.05 \Omega$ | | | 24 | Flame retardance | AEC-Q200-001 | No flame, no explosion,<br>no temperature higher than 350 °C | | #### Note • Performance according to Rev. E of AEC-Q200 <sup>•</sup> Performance according to Rev. D of AEC-Q200 #### PREFERRED MODELS AND VALUES Minimum order quantity for waffle pack: 400 Minimum order quantity for tape and reel: 1000 Recommended termination: F Recommended tolerance: 2 % #### **DESIGN KITS** Design kits are available ex stock in CH02016 and CH0402 equivalents: https://www.vishay.com/doc?53014 - Page 5. There are 20 pieces per recommended value. F termination. 5 % tolerance. Those kits are packaged in pieces of tape and delivered in ESD bags. #### **TEST BOARDS** TRL (Thru Reflect Line) and DUT (Device Under Test) evaluation boards (50 $\Omega$ or 100 $\Omega$ ) are available on request. # THERMAL SPECIFICATIONS (CHA0402) POWER DERATING CURVE | PCB MOUNTING | | | |--------------|---------------------|--| | CHIP SIZE | RATED POWER (1) (W) | | | 0402 | 0.300 | | #### Note $^{(1)}$ PCB mounting with +70 °C ambient temperature. PCB is FR4 base material 100 mm x 150 mm x 1.5 mm, 35 $\mu m$ Cu-layer #### SUGGESTIONS TO INCREASE POWER | PCB MOUNTING AMBIENT +25 °C | | | | | |-----------------------------|--------------------|-------------|--------------------|--| | CHIP SIZE | | POWER (W) | | | | 01 0.22 | FR4 <sup>(1)</sup> | ALUMINA (2) | AIN <sup>(2)</sup> | | | 0402 | 0.450 | 1.000 | 1.200 | | #### Notes | BACKSIDE CHIP TEMPERATURE +25 °C | | | |----------------------------------|---------------|--| | CHIP SIZE | POWER (1) (W) | | | 0402 | 2.000 | | #### Note (1) Estimations with components thermal resistance knowledge <sup>(1)</sup> Thermal measurement with Optris Xi 400 camera. Test performed with standard FR4 (PCB thickness 1.6 mm, copper thickness 35 µm) <sup>(2)</sup> Estimations with PCB thermal resistance knowledge #### **PACKAGING** Standard packaging is plastic tape and reel for all sizes. | | | NUMBER OF PIECES PER PACKAGE | | | | |-------|------------------------------|------------------------------|---------------|------|------------| | SIZE | MOQ | WAFFLE PACK | TAPE AND REEL | | TAPE WIDTH | | | | 2" x 2" MAX. | MIN. | MAX. | | | 02016 | 400 WP<br>1000 tape and reel | 484 | 1000 | 5000 | 8 mm | | 0402 | 400 WP<br>1000 tape and reel | 100 | 1000 | 3000 | 0 111111 | #### Note · See "Codification of Packaging" table for additional details Flip chip: Tin / silver terminations: (F termination option): Active face down in tape and reel. Active face up in waffle pack. One face: Gold terminations: (P termination option): Active face up. Please use M termination code for active face down in tape and reel. #### **Notes** - CHA02016 with active face down in tape and reel have back-side blue marked to indicate right orientation - Please refer to Vishay Sfernice Application Note <u>Guidelines for Vishay Sfernice Resistive and Inductive Components</u> for soldering recommendation (document number 52029, section "3. Guidelines for Surface Mounting Components (SMD)", profile number 3 applies #### **PACKAGING RULES** #### **Waffle Pack** Can be filled up to maximum quantity indicated in the table above, taking into account the minimum order quantity. When quantity ordered exceeds maximum quantity of a single waffle pack, the waffle packs are stacked up on the top of each other and closed by a single cover. To avoid stacked waffle packs when ordered quantity exceeds the maximum number of pieces per package, please consult Vishay Sfernice for specific ordering code. #### Tape and Reel See Part Numbering information to get the quantity desired by tape. Regarding the CHA02016 size only, up to 5 empty cavities can be found every 1000 parts in the reel. Nevertheless, the number of requested parts will be respected. #### Note (1) Gold termination for application in hermetic package: can also be mounted on PCB with SnAg solder # Vishay Sfernice | CODIFICATION OF PACKAGING | | | | |---------------------------|-------------------------------------------------------|--|--| | WAFFLE PACK | | | | | W 400 min.,1 mult. | | | | | PLASTIC TAPE | | | | | TD | 1000 min., 1000 mult.; delivered in reels of 1000 pcs | | | | TF | 5000 min., 5000 mult.; delivered in reels of 5000 pcs | | | The complex impedance of the chip resistor is given by the following equations: $$Z = \frac{R + j\omega(L - R^{2}C - L^{2}C\omega^{2})}{1 + C[(R^{2}C - 2L)\omega^{2} + L^{2}C\omega^{4}]}$$ $$\frac{[Z]}{R} = \frac{1}{1 + C[(R^{2}C - 2L)\omega^{2} + L^{2}C\omega^{4}]} \times \sqrt{1 + \left[\frac{\omega(L - R^{2}C - L^{2}C\omega^{2})}{R}\right]^{2}}$$ $$\theta = \tan^{-1}\frac{\omega(L - R^{2}C - L^{2}C\omega^{2})}{R}$$ #### **Notes** - $\omega = 2 \times \pi \times f$ - f: frequency R, L, and C are relevant to the chip resistor itself. $L_c$ and $C_q$ also depend on the way the chip resistor is mounted. It is important to notice that after assembly the external reactance of $L_c$ and $C_g$ will be combined to internal reactance of L and C. This combination can upgrade or downgrade the HF behavior of the component. This is why we are displaying three sets of data: - $\frac{[Z]}{R}$ versus frequency curves which aim to show at a glance the intrinsic HF performance of a given chip resistor - $\frac{[Z_{\text{total}}]}{R}$ versus frequency curves which aim to show the behavior of the chip resistor when mounted These lines are terminated with adapted source and load impedance respectively $Z_s$ and $Z_l$ with $Z_0 = Z_L = Z_s$ (for other configurations please consult us). Equivalent circuit for S-parameters: S-parameters are computed taking into account all the resistive, inductive and capacitive elements (Z total) and $Z_0 = Z_L = Z_s = R$ . For simulation purposes, those S-parameter data are available for download here: www.vishav.com/doc?53061 #### **INTERNAL IMPEDANCE CURVES** Internal impedance curve for 02016 size (F and P terminations) Internal impedance curve for 0402 size (F termination) Internal impedance curve for 0402 size (N termination) #### INTERNAL IMPEDANCE CURVES (|Z<sub>TOTAL</sub>| / R) Internal impedance curve for 02016 size (F and P terminations) Internal impedance curve for 0402 size (F termination) Internal impedance curve for 0402 size (N termination) #### **S-PARAMETER** #### CHA02016 (F and P Terminations) CHA02016 flip chip ( $Z_0 = Z_I = Z_s = R = 50 \Omega$ ) # -2 -3 -4 -5 -6 -7 -8 -9 -10 0.1 1 10 100 f (GHz) CHA02016 flip chip ( $Z_0 = Z_1 = Z_s = R = 100 \Omega$ ) #### **CHA0402 (F Terminations)** CHA0402 flip chip ( $Z_0 = Z_1 = Z_s = R = 50 \Omega$ ) CHA0402 flip chip ( $Z_0 = Z_I = Z_s = R = 100 \Omega$ ) #### **CHA0402 (N Terminations)** CHA0402 wraparound ( $Z_0 = Z_1 = Z_s = R = 50 \Omega$ ) CHA0402 wraparound ( $Z_0 = Z_I = Z_s = R = 100 \Omega$ ) ## **Legal Disclaimer Notice** Vishay ### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.