UC1840 UC2840 UC3840 # Programmable, Off-Line, PWM Controller #### **FEATURES** - All Control, Driving, Monitoring, and Protection Functions Included - Low-Current, Off-Line Start Circuit - Feed-Forward Line Regulation over 4 to 1 Input Range - PWM Latch for Single Pulse per Period - Pulse-by-Pulse Current Limiting plus Shutdown for Over-Current Fault - No Start-Up or Shutdown Transients - Slow Turn-On and Maximum Duty-Cycle Clamp - Shutdown Upon Over-or Under-Voltage Sensing - Latch Off or Continuous Retry after Fault - Remote, Pulse-Commandable Start/Stop - PWM Output Switch Usable to 1A Peak Current - 1% Reference Accuracy - 500kHz Operation - 18-pin DIL package ### DESCRIPTION Although containing most of the features required by all types of switching power supply controllers, the UC1840 family has been optimized for highly-efficient boot-strapped primary-side operation in forward or flyback power converters. Two important features for this mode are a starting circuit which requires little current from the primary input voltage and feed-forward control for constant volt-second operations over a wide input voltage range. In addition to startup and normal regulating PWM functions, these devices offer built-in protection from over-voltage, under-voltage, and over-current fault conditions. This monitoring circuitry contains the added features that any fault will initiate a complete shutdown with provisions for either latch off or automatic restart. In the latch-off mode, the controller may be started and stopped with external pulsed or steady-state commands. Other performance features of these devices include a 1% accurate reference, provision for slow-turn-on and duty-cycle limiting, and high-speed pulse-by-pulse current limiting in addition to current fault shutdown. The UC1840's PWM output stage includes a latch to insure only a single pulse per period and is designed to optimize the turn off of an external switching device by conducting during the "OFF" time with a capability for both high peak current and low saturation voltage. These devices are available in an 18-pin dual-in-line plastic or ceramic package. The UC1840 is characterized for operation over the full military temperature range of -55°C to +125°C. The UC2840 and UC3840 are designed for operation from -25°C to +85°C and 0°C to +70°C, respectively. NOTE: THIS DEVICE NOT RECOMMENDED FOR NEW DESIGNS. ### **BLOCK DIAGRAM** 6/93 # **ABSOLUTE MAXIMUM RATINGS (Note 1)** | Supply Voltage, +Vin (Pin 15) | |-----------------------------------------------------------| | Voltage Driven | | Current Driven, 100mA maximum Self-limiting | | PWM Output Voltage (Pin 12) | | PWM Output Current, Steady-State (Pin 12) 400mA | | PWM Output Peak Energy Discharge 20μJoules | | Driver Bias Current (Pin 14)200mA | | Reference Output Current (Pin 16)50mA | | Slow-Start Sink Current (Pin 8) | | VIN Sense Current (Pin 11) | | Current Limit Inputs (Pins 6 & 7)0.5 to +5.5V | | Comparator Inputs (Pins 2, 3, 4, 5, 17, 18)0.3 to +32V | | Power Dissipation at Ta = 25°C | | Power Dissipation at Tc = 25°C 2000mW | | Thermal Resistance, Junction to Ambient 100°C/W | | Thermal Resistance, Junction to Case 60°C/W | | Operating Junction Temperature55°C to +150°C | | Storage Temperature Range65°C to +150°C | | Lead Temperature Range (Soldering, 10 sec) +300°C | | Note: 1. All voltages are with respect to ground, Pin 13. | | | Currents are positive-into, negative-out of the specified terminal. # **CONNECTION DIAGRAM** ELECTRICAL CHARACTERISTICS: Unless otherwise stated, these specifications apply for TA = -55°C to +125°C for the UC1840, -25°C to + 85°C for the UC2840, and 0°C to + 70°C for the UC3840; VIN = 20V, RT = 20k, CT = .001 mfd, CR = .001 mfd, Current Limit Threshold = 200 mV, TA=TJ. | | TEST CONDITIONS | UC1840 / UC2840 | | | UC3840 | | | UNITS | |--------------------------|-----------------------------------|-----------------|------|------|--------|------|------|-------| | PARAMETER | | MIN | TYP | MAX | MIN | TYP | MAX | 1 | | Power Inputs | | | | | | | | | | Start-Up Current | VIN = 30V, Pin 2 =2.5V, TJ = 25°C | | 4 | 5.5 | | 4 | 5.5 | mA | | Start-Up Current T.C.* | VIN = 30V, Pin 2 = 2.5V | | -0.1 | -0.2 | | -0.1 | -0.2 | %/°C | | Operating Current | VIN = 30V, Pin 2 = 3.5V | 5 | 10 | 15 | 5 | 10 | 15 | mA | | Supply OV Clamp | lin = 20mA | 33 | 40 | 45 | 33 | 40 | 48 | ٧ | | Reference Section | | • | • | | | • | | | | Reference Voltage | TJ = 25°C | 4.95 | 5.0 | 5.05 | 4.9 | 5.0 | 5.1 | ٧ | | Line Regulation | Vin = 8 to 30V | | 10 | 15 | | 10 | 20 | mV | | Load Regulation | IL = 0 to 20mA | | 10 | 20 | | 10 | 30 | mV | | Temperature Coefficient* | Over Operating Temperature Range | | | ±0.4 | | | ±0.4 | mV/°C | | Short Circuit Current | VREF = 0, TJ = 25°C | | -80 | -100 | | -80 | -100 | mA | | Oscillator | | | | | | | | | | Nominal Frequency | TJ = 25°C | 47 | 50 | 53 | 45 | 50 | 55 | kHz | | Voltage Stability | Vin = 8 to 30V | | 0.5 | 1 | | 0.5 | 1 | % | | Temperature Coefficient* | Over Operating Temperature Range | | | ±.08 | | | ±.08 | %/°C | | Maximum Frequency | Rτ = 2kΩ, Cτ = 330; F | 500 | | | 500 | | | kHz | | Ramp Generator | | | | • | | | • | | | Ramp Current, Minimum | ISENSE = -10µA | -14 | -11 | | -14 | -11 | | μА | | Ramp Current, Maximum | ISENSE = 1.0mA | | 95 | -0.9 | | 95 | -0.9 | mA | | Ramp Valley | | 0.3 | 0.5 | 0.7 | 0.3 | 0.5 | 0.7 | ٧ | | Ramp Peak | Clamping Level | 3.9 | 4.2 | 4.5 | 3.9 | 4.2 | 4.5 | V | <sup>\*</sup> These parameters are guaranteed by design but not 100% tested in production. ELECTRICAL CHARACTERISTICS: Unless otherwise stated, these specifications apply for TA = -55°C to + 125°C for the UC1840, -25°C to + 85°C for the UC2840, and 0°C to + 70°C for the UC3840; VIN = 20V, RT = 20k, CT = .001 mfd, CR = .001 mfd, Current Limit Threshold = 200mV, TA = T.I | | | UC1840 / UC2840 | | | UC3840 | | | UNITS | |---------------------------------------------------|---------------------------------------------------------------|-----------------|------|------|----------|----------|------|-------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | 1 | | Error Amplifier | | | | | | | | | | Input Offset Voltage | VcM = 5.0V | | 0.5 | 5 | | 2 | 10 | mV | | Input Bias Current | | | 0.5 | 2 | | 1 | 5 | μΑ | | Input Offset Current | | | | 0.5 | | | 0.5 | μΑ | | Open Loop Gain | ΔVo = 1 to 3V | 60 | 66 | | 60 | 66 | | dB | | Output Swing (Max. Output ≤<br>Ramp Peak - 100mV) | Minimum Total Range | 0.3 | | 3.5 | 0.3 | | 3.5 | V | | CMRR | VcM = 1.5 to 5.5V | 70 | 80 | | 70 | 80 | _ | dB | | PSRR | VIN = 8 to 30V | 70 | 80 | | 70 | 80 | | dB | | Short Circuit Current | VCOMP = 0V | | -4 | -10 | | -4 | -10 | mA | | Gain Bandwidth* | TJ = 25°C, AVOL = 0dB | 1 | 2 | | 1 | 2 | | MHz | | Slew Rate* | TJ = 25°C, AVCL = 0dB | | 0.8 | | | 0.8 | | V/μs | | PWM Section | | | | | | | | | | Continuous Duty Cycle Range* (other than zero) | Minimum Total Continuous Range,<br>Ramp Peak < 4.2V | 5 | | 95 | 5 | | 95 | % | | Output Saturation | Iout = 20mA | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | | IOUT = 200mA | | 1.7 | 2.2 | | 1.7_ | 2.2 | V | | Output Leakage | Vout = 40V | | 0.1 | 10 | | 0.1 | 10 | μΑ | | Comparator Delay* | Pin 8 to Pin 12, TJ = $25^{\circ}$ C, RL = $1 \text{k}\Omega$ | | 300 | 500 | | 300 | 500 | ns | | Sequencing Functions | | | | | | | _ | | | Comparator Thresholds | Pins 2, 3, 4, 5 | 2.8 | 3.0 | 3.2 | 2.8 | 3.0 | 3.2 | V | | Input Bias Current | Pins 3, 4, 5 = 0V | | -1.0 | -3.0 | | -1.0 | -3.0 | μA | | Start/UV Hysteresis Current | Pin 2 = 2.5V, T <sub>J</sub> = 25°C | 180 | 200 | 220 | 170 | 200 | 230 | μA | | Input Leakage | Input V = 20V | | 0.1 | 10 | | 0.1 | 10 | μA | | Driver Bias Saturation<br>Voltage, Vin - Voн | IB = -50mA | | 2 | 3 | | 2 | 3 | V | | Driver Bias Leakage | VB = 0V | | -0.1 | -10 | | -0.1 | -10 | μA | | Slow-Start Saturation | Is = 2mA | | 0.2 | 0.5 | | 0.2 | 0.5 | V | | Slow-Start Leakage | Vs = 4.5V | | 0.1 | 2.0 | | 0.1 | 2.0 | μA | | Current Control | | | , | | | | | | | Current Limit Offset | | | 0 | 5 | | 0 | 10 | m∨ | | Current Shutdown Offset | | 370 | 400 | 430 | 360 | 400 | 440 | mV | | Input Bias Current | Pin 7 = 0V | | -2 | -5 | <u> </u> | -2 | -5 | μA | | Common Mode Range* | | -0.4 | | 3.0 | -0.4 | <u> </u> | 3.0 | V | | Current Limit Delay* | T <sub>J</sub> = 25°C, Pin 7 to 12, R <sub>L</sub> = 1k | 1 | 200 | 400 | 1 | 200 | 400 | ns | <sup>\*</sup> These parameters are guaranteed by design but not 100% tested in production. # **FUNCTIONAL DESCRIPTION** | PWM CONTROL | | | | | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1. Oscillator | Generates a fixed-frequency internal clock from an external RT and CT. | | | | | | Frequency = $\frac{KC}{R_TC_T}$ where Kc is a first order correction factor ~ 0.3 log (CT X 10 <sup>12</sup> ). | | | | | 2. Ramp Generator | Develops a linear ramp with a slope defined externally by $\frac{dv}{dt} = \frac{\text{sense voltage}}{\text{RRCR}}$ . Cn is normally | | | | | | selected ≤ CT and its value will have some effect upon valley voltage. CR terminal can be used as an input port for current mode control. | | | | | 3. Error Amplifier | Conventional operational amplifier for closed-loop gain and phase compensation. Low output impedance; unity-gain stable. | | | | | 4. Reference Generator | Precision 5.0V for internal and external usage to 50mA. Tracking 3.0V reference for internal usage only with nominal accuracy of ± 2%. 40V clamp zener for chip OV protection, 100mA maximum current. | | | | | 5. PWM Comparator | Generates output pulse which starts at termination of clock pulse and ends when the ramp input crosses the lowest of two possible inputs. | | | | | 6. PWM Latch | Terminates the PWM output pulse when set by inputs from either the PWM comparator, the pulse-by-pulse current limit comparator, or the error latch. Resets with each internal clock pulse. | | | | | 7, PWM Output Switch | Transistor capable of sinking current to ground which is off during the PWM on-time and turns on to terminate the power pulse. Current capacity is 400mA saturated with peak capacitance discharge in excess of one amp. | | | | | SEQUENCING FUNCTIONS | | | | | | 1, Start/UV Sense | This comparator performs three functions — With an increasing voltage, it generates a turn-on signal at a start threshold. With a decreasing voltage, it generates a UV fault signal at a lower level separated by a 200 A hysteresis current. At the UV threshold, it also resets the Error Latch if the Reset Latch has been set. | | | | | 2. Drive Switch | Disables most of the chip to hold internal current consumption low, and Driver Bias off, until input voltage reaches start threshold. | | | | | 3. Driver Bias | Supplies drive current to external power switch to provide turn-on bias. | | | | | 4. Slow Start | Clamps low to hold PWM off. Upon release, rises with rate controlled by RsCs for slow increase of output pulse width. Also used to clamp maximum duty cycle with divider RsRpc. | | | | | 5. Start Latch | Keeps low input voltage at initial turn-on from being defined as a UV fault . Sets at start level to monitor for UV fault. | | | | | 6. Reset Latch | When reset, this latch insures no reset signal to either Start or Error Latches so that first fault will lock the PWM off. | | | | | | When set, this latch resets the Start and and Error latches at the UV low threshold, allowing a restart. | | | | | PROTECTION FUNCTIONS | | | | | | 1. Error Latch | When set by momentary input, this latch insures immediate PWM shutdown and hold off until reset. Inputs to Error Latch are: a. UV low (after turn-on) b. OV high c. Stop low d. Current Sense 400mV over threshold. Error Latch resets at UV threshold if Reset Latch is set. | | | | | 2. Current Limiting | Differential input comparator terminates individual output pulses each time sense voltage rises above threshold. When sense voltage rises to 400mV above threshold, a shutdown signal is sent to error latch. | | | | ### **OPEN-LOOP TEST CIRCUIT** ### **FLYBACK APPLICATION (A)** In this application (see Figure A, next page), complete control is maintained on the primary side. Control power is provided by Rin and Cin during start-up, and by a primary- referenced low voltage winding, N2, for efficient operation after start. The error amplifier loop is closed to regulate the DC voltage from N2 with other outputs following through their magnetic coupling — a task made even easier with the UC1840's feed-forward line regulation. An extension to this application for more precise regulation would be the use of the UC1901 Isolated Feedback Generator for direct closed-loop control to an output. The UC1840 will readily accept digital start/stop commands transmitted from the secondary side by means of optical couplers. Not shown are protective snubbers or additional interface circuitry which may be required by the choice of the highvoltage switch, Qs, or the application. ### **REGULATOR APPLICATION (B)** Although primarily intended for transformer-coupled power systems, the UC1840's advantages of feed-forward for high ripple-rejection, a fully contained fault monitoring system and remote start/stop capability make it worth considering for other types of regulators. Since the fault logic within the UC1840 requires recycling the voltage sensed by the Start/UV comparator to reset the error latch, a need for automatic restart must be addressed in a manner similar to that shown in Figure B (next page). In this simple, non-isolated, buck regulator; diode D1 provides a low-impedance bootstrapped drive power source after start-up is achieved through RIN and CIN. When a fault shutdown terminates switching action, the loading of Q1 and Rp will lower the voltage on pin 2 to effect an automatic re-start attempt which will continuously recycle until the fault is removed. # UC1840 Programmable Pwm Controller in a Simplified Flyback Regulator (A) # UC1840 Controls a High-Current Non-Isolated Buck Regulator (B) # **UC1840 POWER SEQUENCING FUNCTIONS** UNITRODE INTEGRATED CIRCUITS 7 CONTINENTAL BLVD. • MERRIMACK, NH 03054 TEL. (603) 424-2410 • FAX 603-424-3460