- Low  $r_{DS(on)} \dots 0.18 \Omega$  Typ at  $V_{GS} = -10 \text{ V}$
- 3 V Compatible
- Requires No External V<sub>CC</sub>
- TTL and CMOS Compatible Inputs
- V<sub>GS(th)</sub> = −1.5 V Max
- Available in Ultrathin TSSOP Package (PW)
- ESD Protection Up to 2 kV Per MIL-STD-883C, Method 3015

### description

The TPS1100 is P-channel a single enhancement-mode MOSFET. The device has been optimized for 3-V or 5-V power distribution in battery-powered systems by means of Texas Instruments LinBiCMOS™ process. With a maximum V<sub>GS(th)</sub> of -1.5 V and an I<sub>DSS</sub> of only 0.5 μA, the TPS1100 is the ideal high-side switch for low-voltage, portable battery-management systems where maximizing battery life is a primary concern. The low r<sub>DS(on)</sub> and excellent ac characteristics (rise time 10 ns typical) make the TPS1100 the logical choice for low-voltage switching applications such as power switches for pulse-width-modulated (PWM) controllers or motor/bridge drivers.

The ultrathin thin shrink small-outline package or TSSOP (PW) version with its smaller footprint and reduction in height fits in places where other P-channel MOSFETs cannot. The size advantage is especially important where board real estate is at a premium and height restrictions do not allow for a small-outline integrated circuit (SOIC) package.



#### schematic



NOTE A: For all applications, all source pins should be connected and all drain pins should be connected.

#### **AVAILABLE OPTIONS**

|               | PACKAGED I           | DEVICES            | CHIP FORM |
|---------------|----------------------|--------------------|-----------|
| TA            | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(P) | (Y)       |
| -40°C to 85°C | TPS1100D             | TPS1100PWLE        | TPS1100Y  |

The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS1100DR). The PW package is available only left-end taped and reeled (indicated by the LE suffix on the device type; e.g., TPS1100PWLE). The chip form is tested at 25°C.



Caution. This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits.

LinBiCMOS is a trademark of Texas Instruments Incorporated.



SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995

### description (continued)

Such applications include notebook computers, personal digital assistants (PDAs), cellular telephones, and PCMCIA cards. For existing designs, the D-packaged version has a pinout common with other p-channel MOSFETs in SOIC packages.

### **TPS1100Y** chip information

This chip, when properly assembled, displays characteristics similar to the TPS1100. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.





SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

|                                                                                                                                                                                                                                                               |                           |             |                        |            | UNIT |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|------------------------|------------|------|
| Drain-to-source voltage, V <sub>DS</sub>                                                                                                                                                                                                                      |                           |             |                        | -15        | V    |
| Gate-to-source voltage, VGS                                                                                                                                                                                                                                   |                           |             |                        | 2 or –15   | V    |
| ate-to-source voltage, V <sub>G</sub> S  continuous drain current (T <sub>J</sub> = 150°C), I <sub>D</sub> ‡  culsed drain current, I <sub>D</sub> ‡  continuous source current (diode conduction), I <sub>S</sub> corage temperature range, T <sub>Stg</sub> |                           | D package   | T <sub>A</sub> = 25°C  | ±0.41      |      |
|                                                                                                                                                                                                                                                               | V00 = -2 7 V              | Браскаде    | T <sub>A</sub> = 125°C | ±0.28      |      |
|                                                                                                                                                                                                                                                               | $V_{GS} = -2.7 \text{ V}$ | PW package  | $T_A = 25^{\circ}C$    | ±0.4       |      |
|                                                                                                                                                                                                                                                               |                           | 1 W package | T <sub>A</sub> = 125°C | ±0.23      |      |
|                                                                                                                                                                                                                                                               |                           | D package   | $T_A = 25^{\circ}C$    | ±0.6       |      |
|                                                                                                                                                                                                                                                               | V00 - 3 V                 | Браскаде    | T <sub>A</sub> = 125°C | ±0.33      |      |
|                                                                                                                                                                                                                                                               | V <sub>GS</sub> = −3 V    | PW package  | T <sub>A</sub> = 25°C  | ±0.53      |      |
| Continuous drain current (T <sub>J</sub> = 150°C), I <sub>D</sub> ‡                                                                                                                                                                                           |                           | F W package | T <sub>A</sub> = 125°C | ±0.27      | Α    |
|                                                                                                                                                                                                                                                               |                           | D package   | T <sub>A</sub> = 25°C  | ±1         | A    |
|                                                                                                                                                                                                                                                               | V00 = -45 V               |             | T <sub>A</sub> = 125°C | ±0.47      |      |
|                                                                                                                                                                                                                                                               | $V_{GS} = -4.5 \text{ V}$ | PW package  | $T_A = 25^{\circ}C$    | ±0.81      |      |
|                                                                                                                                                                                                                                                               |                           | F W package | T <sub>A</sub> = 125°C | ±0.37      |      |
|                                                                                                                                                                                                                                                               |                           | D package   | T <sub>A</sub> = 25°C  | ±1.6       |      |
|                                                                                                                                                                                                                                                               | V <sub>GS</sub> = -10 V   | Браскаде    | T <sub>A</sub> = 125°C | ±0.72      |      |
|                                                                                                                                                                                                                                                               | VGS = -10 V               | PW package  | T <sub>A</sub> = 25°C  | ±1.27      |      |
|                                                                                                                                                                                                                                                               |                           | F W package | T <sub>A</sub> = 125°C | ±0.58      |      |
| Pulsed drain current, ID <sup>‡</sup>                                                                                                                                                                                                                         |                           |             | T <sub>A</sub> = 25°C  | ±7         | Α    |
| Continuous source current (diode conduction), IS                                                                                                                                                                                                              |                           |             | T <sub>A</sub> = 25°C  | -1         | Α    |
| Storage temperature range, T <sub>Stg</sub>                                                                                                                                                                                                                   |                           |             |                        | -55 to 150 | °C   |
| Operating junction temperature range, T <sub>J</sub>                                                                                                                                                                                                          |                           | <u> </u>    | <u> </u>               | -40 to 150 | °C   |
| Operating free-air temperature range, TA                                                                                                                                                                                                                      |                           |             |                        | -40 to 125 | °C   |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 se                                                                                                                                                                                                       | econds                    |             |                        | 260        | °C   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{$A$}} \leq 25^{\circ}\mbox{$C$}$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 791 mW                                                  | 6.33 mW/°C                                                  | 506 mW                                | 411 mW                                | 158 mW                                 |
| PW      | 504 mW                                                  | 4.03 mW/°C                                                  | 323 mW                                | 262 mW                                | 101 mW                                 |

<sup>‡</sup> Maximum values are calculated using a derating factor based on  $R_{\theta JA} = 158^{\circ}\text{C/W}$  for the D package and  $R_{\theta JA} = 248^{\circ}\text{C/W}$  for the PW package. These devices are mounted on an FR4 board with no special thermal considerations when tested.



<sup>‡</sup> Maximum values are calculated using a derating factor based on R<sub>θJA</sub> = 158°C/W for the D package and R<sub>θJA</sub> = 248°C/W for the PW package. These devices are mounted on a FR4 board with no special thermal considerations.

# TPS1100, TPS1100Y SINGLE P-CHANNEL ENHANCEMENT-MODE MOSFETS

SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995

### electrical characteristics at $T_J = 25^{\circ}C$ (unless otherwise noted)

### static

|                     | PARAMETER                                              | TES                       | T CONDITION             | ie.                    | 1  | ΓPS1100 | )     | T   | PS1100Y | ,   | UNIT |
|---------------------|--------------------------------------------------------|---------------------------|-------------------------|------------------------|----|---------|-------|-----|---------|-----|------|
|                     | PARAMETER                                              | IES                       | TEST CONDITIONS         |                        |    | TYP     | MAX   | MIN | TYP     | MAX | UNII |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage                       | $V_{DS} = V_{GS}$         | $I_D = -250 \mu$        | A                      | -1 | -1.25   | -1.50 |     | -1.25   |     | V    |
| V <sub>SD</sub>     | Source-to-drain voltage<br>(diode-forward<br>voltage)† | I <sub>S</sub> = -1 A,    | V <sub>GS</sub> = 0 V   |                        |    | -0.9    |       |     | -0.9    |     | V    |
| I <sub>GSS</sub>    | Reverse gate current, drain short circuited to source  | V <sub>DS</sub> = 0 V,    | V <sub>GS</sub> = -12   | V                      |    |         | ±100  |     |         |     | nA   |
| Inno                | Zero-gate-voltage drain                                | V <sub>DS</sub> = -12 V,  | \\oo = 0 \\             | T <sub>J</sub> = 25°C  |    |         | -0.5  |     |         |     | μА   |
| IDSS                | current                                                | VDS = -12 V,              | VGS = 0 V               | T <sub>J</sub> = 125°C |    |         | -10   |     |         |     | μΑ   |
|                     |                                                        | $V_{GS} = -10 \text{ V}$  | $I_D = -1.5 A$          |                        |    | 180     |       |     | 180     |     |      |
| r= 0 ( )            | Static drain-to-source                                 | $V_{GS} = -4.5 \text{ V}$ | $I_D = -0.5 A$          |                        |    | 291     | 400   |     | 291     |     | m()  |
| rDS(on)             | on-state resistance†                                   | $V_{GS} = -3 V$           | I <sub>D</sub> = -0.2 A |                        |    | 476     | 700   |     | 476     |     | mΩ   |
|                     |                                                        | $V_{GS} = -2.7 \text{ V}$ | ID = -0.2 A             |                        |    | 606     | 850   |     | 606     |     |      |
| 9fs                 | Forward transconductance†                              | $V_{DS} = -10 \text{ V},$ | I <sub>D</sub> = -2 A   |                        |    | 2.5     |       |     | 2.5     |     | S    |

<sup>†</sup> Pulse test: pulse duration ≤ 300 μs, duty cycle ≤ 2%

### dynamic

|                 | DADAMETED                             |                           | TEST CONDITIONS     |                  |     | TPS1100, TPS1100Y |     |      |  |
|-----------------|---------------------------------------|---------------------------|---------------------|------------------|-----|-------------------|-----|------|--|
|                 | PARAMETER                             |                           | TEST CONDITIONS     |                  | MIN | TYP               | MAX | UNIT |  |
| Qg              | Total gate charge                     |                           |                     |                  |     | 5.45              |     |      |  |
| Qgs             | Gate-to-source charge                 | $V_{DS} = -10 \text{ V},$ | $V_{GS} = -10 V$ ,  | $I_{D} = -1 A$   |     | 0.87              |     | nC   |  |
| Q <sub>gd</sub> | Gate-to-drain charge                  |                           |                     |                  |     | 1.4               |     |      |  |
| td(on)          | Turn-on delay time                    |                           |                     |                  |     | 4.5               |     | ns   |  |
| td(off)         | Turn-off delay time                   | $V_{DD} = -10 \text{ V},$ | $R_L = 10 \Omega$   | $I_{D} = -1 A$ , |     | 13                |     | ns   |  |
| t <sub>r</sub>  | Rise time                             | $R_G = 6 \Omega$ ,        | See Figures 1 and 2 |                  |     | 10                |     |      |  |
| t <sub>f</sub>  | Fall time                             | ]                         |                     |                  |     | 2                 |     | ns   |  |
| trr(SD)         | Source-to-drain reverse recovery time | I <sub>F</sub> = 5.3 A,   | di/dt = 100 A/μs    |                  |     | 16                |     |      |  |

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Switching-Time Test Circuit

Figure 2. Switching-Time Waveforms

### **TYPICAL CHARACTERISTICS**

### **Table of Graphs**

|                                                         |                            | FIGURE |
|---------------------------------------------------------|----------------------------|--------|
| Drain current                                           | vs Drain-to-source voltage | 3      |
| Drain current                                           | vs Gate-to-source voltage  | 4      |
| Static drain-to-source on-state resistance              | vs Drain current           | 5      |
| Capacitance                                             | vs Drain-to-source voltage | 6      |
| Static drain-to-source on-state resistance (normalized) | vs Junction temperature    | 7      |
| Source-to-drain diode current                           | vs Source-to-drain voltage | 8      |
| Static drain-to-source on-state resistance              | vs Gate-to-source voltage  | 9      |
| Gate-to-source threshold voltage                        | vs Junction temperature    | 10     |
| Gate-to-source voltage                                  | vs Gate charge             | 11     |

### **TYPICAL CHARACTERISTICS**

-7



### $V_{DS} = -10 \text{ V}$ - 6 T<sub>J</sub> = 25°C TJ = 150°C - 5 D - Drain Current - A $T_J = -40^{\circ}C$ - 4 - 3 - 2 - 1 0 -6 -7 V<sub>GS</sub> - Gate-to-Source Voltage - V Figure 4

**DRAIN CURRENT** 

**GATE-TO-SOURCE VOLTAGE** 

### STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE





Figure 5

Figure 6

### TYPICAL CHARACTERISTICS

### STATIC DRAIN-TO-SOURCE **ON-STATE RESISTANCE (NORMALIZED)**

### JUNCTION TEMPERATURE



Figure 7

# **SOURCE-TO-DRAIN DIODE CURRENT**

### **SOURCE-TO-DRAIN VOLTAGE**



Figure 8

### STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE

### **GATE-TO-SOURCE VOLTAGE**



Figure 9

## **GATE-TO-SOURCE THRESHOLD VOLTAGE**

### JUNCTION TEMPERATURE -1.5 $I_D = -250 \, \mu A$



Figure 10

### TYPICAL CHARACTERISTICS

### GATE-TO-SOURCE VOLTAGE vs GATE CHARGE



Figure 11

#### THERMAL INFORMATION

#### TRANSIENT JUNCTION-TO-AMBIENT **DRAIN CURRENT** THERMAL IMPEDANCE **DRAIN-TO-SOURCE VOLTAGE PULSE DURATION** -10100 Single Pulse 0.001 s Single Pulse See Note A See Note A $Z_{\theta JA}$ – Transient Junction-to-Ambient 0.01 s Thermal Impedance - °C/W I<sub>D</sub> – Drain Current – A 10 0.1 s 10 s 0.1 DC T」= 150°C TA = 25°C 0.1 -0.0010.001 0.01 -0.1-10 - 100 0.1 10 V<sub>DS</sub> - Drain-to-Source Voltage - V tw - Pulse Duration - s Figure 12 Figure 13

NOTE A: Values are for the D package and are FR4-board mounted only.

### **APPLICATION INFORMATION**



Figure 14. Notebook Load Management



Figure 15. Cellular Phone Output Drive





17-May-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TPS1100D         | ACTIVE   | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 1100                 | Samples |
| TPS1100DG4       | ACTIVE   | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 1100                 | Samples |
| TPS1100DR        | ACTIVE   | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 1100                 | Samples |
| TPS1100DRG4      | ACTIVE   | SOIC         | D                  | 8    |                | TBD                        | Call TI          | Call TI            |              |                      | Samples |
| TPS1100PW        | ACTIVE   | TSSOP        | PW                 | 8    | 150            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | PS1100               | Samples |
| TPS1100PWG4      | ACTIVE   | TSSOP        | PW                 | 8    |                | TBD                        | Call TI          | Call TI            |              |                      | Samples |
| TPS1100PWLE      | OBSOLETE | TSSOP        | PW                 | 8    |                | TBD                        | Call TI          | Call TI            |              |                      |         |
| TPS1100PWR       | ACTIVE   | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | PS1100               | Samples |
| TPS1100PWRG4     | ACTIVE   | TSSOP        | PW                 | 8    |                | TBD                        | Call TI          | Call TI            |              |                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



### PACKAGE OPTION ADDENDUM

17-May-2014

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 11-Jun-2013

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS1100DR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS1100PWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 11-Jun-2013



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS1100DR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TPS1100PWR | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>