SMLS240D-NOVEMBER 1990 - REVISED SEPTEMBER 1997 - Organization . . . 262144 by 16 Bits - Single 5-V Power Supply - All Inputs/Outputs Fully TTL Compatible - Static Operations (No Clocks, No Refresh) - Max Access/Min Cycle Time V<sub>CC</sub> ± 10% '27C/PC240-10 100 ns '27C/PC240-12 120 ns '27C/PC240-15 150 ns - 16-Bit Output For Use in Microprocessor-Based Systems - Very High Speed SNAP! Pulse Programming - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Lines - No Pullup Resistors Required - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active ... 275 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) - Temperature Range Options | PIN NOMENCLATURE | | | | | | | |------------------|------------------------------|--|--|--|--|--| | A0-A17 | Address Inputs | | | | | | | <u>D</u> Q0-DQ15 | Inputs (programming)/Outputs | | | | | | | <u>E</u><br> G | Chip Enable | | | | | | | G | Output Enable | | | | | | | GND | Ground | | | | | | | NC | No Connection | | | | | | | Vcc | 5-V Supply | | | | | | | VPP | 13-V Power Supply‡ | | | | | | <sup>†</sup> Pins 11 and 30 (J package) and pins 12 and 34 (FN package) must be connected externally to ground. # description The TMS27C240 series are 262144 by 16-bit (4194304-bit), ultraviolet-light erasable, electrically programmable read-only memories (EPROMs). The TMS27PC240 series are 262144 by 16-bit (4194304-bit), one-time programmable (OTP) electrically programmable read-only memories (PROMs). These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27C240 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C240 is offered with two choices of temperature ranges of 0°C to 70°C (JL suffix) and – 40°C to 85°C (JE suffix). See Table 1. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>‡</sup>Only in program mode # TMS27C240 262144 BY 16-BIT UV ERASABLE TMS27PC240 262144 BY 16-BIT PROGRAMMABLE READ-ONLY MEMORIES SMLS240D-NOVEMBER 1990 – REVISED SEPTEMBER 1997 ### TMS27C240 J PACKAGE (TOP VIEW) | , | , | | • , | |---------------|----|----|-------| | ۷ <u>PP</u> [ | 1 | 40 | Vcc | | E[ | 2 | 39 | A17 | | DQ15[ | 3 | 38 | ] A16 | | DQ14[ | 4 | 37 | A15 | | DQ13[ | 5 | 36 | A14 | | DQ12[ | 6 | 35 | ] A13 | | DQ11 [ | 7 | 34 | ] A12 | | DQ10[ | 8 | 33 | A11 | | DQ9 | 9 | 32 | A10 | | DQ8 | 10 | 31 | ] A9 | | GND†[ | 11 | 30 | GND | | DQ7[ | 12 | 29 | ] A8 | | DQ6[ | 13 | 28 | ] A7 | | DQ5 | 14 | 27 | A6 | | DQ4[ | 15 | 26 | ] A5 | | DQ3 | 16 | 25 | A4 | | DQ2[ | 17 | 24 | ] A3 | | DQ1[ | 18 | 23 | ] A2 | | DQ0 | 19 | 22 | A1 | | <u>G</u> [ | 20 | 21 | ] A0 | | | | | | # description (continued) The TMS27PC240 OTP PROM is offered in a 44-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FN suffix). The TMS27PC240 is offered with two choices of temperature ranges of 0°C to 70°C (FNL suffix) and –40°C to 85°C (FNE suffix). See Table 1. **Table 1. Temperature Range Suffixes** | | SUFFIX FOR OPERATING FREE-<br>AIR TEMPERATURE RANGES | | | | | | | |----------------|------------------------------------------------------|----------------|--|--|--|--|--| | | 0°C TO 70°C | – 40°C TO 85°C | | | | | | | TMS27C240-XXX | JL | JE | | | | | | | TMS27PC240-XXX | FNL | FNE | | | | | | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), and they are ideal for use in microprocessor-based systems. One other (13 V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. # operation The eight modes of operation for the TMS27C240 and TMS27PC240 are listed in Table 2. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (13 V for SNAP! Pulse), and 12 V on A9 for the signature mode. **Table 2. Operation Modes** | | | | | FUNCTION† | • | | | |-------------------------|-----------------|-----------------|-----------------|-----------|------------------|-----|--------------------------------| | | Ē | G | V <sub>PP</sub> | VCC | A9 | A0 | 1/0 | | Read | VIL | VIL | Vcc | Vcc | Х | Х | DQ0-DQ7<br>DQ8-DQ15 | | Output Disable | V <sub>IL</sub> | VIH | Vcc | Vcc | Х | Х | Hi-Z | | Standby | VIH | X | Vcc | Vcc | X | Х | Hi-Z | | Programming | VIL | VIH | Vpp | Vcc | X | Х | Data In | | Verify | V <sub>IH</sub> | $V_{IL}$ | V <sub>PP</sub> | Vcc | Х | Х | Data Out | | Program Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | $V_{PP}$ | Vcc | X | Х | Hi-Z | | Signature Mode (Mfg) | VIL | V <sub>IL</sub> | Vcc | Vcc | V <sub>H</sub> ‡ | VIL | Manufacturer's<br>Code<br>0097 | | Signature Mode (Device) | VIL | VIL | Vcc | Vcc | ∨ <sub>H</sub> ‡ | VIH | Device Code<br>0030 | <sup>†</sup> X can be V<sub>IL</sub> or V<sub>IH</sub>. ### read/output disable When the outputs of two or more TMS27C240s or TMS27PC240s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. $<sup>^{\</sup>ddagger}$ V<sub>H</sub> = 12 V $^{\ddagger}$ 0.5 V. SMLS240D-NOVEMBER 1990 - REVISED SEPTEMBER 1997 ## latchup immunity Latchup immunity on the TMS27C240 and TMS27PC240 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density. ## power down Active $I_{CC}$ supply current can be reduced from 50 mA to 1 mA by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. ## erasure (TMS27C240) Before programming, the TMS27C240 is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity $\times$ exposure time) is 15-W·s/cm². A 12-mW/cm², filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C240, the window should be covered with an opaque label. # initializing (TMS27PC240) The one-time programmable TMS27PC240 PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. ## **SNAP!** Pulse programming The TMS27C240 and TMS27PC240 are programmed by using the SNAP! Pulse programming algorithm. The programming sequence is shown in the SNAP! Pulse programming flow chart, shown in Figure 1. The initial setup is $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IH}$ , and $\overline{G} = V_{IH}$ . Once the initial location is selected, the data is presented in parallel (eight bits) on pins DQ0 through DQ15. Once addresses and data are stable, the programming mode is achieved when $\overline{E}$ is pulsed low ( $V_{IL}$ ) with a pulse duration of $t_{W(PGM)}$ . Every location is programmed only once before going to interactive mode. In the interactive mode, the word is verified at $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IH}$ , and $\overline{G} = V_{IL}$ . If the correct data is not read, the programming is performed by pulling $\overline{E}$ low with a pulse duration of $t_{W(PGM)}$ . This sequence of verification and programming is performed up to a maximum of 10 times. When the device is fully programmed, all bytes are verified with $V_{CC} = V_{PP} = 5 \text{ V} \pm 10\%$ . # program inhibit Programming can be inhibited by maintaining a high level input on the E and G pins. ### program verify Programmed bits can be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{IL}$ and $\overline{E} = V_{IH}$ . SMLS240D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 # signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 31 for the J package) is forced to 12 V. Two identifier bytes are accessed by toggling A0. DQ0–DQ7 contain the valid codes. All other addresses must be held low. The signature code for these devices is 9730. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code 30 (Hex), as shown in Table 3. **Table 3. Signature Mode** | inchiziere † | | | | | PII | NS SV | | | | | |-------------------------|-----------------|-----|-----|-----|-----|-------|-----|-----|-----|-----| | IDENTIFIER <sup>†</sup> | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | V <sub>IL</sub> | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | VIH | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | $<sup>\</sup>overline{\mathsf{TE}} = \overline{\mathsf{G}} = \mathsf{VIL}$ , A9 = V<sub>H</sub>, A1 – A8 = V<sub>IL</sub>, A10 – A17 = V<sub>IL</sub>, V<sub>PP</sub> = V<sub>CC</sub>, $\overline{\mathsf{PGM}} = \mathsf{VIH}$ or V<sub>IL</sub>. Figure 1. SNAP! Pulse Programming Flow Chart # logic symbol† <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers are for the J package. SMLS240D-NOVEMBER 1990 - REVISED SEPTEMBER 1997 # # recommended operating conditions | | | | | MIN | NOM | MAX | UNIT | |-------------------|--------------------------------|----------------------------------|---------------------------|-----------------------|-----|----------------------|------| | V | Supply voltage | Read mode (se | 4.5 | 5 | 5.5 | V | | | Vcc | Supply voltage | SNAP! Pulse pr | ogramming algorithm | 6.25 | 6.5 | 6.75 | V | | V | Supply voltage | Read mode | | | | V <sub>CC</sub> +0.6 | V | | VPP | SNAP! Pulse | | ogramming algorithm | 12.75 | 13 | 13.25 | V | | V | High lovel de input veltage | All Sub-Level de Secretarille de | | 2 | | V <sub>CC</sub> +0.5 | V | | V <sub>IH</sub> F | High-level dc input voltage | | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +0.5 | V | | V | Low lovel de input veltage | | TTL | - 0.5 | | 0.8 | V | | VIL | Low-level dc input voltage | | CMOS | - 0.5 | | 0.2 | V | | TA | Operating free-air temperature | | '27C240JL<br>'27PC240 FNL | 0 | | 70 | °C | | TA | Operating free-air temperature | | '27PC240FNE<br>'27C240JE | - 40 | | 85 | °C | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. SMLS240D- NOVEMBER 1990 - REVISED SEPTEMBER 1997 # electrical characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|-----|------| | V | Lligh lovel de output voltege | I <sub>OH</sub> = - 400 μA | 2.4 | V | | | VOH | High-level dc output voltage | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> – 0.1 | | V | | V/0: | Low-level dc output voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | VOL | Low level de output voltage | I <sub>OL</sub> = 20 μA | | 0.1 | V | | II | Input current (leakage) | V <sub>I</sub> = 0 V to 5.5 V | | ±1 | μΑ | | IO | Output current (leakage) | $V_O = 0 V \text{ to } V_{CC}$ | | ±1 | μΑ | | IPP1 | Vpp supply current | Vpp = V <sub>CC</sub> = 5.5 V | | 10 | μΑ | | IPP2 | Vpp supply current (during program pulse) | Vpp = 13 V | | 50 | mA | | laa. | VCC quanty gurrent (standby) | $V_{CC} = 5.5 \text{ V}, \qquad \overline{E} = V_{IH}$ | | 1 | mA | | ICC1 | VCC supply current (standby) | $V_{CC} = 5.5 \text{ V}, \qquad \overline{E} = V_{CC}$ | | 100 | μΑ | | I <sub>CC2</sub> | V <sub>CC</sub> supply current (active) | $V_{CC} = 5.5 \text{ V},$ $\overline{E} = V_{JL},$ $t_{cycle} = \text{minimum cycle time},$ outputs open | | 50 | mA | # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\dagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>‡</sup> | MAX | UNIT | |----|--------------------|----------------------|-----|------------------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 V | | 4 | 8 | pF | | Co | Output capacitance | V <sub>O</sub> = 0 V | | 8 | 12 | pF | <sup>†</sup> Capacitance measurements are made on a sample basis only. # switching characteristics over recommended ranges of operating conditions (see Notes 3 and 4) | PARAMETER | | TEST CONDITIONS | '27C240-10<br>'27PC240-10 | | '27C240-12<br>'27PC240-12 | | '27C240-15<br>'27PC240-15 | | UNIT | |--------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|---------------------------|-----|---------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | | 100 | | 120 | | 150 | ns | | ta(E) | Access time from chip enable | $C_L = 100 \text{ pF},$<br>1 Series 74<br>TTL load,<br>Input $t_r \le 20 \text{ ns},$<br>Input $t_f \le 20 \text{ ns}$ | | 100 | | 120 | | 150 | ns | | ten(G) | Output enable time from G | | | 50 | | 50 | | 50 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$ | | 0 | 50 | 0 | 50 | 0 | 50 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first§ | mput q = 20 110 | 0 | | 0 | | 0 | | ns | <sup>§</sup> Value calculated from 0.5 V delta to measured level. <sup>‡</sup> Typical values are at $T_A = 25^{\circ}$ C and nominal voltages. NOTES: 3. For all switching characteristics, the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (see Figure 2). <sup>4.</sup> Common test conditions apply for t<sub>dis</sub> except during programming. SMLS240D-NOVEMBER 1990 - REVISED SEPTEMBER 1997 # switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | | | | |---------|----------------------------|---|-----|----| | tdis(G) | Output disable time from G | 0 | 100 | ns | | ten(G) | Output enable time from G | | 150 | ns | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (See Figure 2) # timing requirements for programming | | | | MIN | NOM | MAX | UNIT | |----------------------|-----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Pulse duration, program | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Setup time, address | | 2 | | | μs | | t <sub>su(E)</sub> | Setup time, E | | 2 | | | μs | | t <sub>su(G)</sub> | Setup time, G | | 2 | | | μs | | t <sub>su(D)</sub> | Setup time, data | | 2 | | | μs | | t <sub>su(VPP)</sub> | Setup time, V <sub>PP</sub> | | 2 | | | μs | | t <sub>su(VCC)</sub> | Setup time, V <sub>CC</sub> | | 2 | | | μs | | th(A) | Hold time, address | | 0 | | | μs | | th(D) | Hold time, data | | 2 | | | μs | # PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and fixture capacitance. B. The ac testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 2. The ac Testing Output Load Circuit and Waveform Figure 3. Read-Cycle Timing # PARAMETER MEASUREMENT INFORMATION †13-V VPP and 6.5-V VCC for SNAP! Pulse programming Figure 4. Programming-Cycle Timing (SNAP! Pulse Programming) # FN (S-PQCC-J\*\*) #### **20 PIN SHOWN** ### PLASTIC J-LEADED CHIP CARRIER 0.650 (16,51) 0.750 (19,05) 0.950 (24,13) 1.150 (29,21) 0.656 (16,66) 0.756 (19,20) 0.958 (24,33) 1.158 (29,41) 0.291 (7,39) 0.341 (8,66) 0.441 (11,20) 0.541 (13,74) 0.319 (8,10) 0.369 (9,37) 0.469 (11,91) 0.569 (14,45) 4040005/B 03/95 NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. 0.685 (17,40) 0.785 (19,94) 0.985 (25,02) 1.185 (30,10) 0.695 (17,65) 0.795 (20,19) 0.995 (25,27) 1.195 (30,35) C. Falls within JEDEC MS-018 44 52 68 ### J (R-CDIP-T\*\*) ### CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE #### 24 PIN SHOWN NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated