# Si5341/40 Rev D Data Sheet # Low-Jitter, 10 or 4-Output, Any-Frequency, Any-Output Clock Generator The any-frequency, any-output Si5341/40 clock generators combine a wide-band PLL with proprietary MultiSynth<sup>™</sup> fractional synthesizer technology to offer a versatile and high performance clock generator platform. This highly flexible architecture is capable of synthesizing a wide range of integer and non-integer related frequencies up to 1 GHz on 10 differential clock outputs while delivering sub-100 fs rms phase jitter performance with 0 ppm error. Each of the clock outputs can be assigned its own format and output voltage enabling the Si5341/40 to replace multiple clock ICs and oscillators with a single device making it a true "clock tree on a chip." The Si5341/40 can be quickly and easily configured using ClockBuilderPro software. Custom part numbers are automatically assigned using a ClockBuilder Pro<sup>™</sup> for fast, free, and easy factory pre-programming or the Si5341/40 can be programmed via I2C and SPI serial interfaces. ### Applications: - · Clock tree generation replacing XOs, buffers, signal format translators - · Any-frequency clock translation - · Clocking for FPGAs, processors, memory - · Ethernet switches/routers - OTN framers/mappers/processors - · Test equipment and instrumentation - · Broadcast video #### **KEY FEATURES** - Generates any combination of output frequencies from any input frequency - Ultra-low jitter of 90 fs rms - · Input frequency range: - External crystal: 25 to 54 MHz - · Differential clock: 10 to 750 MHz - LVCMOS clock: 10 to 250 MHz - Output frequency range: - · Differential: 100 Hz to 1028 MHz - LVCMOS: 100 Hz to 250 MHz - Highly configurable outputs compatible with LVDS, LVPECL, LVCMOS, CML, and HCSL with programmable signal amplitude - Si5341: 4 input, 10 output, 64-QFN 9x9 mm - Si5340: 4 input, 4 output, 44-QFN 7x7 mm #### 1. Features List The Si5341/40 Rev D features are listed below: - Generates any combination of output frequencies from any input frequency - Ultra-low jitter of 90 fs rms - Input frequency range: - External crystal: 25 to 54 MHz Differential clock: 10 to 750 MHz LVCMOS clock: 10 to 250 MHz - · Output frequency range: - Differential: 100 Hz to 1028 MHzLVCMOS: 100 Hz to 250 MHz - Highly configurable outputs compatible with LVDS, LVPECL, LVCMOS, CML, and HCSL with programmable signal amplitude - · Locks to gapped clock inputs - · Optional zero delay mode - Glitchless on the fly output frequency changes - DCO mode: as low as 0.001 ppb steps - · Core voltage - VDD: 1.8 V ±5%VDDA: 3.3 V ±5% - · Independent output clock supply pins - 3.3 V, 2.5 V, or 1.8 V - · Serial interface: I2C or SPI - · In-circuit programmable with non-volatile OTP memory - · ClockBuilder Pro software simplifies device configuration - Si5341: 4 input, 10 output, 64-QFN 9x9 mm - Si5340: 4 input, 4 output, 44-QFN 7x7 mm - Temperature range: -40 to +85 °C - · Pb-free, RoHS-6 compliant # 2. Ordering Guide Table 2.1. Si5341/40 Ordering Guide | Ordering Part Number<br>(OPN) | Number of In-<br>put/Output<br>Clocks | Output Clock Frequency<br>Range (MHz) | Frequency Syn-<br>thesis Mode | Package | Temperature<br>Range | |-------------------------------|---------------------------------------|---------------------------------------|-------------------------------|------------|----------------------| | Si5341 | | | • | | | | Si5341A-D-GM <sup>1, 2</sup> | | 0.0001 to 1028 MHz | Integer and | | | | Si5341B-D-GM <sup>1, 2</sup> | 4/40 | 0.0001 to 350 MHz | Fractional | 64-QFN | 40 4- 05 %0 | | Si5341C-D-GM <sup>1, 2</sup> | 4/10 | 0.0001 to 1028 MHz | lata a a Cak | 9x9 mm | –40 to 85 °C | | Si5341D-D-GM <sup>1, 2</sup> | | 0.0001 to 350 MHz | Integer Only | | | | Si5340 | | | | | | | Si5340A-D-GM <sup>1, 2</sup> | | 0.0001 to 1028 MHz | Integer and | | | | Si5340B-D-GM <sup>1, 2</sup> | 4/4 | 0.0001 to 350 MHz | Fractional | 44-QFN | –40 to 85 °C | | Si5340C-D-GM <sup>1, 2</sup> | 4/4 | 0.0001 to 1028 MHz | lata a a Cale | 7x7 mm | -40 t0 65 C | | Si5340D-D-GM <sup>1, 2</sup> | | 0.0001 to 350 MHz | Integer Only | | | | Si5341/40-D-EVB | - | | • | | | | Si5341-D-EVB | | _ | | Evaluation | | | Si5340-D-EVB | _ | _ | _ | Board | <u> </u> | # Note: - 1. Add an R at the end of the OPN to denote tape and reel ordering options. - 2. Custom, factory pre-programmed devices are available. Ordering part numbers are assigned by Silicon Labs and the ClockBuilder Pro software utility. Custom part number format is: e.g., Si5341A-Dxxxxx-GM, where "xxxxx" is a unique numerical sequence representing the preprogrammed configuration. - 3. See 3.9 Custom Factory Preprogrammed Devices and 3.10 Enabling Features and/or Configuration Settings Not Available in ClockBuilder Pro for Factory Pre-Programmed Devices for important notes about specifying a preprogrammed device to use features or device register settings not yet available in CBPro. \*See Ordering Guide table for current product revision \*\* 5 digits; assigned by ClockBuilder Pro Figure 2.1. Ordering Part Number Fields # 3. Functional Description The Si5340/41-D combines a wide band PLL with next generation MultiSynth technology to offer the industry's most versatile and high performance clock generator. The PLL locks to either an external **crystal** between XA/XB or to an external **clock** connected to XA/XB or IN0, 1, 2. A fractional or integer multiplier takes the selected input clock or cystal frequency up to a very high frequency that is then divided by the MultiSynth output stage to any frequency in the range of 100 Hz to 1 GHz on each output. The MultiSynth stage can divide by both integer and fractional values. The high-resolution fractional MultiSynth dividers enable true any-frequency input to any-frequency on any of the outputs. The output drivers offer flexible output formats which are independently configurable on each of the outputs. This clock generator is fully configurable via its serial interface (I<sup>2</sup>C/SPI) and includes in-circuit programmable non-volatile memory. ### 3.1 Power-up and Initialization Once power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. No clocks will be generated until the initialization is done. There are two types of resets available. A hard reset is functionally similar to a device power-up. All registers will be restored to the values stored in NVM, and all circuits will be restored to their initial state including the serial interface. A hard reset is initiated using the RSTb pin or by asserting the hard reset bit. A soft reset bypasses the NVM download. It is simply used to initiate register configuration changes. Figure 3.1. Si5341 Power-Up and Initialization ### 3.2 Frequency Configuration The phase-locked loop is fully contained and does not require external loop filter components to operate. Its function is to phase lock to the selected input and provide a common reference to the MultiSynth high-performance fractional dividers. A crosspoint mux connects any of the MultiSynth divided frequencies to any of the outputs drivers. Additional output integer dividers provide further frequency division by an even integer from 2 to (2^25)-2. The frequency configuration of the device is programmed by setting the input dividers (P), the PLL feedback fractional divider (Mn/Md), the MultiSynth fractional dividers (Nn/Nd), and the output integer dividers (R). Silicon Labs's ClockBuilder Pro configuration utility determines the optimum divider values for any desired input and output frequency plan. ### 3.3 Inputs The Si5340/41-D requires either an external crystal at its XA/XB pins or an external clock at XA/XB or IN0, 1, 2. #### 3.3.1 XA/XB Clock and Crystal Input An internal crystal oscillator exists between pin XA and XB. When this oscillator is enabled, an external crystal connected across these pins will oscillate and provide a clock input to the PLL. A crystal frequency of 25 MHz can be used although crystals in the frequency range of 48 MHz to 54 MHz are recommended for best jitter performance. Frequency offsets due to C<sub>L</sub> mismatch can be adjusted using the frequency adjustment feature which allows frequency adjustments of ± 1000 ppm. The Si5340/41 Family Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. Refer to Table 5.12 Crystal Specifications on page 31 for crystal specifications. To achieve optimal jitter performance and minimize BOM cost, a crystal is recommended on the XA/XB reference input. A clock (e.g., XO) may be used in lieu of the crystal, but it will result in higher output jitter. See the Si5340/41 Reference Manual for more information. Selection between the external XTAL or input clock is controlled by register configuration. The internal crystal load capacitors (C<sub>L</sub>) are disabled in the input clock mode. Refer to Table 5.3 Input Clock Specifications on page 20 for the input clock requirements at XAXB. Both a single-ended or a differential input clock can be connected to the XA/XB pins as shown in the figure below. A P<sub>XAXB</sub> divider is available to accommodate external clock frequencies higher than 54 MHz. Figure 3.2. XAXB External Crystal and Clock Connections # 3.3.2 Input Clocks (IN0, IN1, IN2) A differential or single-ended clock can be applied at IN2, IN1, or IN0. The recommended input termination schemes are shown in the figure below. # Standard AC Coupled Differential LVDS # Standard AC Coupled Differential LVPECL # Standard AC Coupled Single Ended # **Pulsed CMOS DC Coupled Single Ended** Figure 3.3. Termination of Differential and LVCMOS Input Signals # 3.3.3 Input Selection (IN0, IN1, IN2, XA/XB) The active clock input is selected using the IN\_SEL[1:0] pins or by register control. A register bit determines input selection as pin or register selectable. There are internal pull ups on the IN\_SEL pins. Table 3.1. Manual Input Selection Using IN\_SEL[1:0] Pins | IN_SE | Selected Input | | |-------|----------------|-------| | 0 | 0 | IN0 | | 0 | 1 | IN1 | | 1 | 0 | IN2 | | 1 | 1 | XA/XB | ### 3.4 Fault Monitoring The Si5340/41-D provides fault indicators which monitor loss of signal (LOS) of the inputs (IN0, IN1, IN2, XA/XB, FB\_IN) and loss of lock (LOL) for the PLL as shown in the figure below. Figure 3.4. LOS and LOL Fault Monitors # 3.4.1 Status Indicators The state of the status monitors are accessible by reading registers through the serial interface or with dedicated pin (LOLb). Each of the status indicator register bits has a corresponding sticky bit in a separate register location. Once a status bit is asserted its corresponding sticky bit (FLG) will remain asserted until cleared. Writing a logic zero to a sticky register bit clears its state. # 3.4.2 Interrupt Pin (INTRb) An interrupt pin (INTRb) indicates a change in state with any of the status registers. All status registers are maskable to prevent assertion of the interrupt pin. The state of the INTRb pin is reset by clearing the status registers. #### 3.5 Outputs The Si5341 supports 10 differential output drivers which can be independently configured as differential or LVCMOS. The Si5340 supports 4 output drivers independently configurable as differential or LVCMOS. ### 3.5.1 Output Signal Format The differential output amplitude and common mode voltage are both fully programmable and compatible with a wide variety of signal formats including LVDS and LVPECL. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS (3.3 V, 2.5 V, or 1.8 V) drivers providing up to 20 single-ended outputs, or any combination of differential and single-ended outputs. # 3.5.2 Differential Output Terminations The differential output drivers support both ac-coupled and dc-coupled terminations as shown in the figure below. #### **DC Coupled LVDS AC Coupled LVDS/LVPECL** $V_{DDO} = 3.3V, 2.5V, 1.8V$ $V_{DDO} = 3.3V, 2.5V, 1.8V$ 50 OUTx OUTx 100 OUTxb 100 OUTxb 50 Internally 50 Si5341/40 Si5341/40 AC Coupled LVPECL/CML **AC Coupled HCSL VDD-13V VDD**<sub>RX</sub> $V_{DDO} = 3.3V, 2.5V, 1.8V$ $V_{DDO} = 3.3V, 2.5V$ OUTx Standard **HCSL** Receiver VDD<sub>RX</sub> R1 R2 3.3 V 442 ohms 56.2 ohms 2.5 V 332 ohms 59 ohms 1.8 V 243 ohms 63.4 ohms For $V_{CM} = 0.37 V$ Si5341/40 Figure 3.5. Supported Differential Output Terminations Si5341/40 # 3.5.3 Programmable Common Mode Voltage for Differential Outputs The common mode voltage (VCM) for the differential modes are programmable so that LVDS specifications can be met and for the best signal integrity with different supply voltages. When dc coupling the output driver it is essential that the receiver should have a relatively high common mode impedance so that the common mode current from the output driver is very small. #### 3.5.4 LVCMOS Output Terminations LVCMOS outputs are typically dc-coupled, as shown in the figure below. # **DC Coupled LVCMOS** Figure 3.6. LVCMOS Output Terminations ### 3.5.5 LVCMOS Output Impedance and Drive Strength Selection Each LVCMOS driver has a configurable output impedance. It is highly recommended that the minimum output impedance (strongest drive setting) is selected and a suitable series resistor (Rs) is chosen to match the trace impedance. Table 3.2. Nominal Output Impedance vs. OUTx\_CMOS\_DRV (register) | VDDO | CMOS_DRIVE_Selection | | | | | | |-------|----------------------|-----------------|-----------------|--|--|--| | | OUTx_CMOS_DRV=1 | OUTx_CMOS_DRV=2 | OUTx_CMOS_DRV=3 | | | | | 3.3 V | 38 Ω | 30 Ω | 22 Ω | | | | | 2.5 V | 43 Ω | 35 Ω | 24 Ω | | | | | 1.8 V | _ | 46 Ω | 31 Ω | | | | **Note:** Refer to the Si5340/41 Family Reference Manual for more information on register settings. #### 3.5.6 LVCMOS Output Signal Swing The signal swing (V<sub>OL</sub>/V<sub>OH</sub>) of the LVCMOS output drivers is set by the voltage on the VDDO pins. Each output driver has its own VDDO pin allowing a unique output voltage swing for each of the LVCMOS drivers. #### 3.5.7 LVCMOS Output Polarity When a driver is configured as an LVCMOS output it generates a clock signal on both pins (OUTx and OUTxb). By default the clock on the OUTxb pin is generated with complementary polarity with the clock on the OUTx pin. The LVCMOS OUTx and OUTxb outputs can also be generated in phase. #### 3.5.8 Output Enable/Disable The OEb pin provides a convenient method of disabling or enabling the output drivers. When the OEb pin is held high all outputs will be disabled. When held low, the outputs will be enabled. Outputs in the enabled state can be individually disabled through register control. ## 3.5.9 Output Driver State When Disabled The disabled state of an output driver is configurable as: disable low or disable high. #### 3.5.10 Synchronous/Asynchronous Output Disable Feature Outputs can be configured to disable synchronously or asynchronously. The default state is synchronous output disable. In synchronous disable mode the output will wait until a clock period has completed before the driver is disabled. This prevents unwanted runt pulses from occurring when disabling an output. In asynchronous disable mode the output clock will disable immediately without waiting for the period to complete. # 3.5.11 Output Delay Control (t<sub>0</sub>-t<sub>4</sub>) The Si5341/40 uses independent MultiSynth dividers ( $N_0 - N_4$ ) to generate up to 5 unique frequencies to its 10 outputs through a cross-point switch. By default all clocks are phase aligned. A delay path (t0 - t4) associated with each of these dividers is available for applications that need a specific output skew configuration. Each delay path is controlled by a register parameter call Nx\_DELAY with a resolution of $\sim$ 0.28 ps over a range of $\sim$ ±9.14 ns. This is useful for PCB trace length mismatch compensation. After the delay controls are configured, the soft reset bit SOFT\_RST must be set high so that the output delay takes effect and the outputs are re-aligned. Figure 3.7. Example of Independently Configurable Path Delays All delay values are restored to their NVM programmed values after power-up or after a hard reset. Delay default values can be written to the NVM allowing a custom delay offset configuration at power-up or after a hardware reset. #### 3.5.12 Zero Delay Mode A zero delay mode is available for applications that require fixed and consistent minimum delay between the selected input and outputs. The zero delay mode is configured by opening the internal feedback loop through software configuration and closing the loop externally as shown in the figure below. This helps to cancel out the internal delay introduced by the dividers, the crosspoint, the input, and the output drivers. Any one of the outputs can be fed back to the FB\_IN pins, although using the output driver that achieves the shortest trace length will help to minimize the input-to-output delay. It is recommended to connect OUT9 (Si5341) or OUT3 (Si5340) to FB\_IN for external feedback. The FB\_IN input pins must be terminated and ac-coupled when zero delay mode is used. A differential external feedback path connection is necessary for best performance. Figure 3.8. Si5341 Zero Delay Mode Setup # 3.5.13 Sync Pin (Synchronizing R Dividers) All the output R dividers are reset to the default NVM register state after a power-up or a hard reset. This ensures consistent and repeatable phase alignment across all output drivers to within ±100 ps of the expected value from the NVM download. Resetting the device using the RSTb pin or asserting the hard reset bit will have the same result. The SYNCb pin provides another method of re-aligning the R dividers without resetting the device, however, the outputs will only align to within 50 ns when using the SYNCb pin. This pin is positive edge triggered. Asserting the sync register bit provides the same function as the SYNCb pin. A soft reset will align the outputs to within ±100 ps of the expected value based upon the Nx\_DELAY parameter. #### 3.5.14 Output Crosspoint The output crosspoint allows any of the N dividers to connect to any of the clock outputs. ### 3.5.15 Digitally Controlled Oscillator (DCO) Modes Each MultiSynth can be digitally controlled so that all outputs connected to the MultiSynth change frequency in real time without any transition glitches. There are two ways to control the MultiSynth to accomplish this task: - Use the Frequency Increment/Decrement Pins or register bits. - · Write directly to the numerator of the MultiSynth divider. An output that is controlled as a DCO is useful for simple tasks such as frequency margining or CPU speed control. The output can also be used for more sophisticated tasks such as FIFO management by adjusting the frequency of the read or write clock to the FIFO or using the output as a variable Local Oscillator in a radio application. ### 3.5.15.1 DCO with Frequency Increment/Decrement Pins/Bits Each of the MultiSynth fractional dividers can be independently stepped up or down in predefined steps with a resolution as low as 0.001 ppb. Setting of the step size and control of the frequency increment or decrement is accomplished by setting the step size with the 44 bit Frequency Step Word (FSTEPW). When the FINC or FDEC pin or register bit is asserted the output frequency will increment or decrement respectively by the amount specified in the FSTEPW. ### 3.5.15.2 DCO with Direct Register Writes When a MultiSynth numerator and its corresponding update bit is written, the new numerator value will take effect and the output frequency will change without any glitches. The MultiSynth numerator and denominator terms can be left and right shifted so that the least significant bit of the numerator word represents the exact step resolution that is needed for your application. #### 3.6 Power Management Several unused functions can be powered down to minimize power consumption. Consult the Si5340/41 Family Reference Manual and ClockBuilder Pro configuration utility for details. ### 3.7 In-Circuit Programming The Si5341/40 is fully configurable using the serial interface ( $I^2C$ or SPI). At power-up the device downloads its default register values from internal non-volatile memory (NVM). Application specific default configurations can be written into NVM allowing the device to generate specific clock frequencies at power-up. Writing default values to NVM is in-circuit programmable with normal operating power supply voltages applied to its $V_{DD}$ and $V_{DDA}$ pins. The NVM is two time writable. Once a new configuration has been written to NVM, the old configuration is no longer accessible. Refer to the Si5340/41 Family Reference Manual for a detailed procedure for writing registers to NVM. ### 3.8 Serial Interface Configuration and operation of the Si5341/40 is controlled by reading and writing registers using the $I^2C$ or SPI interface. The I2C\_SEL pin selects $I^2C$ or SPI operation. Communication with both 3.3 V and 1.8 V host is supported. The SPI mode operates in either 4-wire or 3-wire. See the Si5340/41 Family Reference Manual for details. # 3.9 Custom Factory Preprogrammed Devices For applications where a serial interface is not available for programming the device, custom pre-programmed parts can be ordered with a specific configuration written into NVM. A factory pre-programmed device will generate clocks at power-up. Custom, factory-pre-programmed devices are available. Use the ClockBuilder Pro custom part number wizard (www.silabs.com/clockbuilderpro) to quickly and easily request and generate a custom part number for your configuration. In less than three minutes, you will be able to generate a custom part number with a detailed data sheet addendum matching your design's configuration. Once you receive the confirmation email with the data sheet addendum, simply place an order with your local Silicon Labs sales representative. Samples of your pre-programmed device will ship to you typically within two weeks. # 3.10 Enabling Features and/or Configuration Settings Not Available in ClockBuilder Pro for Factory Pre-Programmed Devices As with essentially all software utilities, ClockBuilder Pro is continuously updated and enhanced. By registering at <a href="http://www.silabs.comand">http://www.silabs.comand</a> opting in for updates to software, you will be notified whenever changes are made and what the impact of those changes are. This update process will ultimately enable ClockBuilder Pro users to access all features and register setting values documented in this data sheet and the Si5341/40 Family Reference Manual. However, if you must enable or access a feature or register setting value so that the device starts up with this feature or a register setting, but the feature or register setting is NOT yet available in CBPro, you must contact a Silicon Labs applications engineer for assistance. An example of this type of feature or custom setting is the customizable amplitudes for the clock outputs. After careful review of your project file and custom requirements, a Silicon Labs applications engineer will email back your CBPro project file with your specific features and register settings enabled, using what is referred to as the manual "settings override" feature of CBPro. "Override" settings to match your request(s) will be listed in your design report file. Examples of setting "overrides" in a CBPro design report are shown below: Table 3.3. Setting Overrides | Location | Name | Туре | Target | Dec Value | Hex Value | |-----------|-----------|------|-----------|-----------|-----------| | 0128[6:4] | OUT6_AMPL | User | OPN & EVB | 5 | 5 | Once you receive the updated design file, simply open it in CBPro. After you create a custom OPN, the device will begin operation after startup with the values in the NVM file, including the Silicon Labs-supplied override settings. Figure 3.9. Flowchart to Order Custom Parts with Features not Available in CBPro **Note:** Contact Silicon Labs Technical Support at www.silabs.com/support/Pages/default.aspx. # 4. Register Map The register map is divided into multiple pages where each page has 256 addressable registers. Page 0 contains frequently accessible registers such as alarm status, resets, device identification, etc. Other pages contain registers that need less frequent access such as frequency configuration, and general device settings. A high level map of the registers is shown in 4.2 High-Level Register Map. Refer to the Si5340/41 Family Reference Manual for a complete list of register descriptions and settings. # 4.1 Addressing Scheme The device registers are accessible using a 16-bit address which consists of an 8-bit page address + 8-bit register address. By default the page address is set to 0x00. Changing to another page is accomplished by writing to the 'Set Page Address' byte located at address 0x01 of each page. # 4.2 High-Level Register Map Table 4.1. High-Level Register Map | 16 <b>-</b> B | Content | | |--------------------|------------------------------|-------------------------------------| | 8-bit Page Address | 8-bit Register Address Range | | | 00 | 00 | Revision IDs | | | 01 | Set Page Address | | | 02-0A | Device IDs | | | 0B-15 | Alarm Status | | | 17-1B | INTR Masks | | | 1C | Reset controls | | | 2C-E1 | Alarm Configuration | | | E2-E4 | NVM Controls | | | FE | Device Ready Status | | 01 | 01 | Set Page Address | | | 08-3A | Output Driver Controls | | | 41-42 | Output Driver Disable Masks | | | FE | Device Ready Status | | 02 | 01 | Set Page Address | | | 02-05 | XTAL Frequency Adjust | | | 08-2F | Input Divider (P) Settings | | | 30 | Input Divider (P) Update Bits | | | 35-3D | PLL Feedback Divider (M) Settings | | | 3E | PLL Feedback Divider (M) Update Bit | | | 47-6A | Output Divider (R) Settings | | | 6B-72 | User Scratch Pad Memory | | | FE | Device Ready Status | | 03 | 01 | Set Page Address | | | 02-37 | MultiSynth Divider (N0-N4) Settings | | | 0C | MultiSynth Divider (N0) Update Bit | | | 17 | MultiSynth Divider (N1) Update Bit | | | 22 | MultiSynth Divider (N2) Update Bit | | | 2D | MultiSynth Divider (N3) Update Bit | | | 38 | MultiSynth Divider (N4) Update Bit | | | 39-58 | FINC/FDEC Settings N0-N4 | | | 59-62 | Output Delay (Dt) Settings | | | 63-94 | Frequency Readback N0-N4 | | | FE | Device Ready Status | | 16-Bit | Content | | |--------------------|------------------------------|--------------------------| | 8-bit Page Address | 8-bit Register Address Range | | | 04-08 | 00-FF | Reserved | | 09 | 01 | Set Page Address | | | 49 | Input Settings | | | 1C | Zero Delay Mode Settings | | A0-FF | 00-FF | Reserved | # 5. Electrical Specifications Table 5.1. Recommended Operating Conditions<sup>1</sup> $(V_{DD}=1.8 \ V \pm 5\%, \ V_{DDA}=3.3 \ V \pm 5\%, \ T_{A}=-40 \ to \ 85^{\circ}C)$ | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------|-------------------|------|------|------|-------| | Ambient Temperature | T <sub>A</sub> | -40 | 25 | 85 | °C | | Junction Temperature | TJ <sub>MAX</sub> | _ | _ | 125 | °C | | Core Supply Voltage | V <sub>DD</sub> | 1.71 | 1.80 | 1.89 | V | | | $V_{DDA}$ | 3.14 | 3.30 | 3.47 | V | | Output Driver Supply Voltage | $V_{DDO}$ | 3.14 | 3.30 | 3.47 | V | | | | 2.37 | 2.50 | 2.62 | V | | | | 1.71 | 1.80 | 1.89 | V | # Note: <sup>1.</sup> All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted. #### Table 5.2. DC Characteristics $(V_{DD}=1.8V \pm 5\%, V_{DDA}=3.3V \pm 5\%, V_{DDO}=1.8V \pm 5\%, 2.5V \pm 5\%, \text{ or } 3.3V \pm 5\%, T_{A}=-40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-----------------------------------------|-------------------|----------------------------------|-----|-----|------|-------| | Core Supply Current <sup>1, 2</sup> | I <sub>DD</sub> | Si5340/41 | _ | 115 | 230 | mA | | | I <sub>DDA</sub> | Si5340/41 | _ | 120 | 130 | mA | | Output Buffer Supply Current | I <sub>DDOx</sub> | LVPECL Output <sup>3</sup> | _ | 22 | 26 | mA | | | | @ 156.25 MHz | | | | | | | | LVDS Output <sup>3</sup> | _ | 15 | 18 | mA | | | | @ 156.25 MHz | | | | | | | | 3.3 V LVCMOS <sup>4</sup> output | _ | 22 | 30 | mA | | | | @ 156.25 MHz | | | | | | | | 2.5 V LVCMOS <sup>4</sup> output | _ | 18 | 23 | mA | | | | @ 156.25 MHz | | | | | | | | 1.8 V LVCMOS <sup>4</sup> output | _ | 12 | 16 | mA | | | | @ 156.25 MHz | | | | | | Total Power Dissipation <sup>1, 5</sup> | P <sub>d</sub> | Si5341 | _ | 880 | 1150 | mW | | | | Si5340 | _ | 680 | 875 | mW | ### Note: - 1. Si5341 test configuration: 7 x 2.5 V LVDS outputs enabled @ 156.25 MHz. Excludes power in termination resistors. - 2. Si5340 test configuration: 4 x 2.5 V LVDS outputs enabled @ 156.25 MHz. Excludes power in termination resistors. - 3. Differential outputs terminated into an ac-coupled 100 $\Omega$ load. - 4. LVCMOS outputs measured into a 6-inch 50 W PCB trace with 5 pF load. The LVCMOS outputs were set to OUTx\_CMOS\_DRV=3, which is the strongest driver setting. Refer to the Si5341/40 Family Reference Manual for more details on register settings. # **Differential Output Test Configuration** # **LVCMOS Output Test Configuration** 5. Detailed power consumption for any configuration can be estimated using ClockBuilderPro when an evaluation board (EVB) is not available. All EVBs support detailed current measurements for any configuration. Table 5.3. Input Clock Specifications $(V_{DD}$ =1.8V ± 5%, $V_{DDA}$ =3.3V ± 5%, $T_A$ =-40 to 85°C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-------------------------------------|----------------------|----------------------------------------------------------|---------------|---------------|-------------|-----------| | Standard Input Buffer with Diffe | erential or Sing | le-Ended - AC-Coupled (IN0 | /IN0b, IN1/IN | 1b, IN2/IN2b, | FB_IN/FB_IN | lb) | | Input Frequency Range | f <sub>IN</sub> | Differential | 0.008 | _ | 750 | MHz | | | | All Single-ended Signals | 0.008 | _ | 250 | MHz | | | | (including LVCMOS) | | | | | | Input Voltage Swing <sup>1</sup> | V <sub>IN</sub> | Differential AC-coupled | 100 | _ | 1800 | mVpp_se | | | | f <sub>IN</sub> < 250 MHz | | | | | | | | Differential AC-coupled | 225 | _ | 1800 | mVpp_se | | | | 250 MHz < f <sub>IN</sub> < 750 MHz | | | | | | | | Single-ended AC-coupled | 100 | _ | 3600 | mVpp_se | | | | f <sub>IN</sub> < 250 MHz | | | | | | Slew Rate <sup>2, 3</sup> | SR | | 400 | _ | _ | V/µs | | Duty Cycle | DC | | 40 | _ | 60 | % | | Input Capacitance | C <sub>IN</sub> | | _ | 0.3 | _ | pF | | Input Resistance | R <sub>IN</sub> | | _ | 16 | _ | kΩ | | Pulsed CMOS Input Buffer - DC | Coupled (IN0, | IN1, IN2) <sup>4</sup> | | | | | | Input Frequency | f <sub>IN</sub> | | 0.008 | _ | 250 | MHz | | Input Voltage | V <sub>IL</sub> | | -0.2 | _ | 0.4 | V | | | V <sub>IH</sub> | | 0.8 | _ | _ | V | | Slew Rate <sup>2, 3</sup> | SR | | 400 | _ | _ | V/µs | | Duty Cycle | DC | Clock Input | 40 | _ | 60 | % | | Minimum Pulse Width | PW | Pulse Input | 1.6 | _ | _ | ns | | Input Resistance | R <sub>IN</sub> | | _ | 8 | _ | kΩ | | REFCLK (Applied to XA/XB) | | | | 1 | ı | | | Input Frequency Range | f <sub>IN</sub> | Full operating range. Jitter performance may be reduced. | 10 | _ | 200 | MHz | | | | Range for best jitter. | 48 | _ | 54 | MHz | | Input Single-ended Voltage<br>Swing | V <sub>IN_SE</sub> | | 365 | _ | 2000 | mVpp_se | | Input Differential Voltage Swing | V <sub>IN_DIFF</sub> | | 365 | _ | 2500 | mVpp_diff | | Slew Rate <sup>2, 3</sup> | SR | Imposed for best jitter per-<br>formance | 400 | _ | _ | V/µs | | Input Duty Cycle | DC | | 40 | _ | 60 | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |----------------------------------|-----------------|----------------|---------|----------------|-----|-------| | Note: | | | | | | | | 1. Voltage swing is specified as | single-ended m\ | √pp. | | | | | | | Vcm | Vpp_se Vpp_se | Ŭ Vpp_d | iff = 2*Vpp_se | | | | 2 Imposed for litter performance | <b>10</b> | | | | | | - 2. Imposed for jitter performance. - 3. Pulsed CMOS mode is intended primarily for single-ended LVCMOS input clocks < 1 MHz, which must be dc-coupled because they have a duty cycle significantly less than 50%. A typical application example is a low frequency video frame sync pulse. Since the input thresholds (V<sub>IL</sub>, V<sub>IH</sub>) of this buffer are non-standard (0.4 and 0.8 V, respectively), refer to the input attenuator circuit for DC-coupled Pulsed LVCMOS in the Family Reference Manual. Otherwise, for standard LVCMOS input clocks, use the Standard AC-Coupled, Single-ended input mode. - 4. DC-coupled CMOS Input Buffer selection is not supported in ClockBuilder Pro for new designs. For single-ended LVCMOS inputs to IN0,1,2 it is required to ac-couple into the differential input buffer. Table 5.4. Control Input Pin Specifications $(V_{DD}=1.8V \pm 5\%, V_{DDA}=3.3V \pm 5\%, V_{DDS}=3.3V \pm 5\%, 1.8V \pm 5\%, T_{A}=-40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | | | | |------------------------------------------------------------------------------------------------------------|------------------|-----------------------------|------------------------------------|--------------|------------------------------------|-------|--|--|--| | Si5341 Control Input Pins (I2C_SEL, IN_SEL[1:0], RSTb, OEb, SYNCb, A1, SCLK, A0/CSb, FINC, FDEC, SDA/SDIO) | | | | | | | | | | | Input Voltage | V <sub>IL</sub> | | _ | <del></del> | 0.3xV <sub>DDIO</sub> <sup>1</sup> | V | | | | | | V <sub>IH</sub> | | 0.7xV <sub>DDIO</sub> <sup>1</sup> | _ | _ | V | | | | | Input Capacitance | C <sub>IN</sub> | | _ | 2 | _ | pF | | | | | Input Resistance | R <sub>IN</sub> | | _ | 20 | _ | kW | | | | | Minimum Pulse Width | T <sub>PW</sub> | RSTb, SYNCb, FINC, and FDEC | 100 | _ | _ | ns | | | | | Frequency Update Rate | F <sub>UR</sub> | FINC and FDEC | _ | _ | 1 | MHz | | | | | Si5340 Control Input Pins (I20 | C_SEL, IN_SEL[1: | 0], RSTb, OEb, A1, SCLK, | A0/CSb, SDA/ | SDIO) | | | | | | | Input Voltage | V <sub>IL</sub> | | _ | _ | 0.3xV <sub>DDIO</sub> <sup>1</sup> | V | | | | | | V <sub>IH</sub> | | 0.7xV <sub>DDIO</sub> <sup>1</sup> | <u> </u> | _ | V | | | | | Input Capacitance | C <sub>IN</sub> | | _ | 2 | _ | pF | | | | | Input Resistance | R <sub>IN</sub> | | _ | 20 | _ | kW | | | | | Minimum Pulse Width | T <sub>PW</sub> | RSTb only | 100 | <del>-</del> | _ | ns | | | | # Note: <sup>1.</sup> V<sub>DDIO</sub> is determined by the IO\_VDD\_SEL bit. It is selectable as V<sub>DDA</sub> or V<sub>DD</sub>. Refer to the Family Reference Manual for more details on register settings. # Table 5.5. Differential Clock Output Specifications $(V_{DD} = 1.8 \text{ V} \pm 5\%, V_{DDA} = 3.3 \text{V} \pm 5\%, V_{DDO} = 1.8 \text{ V} \pm 5\%, 2.5 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 5\%, T_A = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Test Cor | ndition | Min | Тур | Max | Units | |-------------------------------------------|--------------------------------|-------------------------------------------------------|---------------|-------------|-------------|--------|---------| | Output Frequency | f <sub>OUT</sub> | MultiSynth | not used | 0.0001 | _ | 720 | MHz | | | | | | 733.33 | _ | 800.00 | | | | | | | 825 | _ | 1028 | 1 | | | | MultiSynt | h used | 0.0001 | _ | 720 | MHz | | Duty Cycle | DC | f <sub>OUT</sub> < 40 | 0 MHz | 48 | _ | 52 | % | | | | 400 MHz < f <sub>OUT</sub> | - < 1028 MHz | 45 | _ | 55 | % | | Output-Output Skew | T <sub>SKS</sub> | Outputs on sam | ne MultiSynth | _ | | 65 | ps | | Using Same MultiSynth | | (Measured at | 712.5 MHz) | | | | | | Output-Output Skew | T <sub>SKD</sub> | Outputs fron | | _ | _ | 90 | ps | | Between MultiSynths | | MultiSy<br>(Measured at | | | | | | | OUT-OUTb Skew | T <sub>SK_OUT</sub> | Measured from the positive to negative output pins | | <u> </u> | 0 | 50 | ps | | Output Voltage Swing <sup>1</sup> | V <sub>OUT</sub> | LVD | S | 350 | 430 | 510 | mVpp_se | | | | LVPE | CL | 640 | 750 | 900 | 1 | | Common Mode Voltage <sup>1, 2</sup> | V <sub>CM</sub> | V <sub>DDO</sub> = 3.3 V | LVDS | 1.10 | 1.2 | 1.3 | V | | | | | LVPECL | 1.90 | 2.0 | 2.1 | | | | | V <sub>DDO</sub> = 2.5 V | LVPECL | 1.1 | 1.2 | 1.3 | | | | | | LVDS | | | | | | | | V <sub>DDO</sub> = 1.8 V | Sub-LVDS | 8.0 | 0.9 | 1.0 | | | Rise and Fall Times | t <sub>R</sub> /t <sub>F</sub> | | | _ | 100 | 150 | ps | | (20% to 80%) | | | | | | | | | Differential Output Impedance | Z <sub>O</sub> | | | _ | 100 | _ | Ω | | Power Supply Noise Rejection <sup>2</sup> | PSRR | 10 kHz sinus | oidal noise | _ | -101 | _ | dBc | | | | 100 kHz sinusoidal noise — 500 kHz sinusoidal noise — | | _ | <b>-</b> 96 | _ | | | | | | | <b>–</b> 99 | _ | | | | | | 1 MHz sinuso | oidal noise | _ | <b>–</b> 97 | | | | Output-Output Crosstalk <sup>3</sup> | XTALK | Si534 | 41 | | <b>–</b> 72 | _ | dBc | | | | Si534 | 40 | _ | -88 | _ | dBc | | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-----------|--------|----------------|-----|-----|-----|-------| | | | | | | | | #### Notes: 1. Output amplitude and common-mode settings are programmable through register settings and can be stored in NVM. Each output driver can be programmed independently. The maximum LVDS single-ended amplitude can be up to 110 mV higher than the TIA/EIA-644 maximum. Refer to the Si5341/40 Family Reference Manual for more suggested output settings. Not all combinations of voltage amplitude and common mode voltages settings are possible. - 2. Measured for 156.25 MHz carrier frequency. 100 mVpp sinewave noise added to VDDO = 3.3 V and noise spur amplitude measured. - 3. Measured across two adjacent outputs, both in LVDS mode, with the victim running at 155.52 MHz and the aggressor at 156.25 MHz. Refer to application note, AN862: Optimizing Si534x Jitter Performance in Next Generation Internet Infrastructure Systems, guidance on crosstalk minimization. Table 5.6. LVCMOS Clock Output Specifications $(V_{DD}=1.8V \pm 5\%, V_{DDA}=3.3V \pm 5\%, V_{DDO}=1.8V \pm 5\%, 2.5V \pm 5\%, \text{ or } 3.3V \pm 5\%, T_{A}=-40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Test Condit | ion | Min | Тур | Max | Units | | | | | |----------------------------------------|-----------------|-------------------------------|--------------------------------------|-------------------------|-----|-----|-------|--|--|--|--| | Output Frequency | | | | 0.0001 | _ | 250 | MHz | | | | | | Duty Cycle | DC | f <sub>OUT</sub> < 100 M | 1Hz | 48 | _ | 52 | % | | | | | | | | 100 MHz < f <sub>OUT</sub> < | 100 MHz < f <sub>OUT</sub> < 250 MHz | | _ | 55 | | | | | | | Output-to-Output Skew | T <sub>SK</sub> | Outputs on same MultiSynth. | | _ | 30 | 140 | ps | | | | | | | | F <sub>OUT</sub> = 156.25 MHz | | | | | | | | | | | Output Voltage High <sup>1, 2, 3</sup> | V <sub>OH</sub> | | V <sub>I</sub> | <sub>DDO</sub> = 3.3 V | | | | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OH =</sub> -10 mA | V <sub>DDO</sub> x 0.85 | _ | _ | V | | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OH =</sub> -12 mA | | _ | _ | | | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> -17 mA | | _ | _ | | | | | | | | | | V <sub>I</sub> | <sub>DDO</sub> = 2.5 V | | | - V | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OH =</sub> -6 mA | V <sub>DDO</sub> x 0.85 | _ | _ | V | | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OH =</sub> -8 mA | - | _ | _ | | | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> -11 mA | - | _ | _ | | | | | | | | | | V <sub>I</sub> | <sub>DDO</sub> = 1.8 V | 1 | | | | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OH =</sub> -4 mA | V <sub>DDO</sub> x 0.85 | _ | _ | V | | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> -5 mA | | _ | _ | | | | | | | Parameter | Symbol | Test Conditi | on | Min | Тур | Max | Units | | |---------------------------------------|-----------------|--------------------------|--------------------------|------------------------|-----|-------------------------|-------|--| | Output Voltage Low <sup>1, 2, 3</sup> | V <sub>OL</sub> | | V | <sub>DDO</sub> = 3.3 V | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OL</sub> = 10 mA | _ | _ | V <sub>DDO</sub> x 0.15 | V | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 12 mA | _ | _ | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 17 mA | _ | _ | | | | | | | | V <sub>DDO</sub> = 2.5 V | | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OL</sub> = 6 mA | _ | _ | V <sub>DDO</sub> x 0.15 | V | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 8 mA | _ | _ | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 11 mA | _ | _ | | | | | | | V <sub>DDO</sub> = 1.8 V | | | | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 4 mA | _ | _ | V <sub>DDO</sub> x 0.15 | ٧ | | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 5 mA | _ | _ | | | | | LVCMOS Rise and Fall | tr/tf | VDDO = 3.3 | BV | | 400 | 600 | ps | | | Times <sup>3</sup> | VDDO = 2.5 | V | _ | 450 | 600 | ps | | | | (20% to 80%) | | VDDO = 1.8 | V | _ | 550 | 750 | ps | | ## Notes: - 1. Driver strength is a register programmable setting and stored in NVM. Options are OUTx\_CMOS\_DRV = 1, 2, 3. Refer to the Family Reference Manual for more details on register settings. - 2. $I_{\mbox{\scriptsize OL}}/I_{\mbox{\scriptsize OH}}$ is measured at $V_{\mbox{\scriptsize OL}}/V_{\mbox{\scriptsize OH}}$ as shown in the dc test configuration. - 3. A series termination resistor (Rs) is recommended to help match the source impedance to a 50 W PCB trace. A 5 pF capacitive load is assumed. The LVCMOS outputs were set to OUTx\_CMOS\_DRV = 3. ## Table 5.7. Output Status Pin Specifications $(V_{DD}$ =1.8V ± 5%, $V_{DDA}$ =3.3V ± 5%, $V_{DDS}$ = 3.3V ± 5%, 1.8V ± 5%, $T_{A}$ = -40 to 85°C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | | |-------------------------------------------------------------|-----------------|-------------------------|------------------------------------------|-----|------------------------------------------|-------|--| | Si5341/40 Status Output Pins (INTRb, SDA/SDIO) <sup>1</sup> | | | | | | | | | Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2 mA | V <sub>DDIO</sub> <sup>2</sup> x<br>0.85 | _ | _ | V | | | | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | _ | V <sub>DDIO</sub> <sup>2</sup> x<br>0.15 | V | | | Si5341 Status Output Pins (LO | Lb) | | | | - | | | | Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2 mA | V <sub>DDIO</sub> <sup>2</sup> x<br>0.85 | _ | _ | V | | | | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | _ | V <sub>DDIO</sub> <sup>2</sup> x<br>0.15 | V | | | Si5340 Status Output Pins (LO | Lb, LOS_XAXBb | ) | | | | | | | Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2 mA | V <sub>DDS</sub> x 0.85 | _ | _ | V | | | | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | _ | V <sub>DDS</sub> x 0.15 | V | | # Notes: - 1. The $V_{OH}$ specification does not apply to the open-drain SDA/SDIO output when the serial interface is in I2C mode or is unused with I2C\_SEL pulled high. $V_{OL}$ remains valid in all cases. - 2. V<sub>DDIO</sub> is determined by the IO\_VDD\_SEL bit. It is selectable as V<sub>DDA</sub> or V<sub>DD</sub>. Refer to the Family Reference Manual for more details on register settings. **Table 5.8. Performance Characteristics** $(V_{DD}=1.8V \pm 5\%, V_{DDA}=3.3V \pm 5\%, T_{A}=-40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------------------|-------------------------|----------------------------------------------------------------------------------|----------|-------|------|-------| | V <sub>CO</sub> Frequency Range | F <sub>VCO</sub> | | 13.5 | _ | 14.4 | GHz | | PLL Loop Bandwidth | f <sub>BW</sub> | | _ | 1.0 | _ | MHz | | Initial Start-Up Time | t <sub>START</sub> | Time from power-up to when the device generates clocks (Input Frequency >48 MHz) | _ | 30 | 45 | ms | | PLL Lock Time <sup>1</sup> | t <sub>ACQ</sub> | f <sub>IN</sub> = 19.44 MHz | 15 | _ | 150 | ms | | Output Delay Adjustment | t <sub>DELAY_frac</sub> | f <sub>VCO</sub> = 14 GHz | _ | 0.28 | _ | ps | | | t <sub>DELAY_int</sub> | Delay is controlled by the | _ | 71.4 | _ | ps | | | t <sub>RANGE</sub> | - MultiSynth | _ | ±9.14 | _ | ns | | POR <sup>2</sup> to Serial Interface Ready | t <sub>RDY</sub> | | <u> </u> | _ | 15 | ms | | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | | | | | | |---------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|--------------|----------|--|--|--|--|--| | Jitter Generation Locked to Ex- | $J_{GEN}$ | Integer Mode <sup>4</sup> | _ | 140 | 180 | fs rms | | | | | | | ternal Clock <sup>3</sup> | | 12 kHz to 20 MHz | | | | | | | | | | | | | Fractional/DCO Mode <sup>5</sup> | _ | 160 | 210 | fs rms | | | | | | | | | 12 kHz to 20 MHz | | | | | | | | | | | | J <sub>PER</sub> | Derived from integrated | _ | 110 | <del>-</del> | fs pk-pk | | | | | | | | J <sub>CC</sub> | phase noise | _ | 180 | _ | fs pk | | | | | | | | J <sub>PER</sub> | N = 10,000 cycles Integer | _ | 7400 | _ | fs pk-pk | | | | | | | | Jcc | or Fractional Mode <sup>4, 5</sup> . Measured in the time domain. Performance is limited by the noise floor of the equipment. | _ | 6700 | _ | fs pk | | | | | | | Jitter Generation Locked to Ex- | | XTAL Frequency = 48 MHz | | | | | | | | | | | ternal XTAL | $J_{GEN}$ | Integer Mode <sup>4</sup> | _ | 90 140 fs r | fs rms | | | | | | | | | | 12 kHz to 20 MHz | | | | | | | | | | | | Fractional/DCO Mode <sup>5</sup> | _ | 115 | 170 | fs rms | | | | | | | | | | 12 kHz to 20 MHz | | | | | | | | | | | | J <sub>PER</sub> | Derived from integrated | _ | 110 | _ | fs pk-pk | | | | | | | | J <sub>CC</sub> | phase noise | _ | 180 | _ | fs pk | | | | | | | | J <sub>PER</sub> | N = 10, 000 cycles Integer | _ | 7400 | _ | fs pk-pk | | | | | | | | Jcc | or Fractional Mode. <sup>4, 5</sup> Measured in the time domain. Performance is limited by the noise floor of the equipment. | _ | 6600 | _ | fs pk | | | | | | | | | XTAL Fr | equency = 25 | MHz | | | | | | | | | | $J_{GEN}$ | Integer Mode <sup>4</sup> | | 115 | 140 | fs rms | | | | | | | | | 12 kHz to 20 MHz | | | | | | | | | | | | | Fractional Mode <sup>5</sup> | | 140 | 190 | fs rms | | | | | | | | | 12 kHz to 20 MHz | | | | | | | | | | # Notes: - 1. PLL lock time is measured by first letting the PLL lock, then turning off the input clock, and then turning on the input clock. The time from the first edge of the input clock being re-applied until LOL de-asserts is the PLL lock time. - 2. Measured as time from valid $V_{DD}$ and $V_{DD33}$ rails (90% of their value) to when the serial interface is ready to respond to commands. Measured in SPI 4-wire mode, with SCLK @ 10 MHz. - 3. Jitter generation test conditions $f_{IN}$ = 100 MHz, $f_{OUT}$ = 156.25 MHz LVPECL. - 4. Integer mode assumes that the output dividers (Nn/Nd) are configured with an integer value. - 5. Fractional and DCO modes assume that the output dividers (Nn/Nd) are configured with a fractional value and the feedback divider is integer. Table 5.9. I<sup>2</sup>C Timing Specifications (SCL,SDA) | Parameter | Symbol | Test Condition | | rd Mode | | Mode | Units | |--------------------------------------------------|---------------------|----------------|----------|-------------|-----|-------------|-------| | | | | Min | kbps<br>Max | Min | kbps<br>Max | | | SCL Clock Frequency | f <sub>SCL</sub> | | <u> </u> | 100 | _ | 400 | kHz | | Hold Time (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 4.0 | _ | 0.6 | _ | μs | | Low Period of the SCL Clock | $t_{LOW}$ | | 4.7 | _ | 1.3 | _ | μs | | HIGH Period of the SCL<br>Clock | t <sub>HIGH</sub> | | 4.0 | _ | 0.6 | _ | μs | | Set-up Time for a Repeated START Condition | t <sub>SU:STA</sub> | | 4.7 | _ | 0.6 | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 100 | _ | 100 | _ | ns | | Data Set-up Time | t <sub>SU:DAT</sub> | | 250 | _ | 100 | _ | ns | | Rise Time of Both SDA and SCL Signals | t <sub>r</sub> | | _ | 1000 | 20 | 300 | ns | | Fall Time of Both SDA and SCL Signals | t <sub>f</sub> | | _ | 300 | _ | 300 | ns | | Set-up Time for STOP Condition | t <sub>SU:STO</sub> | | 4.0 | _ | 0.6 | _ | μs | | Bus Free Time between a STOP and START Condition | t <sub>BUF</sub> | | 4.7 | _ | 1.3 | _ | μs | | Data Valid Time | t <sub>VD:DAT</sub> | | _ | 3.45 | _ | 0.9 | μs | | Data Valid Acknowledge<br>Time | t <sub>VD:ACK</sub> | | _ | 3.45 | _ | 0.9 | μs | Figure 5.1. I<sup>2</sup>C Serial Port Timing Standard and Fast Modes Table 5.10. SPI Timing Specifications (4-Wire) (V<sub>DD</sub>=1.8V $\pm$ 5%, V<sub>DDA</sub>=3.3V $\pm$ 5%, T<sub>A</sub>= -40 to 85°C) | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------|------------------|-----|------|-----|----------------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDO Active | T <sub>D1</sub> | _ | 12.5 | 18 | ns | | Delay Time, SCLK Fall to SDO | T <sub>D2</sub> | _ | 10 | 15 | ns | | Delay Time, CSb Rise to SDO Tri-State | T <sub>D3</sub> | | 10 | 15 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 5 | _ | _ | ns | | Hold Time, CSb to SCLK Rise | T <sub>H1</sub> | 5 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 5 | _ | _ | ns | | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 2 | _ | _ | T <sub>C</sub> | Figure 5.2. 4-Wire SPI Serial Interface Timing Table 5.11. SPI Timing Specifications (3-Wire) (V<sub>DD</sub>=1.8V $\pm$ 5%, V<sub>DDA</sub>=3.3V $\pm$ 5%, T<sub>A</sub>= -40 to 85°C) | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------|------------------|-----|------|-----|----------------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDO Turn-on | T <sub>D1</sub> | _ | 12.5 | 20 | ns | | Delay Time, SCLK Fall to SDO Next-bit | T <sub>D2</sub> | _ | 10 | 15 | ns | | Delay Time, CSb Rise to SDO Tri-State | T <sub>D3</sub> | _ | 10 | 15 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 5 | _ | _ | ns | | Hold Time, CSb to SCLK Rise | T <sub>H1</sub> | 5 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 5 | _ | _ | ns | | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 2 | _ | _ | T <sub>C</sub> | Figure 5.3. 3-Wire SPI Serial Interface Timing **Table 5.12. Crystal Specifications** | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | | |------------------------------|-------------------|----------------------------------------------------------------------------------------|-------|-----|-------|-------|--| | Crystal Frequency Range | f <sub>XTAL</sub> | Full operating range. Jitter performance may be reduced. | 24.97 | _ | 54.06 | MHz | | | | | Range for best jitter. | 48 | _ | 54 | MHz | | | Load Capacitance | CL | | | 8 | _ | pF | | | Crystal Drive Level | dL | | _ | _ | 200 | μW | | | Equivalent Series Resistance | r <sub>ESR</sub> | Refer to the Si5341/40 Family Reference Manual to determine ESR and shunt capacitance. | | | | | | | Shunt Capacitance | Co | | | | | | | ### Note: Table 5.13. Thermal Characteristics | Parameter | Symbol | Test Condition <sup>1</sup> | Value | Units | |------------------------|-----------------|-----------------------------|-------|-------| | Si5341 - 64QFN | | | | | | Thermal Resistance | θ <sub>JA</sub> | Still Air | 22 | °C/W | | Junction to Ambient | | Air Flow 1 m/s | 19.4 | | | | | Air Flow 2 m/s | 18.3 | | | Thermal Resistance | θ <sub>JC</sub> | | 9.5 | | | Junction to Case | | | | | | Thermal Resistance | θ <sub>JB</sub> | | 9.4 | | | Junction to Board | $\Psi_{JB}$ | | 9.3 | | | Thermal Resistance | $\Psi_{JT}$ | | 0.2 | - | | Junction to Top Center | | | | | | Si5340 - 44QFN | | | -1 | 1 | | Thermal Resistance | Θ <sub>JA</sub> | Still Air | 22.3 | °C/W | | Junction to Ambient | | Air Flow 1 m/s | 19.4 | | | | | Air Flow 2 m/s | 18.4 | | | Thermal Resistance | θ <sub>JC</sub> | | 10.9 | | | Junction to Case | | | | | | Thermal Resistance | ӨЈВ | | 9.3 | | | Junction to Board | $\Psi_{JB}$ | | 9.2 | | | Thermal Resistance | $\Psi_{JT}$ | | 0.23 | | | Junction to Top Center | | | | | | No.4. | 1 | | - | 1 | # Note: 1. Based on PCB Dimension: 3 x 4.5 mm, PCB Land/Via under GND pad: 36, Number of Cu Layers: 4 <sup>1.</sup> Refer to the Si5341/40 Family Reference Manual for recommended 48 to 54 MHz crystals. The Si5341/40 are designed to work with crystals that meet these specifications. Table 5.14. Absolute Maximum Ratings 1, 2, 3, 4 | Parameter | Symbol | Test Condition | Value | Units | |------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------|--------------|-----------| | Storage Temperature Range | T <sub>STG</sub> | | -55 to +150 | °C | | DC Supply Voltage | $V_{DD}$ | | -0.5 to 3.8 | V | | | $V_{DDA}$ | | -0.5 to 3.8 | V | | | $V_{DDO}^{5}$ | | -0.5 to 3.8 | V | | Input Voltage Range | V <sub>I1</sub> | IN0-IN2, FB_IN | -0.85 to 3.8 | V | | | V <sub>I2</sub> | IN_SEL[1:0], RSTb, OEb,<br>SYNCb, I2C_SEL, SDI, SCLK,<br>A0/CSb, A1, SDA/SDIO, FINC/<br>FDEC | -0.5 to 3.8 | V | | | V <sub>I3</sub> | XA/XB | -0.5 to 2.7 | V | | Latch-up Tolerance | LU | | JESD78 ( | Compliant | | ESD Tolerance | НВМ | 100 pF, 1.5 kΩ | 2.0 | kV | | Maximum Junction Temperature in Operation | $T_{JCT}$ | | 125 | °C | | Soldering Temperature (Pb-free profile) <sup>5</sup> | T <sub>PEAK</sub> | | 260 | °C | | Soldering Temperature Time at T <sub>PEAK</sub> | T <sub>P</sub> | | 20 to 40 | sec | | (Pb-free profile) <sup>5</sup> | | | | | # Notes: - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2.64-QFN and 44-QFN packages are RoHS-6 compliant. - 3. Moisture sensitivity level is MSL2. For more packaging information, go to the Silicon Labs RoHS information page. - 4. The minimum voltage at these pins can be as low as –1.0 V when an AC input signal of 10 MHz or greater is applied. See Table 5.3 Input Clock Specifications on page 20 spec for single-ended AC-coupled f<sub>IN</sub> < 250 MHz. - 5. The device is compliant with JEDEC J-STD-020. # 6. Typical Application Schematic Figure 6.1. Using the Si5341 to Replace a Traditional Clock Tree # 7. Detailed Block Diagrams Figure 7.1. Si5341 Block Diagram Figure 7.2. Si5340 Detailed Block Diagram # 8. Typical Operating Characteristics Figure 8.1. Integer Mode--48 MHz Crystal, 625 MHz Output (2.5 V LVDS) Figure 8.2. Integer Mode--48 MHz Crystal, 156.25 MHz Output (2.5 V LVDS) Figure 8.3. Fractional Mode--48 MHz Crystal, 155.52 MHz Output (2.5 V LVDS) ## 9. Pin Descriptions Table 9.1. Pin Descriptions | Pin Name | Pin N | umber | Pin Type <sup>1</sup> | Function | | | | | | | | |----------|---------------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | Si5341 Si5340 | | | | | | | | | | | | Inputs | | | | | | | | | | | | | XA | 8 | 5 | I | Crystal and External Clock Input. These pins are used to con- | | | | | | | | | ХВ | 9 | 6 | ı | nect an external crystal or an external clock. See 3.3.1 XA/XB Clock and Crystal Input and Figure 3.2 XAXB External Crystal and Clock Connections on page 5 for connection information. If IN_SEL[1:0] = 11b, then the XAXB input is selected. If the XAXB input is not used and powered down, then both inputs can be left unconnected. ClockBuilder Pro will power down an input that is set as "Unused". | | | | | | | | | X1 | 7 | 4 | I | XTAL Shield. Connect these pins directly to the XTAL ground | | | | | | | | | X2 | 10 | 7 | I | pins. X1, X2, and the XTAL ground pins must not be connected to the PCB ground plane. DO NOT GROUND THE CRYSTAL GROUND PINS. Refer to the Si5341/40 Family Reference Manual for layout guidelines. These pins should be left disconnected when connecting XA/XB pins to an external reference clock. | | | | | | | | | IN0 | 63 | 43 | I | Clock Inputs. These pins accept both differential and single- | | | | | | | | | IN0b | 64 | 44 | I | ended clock signals. Refer 3.3.2 Input Clocks (IN0, IN1, IN2) for input termination options. These pins are high-impedance and | | | | | | | | | IN1 | 1 | 1 | I | must be terminated externally. If both the INx and INx (with over-<br>strike) inputs are un-used and powered down, then both inputs | | | | | | | | | IN1b | 2 | 2 | I | can be left floating. ClockBuilder Pro will power down an input that | | | | | | | | | IN2 | 14 | 10 | 1 | is set as "Unused". | | | | | | | | | IN2b | 15 | 11 | I | | | | | | | | | | FB_IN | 61 | 41 | 1 | External Feedback Input. These pins are used as the external | | | | | | | | | FB_INb | 62 | 42 I | | feedback input (FB_IN/FB_INb) for the optional zero delay mode. See 3.5.12 Zero Delay Mode for details on the optional zero delay mode. If FB_IN and FB_IN (with overstrike) are un-used and powered down, then both inputs can be left floating. ClockBuilder Pro will power down an input that is set as "Unused". | | | | | | | | | Pin Name | Pin N | umber | Pin Type <sup>1</sup> | Function | | | | | | | | | |------------------|--------|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | | Si5341 | Si5340 | | | | | | | | | | | | Outputs | | | | | | | | | | | | | | OUT0 | 24 | 20 | 0 | Output Clocks. These output clocks support a programmable | | | | | | | | | | OUT0b | 23 | 19 | 0 | signal amplitude when configured as a differential output. Desired output signal format is configurable using register control. Termi- | | | | | | | | | | OUT1 | 28 | 25 | 0 | nation recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.4 LVCMOS Output Terminations. Unused | | | | | | | | | | OUT1b | 27 | 24 | 0 | outputs should be left unconnected. | | | | | | | | | | OUT2 | 31 | 31 | 0 | | | | | | | | | | | OUT2b | 30 | 30 | 0 | | | | | | | | | | | OUT3 | 35 | 36 | 0 | | | | | | | | | | | OUT3b | 34 | 35 | 0 | | | | | | | | | | | OUT4 | 38 | | 0 | | | | | | | | | | | OUT4b | 37 | | 0 | | | | | | | | | | | OUT5 | 42 | _ | 0 | | | | | | | | | | | OUT5b | 41 | _ | 0 | | | | | | | | | | | OUT6 | 45 | _ | 0 | | | | | | | | | | | OUT6b | 44 | _ | 0 | | | | | | | | | | | OUT7 | 51 | _ | 0 | | | | | | | | | | | OUT7b | 50 | _ | 0 | | | | | | | | | | | OUT8 | 54 | _ | 0 | | | | | | | | | | | OUT8b | 53 | _ | 0 | | | | | | | | | | | OUT9 | 59 | _ | 0 | | | | | | | | | | | OUT9b | 58 | _ | 0 | | | | | | | | | | | Serial Interface | | | | | | | | | | | | | | I2C_SEL | 39 | 38 | I | I <sup>2</sup> C Select. <sup>2</sup> This pin selects the serial interface mode as I <sup>2</sup> C (I2C_SEL = 1) or SPI (I2C_SEL = 0). This pin is internally pulled up by a ~ 20 kΩ resistor to the voltage selected by the IO_VDD_SEL register bit. | | | | | | | | | | SDA/SDIO | 18 | 13 | I/O | Serial Data Interface. <sup>2</sup> This is the bidirectional data pin (SDA) for the $I^2C$ mode, or the bidirectional data pin (SDIO) in the 3-wire SPI mode, or the input data pin (SDI) in 4-wire SPI mode. When in $I^2C$ mode, this pin must be pulled-up using an external resistor of at least 1 k $\Omega$ . No pull-up resistor is needed when in SPI mode. | | | | | | | | | | A1/SDO | 17 | 15 | I/O | Address Select 1/Serial Data Output. <sup>2</sup> In I <sup>2</sup> C mode, this pin functions as the A1 address input pin and does not have an internal pull up or pull down resistor. In 4-wire SPI mode this is the serial data output (SDO) pin (SDO) pin and drives high to the voltage selected by the IO_VDD_SEL pin. | | | | | | | | | | SCLK | 16 | 14 | I | Serial Clock Input. <sup>2</sup> This pin functions as the serial clock input for both $I^2C$ and SPI modes. This pin is internally pulled up by a ~20 kΩ resistor to the voltage selected by the IO_VDD_SEL register bit. In $I^2C$ mode this pin should have an external pull up of at least 1 kΩ. No pull-up resistor is needed when in SPI mode. | | | | | | | | | | Pin Name | Pin N | umber | Pin Type <sup>1</sup> | Function | | | | | | | | | |----------------|--------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | | Si5341 | Si5340 | | | | | | | | | | | | A0/CSb | 19 | 16 | I | Address Select 0/Chip Select. <sup>2</sup> This pin functions as the hardware controlled address A0 in I <sup>2</sup> C mode. In SPI mode, this pin functions as the chip select input (active low). This pin is internally pulled up by a ~20 k $\Omega$ resistor to the voltage selected by the IO_VDD_SEL register bit. | | | | | | | | | | Control/Status | | | | | | | | | | | | | | INTRb | 12 | 33 | 0 | Interrupt. <sup>2</sup> This pin is asserted low when a change in device status has occurred. This interrupt has a push pull output and should be left unconnected when not in use. | | | | | | | | | | RSTb | 6 | 17 | I | <b>Device Reset.</b> <sup>2</sup> Active low input that performs power-on reset (POR) of the device. Resets all internal logic to a known state and forces the device registers to their default values. Clock outputs are disabled during reset. This pin is internally pulled up with a ~20 kΩ resistor to the voltage selected by the IO_VDD_SEL bit. | | | | | | | | | | OEb | 11 | 12 | I | Output Enable. <sup>2</sup> This pin disables all outputs when held high. This pin is internally pulled low and can be left unconnected when not in use. | | | | | | | | | | LOLb | 47 | _ | 0 | Loss Of Lock. <sup>2</sup> This output pin indicates when the DSPLL <sup>™</sup> is locked (high) or out-of-lock (low). An external pull up or pull down is not needed. | | | | | | | | | | | _ | 27 | 0 | Loss Of Lock. <sup>3</sup> This output pin indicates when the DSPLL is locked (high) or out-of-lock (low). An external pull up or pull down is not needed. | | | | | | | | | | LOS_XAXBb | _ | 28 | 0 | Loss Of Signal. <sup>3</sup> This output pin indicates a loss of signal at the XA/XB pins. | | | | | | | | | | SYNCb | 5 | _ | I | Output Clock Synchronization. <sup>2</sup> An active low signal on this pin resets the output dividers for the purpose of re-aligning the output clocks. For a tighter alignment of the clocks, a soft reset should be applied. This pin is internally pulled up with a ~20 k $\Omega$ resistor to the voltage selected by the IO_VDD_SEL bit and can be left unconnected when not in use. | | | | | | | | | | FDEC | 25 | _ | I | Frequency Decrement Pin. <sup>2</sup> This pin is used to step-down the output frequency of a selected output. The affected output driver and its frequency change step size is register configurable. This pin is internally pulled low with a ~20 kΩ resistor and can be left unconnected when not in use. | | | | | | | | | | FINC | 48 | _ | I | Frequency Increment Pin. <sup>2</sup> This pin is used to step-up the output frequency of a selected output. The affected output and its frequency change step size is register configurable. This pin is internally pulled low with a ~20 kΩ resistor and can be left unconnected when not in use. | | | | | | | | | | IN_SEL0 | 3 | 3 | I | Input Reference Select. <sup>2</sup> The IN_SEL[1:0] pins are used in the | | | | | | | | | | IN_SEL1 | 4 | 37 | I | manual pin controlled mode to select the active clock input. These pins are internally pulled up with a ~20 k $\Omega$ resistor to the voltage selected by the IO_VDD_SEL bit and can be left unconnected when not in use. | | | | | | | | | | RSVD | 20 | _ | _ | Reserved. These pins are connected to the die. Leave discon- | | | | | | | | | | | 21 | _ | _ | nected. | | | | | | | | | | | 55 | _ | _ | | | | | | | | | | | | 56 | _ | _ | | | | | | | | | | | Pin Name | Pin N | umber | Pin Type <sup>1</sup> | Function | | | | | | | | |----------|--------|--------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | Si5341 | Si5340 | | | | | | | | | | | NC | _ | 22 | _ | <b>No Connect.</b> These pins are not connected to the die. Leave disconnected. | | | | | | | | | Power | | | | | | | | | | | | | VDD | 32 | 21 | Р | Core Supply Voltage. The device core operates from a 1.8 V | | | | | | | | | | 46 | 32 | | supply. A 1.0 µf bypass capacitor is recommended. | | | | | | | | | | 60 | 39 | | | | | | | | | | | | _ | 40 | | | | | | | | | | | VDDA | 13 | 8 | Р | Core Supply Voltage 3.3 V. This core supply pin requires a 3.3 V | | | | | | | | | | _ | 9 | Р | power source. A 1.0 μf bypass capacitor is recommended. | | | | | | | | | VDDS | _ | 26 | Р | <b>Status Output Voltage.</b> The voltage on this pin determines the V <sub>OL</sub> /V <sub>OH</sub> on LOLb and LOS_XAXBb status output pins. A 0.1 μf to 1.0 μf bypass capacitor is recommended. | | | | | | | | | VDD00 | 22 | 18 | Р | Output Clock Supply Voltage 0–9. Supply voltage (3.3 V, 2.5 V, | | | | | | | | | VDDO1 | 26 | 23 | Р | 1.8 V) for OUTx, OUTx outputs. See the Si5341/40 Family Reference Manual for power supply filtering recommendations. Leave | | | | | | | | | VDDO2 | 29 | 29 | Р | VDDO pins of unused output drivers unconnected. An alternate option is to connect the VDDO pin to a power supply and disable | | | | | | | | | VDDO3 | 33 | 34 | Р | the output driver to minimize current consumption. | | | | | | | | | VDDO4 | 36 | _ | Р | | | | | | | | | | VDDO5 | 40 | _ | Р | | | | | | | | | | VDD06 | 43 | _ | Р | | | | | | | | | | VDD07 | 49 | _ | Р | | | | | | | | | | VDD08 | 52 | _ | Р | | | | | | | | | | VDDO9 | 57 | _ | Р | | | | | | | | | | GND PAD | | | Р | <b>Ground Pad</b> This pad provides electrical and thermal connection to ground and must be connected for proper operation. Use as many vias as practical and keep the via length to an internal ground plan as short as possible. | | | | | | | | #### Note: - 1. I = Input, O = Output, P = Power. - 2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation. - 3. The voltage on the VDDS pin(s) determines 3.3 V or 1.8 V operation. - 4. Refer to the Family Reference Manual for more information on register setting names. - 5. All status pins except I2C and SPI are push-pull. # 10. Package Outlines ## 10.1 Si5341 9x9 mm 64-QFN Package Diagram The figure below illustrates the package details for the Si5341. The table below lists the values for the dimensions shown in the illustration. Figure 10.1. 64-Pin Quad Flat No-Lead (QFN) **Table 10.1. Package Dimensions** | Dimension | Min | Nom | Max | |-----------|------|----------|------| | А | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 9.00 BSC | | | D2 | 5.10 | 5.20 | 5.30 | | е | | | | | E | | | | | E2 | 5.10 | 5.20 | 5.30 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.15 | | bbb | _ | _ | 0.10 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | | eee | _ | _ | 0.05 | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 10.2 Si5340 7x7 mm 44-QFN Package Diagram The figure below illustrates the package details for the Si5340. The table below lists the values for the dimensions shown in the illustration. Figure 10.2. 44-Pin Quad Flat No-Lead (QFN) Table 10.2. Package Dimensions | Dimension | Min | Nom | Max | |-----------|------|----------|------| | А | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 7.00 BSC | | | D2 | 5.10 | 5.20 | 5.30 | | е | | | | | E | | | | | E2 | 5.10 | 5.20 | 5.30 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.15 | | bbb | _ | _ | 0.10 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 11. PCB Land Pattern The figure below illlustrates the PCB land pattern details for the devices. The table below lists the values for the dimensions shown in the illustration. Figure 11.1. PCB Land Pattern Table 11.1. PCB Land Pattern Dimensions | Dimension | Si5341 (Max) | Si5340 (Max) | |-----------|--------------|--------------| | C1 | 8.90 | 6.90 | | C2 | 8.90 | 6.90 | | E | 0.50 | 0.50 | | X1 | 0.30 | 0.30 | | Y1 | 0.85 | 0.85 | | X2 | 5.30 | 5.30 | | Y2 | 5.30 | 5.30 | #### Notes: #### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition is calculated based on a fabrication Allowance of 0.05 mm. #### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 4. A 3×3 array of 1.25 mm square openings on 1.80 mm pitch should be used for the center ground pad. #### **Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 12. Top Marking Figure 12.1. Si5341-40 Top Markings Table 12.1. Si5341-40 Top Marking Explanation | Line | Characters | Description | |------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | 1 | Si5341g-<br>Si5340g- | Base part number and Device Grade for Low Jitter, Any-Frequency, 10-output Clock Generator. | | | 0100 <del>1</del> 0g- | Si5341: 10-output, 64-QFN | | | | Si5340: 4-output, 44-QFN | | | | g = Device Grade (A, B, C, D). See " " on page 26 for more information. | | | | – = Dash character. | | 2 | Rxxxxx-GM | R = Product revision. (See ordering guide for current revision). | | | | xxxxx = Customer specific NVM sequence number. Optional NVM code assigned for custom, factory pre-programmed devices. | | | | Characters are not included for standard, factory default configured devices. See Ordering Guide for more information. | | | | −GM = Package (QFN) and temperature range (–40 to +85 °C) | | 3 | YYWWTTTTTT | YYWW = Characters correspond to the year (YY) and work week (WW) of package assembly. | | | | TTTTTT = Manufacturing trace code. | | 4 | Circle w/ 1.6 mm (64-QFN) or 1.4 mm (44-QFN) diameter | Pin 1 indicator; left-justified | | | e4 | Pb-free symbol; Center-Justified | | | TW | TW = Taiwan; Country of Origin (ISO Abbreviation) | # 13. Device Errata Please log in or register at www.silabs.com to access the device errata document. # 14. Document Change List ## 14.1 Revision 1.0 July 15, 2016 · Initial release. # **Table of Contents** | 1. | Features List | 1 | |----|---------------------------------------------------------------------------------------------------------------------------|---| | 2. | Ordering Guide | 2 | | 3. | Functional Description | 4 | | | 3.1 Power-up and Initialization | 4 | | | 3.2 Frequency Configuration | 4 | | | 3.3 Inputs | 4 | | | 3.3.1 XA/XB Clock and Crystal Input | | | | 3.3.2 Input Clocks (IN0, IN1, IN2) | | | | 3.3.3 Input Selection (IN0, IN1, IN2, XA/XB) | | | | 3.4 Fault Monitoring | | | | 3.4.2 Interrupt Pin (INTRb) | | | | 3.5 Outputs | | | | 3.5.1 Output Signal Format. | | | | 3.5.2 Differential Output Terminations | 8 | | | 3.5.3 Programmable Common Mode Voltage for Differential Outputs | | | | 3.5.4 LVCMOS Output Terminations | | | | 3.5.5 LVCMOS Output Impedance and Drive Strength Selection | | | | 3.5.6 LVCMOS Output Signal Swing | | | | 3.5.7 LVCMOS Output Polarity | | | | 3.5.8 Output Enable/Disable | | | | 3.5.9 Output Driver State When Disabled | | | | 3.5.10 Synchronous/Asynchronous Output Disable Feature | | | | 3.5.11 Output Delay Control (t <sub>0</sub> -t <sub>4</sub> ) | | | | 3.5.12 Zero Delay Mode | | | | 3.5.13 Sync Pin (Synchronizing R Dividers) | | | | 3.5.14 Output Crosspoint | | | | 3.5.15 Digitally Controlled Oscillator (DCO) Modes | | | | 3.5.15.1 DCO with Frequency Increment/Decrement Pins/Bits | | | | | | | | 3.6 Power Management | | | | 3.7 In-Circuit Programming | | | | | | | | 3.9 Custom Factory Preprogrammed Devices | | | | 3.10 Enabling Features and/or Configuration Settings Not Available in ClockBuilder Pro for Factory Pre Programmed Devices | | | 4. | Register Map | 5 | | | 4.1 Addressing Scheme | 5 | | | 4.2 High-Level Register Map | ô | | 5. | Electrical Specifications | В | | 6. | Typical Application Schematic | 3 | | 7. | Detaile | d Block | Diag | rams | | | • | • | • | | • | | • | | • | • | | • | • | • | | • | • | • | • | | | 34 | |-----|---------|------------|-------|------|-----|------|------|-----|-----|-----|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----| | 8. | Typica | l Operat | ing C | hara | cte | rist | tics | • | • | | • | | | • | | | | | • | | | | • | • | • | • | | 36 | | 9. | Pin De | scriptio | 1s . | | • | | | | | | | | | | | | | | | | | | | | | | | 38 | | 10. | . Packa | age Outl | ines | | • | • | • | • | | | | | | | | | | • | | | | | | | | • | | 43 | | | 10.1 S | Si5341 9x | 9 mm | 64-G | ĮFΝ | Pa | icka | age | e D | iag | rar | n | | | • | • | • | | | | • | | | | | | | .43 | | | 10.2 S | Si5340 7x | 7 mm | 44-C | (FN | Pa | icka | ge | D | iag | rar | n | | | | | | | | | | | | | | | | .44 | | 11. | PCB I | _and Pa | ttern | | | | | | | | | | | • | | | | | | | | | | | | • | • | 45 | | 12. | . Top N | larking | | | | | | • | | | | | | • | | | | | | | | | | | | • | | 47 | | 13. | Devic | e Errata | | | | | | • | | | | | | • | | | | | | | | | | | | • | | 48 | | 14. | Docu | ment Ch | ange | List | - | | | | • | | | | • | | | | | • | • | • | | • | • | • | • | • | | 49 | | | 14 1 F | Revision 1 | ۱۸ | | | | | | | | | | | | | | | | | | | | | | | | | 49 | #### Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific nonsent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silicon Labs®, Silicon Labs®, Bluegiga®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA