## STM32F313xx # ARM™Cortex-M4 32b MCU+FPU, up to 256KB Flash+48KB SRAM 4 ADCs, 2 DAC ch., 7 comp., 4 PGA, timers, 1.8 V operation Datasheet - production data LQFP48 (7 × 7 mm) LQFP64 (10 × 10 mm) LQFP100 (14 × 14 mm) #### **Features** - Core: ARM® 32-bit Cortex™-M4 with FPU CPU (72 MHz max), single-cycle multiplication and HW division, DSP instruction with FPU (floating-point unit), MPU (memory protection unit) and 90 DMIPS (from CCM)/1.25 DMIPS/MHz (Dhrystone 2.1) - Operating conditions: - VDD: 1.8V +/- 8% - VDDA voltage range: 1.65 to 3.6 V - Memories - 128 to 256 Kbytes of Flash memory - Up to 40 Kbytes of SRAM on data bus with HW parity check - 8 Kbytes of SRAM on instruction bus with HW parity check (CCM) - CRC calculation unit - Reset and supply management - Low power modes: Sleep and Stop - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x 16 PLL option - Internal 40 kHz oscillator - Up to 86 fast I/Os - All mappable on external interrupt vectors - Several 5 V-tolerant - 12-channel DMA controller - Up to four ADC 0.20 µS (up to 38 channels) with selectable resolution of 12/10/8/6 bits, 0 to 3.6 V conversion range, separate analog supply from 1.8 to 3.6 V - Up to two 12-bit DAC channels with analog supply from 2.4 to 3.6 V - Seven fast rail-to-rail analog comparators with analog supply from 1.65 to 3.6 V - Up to four operational amplifiers that can be used in PGA mode, all terminal accessible with analog supply from 2.4 to 3.6 V - Up to 23 capacitive sensing channels supporting touchkey, linear and rotary touch sensors - Up to 13 timers - One 32-bit timer and two 16-bit timers with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - Up to two 16-bit 6-channel advancedcontrol timers, with up to 6 PWM channels, deadtime generation and emergency stop - One 16-bit timer with 2 IC/OCs, 1 OCN/PWM, deadtime generation and emergency stop - Two 16-bit timers with IC/OC/OCN/PWM, deadtime generation and emergency stop - 2 watchdog timers (independent, window) - SysTick timer: 24-bit downcounter - Up to two 16-bit basic timers to drive the DAC - Calendar RTC with Alarm, periodic wakeup from Stop - · Communication interfaces - CAN interface (2.0B Active) - Two I2C Fast mode plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus, wakeup from STOP - Up to five USART/UARTs (ISO 7816 interface, LIN, IrDA, modem control) - Up to three SPIs, two with multiplexed I2S interface, 4 to 16 programmable bit frame - Infrared Transmitter - Cortex-M4 with FPU ETM, Serial wire debug, JTAG - 96-bit unique ID **Table 1. Device summary** | Reference | Part number | |-------------|---------------------------------------| | STM32F313xx | STM32F313CC, STM32F313RC, STM32F313VC | Contents STM32F31xx ## **Contents** | 1 | Introd | luction | | . 8 | |---|--------|------------|---------------------------------------------------------------------|------| | 2 | Descr | ription . | | 9 | | 3 | Funct | ional ov | /erview | . 12 | | | 3.1 | ARM® C | Cortex™-M <b>4</b> with FPU core with embedded Flash and SRAM | . 12 | | | 3.2 | Memory | protection unit (MPU) | . 12 | | | 3.3 | Embedd | led Flash memory | . 12 | | | 3.4 | Embedd | ed SRAM | . 13 | | | 3.5 | Boot mo | des | . 13 | | | 3.6 | Cyclic re | edundancy check (CRC) | . 13 | | | 3.7 | Power m | nanagement | . 14 | | | | 3.7.1 | Power supply schemes | . 14 | | | | 3.7.2 | Power supply supervision | . 14 | | | | 3.7.3 | Low-power modes | . 14 | | | 3.8 | Clocks a | and startup | . 15 | | | 3.9 | General- | -purpose input/outputs (GPIOs) | . 17 | | | 3.10 | Direct m | emory access (DMA) | . 17 | | | 3.11 | Interrupt | s and events | . 17 | | | | 3.11.1 | Nested vectored interrupt controller (NVIC) | . 17 | | | 3.12 | Fast ana | alog-to-digital converter (ADC) | . 18 | | | | 3.12.1 | Temperature sensor | . 18 | | | | 3.12.2 | Internal voltage reference (V <sub>REFINT</sub> ) | . 18 | | | | 3.12.3 | OPAMP reference voltage (VOPAMP) | | | | 3.13 | Digital-to | o-analog converter (DAC) | . 19 | | | 3.14 | Operation | onal amplifier (OPAMP) | . 19 | | | 3.15 | Fast con | mparators (COMP) | . 19 | | | 3.16 | Timers a | and watchdogs | . 20 | | | | 3.16.1 | Advanced timers (TIM1, TIM8) | . 20 | | | | 3.16.2 | General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17) $$ . | . 21 | | | | 3.16.3 | Basic timers (TIM6, TIM7) | | | | | 3.16.4 | Independent watchdog (IWDG) | | | | | 3.16.5 | Window watchdog (WWDG) | . 22 | | | | 3.16.6 | SysTick timer | . 22 | |---|----------|-----------|-------------------------------------------------------------------|------| | | 3.17 | Real-tim | ne clock (RTC) and backup registers | 22 | | | 3.18 | Inter-int | egrated circuit interface (I <sup>2</sup> C) | 23 | | | 3.19 | Univers | al synchronous/asynchronous receiver transmitter (USART) | 24 | | | 3.20 | Univers | al asynchronous receiver transmitter (UART) | 24 | | | 3.21 | | eripheral interface (SPI)/Inter-integrated sound interfaces (I2S) | | | | 3.22 | - | er area network (CAN) | | | | 3.23 | | Transmitter | | | | 3.24 | | ensing controller (TSC) | | | | 3.25 | | pment support | | | | 0.20 | 3.25.1 | Serial wire JTAG debug port (SWJ-DP) | | | | | 3.25.2 | Embedded trace macrocell™ | | | | | | | | | 4 | Pinou | its and | oin description | 29 | | _ | <b>N</b> | | | 40 | | 5 | wemo | ory map | ping | 48 | | 6 | Electi | rical cha | aracteristics | 51 | | | 6.1 | Parame | ter conditions | 51 | | | | 6.1.1 | Minimum and maximum values | . 51 | | | | 6.1.2 | Typical values | . 51 | | | | 6.1.3 | Typical curves | | | | | 6.1.4 | Loading capacitor | | | | | 6.1.5 | Pin input voltage | | | | | 6.1.6 | Power supply scheme | | | | | 6.1.7 | Current consumption measurement | | | | 6.2 | Absolute | e maximum ratings | 53 | | | 6.3 | Operation | ng conditions | 55 | | | | 6.3.1 | General operating conditions | . 55 | | | | 6.3.2 | Operating conditions at power-up / power-down | . 56 | | | | 6.3.3 | Embedded reference voltage | . 56 | | | | 6.3.4 | Supply current characteristics | | | | | 6.3.5 | Wakeup time from low-power mode | | | | | 6.3.6 | External clock source characteristics | | | | | 6.3.7 | Internal clock source characteristics | | | | | | DIL I CCC | 75 | | | | 6.3.8 | PLL characteristics | . 75 | | | | 6.3.9 | Memory characteristics | |---|------|----------|-----------------------------------------| | | | 6.3.10 | EMC characteristics | | | | 6.3.11 | Electrical sensitivity characteristics | | | | 6.3.12 | I/O current injection characteristics | | | | 6.3.13 | I/O port characteristics | | | | 6.3.14 | NRST pin characteristics | | | | 6.3.15 | NPOR pin characteristics | | | | 6.3.16 | Timer characteristics86 | | | | 6.3.17 | Communications interfaces | | | | 6.3.18 | ADC characteristics | | | | 6.3.19 | DAC electrical specifications | | | | 6.3.20 | Comparator characteristics | | | | 6.3.21 | Operational amplifier characteristics | | | | 6.3.22 | Temperature sensor characteristics | | 7 | Pack | age cha | aracteristics 112 | | | 7.1 | Packa | ge mechanical data112 | | | 7.2 | Therm | al characteristics119 | | | | 7.2.1 | Reference document | | | | 7.2.2 | Selecting the product temperature range | | 8 | Part | numbei | ring | | 9 | Revi | sion his | story | STM32F31xx List of tables ## List of tables | Table 1. | Device summary | 1 | |-----------|----------------------------------------------------------------------------------------|----------------| | Table 2. | STM32F31x family device features and peripheral counts | | | Table 3. | Timer feature comparison | | | Table 4. | Comparison of I2C analog and digital filters | | | Table 5. | STM32F31x I <sup>2</sup> C implementation | | | Table 6. | USART features | | | Table 7. | STM32F31x SPI/I2S implementation | | | Table 8. | Capacitive sensing GPIOs available on STM32F313xx devices | | | Table 9. | No. of capacitive sensing channels available on | | | | STM32F313xx devices | 27 | | Table 10. | Legend/abbreviations used in the pinout table | | | Table 11. | STM32F313xx pin definitions | | | Table 12. | Alternate functions for port A | | | Table 13. | Alternate functions for port B | 12 | | Table 14. | Alternate functions for port C | 14 | | Table 15. | Alternate functions for port D | 45 | | Table 16. | Alternate functions for port E | 46 | | Table 17. | Alternate functions for port F | 17 | | Table 18. | STM32F31x memory map and peripheral register boundary | | | | addresses | 49 | | Table 19. | Voltage characteristics | 53 | | Table 20. | Current characteristics | 54 | | Table 21. | Thermal characteristics | 54 | | Table 22. | General operating conditions | 55 | | Table 23. | Operating conditions at power-up / power-down | 56 | | Table 24. | Embedded internal reference voltage | 56 | | Table 25. | Internal reference voltage calibration values | 56 | | Table 26. | Typical and maximum current consumption from V <sub>DD</sub> supply | | | | at V <sub>DD</sub> = 1.94 V | | | Table 27. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | 59 | | Table 28. | Typical and maximum V <sub>DD</sub> consumption in Stop mode | 30 | | Table 29. | Typical and maximum V <sub>DDA</sub> consumption in Stop mode | 30 | | Table 30. | Typical current consumption in Run mode, code with data processing running from Flash® | | | Table 31. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 32. | Switching output I/O current consumption | <del>3</del> 4 | | Table 33. | Peripheral current consumption | 35 | | Table 34. | Low-power mode wakeup timings | 37 | | Table 35. | High-speed external user clock characteristics | | | Table 36. | Low-speed external user clock characteristics | | | Table 37. | HSE oscillator characteristics | | | Table 38. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 39. | HSI oscillator characteristics | | | Table 40. | LSI oscillator characteristics | | | Table 41. | PLL characteristics | | | Table 42. | Flash memory characteristics | 76 | | Table 43. | Flash memory endurance and data retention | | | Table 44. | EMS characteristics | | | Table 45. | EMI characteristics | 78 | List of tables STM32F31xx | Table 46. | ESD absolute maximum ratings | 7 | 8' | |-----------|-------------------------------------------------------------------------|----|----| | Table 47. | Electrical sensitivities | 7 | '9 | | Table 48. | I/O current injection susceptibility | 8 | 0 | | Table 49. | I/O static characteristics | | | | Table 50. | Output voltage characteristics | 8 | 3 | | Table 51. | I/O AC characteristics | 8 | 34 | | Table 52. | NRST pin characteristics | 8 | 5 | | Table 53. | NPOR pin characteristics | 8 | 6 | | Table 54. | TIMx characteristics | 8 | 6 | | Table 55. | IWDG min/max timeout period at 40 kHz (LSI) | 8 | 8 | | Table 56. | WWDG min-max timeout value @72 MHz (PCLK) | 8 | 8 | | Table 57. | I2C timings specification (see I2C specification, rev.03, June 2007) | 8 | 9 | | Table 58. | I2C analog filter characteristics | 9 | 0 | | Table 59. | SPI characteristics | | | | Table 60. | I <sup>2</sup> S characteristics | 9 | 13 | | Table 61. | ADC characteristics | 9 | 15 | | Table 62. | Maximum ADC RAIN | 9 | 7 | | Table 63. | ADC accuracy - limited test conditions 1) | 9 | 8 | | Table 64. | ADC accuracy - limited test conditions 2) | 10 | 0 | | Table 65. | ADC accuracy | 10 | 12 | | Table 66. | DAC characteristics | 10 | 14 | | Table 67. | Comparator characteristics | 10 | 16 | | Table 68. | Operational amplifier characteristics | 10 | 8 | | Table 69. | TS characteristics | | | | Table 70. | Temperature sensor calibration values | 11 | 1 | | Table 71. | LQPF100 – 14 x 14 mm, low-profile quad flat package mechanical data | 11 | 3 | | Table 72. | LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data | 11 | 5 | | Table 73. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | 11 | 7 | | Table 74. | Package thermal characteristics | 11 | 9 | | Table 75. | Ordering information scheme | 12 | 2 | | Table 76. | Document revision history | 12 | :3 | STM32F31xx List of figures ## List of figures | Figure 1. | STM32F313xx block diagram | |------------|-----------------------------------------------------------------------------| | Figure 2. | Clock tree | | Figure 3. | Infrared transmitter | | Figure 4. | STM32F313xx LQFP48 pinout | | Figure 5. | STM32F313xx LQFP64 pinout | | Figure 6. | STM32F313xx LQFP100 pinout | | Figure 7. | STM32F31x memory map | | Figure 8. | Pin loading conditions51 | | Figure 9. | Pin input voltage | | Figure 10. | Power supply scheme | | Figure 11. | Current consumption measurement scheme | | Figure 12. | High-speed external clock source AC timing diagram | | Figure 13. | Low-speed external clock source AC timing diagram | | Figure 14. | Typical application with an 8 MHz crystal | | Figure 15. | Typical application with a 32.768 kHz crystal | | Figure 16. | HSI oscillator accuracy characterization results | | Figure 17. | TC and TTa I/O input characteristics | | Figure 18. | Five volt tolerant (FT and FTf) I/O input characteristics | | Figure 19. | I/O AC characteristics definition | | Figure 20. | Recommended NRST pin protection | | Figure 21. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | Figure 22. | SPI timing diagram - slave mode and CPHA = 0 | | Figure 23. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> 92 | | Figure 24. | SPI timing diagram - master mode <sup>(1)</sup> | | Figure 25. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> 94 | | Figure 26. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> 95 | | Figure 27. | ADC accuracy characteristics | | Figure 28. | Typical connection diagram using the ADC | | Figure 29. | 12-bit buffered /non-buffered DAC | | Figure 30. | OPAMP Voltage Noise versus Frequency | | Figure 31. | LQFP100 – 14 x 14 mm, 100-pin low-profile quad flat package outline | | Figure 32. | Recommended footprint | | Figure 33. | LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline | | Figure 34. | Recommended footprint | | Figure 35. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package outline | | Figure 36. | Recommended footbrint | Introduction STM32F31xx ### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F31x microcontrollers. This STM32F31x datasheet should be read in conjunction with the STM32F31x reference manual. The reference manual is available from the STMicroelectronics website www.st.com. For information on the Cortex<sup>™</sup>-M4 with FPU core please refer to: - Cortex™-M4 with FPU Technical Reference Manual, available from the www.arm.com website at the following address: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.subset.cortexm.m4/index.html - STM32F3xxx and STM32F4xxx Cortex-M4 programming manual (PM0214) available from the www.st.com website at the following address: http://www.st.com/internet/com/TECHNICAL\_RESOURCES/ TECHNICAL\_LITERATURE/PROGRAMMING\_MANUAL/DM00046982.pdf STM32F31xx Description ## 2 Description The STM32F313xx family is based on the high-performance ARM® Cortex™-M4 with FPU 32-bit RISC core operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (up to 256 Kbytes of Flash memory, up to 48 Kbytes of SRAM) and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The devices offer up to four fast 12-bit ADCs (5 Msps), up to seven comparators, up to four operational amplifiers, up to two DAC channels, a low-power RTC, up to five general-purpose 16-bit timers, one general-purpose 32-bit timer, and two timers dedicated to motor control. They also feature standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, up to three SPIs (two SPIs are with multiplexed full-duplex I2Ss on STM32F313xx devices), three USARTs, up to two UARTs and CAN. To achieve audio class accuracy, the I2S peripherals can be clocked via an external PLL. The STM32F313xx family operates in the -40 to +85 °C and -40 to +105 °C temperature ranges. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F313xx family offers devices in three packages ranging from 48 pins to 100 pins. The set of included peripherals changes with the device chosen. Description STM32F31xx Table 2. STM32F31x family device features and peripheral counts | Peripheral | | STM32F<br>313Cx | | STM32F<br>313Rx | | STM32F<br>313Vx | | | |-------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------|-----------------|------------------------|-----------------|------|--| | Flash (Kbytes) | 128 | 256 | 128 | 256 | 128 | 256 | | | | SRAM (Kbytes) | on data bus | 32 | 40 | 32 | 40 | 32 | 40 | | | SRAM (Kbytes) (CCM: core coup | on instruction bus<br>oled memory) | | | | 8 | | | | | | Advanced control | | | 2 (1 | 16-bit) | | | | | Timers | General purpose | 5 (16-bit)<br>1 (32-bit) | | | | | | | | | Basic | | | 2 (1 | l6-bit) | | | | | | SPI(I2S) <sup>(1)</sup> | | | 3 | 3(2) | | | | | | I <sup>2</sup> C | | | | 2 | | | | | Comm.<br>interfaces | USART | | | | | | | | | interrupes | UART | 2 | | | | | | | | | CAN | | | 1 | | | | | | | Normal<br>I/Os<br>(TC, TTa) | 19 | | 26 44 | | 4 | | | | GPIOs | 5 volts<br>Tolerant<br>I/Os<br>(FT, FTf) | 17 | | 25 | | 4 | 42 | | | DMA channels | | 12 | | | | | | | | 12-bit ADCs | | 4 | | | | | | | | 12-bit DAC chan | nels | 2 | | | | | | | | Analog compara | tor | 7 | | | | | | | | Operational amp | lifiers | 4 | | | | | | | | CPU frequency | | | | 72 | MHz | | | | | Operating voltag | е | | V <sub>DD</sub> = 1.8 | 3 V +/- 8%, | V <sub>DDA</sub> = 1.6 | 5 V to 3.6 V | | | | Operating temperature | | Ambient operating temperature: - 40 to 85 °C / - 40 to 105 °C Junction temperature: - 40 to 125 °C | | | | | | | | Packages | | LQF | P48 | LQF | P64 | LQFI | ⊇100 | | In 128K and 256K Flash STM32F313xx devices the SPI interfaces can work in an exclusive way in either the SPI mode or the I<sup>2</sup>S audio mode. STM32F31xx Description Figure 1. STM32F313xx block diagram 1. AF: alternate function on I/O pins. #### 3 Functional overview # 3.1 ARM<sup>®</sup> Cortex<sup>™</sup>-M4 with FPU core with embedded Flash and SRAM The ARM Cortex-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM Cortex-M4 with FPU 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32F313xx family is compatible with all ARM tools and software. Figure 1 shows the general block diagrams of the STM32F313xx family devices. ## 3.2 Memory protection unit (MPU) The memory protection unit (MPU) is used to separate the processing of tasks from the data protection. The MPU can manage up to 8 protection areas that can all be further divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The memory protection unit is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. ## 3.3 Embedded Flash memory All STM32F313xx devices feature up to 256 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). 12/124 DocID024472 Rev 1 #### 3.4 Embedded SRAM STM32F313xx devices feature up to 48 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states, allowing the CPU to achieve 90 Dhrystone Mips at 72 MHz (when running code from CCM, core coupled memory). - 8 Kbytes of SRAM mapped on the instruction bus (Core Coupled Memory (CCM)), used to execute critical routines or to access data (parity check on all of CCM RAM). - 40 Kbytes of SRAM mapped on the data bus (parity check on first 16 Kbytes of SRAM). #### 3.5 Boot modes At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10) or USART2 (PD5/PD6) or I2C1 (PB6/PB7). ## 3.6 Cyclic redundancy check (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. ## 3.7 Power management #### 3.7.1 Power supply schemes V<sub>SS</sub>, V<sub>DD</sub> = 1.8 V+/- 8%: external power supply for I/Os and core. It is provided externally through V<sub>DD</sub> pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.65 to 3.6 V: external analog power supply for ADC, DACs, comparators operational amplifiers, reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the DACs and operational amplifiers are used and 1.8 V when the ADC is used). The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. - V<sub>BAT</sub>: must be always connected to V<sub>DD</sub> power supply. ### 3.7.2 Power supply supervision The device power on reset is controlled through the external NPOR pin. The device remains in reset state when NPOR pin is held low. To guarantee a proper power-on reset, the NPOR pin must be held low when VDDA is applied. Then, when VDD is stable, the reset state can be exited by: - either putting the NPOR pin in high impedance. NPOR pin has an internal pull up. - or forcing the pin to high level by connecting it to V<sub>DDA</sub>. #### 3.7.3 Low-power modes The STM32F313xx supports two low power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: - Sleep mode - In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. - Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the RTC alarm, COMPx, I2Cx or U(S)ARTx. Note: The RTC, the IWDG and the corresponding clock sources are not stopped by entering Stop mode. ## 3.8 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz. ## 3.9 General-purpose input/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 3.10 Direct memory access (DMA) The flexible general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. Each of the 12 DMA channels is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose timers, DAC and ADC. ## 3.11 Interrupts and events #### 3.11.1 Nested vectored interrupt controller (NVIC) The STM32F313xx devices embed a nested vectored interrupt controller (NVIC) able to handle up to 66 maskable interrupt channels and 16 priority levels. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - · Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. ## 3.12 Fast analog-to-digital converter (ADC) Up to four fast analog-to-digital converters 5 MSPS, with selectable resolution between 12 and 6 bit, are embedded in the STM32F313xx family devices. The ADCs have up to 38 external channels. Some of the external channels are shared between ADC1&2 and between ADC3&4, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADCs have also internal channels: Temperature sensor connected to ADC1 channel 16, Voltage reference V<sub>REFINT</sub> connected to the 4 ADCs channel 18, VOPAMP1 connected to ADC1 channel 15, VOPAMP2 connected to ADC2 channel 17, VOPAMP3 connected to ADC3 channel 17, VOPAMP4 connected to ADC4 channel 17. Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold - Single-shunt phase current reading techniques. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the general-purpose timers and the advanced-control timers can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. #### 3.12.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{\text{SENSE}}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. ## 3.12.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators. $V_{REFINT}$ is internally connected to the ADC\_IN18 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. #### 3.12.3 OPAMP reference voltage (VOPAMP) Every OPAMP reference voltage can be measured using a corresponding ADC internal channel: VOPAMP1 connected to ADC1 channel 15, VOPAMP2 connected to ADC2 channel 17, VOPAMP3 connected to ADC3 channel 17, VOPAMP4 connected to ADC4 channel 17. ## 3.13 Digital-to-analog converter (DAC) Up to two 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital interface supports the following features: - Up to two DAC output channels on STM32F313xx devices - 8-bit or 10-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability on STM32F313xx devices - Noise-wave generation - Triangular-wave generation - Dual DAC channel independent or simultaneous conversions on STM32F313xx devices - DMA capability (for each channel on STM32F313xx devices) - External triggers for conversion ## 3.14 Operational amplifier (OPAMP) The STM32F313xx embeds up to four operational amplifiers with external or internal follower routing and PGA capability (or even amplifier and filter capability with external components). When an operational amplifier is selected, an external ADC channel is used to enable output measurement. The operational amplifier features: - 8.2 MHz bandwidth - 0.5 mA output capability - Rail-to-rail input/output - In PGA mode, the gain can be programmed to be 2, 4, 8 or 16. ## 3.15 Fast comparators (COMP) The STM32F313xx devices embed seven fast rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output pin - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 24: Embedded internal reference voltage on page 56* for the value and precision of the internal reference voltage. All comparators can wake up from STOP mode, generate interrupts and breaks for the timers and can be also combined per pair into a window comparator ## 3.16 Timers and watchdogs The STM32F313xx includes up to two advanced control timers, up to 6 general-purpose timers, two basic timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>Channels | Complementary outputs | |---------------------|---------------------------------------------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | Advanced | TIM1,<br>TIM8 (on<br>STM32F313xx<br>devices only) | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | General-<br>purpose | TIM2 | 32-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM3, TIM4 | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM16, TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6,<br>TIM7 (on<br>STM32F313xx<br>devices only) | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | Table 3. Timer feature comparison #### 3.16.1 Advanced timers (TIM1, TIM8) The advanced-control timers (TIM1 on all devices and TIM8 on STM32F313xx devices) can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) with full modulation capability (0-100%) - One-pulse mode output In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs. Many features are shared with those of the general-purpose TIM timers (described in Section 3.16.2 using the same architecture, so the advanced-control timers can work together with the TIM timers via the Timer Link feature for synchronization or event chaining. #### 3.16.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17) There are up to six synchronizable general-purpose timers embedded in the STM32F313xx (see *Table 3* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. TIM2, 3, and TIM4 These are full-featured general-purpose timers: - TIM2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler - TIM3 and 4 have 16-bit auto-reload up/downcounters and 16-bit prescalers. These timers all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoders. TIM15, 16 and 17 These three timers general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM15 has 2 channels and 1 complementary channel - TIM16 and TIM17 have 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. #### 3.16.3 Basic timers (TIM6, TIM7) These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. #### 3.16.4 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop mode. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.16.5 Window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.16.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source ## 3.17 Real-time clock (RTC) and backup registers The RTC and the 16 backup registers are supplied through $V_{DD}$ supply pin. The backup registers are sixteen 32-bit registers used to store 64 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset. The RTC is an independent BCD timer/counter. It supports the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30 and 31 days of the month. - Two programmable alarms with wake up from Stop mode capability. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop mode on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop mode on timestamp event detection. - 17-bit Auto-reload counter for periodic interrupt with wakeup from STOP capability. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32. ## 3.18 Inter-integrated circuit interface (I<sup>2</sup>C) Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 KHz), fast (up to 400 KHz) and fast mode + (up to 1 MHz) modes. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters. Table 4. Comparison of I2C analog and digital filters | | Analog filter | Digital filter | | | |----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------|--|--| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. | | | In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the I2Cx (x=1,2) to wake up the MCU from Stop mode on address match. The I2C interfaces can be served by the DMA controller. Refer to Table 5 for the features available in I2C1 and I2C2. Table 5. STM32F31x I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | |-------------------------------------------------------------|------|------| | 7-bit addressing mode | X | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х | Х | | Independent clock | Х | Х | | SMBus | Х | Х | | Wakeup from STOP | Х | Х | <sup>1.</sup> X = supported. #### 3.19 Universal synchronous/asynchronous receiver transmitter (USART) The STM32F313xx devices have three embedded universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3). The USART interfaces are able to communicate at speeds of up to 9 Mbits/s. They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. #### 3.20 Universal asynchronous receiver transmitter (UART) The STM32F313xx devices have 2 embedded universal asynchronous receiver transmitters (UART4, and UART5). The UART interfaces support IrDA SIR ENDEC, multiprocessor communication mode and single-wire half-duplex communication mode. The UART4 interface can be served by the DMA controller. Refer to Table 6 for the features available in all U(S)ARTs interfaces | USART modes/features <sup>(1)</sup> | USART1 | USART2 | USART3 | UART4 | UART5 | |---------------------------------------------|--------|--------|--------|-------|-------| | Hardware flow control for modem | Х | Х | Х | | | | Continuous communication using DMA | Х | Х | Х | Х | | | Multiprocessor communication | Х | Х | Х | Х | Х | | Synchronous mode | Х | Х | Х | | | | Smartcard mode | Х | Х | Х | | | | Single-wire half-duplex communication | Х | Х | Х | Х | Х | | IrDA SIR ENDEC block | Х | Х | Х | Х | Х | | LIN mode | Х | Х | Х | Х | Х | | Dual clock domain and wakeup from Stop mode | Х | Х | Х | Х | Х | | Receiver timeout interrupt | Х | Х | Х | Х | Х | | Modbus communication | Х | Х | Х | Х | Х | | Auto baud rate detection | Х | Х | Х | | | | Driver Enable | Х | Х | Х | | | Table 6. USART features #### 3.21 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I2S) Up to three SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. 24/124 DocID024472 Rev 1 <sup>1.</sup> X = supported Two standard I2S interfaces (multiplexed with SPI2 and SPI3) supporting four different audio standards can operate as master or slave at half-duplex and full duplex communication modes. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by 8-bit programmable linear prescaler. When operating in master mode it can output a clock for an external audio component at 256 times the sampling frequency. Refer to *Table 7* for the features available in SPI1, SPI2 and SPI3. SPI features<sup>(1)</sup> SPI1 SPI2 SPI3 Hardware CRC calculation Χ Χ Χ Rx/Tx FIFO Χ Χ Χ NSS pulse mode Χ Χ Х I2S mode Х Χ TI mode Χ Х Х Table 7. STM32F31x SPI/I2S implementation ## 3.22 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. #### 3.23 Infrared Transmitter The STM32F313xx devices provide an infrared transmitter solution. The solution is based on internal connections between TIM16 and TIM17 as shown in the figure below. TIM17 is used to provide the carrier frequency and TIM16 provides the main signal to be sent. The infrared output signal is available on PB9 or PA13. To generate the infrared remote control signals, TIM16 channel 1 and TIM17 channel 1 must be properly configured to generate correct waveforms. All standard IR pulse modulation modes can be obtained by programming the two timers output compare channels. <sup>1.</sup> X = supported. TIMER 16 (for envelop) TIMER 17 (for carrier) MS30365V1 Figure 3. Infrared transmitter ## 3.24 Touch sensing controller (TSC) The STM32F313xx devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 24 capacitive sensing channels distributed over 8 analog I/O groups. Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Table 8. Capacitive sensing GPIOs available on STM32F313xx devices | Group | Capacitive sensing signal name | Pin<br>name | |-------|--------------------------------|-------------| | | TSC_G1_IO1 | PA0 | | 1 | TSC_G1_IO2 | PA1 | | ı | TSC_G1_IO3 | PA2 | | | TSC_G1_IO4 | PA3 | | | TSC_G2_IO1 | PA4 | | 2 | TSC_G2_IO2 | PA5 | | 2 | TSC_G2_IO3 | PA6 | | | TSC_G2_IO4 | PA7 | | | TSC_G3_IO1 | PC5 | | 3 | TSC_G3_IO2 | PB0 | | | TSC_G3_IO3 | PB1 | | | TSC_G4_IO1 | PA9 | | 4 | TSC_G4_IO2 | PA10 | | 4 | TSC_G4_IO3 | PA13 | | | TSC_G4_IO4 | PA14 | | Group | Capacitive sensing signal name | Pin<br>name | |----------|--------------------------------|-------------| | | TSC_G5_IO1 | PB3 | | 5 | TSC_G5_IO2 | PB4 | | 3 | TSC_G5_IO3 | PB6 | | | TSC_G5_IO4 | PB7 | | | TSC_G6_IO1 | PB11 | | 6 | TSC_G6_IO2 | PB12 | | | TSC_G6_IO3 | PB13 | | | TSC_G6_IO4 | PB14 | | | TSC_G7_IO1 | PE2 | | 7 | TSC_G7_IO2 | PE3 | | <b>'</b> | TSC_G7_IO3 | PE4 | | | TSC_G7_IO4 | PE5 | | | TSC_G8_IO1 | PD12 | | 8 | TSC_G8_IO2 | PD13 | | | TSC_G8_IO3 | PD14 | | | TSC_G8_IO4 | PD15 | Table 9. No. of capacitive sensing channels available on STM32F313xx devices | Analog I/O group | Number of capacitive sensing channels | | | | | | | | | | |---------------------------------------|---------------------------------------|-------------|-------------|--|--|--|--|--|--|--| | Analog I/O group | STM32F31xVx | STM32F31xRx | STM32F31xCx | | | | | | | | | G1 | 3 | 3 | 3 | | | | | | | | | G2 | 3 | 3 | 3 | | | | | | | | | G3 | 2 | 2 | 1 | | | | | | | | | G4 | 3 | 3 | 3 | | | | | | | | | G5 | 3 | 3 | 3 | | | | | | | | | G6 | 3 | 3 | 3 | | | | | | | | | G7 | 3 | 0 | 0 | | | | | | | | | G8 | 3 | 0 | 0 | | | | | | | | | Number of capacitive sensing channels | 23 | 17 | 16 | | | | | | | | ## 3.25 Development support ## 3.25.1 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 3.25.2 Embedded trace macrocell™ The ARM embedded trace macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F313xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using a high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools. 28/124 DocID024472 Rev 1 #### Pinouts and pin description 4 <u>\_\_\_\_\_</u> 48 47 46 45 44 43 42 41 40 39 38 37 36 D VDD 3 VBAT □ 1 35 🗖 VSS\_3 PC13 ☐ PC14/OSC32 IN 34 🏻 PA13 PC15/OSC32 OUT 4 33 PA12 32 🗖 PA11 PF0/OSC IN ☐ 5 31 PA10 PF1/OSC OUT ☐ 6 LQFP48 30 PA9 NRST □ 7 29 🗖 PA8 VSSA/VREF- ☐ 8 28 PB15 VDDA/VREF+ ☐ 9 27 | PB14 PA0 ☐ 10 26 PB13 PA1 1 11 25 PB12 PA2 🗖 12 13 14 15 16 17 18 19 20 21 22 23 24 PA3 C PA41 PA5 C PA5 C PA7 C PB1 C NPOR I PB10 C PB10 C PB10 C PB11 C PB11 C PB11 C MS30356V2 Figure 4. STM32F313xx LQFP48 pinout Figure 5. STM32F313xx LQFP64 pinout 30/124 DocID024472 Rev 1 75 D VDD\_3 74 D VSS\_3 73 D PF6 72 D PA13 71 D PA12 70 D PA11 69 D PA10 PE2 4 1 PE3 | 2 PE4 🗆 3 PE5 ☐ 4 PE6 🗆 5 VBAT ☐ 6 69 PA10 68 PA9 PC13 PC14/OSC32\_IN 🗖 8 67 PA8 66 PC9 65 PC8 PC15/OSC32\_OUT 🗖 9 PF9 🗖 10 PF10 ☐ 11 64 PC7 63 PC6 PF0/OSC\_IN 12 LQFP100 62 | PD15 61 | PD14 60 | PD13 59 | PD12 58 | PD11 57 | PD10 56 | PD9 PC2 🗖 17 PC3 🗖 18 PF2 L 18 PF2 L 19 VSSA/VREF- L 20 VREF+ L 21 VDDA L 22 PA0 L 23 PA1 L 24 PA2 d 25 PA3 | PA4 | PA4 | PA4 | PA4 | PA4 | PA4 | PA5 | PA6 MS30358V2 Figure 6. STM32F313xx LQFP100 pinout Table 10. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | | |------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--| | Pin r | name | Unless otherwise specified in brackets below the pin name, the pin functuring and after reset is the same as the actual pin name | | | | | | | | | S | Supply pin | | | | | | Pin | type | I | Input only pin | | | | | | | | I/O | Input / output pin | | | | | | | | FT | 5 V tolerant I/O | | | | | | | | FTf | 5 V tolerant I/O, FM+ capable | | | | | | | | TTa | 3.3 V tolerant I/O directly connected to ADC | | | | | | I/O str | ucture | TC | Standard 3.3V I/O | | | | | | | | В | Dedicated BOOT0 pin | | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | | | POR | External power on reset pin with embedded weak pull-up resistor, powered from VDDA | | | | | | Notes | | Unless otherwise specified by a note, all I/Os are set as floating inputs du and after reset | | | | | | | | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | | Pin<br>functions | Additional functions | Functions directly selected/enabled through peripheral registers | | | | | | Table 11. STM32F313xx pin definitions | Pin number | | | | | | 32F313xx pin definitions Pin fun | ctions | | |------------|--------|--------|------------------------------------------------|----------|---------------|----------------------------------|------------------------------------------|--------------------------------------| | | | | - | | | | | | | LQFP100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 1 | | | PE2 | I/O | FT | (1) | TRACECK, TIM3_CH1,<br>TSC_G7_IO1 | | | 2 | | | PE3 | I/O | FT | (1) | TRACED0, TIM3_CH2,<br>TSC_G7_IO2 | | | 3 | | | PE4 | I/O | FT | (1) | TRACED1, TIM3_CH3,<br>TSC_G7_IO3 | | | 4 | | | PE5 | I/O | FT | (1) | TRACED2, TIM3_CH4,<br>TSC_G7_IO4 | | | 5 | | | PE6 | I/O | FT | (1) | TRACED3 | WKUP3, RTC_TAMP3 | | 6 | 1 | 1 | V <sub>BAT</sub> (2) | S | | | Backup pov | ver supply | | 7 | 2 | 2 | PC13 <sup>(3)</sup> | I/O | TC | | TIM1_CH1N | WKUP2, RTC_TAMP1,<br>RTC_TS, RTC_OUT | | 8 | 3 | 3 | PC14 <sup>(3)</sup><br>OSC32_IN<br>(PC14) | I/O | TC | | | OSC32_IN | | 9 | 4 | 4 | PC15 <sup>(3)</sup><br>OSC32_<br>OUT<br>(PC15) | I/O | TC | | | OSC32_OUT | | 10 | | | PF9 | I/O | FT | (1) | TIM15_CH1, SPI2_SCK | | | 11 | | | PF10 | I/O | FT | (1) | TIM15_CH2, SPI2_SCK | | | 12 | 5 | 5 | PF0-<br>OSC_IN<br>(PF0) | I/O | FTf | | TIM1_CH3N, I2C2_SDA | OSC_IN | | 13 | 6 | 6 | PF1-<br>OSC_OUT<br>(PF1) | I/O | FTf | | I2C2_SCL | OSC_OUT | | 14 | 7 | 7 | NRST | I/O | RST | | Device reset input / interna | al reset output (active low) | | 15 | 8 | | PC0 | I/O | TTa | (1) | | ADC12_IN6, COMP7_INM | | 16 | 9 | | PC1 | I/O | TTa | (1) | | ADC12_IN7, COMP7_INP | | 17 | 10 | | PC2 | I/O | TTa | (1) | COMP7_OUT | ADC12_IN8 | | 18 | 11 | | PC3 | I/O | TTa | (1) | TIM1_BKIN2 | ADC12_IN9 | | 19 | | | PF2 | I/O | TTa | (1) | | ADC12_IN10 | | 20 | 12 | 8 | VSSA/<br>VREF- | S | | | Analog ground/Negative reference voltage | | | 21 | | | VREF+ | S | | | Positive reference voltage | | | 22 | | | VDDA | S | | | Analog power supply | | Table 11. STM32F313xx pin definitions (continued) | Pir | n numb | oer | | | | | Pin fun | • | |---------|--------|--------|------------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | LQFP100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | 13 | 9 | VDDA/<br>VREF+ | S | | | Analog power supply/Po | sitive reference voltage | | 23 | 14 | 10 | PA0 | I/O | ТТа | | USART2_CTS,<br>TIM2_CH1_ETR, TIM8_BKIN,<br>TIM8_ETR, TSC_G1_IO1,<br>COMP1_OUT | ADC1_IN1, COMP1_INM,<br>RTC_TAMP2, WKUP1,<br>COMP7_INP | | 24 | 15 | 11 | PA1 | I/O | ТТа | | USART2_RTS, TIM2_CH2,<br>TSC_G1_IO2, TIM15_CH1N,<br>RTC_REFIN | ADC1_IN2, COMP1_INP,<br>OPAMP1_VINP,<br>OPAMP3_VINP | | 25 | 16 | 12 | PA2 | I/O | ТТа | | USART2_TX, TIM2_CH3,<br>TIM15_CH1, TSC_G1_IO3,<br>COMP2_OUT | ADC1_IN3, COMP2_INM,<br>OPAMP1_VOUT | | 26 | 17 | 13 | PA3 | I/O | TTa | | USART2_RX, TIM2_CH4,<br>TIM15_CH2, TSC_G1_IO4 | ADC1_IN4, OPAMP1_VINP,<br>COMP2_INP,<br>OPAMP1_VINM | | 27 | 18 | | PF4 | I/O | TTa | (1) | COMP1_OUT | ADC1_IN5 | | 28 | 19 | | VDD_4 | S | | | | | | 29 | 20 | 14 | PA4 | I/O | ТТа | | SPI1_NSS, SPI3_NSS,<br>I2S3_WS, USART2_CK,<br>TSC_G2_IO1, TIM3_CH2 | ADC2_IN1, DAC1_OUT1,<br>OPAMP4_VINP,<br>COMP1_INM, COMP2_INM,<br>COMP3_INM, COMP4_INM,<br>COMP5_INM, COMP6_INM,<br>COMP7_INM | | 30 | 21 | 15 | PA5 | I/O | ТТа | | SPI1_SCK, TIM2_CH1_ETR,<br>TSC_G2_IO2 | ADC2_IN2, DAC1_OUT2 OPAMP1_VINP, OPAMP2_VINM, OPAMP3_VINP, COMP1_INM, COMP2_INM, COMP3_INM, COMP4_INM, COMP5_INM, COMP6_INM, COMP7_INM | | 31 | 22 | 16 | PA6 | I/O | ТТа | | SPI1_MISO, TIM3_CH1,<br>TIM8_BKIN, TIM1_BKIN,<br>TIM16_CH1, COMP1_OUT,<br>TSC_G2_IO3 | ADC2_IN3, OPAMP2_VOUT | | 32 | 23 | 17 | PA7 | I/O | ТТа | | SPI1_MOSI, TIM3_CH2,<br>TIM17_CH1, TIM1_CH1N,<br>TIM8_CH1N, TSC_G2_IO4,<br>COMP2_OUT | ADC2_IN4, COMP2_INP,<br>OPAMP2_VINP,<br>OPAMP1_VINP | | 33 | 24 | | PC4 | I/O | TTa | (1) | USART1_TX | ADC2_IN5 | Table 11. STM32F313xx pin definitions (continued) | Pir | n numb | oer | | | | | Pin fun | | |---------|--------|--------|------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------|------------------------------------------------------| | LQFP100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 34 | 25 | | PC5 | I/O | TTa | (1) | USART1_RX, TSC_G3_IO1 | ADC2_IN11, OPAMP2_VINM,<br>OPAMP1_VINM | | 35 | 26 | 18 | PB0 | I/O | TTa | | TIM3_CH3, TIM1_CH2N,<br>TIM8_CH2N, TSC_G3_IO2 | ADC3_IN12, COMP4_INP,<br>OPAMP3_VINP,<br>OPAMP2_VINP | | 36 | 27 | 19 | PB1 | I/O | ТТа | | TIM3_CH4, TIM1_CH3N,<br>TIM8_CH3N, COMP4_OUT,<br>TSC_G3_IO3 | ADC3_IN1, OPAMP3_VOUT | | 37 | 28 | 20 | NPOR | I | POR | (4) | Device power- | on reset input | | 38 | | | PE7 | I/O | TTa | (1) | TIM1_ETR | ADC3_IN13, COMP4_INP | | 39 | | | PE8 | I/O | TTa | (1) | TIM1_CH1N | COMP4_INM, ADC34_IN6 | | 40 | | | PE9 | I/O | TTa | (1) | TIM1_CH1 | ADC3_IN2 | | 41 | | | PE10 | I/O | TTa | (1) | TIM1_CH2N | ADC3_IN14 | | 42 | | | PE11 | I/O | TTa | (1) | TIM1_CH2 | ADC3_IN15 | | 43 | | | PE12 | I/O | TTa | (1) | TIM1_CH3N | ADC3_IN16 | | 44 | | | PE13 | I/O | TTa | (1) | TIM1_CH3 | ADC3_IN3 | | 45 | | | PE14 | I/O | TTa | (1) | TIM1_CH4, TIM1_BKIN2 | ADC4_IN1 | | 46 | | | PE15 | I/O | TTa | (1) | USART3_RX, TIM1_BKIN | ADC4_IN2 | | 47 | 29 | 21 | PB10 | I/O | TTa | | USART3_TX, TIM2_CH3,<br>TSC_SYNC | COMP5_INM,<br>OPAMP4_VINM,<br>OPAMP3_VINM | | 48 | 30 | 22 | PB11 | I/O | TTa | | USART3_RX, TIM2_CH4,<br>TSC_G6_IO1 | COMP6_INP, OPAMP4_VINP | | 49 | 31 | 23 | VSS_2 | S | | | Digital ( | ground | | 50 | 32 | 24 | VDD_2 | S | | | Digital pow | ver supply | | 51 | 33 | 25 | PB12 | I/O | ТТа | | SPI2_NSS, I2S2_WS,<br>I2C2_SMBA, USART3_CK,<br>TIM1_BKIN, TSC_G6_IO2 | ADC4_IN3, COMP3_INM,<br>OPAMP4_VOUT, | | 52 | 34 | 26 | PB13 | I/O | ТТа | | SPI2_SCK, I2S2_CK,<br>USART3_CTS, TIM1_CH1N,<br>TSC_G6_IO3 | ADC3_IN5, COMP5_INP,<br>OPAMP4_VINP,<br>OPAMP3_VINP | | 53 | 35 | 27 | PB14 | I/O | TTa | | SPI2_MISO, I2S2ext_SD,<br>USART3_RTS, TIM1_CH2N,<br>TIM15_CH1, TSC_G6_IO4 | COMP3_INP, ADC4_IN4,<br>OPAMP2_VINP | | 54 | 36 | 28 | PB15 | I/O | ТТа | | SPI2_MOSI, I2S2_SD,<br>TIM1_CH3N, RTC_REFIN,<br>TIM15_CH1N, TIM15_CH2 | ADC4_IN5, COMP6_INM | Table 11. STM32F313xx pin definitions (continued) | Pin number | | oer | | | | | Pin fun | , | |------------|--------|--------|------------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------|---------------------------------------| | LQFP100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 55 | | | PD8 | I/O | TTa | (1) | USART3_TX | ADC4_IN12, OPAMP4_VINM | | 56 | | | PD9 | I/O | TTa | (1) | USART3_RX | ADC4_IN13 | | 57 | | | PD10 | I/O | TTa | (1) | USART3_CK | ADC34_IN7, COMP6_INM | | 58 | | | PD11 | I/O | TTa | (1) | USART3_CTS | ADC34_IN8, COMP6_INP,<br>OPAMP4_VINP | | 59 | | | PD12 | I/O | TTa | (1) | USART3_RTS, TIM4_CH1,<br>TSC_G8_IO1 | ADC34_IN9, COMP5_INP | | 60 | | | PD13 | I/O | TTa | (1) | TIM4_CH2, TSC_G8_IO2 | ADC34_IN10, COMP5_INM | | 61 | | | PD14 | I/O | TTa | (1) | TIM4_CH3, TSC_G8_IO3 | COMP3_INP, ADC34_IN11,<br>OPAMP2_VINP | | 62 | | | PD15 | I/O | TTa | (1) | SPI2_NSS, TIM4_CH4,<br>TSC_G8_IO4 | COMP3_INM | | 63 | 37 | | PC6 | I/O | FT | (1) | I2S2_MCK, COMP6_OUT,<br>TIM8_CH1, TIM3_CH1 | | | 64 | 38 | | PC7 | I/O | FT | (1) | I2S3_MCK, TIM8_CH2,<br>TIM3_CH2, COMP5_OUT | | | 65 | 39 | | PC8 | I/O | FT | (1) | TIM8_CH3, TIM3_CH3,<br>COMP3_OUT | | | 66 | 40 | | PC9 | I/O | FT | (1) | TIM8_CH4, TIM8_BKIN2,<br>TIM3_CH4, I2S_CKIN | | | 67 | 41 | 29 | PA8 | I/O | FT | | I2C2_SMBA, I2S2_MCK,<br>USART1_CK, TIM1_CH1,<br>TIM4_ETR, MCO,<br>COMP3_OUT | | | 68 | 42 | 30 | PA9 | I/O | FTf | | I2C2_SCL, I2S3_MCK,<br>USART1_TX, TIM1_CH2,<br>TIM2_CH3, TIM15_BKIN,<br>TSC_G4_IO1, COMP5_OUT | | | 69 | 43 | 31 | PA10 | I/O | FTf | | I2C2_SDA, USART1_RX,<br>TIM1_CH3, TIM2_CH4,<br>TIM8_BKIN, TIM17_BKIN,<br>TSC_G4_IO2, COMP6_OUT | | | 70 | 44 | 32 | PA11 | I/O | FT | | USART1_CTS, CAN_RX,<br>TIM1_CH1N, TIM1_CH4,<br>TIM1_BKIN2, TIM4_CH1,<br>COMP1_OUT | | Table 11. STM32F313xx pin definitions (continued) | Pir | n numb | oer | 1451 | | 011110 | | Pin fundamental Pin fundament | • | |---------|--------|--------|------------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------|----------------------| | LQFP100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 71 | 45 | 33 | PA12 | I/O | FT | | USART1_RTS, CAN_TX,<br>TIM1_CH2N, TIM1_ETR,<br>TIM4_CH2, TIM16_CH1,<br>COMP2_OUT | | | 72 | 46 | 34 | PA13 | I/O | FT | | USART3_CTS, TIM4_CH3,<br>TIM16_CH1N, TSC_G4_IO3,<br>IR_OUT, SWDIO-JTMS | | | 73 | | | PF6 | I/O | FTf | (1) | I2C2_SCL, USART3_RTS,<br>TIM4_CH4 | | | 74 | 47 | 35 | VSS_3 | S | | | Grou | und | | 75 | 48 | 36 | VDD_3 | S | | | Digital pow | er supply | | 76 | 49 | 37 | PA14 | I/O | FTf | | I2C1_SDA, USART2_TX,<br>TIM8_CH2, TIM1_BKIN,<br>TSC_G4_IO4, SWCLK-JTCK | | | 77 | 50 | 38 | PA15 | I/O | FTf | | I2C1_SCL, SPI1_NSS,<br>SPI3_NSS, I2S3_WS, JTDI,<br>USART2_RX, TIM1_BKIN,<br>TIM2_CH1_ETR, TIM8_CH1 | | | 78 | 51 | | PC10 | I/O | FT | (1) | SPI3_SCK, I2S3_CK,<br>USART3_TX, UART4_TX,<br>TIM8_CH1N | | | 79 | 52 | | PC11 | I/O | FT | (1) | SPI3_MISO, I2S3ext_SD,<br>USART3_RX, UART4_RX,<br>TIM8_CH2N | | | 80 | 53 | | PC12 | I/O | FT | (1) | SPI3_MOSI, I2S3_SD,<br>USART3_CK, UART5_TX,<br>TIM8_CH3N | | | 81 | | | PD0 | I/O | FT | (1) | CAN_RX | | | 82 | | | PD1 | I/O | FT | (1) | CAN_TX, TIM8_CH4,<br>TIM8_BKIN2 | | | 83 | 54 | | PD2 | I/O | FT | (1) | UART5_RX, TIM3_ETR,<br>TIM8_BKIN | | | 84 | | | PD3 | I/O | FT | (1) | USART2_CTS,<br>TIM2_CH1_ETR | | | 85 | | | PD4 | I/O | FT | (1) | USART2_RTS, TIM2_CH2 | | | 86 | | | PD5 | I/O | FT | (1) | USART2_TX | | | 87 | | | PD6 | I/O | FT | (1) | USART2_RX, TIM2_CH4 | | | 88 | | | PD7 | I/O | FT | (1) | USART2_CK, TIM2_CH3 | | Table 11. STM32F313xx pin definitions (continued) | Pir | n numb | oer | | | | | Pin fun | • | | | |---------|--------|--------|------------------------------------------|----------|---------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------|--|--| | LQFP100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | | 89 | 55 | 39 | PB3 | I/O | FT | | SPI3_SCK, I2S3_CK,<br>SPI1_SCK, USART2_TX,<br>TIM2_CH2, TIM3_ETR,<br>TIM4_ETR, TIM8_CH1N,<br>TSC_G5_IO1, JTDO-<br>TRACESWO | | | | | 90 | 56 | 40 | PB4 | I/O | FT | | SPI3_MISO, I2S3ext_SD,<br>SPI1_MISO, USART2_RX,<br>TIM3_CH1, TIM16_CH1,<br>TIM17_BKIN, TIM8_CH2N,<br>TSC_G5_IO2, NJTRST | | | | | 91 | 57 | 41 | PB5 | I/O | FT | | SPI3_MOSI, SPI1_MOSI,<br>I2S3_SD, I2C1_SMBA,<br>USART2_CK, TIM16_BKIN,<br>TIM3_CH2, TIM8_CH3N,<br>TIM17_CH1 | | | | | 92 | 58 | 42 | PB6 | I/O | FTf | | I2C1_SCL, USART1_TX,<br>TIM16_CH1N, TIM4_CH1,<br>TIM8_CH1, TSC_G5_IO3,<br>TIM8_ETR, TIM8_BKIN2 | | | | | 93 | 59 | 43 | PB7 | I/O | FTf | | I2C1_SDA, USART1_RX,<br>TIM3_CH4, TIM4_CH2,<br>TIM17_CH1N, TIM8_BKIN,<br>TSC_G5_IO4 | | | | | 94 | 60 | 44 | воото | ı | В | | Boot memor | y selection | | | | 95 | 61 | 45 | PB8 | I/O | FTf | | I2C1_SCL, CAN_RX,<br>TIM16_CH1, TIM4_CH3,<br>TIM8_CH2, TIM1_BKIN,<br>TSC_SYNC, COMP1_OUT | | | | | 96 | 62 | 46 | PB9 | I/O | FTf | | I2C1_SDA, CAN_TX, TIM17_CH1, TIM4_CH4, TIM8_CH3, IR_OUT, COMP2_OUT | | | | | 97 | | | PE0 | I/O | FT | (1) | USART1_TX, TIM4_ETR,<br>TIM16_CH1 | | | | | 98 | | | PE1 | I/O | FT | (1) USART1_RX, TIM17_CH1 | | | | | | 99 | 63 | 47 | VSS_1 | S | | Ground | | | | | | 100 | 64 | 48 | VDD_1 | S | | | Digital power supply | | | | Function availability depends on the chosen device. When using the small packages (48 and 64 pin packages), the GPIO pins which are not present on these packages, must not be configured in analog mode. 38/124 DocID024472 Rev 1 - 2. $V_{BAT}$ pin must be connected to $V_{DD}$ supply. - PC13, PC14 and PC15 are supplied through the power switch. Since the switch sinks only a limited amount of current (3 mA), the use of GPIO PC13 to PC15 in output mode is limited: The speed should not exceed 2 MHz with a maximum load of 30 pF These GPIOs must not be used as current sources (e.g. to drive an LED). After the first backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the Backup registers which is not reset by the main reset. For details on how to manage these GPIOs, refer to the Battery backup domain and BKP register description sections in the reference manual. 4. This pin is powered by VDDA. | | | | | | | Table | 12. Alternat | e functio | ns for po | rt A | | | | | | |--------------------------|---------------|----------------------|--------------|----------------|---------------|---------------|----------------------|----------------|---------------|----------------|--------------|---------------|----------------|------|--------------| | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF14 | AF15 | | PA0 | | TIM2_<br>CH1_<br>ETR | | TSC_<br>G1_IO1 | | | | USART2<br>_CTS | COMP1<br>_OUT | TIM8_<br>BKIN | TIM8_<br>ETR | | | | EVENT<br>OUT | | PA1 | RTC_<br>REFIN | TIM2_<br>CH2 | | TSC_<br>G1_IO2 | | | | USART2<br>_RTS | | TIM15_<br>CH1N | | | | | EVENT<br>OUT | | PA2 | | TIM2_<br>CH3 | | TSC_<br>G1_IO3 | | | | USART2<br>_TX | COMP2<br>_OUT | TIM15_<br>CH1 | | | | | EVENT<br>OUT | | PA3 | | TIM2_<br>CH4 | | TSC_<br>G1_IO4 | | | | USART2<br>_RX | | TIM15_<br>CH2 | | | | | EVENT<br>OUT | | PA4 | | | TIM3_<br>CH2 | TSC_<br>G2_IO1 | | SPI1_<br>NSS | SPI3_NSS,<br>I2S3_WS | USART2<br>_CK | | | | | | | EVENT<br>OUT | | PA5 | | TIM2_<br>CH1_<br>ETR | | TSC_<br>G2_IO2 | | SPI1_<br>SCK | | | | | | | | | EVENT<br>OUT | | PA6 | | TIM16_<br>CH1 | TIM3_<br>CH1 | TSC_<br>G2_IO3 | TIM8_<br>BKIN | SPI1_<br>MISO | TIM1_BKIN | | COMP1<br>_OUT | | | | | | EVENT<br>OUT | | PA7 | | TIM17_<br>CH1 | TIM3_<br>CH2 | TSC_<br>G2_IO4 | TIM8_<br>CH1N | SPI1_<br>MOSI | TIM1_CH1N | | COMP2<br>_OUT | | | | | | EVENT<br>OUT | | PA8 | MCO | | | | I2C2_<br>SMBA | I2S2_<br>MCK | TIM1_CH1 | USART1<br>_CK | COMP3<br>_OUT | | TIM4_<br>ETR | | | | EVENT<br>OUT | | PA9 | | | | TSC_<br>G4_IO1 | I2C2_<br>SCL | I2S3_<br>MCK | TIM1_CH2 | USART1<br>_TX | COMP5<br>_OUT | TIM15_<br>BKIN | TIM2_<br>CH3 | | | | EVENT<br>OUT | | PA10 | | TIM17_<br>BKIN | | TSC_<br>G4_IO2 | I2C2_<br>SDA | | TIM1_CH3 | USART1<br>_RX | COMP6<br>_OUT | | TIM2_<br>CH4 | TIM8_<br>BKIN | | | EVENT<br>OUT | | PA11 | | | | | | | TIM1_CH1N | USART1<br>_CTS | COMP1<br>_OUT | CAN_RX | TIM4_<br>CH1 | TIM1_CH4 | TIM1_<br>BKIN2 | | EVENT<br>OUT | Table 12. Alternate functions for port A (continued) | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF14 | AF15 | |--------------------------|----------------|----------------------|--------------|----------------|--------------|--------------|----------------------|----------------|---------------|---------------|--------------|----------|------|------|--------------| | PA12 | | TIM16_<br>CH1 | | | | | TIM1_CH2N | USART1<br>_RTS | COMP2<br>_OUT | CAN_TX | TIM4_<br>CH2 | TIM1_ETR | | | EVENT<br>OUT | | PA13 | SWDIO<br>-JTMS | TIM16_<br>CH1N | | TSC_<br>G4_IO3 | | IR_<br>OUT | | USART3<br>_CTS | | | TIM4_<br>CH3 | | | | EVENT<br>OUT | | PA14 | SWCLK<br>-JTCK | | | TSC_<br>G4_IO4 | I2C1_<br>SDA | TIM8_<br>CH2 | TIM1_BKIN | USART2<br>_TX | | | | | | | EVENT<br>OUT | | PA15 | JTDI | TIM2_<br>CH1_<br>ETR | TIM8_<br>CH1 | | I2C1_<br>SCL | SPI1_<br>NSS | SPI3_NSS,<br>I2S3_WS | USART2<br>_RX | | TIM1_<br>BKIN | | | | | EVENT<br>OUT | Port & Pin Name PB0 PB1 PB3 PB4 PB5 PB6 PB7 PB8 PB9 PB10 PB11 PB12 PB13 AF0 JTDO-TRACES NJTRST TIM4\_ CH4 TIM17\_ TIM2\_ TIM2\_ CH4 CH3 CH1 I2C1\_ SDA 12C2\_ SMBA TSC\_ SYNC TSC\_ G6\_IO1 TSC\_ G6\_IO2 TSC\_ G6\_IO3 WO **EVENT** **EVENT** **EVENT** **EVENT** **EVENT** OUT OUT OUT OUT OUT | | Table 10. Alternate functions for port B | | | | | | | | | | | | | |----------------|------------------------------------------|----------------|---------------|---------------|--------------------------|---------------|---------------|--------|----------------|---------------|--------------|--|--| | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF12 | AF15 | | | | | TIM3_<br>CH3 | TSC_<br>G3_IO2 | TIM8_<br>CH2N | | TIM1_CH2N | | | | | | EVENT<br>OUT | | | | | TIM3_<br>CH4 | TSC_<br>G3_IO3 | TIM8_<br>CH3N | | TIM1_CH3N | | COMP4_<br>OUT | | | | EVENT<br>OUT | | | | TIM2_<br>CH2 | TIM4_<br>ETR | TSC_<br>G5_IO1 | TIM8_<br>CH1N | SPI1_<br>SCK | SPI3_SCK,<br>I2S3_CK | USART2_<br>TX | | | TIM3_<br>ETR | | EVENT | | | | TIM16_<br>CH1 | TIM3_<br>CH1 | TSC_<br>G5_IO2 | TIM8_<br>CH2N | SPI1_<br>MISO | SPI3_MISO,<br>I2S3ext_SD | USART2_<br>RX | | | TIM17_<br>BKIN | | EVENT<br>OUT | | | | TIM16_<br>BKIN | TIM3_<br>CH2 | TIM8_<br>CH3N | I2C1_<br>SMBA | SPI1_<br>MOSI | SPI3_MOSI,<br>I2S3_SD | USART2_<br>CK | | | TIM17_<br>CH1 | | EVENT<br>OUT | | | | TIM16_<br>CH1N | TIM4_<br>CH1 | TSC_<br>G5_IO3 | I2C1_SCL | TIM8_CH1 | TIM8_<br>ETR | USART1_<br>TX | | | TIM8_<br>BKIN2 | | EVENT<br>OUT | | | | TIM17_<br>CH1N | TIM4_<br>CH2 | TSC_<br>G5_IO4 | I2C1_<br>SDA | TIM8_<br>BKIN | | USART1_<br>RX | | | TIM3_<br>CH4 | | EVENT<br>OUT | | | | TIM16_<br>CH1 | TIM4_<br>CH3 | TSC_<br>SYNC | I2C1_SCL | | | | COMP1_<br>OUT | CAN_RX | TIM8_<br>CH2 | TIM1_<br>BKIN | EVENT<br>OUT | | | IR\_OUT TIM1\_ BKIN TIM1\_ CH1N SPI2\_NSS, SPI2\_SCK, 12S2\_CK 12S2\_WS COMP2\_ OUT USART3\_ USART3\_ USART3\_ USART3\_ TX RX CK CTS TIM8\_ CH3 CAN\_TX Table 13. Alternate functions for port B Table 13. Alternate functions for port B (continued) | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF12 | AF15 | |--------------------------|---------------|---------------|----------------|----------------|---------------|--------------------------|---------------|----------------|-----|-----|------|------|--------------| | PB14 | | TIM15_<br>CH1 | | TSC_<br>G6_IO4 | | SPI2_MISO,<br>I2S2ext_SD | TIM1_<br>CH2N | USART3_<br>RTS | | | | | EVENT<br>OUT | | PB15 | RTC_<br>REFIN | TIM15_<br>CH2 | TIM15_<br>CH1N | | TIM1_<br>CH3N | SPI2_MOSI,<br>I2S2_SD | | | | | | | EVENT<br>OUT | | Table 14. | Alternate | functions | for | port C | |-----------|-----------|-----------|-----|--------| |-----------|-----------|-----------|-----|--------| | Port &<br>Pin<br>Name | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |-----------------------|----------|----------|------------|-----------|----------|-----------------------|-----------| | PC0 | EVENTOUT | | | | | | | | PC1 | EVENTOUT | | | | | | | | PC2 | EVENTOUT | | COMP7_OUT | | | | | | PC3 | EVENTOUT | | | | | TIM1_BKIN2 | | | PC4 | EVENTOUT | | | | | | USART1_TX | | PC5 | EVENTOUT | | TSC_G3_IO1 | | | | USART1_RX | | PC6 | EVENTOUT | TIM3_CH1 | | TIM8_CH1 | | I2S2_MCK | COMP6_OUT | | PC7 | EVENTOUT | TIM3_CH2 | | TIM8_CH2 | | I2S3_MCK | COMP5_OUT | | PC8 | EVENTOUT | TIM3_CH3 | | TIM8_CH3 | | | COMP3_OUT | | PC9 | EVENTOUT | TIM3_CH4 | | TIM8_CH4 | I2S_CKIN | TIM8_BKIN2 | | | PC10 | EVENTOUT | | | TIM8_CH1N | UART4_TX | SPI3_SCK, I2S3_CK | USART3_TX | | PC11 | EVENTOUT | | | TIM8_CH2N | UART4_RX | SPI3_MISO, I2S3ext_SD | USART3_RX | | PC12 | EVENTOUT | | | TIM8_CH3N | UART5_TX | SPI3_MOSI, I2S3_SD | USART3_CK | | PC13 | | | | TIM1_CH1N | | | | | PC14 | | | | | | | | | PC15 | | | | | | | | Table 15. Alternate functions for port D | Port &<br>Pin Name | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------------------|----------|--------------|------------|-----------|----------|------------|------------| | PD0 | EVENTOUT | | | | | | CAN_RX | | PD1 | EVENTOUT | | | TIM8_CH4 | | TIM8_BKIN2 | | | PD2 | EVENTOUT | TIM3_ETR | | TIM8_BKIN | UART5_RX | | | | PD3 | EVENTOUT | TIM2_CH1_ETR | | | | | USART2_CTS | | PD4 | EVENTOUT | TIM2_CH2 | | | | | USART2_RTS | | PD5 | EVENTOUT | | | | | | USART2_TX | | PD6 | EVENTOUT | TIM2_CH4 | | | | | USART2_RX | | PD7 | EVENTOUT | TIM2_CH3 | | | | | USART2_CK | | PD8 | EVENTOUT | | | | | | USART3_TX | | PD9 | EVENTOUT | | | | | | USART3_RX | | PD10 | EVENTOUT | | | | | | USART3_CK | | PD11 | EVENTOUT | | | | | | USART3_CTS | | PD12 | EVENTOUT | TIM4_CH1 | TSC_G8_IO1 | | | | USART3_RTS | | PD13 | EVENTOUT | TIM4_CH2 | TSC_G8_IO2 | | | | | | PD14 | EVENTOUT | TIM4_CH3 | TSC_G8_IO3 | | | | | | PD15 | EVENTOUT | TIM4_CH4 | TSC_G8_IO4 | | | SPI2_NSS | | | Table 16. | <b>Alternate</b> | functions | for port E | |-----------|------------------|-----------|------------| | | | | | | Port &<br>Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF6 | AF7 | |--------------------|---------|----------|-----------|------------|-----------|------------|-----------| | PE0 | | EVENTOUT | TIM4_ETR | | TIM16_CH1 | | USART1_TX | | PE1 | | EVENTOUT | | | TIM17_CH1 | | USART1_RX | | PE2 | TRACECK | EVENTOUT | TIM3_CH1 | TSC_G7_IO1 | | | | | PE3 | TRACED0 | EVENTOUT | TIM3_CH2 | TSC_G7_IO2 | | | | | PE4 | TRACED1 | EVENTOUT | TIM3_CH3 | TSC_G7_IO3 | | | | | PE5 | TRACED2 | EVENTOUT | TIM3_CH4 | TSC_G7_IO4 | | | | | PE6 | TRACED3 | EVENTOUT | | | | | | | PE7 | | EVENTOUT | TIM1_ETR | | | | | | PE8 | | EVENTOUT | TIM1_CH1N | | | | | | PE9 | | EVENTOUT | TIM1_CH1 | | | | | | PE10 | | EVENTOUT | TIM1_CH2N | | | | | | PE11 | | EVENTOUT | TIM1_CH2 | | | | | | PE12 | | EVENTOUT | TIM1_CH3N | | | | | | PE13 | | EVENTOUT | TIM1_CH3 | | | | | | PE14 | | EVENTOUT | TIM1_CH4 | | | TIM1_BKIN2 | | | PE15 | | EVENTOUT | TIM1_BKIN | | | | USART3_RX | Table 17. Alternate functions for port F | Port & Pin Name | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |-----------------|----------|-----------|-----------|----------|----------|-----------|------------| | PF0 | | | | I2C2_SDA | | TIM1_CH3N | | | PF1 | | | | I2C2_SCL | | | | | PF2 | EVENTOUT | | | | | | | | PF4 | EVENTOUT | COMP1_OUT | | | | | | | PF6 | EVENTOUT | TIM4_CH4 | | I2C2_SCL | | | USART3_RTS | | PF9 | EVENTOUT | | TIM15_CH1 | | SPI2_SCK | | | | PF10 | EVENTOUT | | TIM15_CH2 | | SPI2_SCK | | | Memory mapping STM32F31xx # 5 Memory mapping Figure 7. STM32F31x memory map 0x5000 07FF AHB3 0xFFFF FFFF 0x5000 0000 Cortex-M4 Reserved with FPU 7 0x4800 1800 Internal Peripherals AHB2 0xE000 0000 0x4800 0000 Reserved 6 0x4002 43FF AHB1 0xC000 0000 0x4002 0000 Reserved 5 0x4001 6C00 APB2 0xA000 0000 0x4001 0000 Reserved 4 0x4000 A000 APB1 0x8000 0000 0x4000 0000 3 ,0x1FFF FFFF Option bytes 0x6000 0000 0x1FFF F800 System memory 2 0x1FFF D800 Reserved 0x1000 2000 0x4000 0000 Peripherals **CCM RAM** 0x1000 0000 Reserved 1 0x0804 0000 0x2000 0000 SRAM Flash memory 0x0800 0000 0 CODE Reserved 0x0004 0000 Flash, system 0x0000 0000 memory or SRAM, depending on BOOT configuration Reserved MSv30355V2 0x0000 00000 STM32F31xx Memory mapping Table 18. STM32F31x memory map and peripheral register boundary addresses | Bus | Boundary address | Size<br>(bytes) | Peripheral | |-------|---------------------------|-----------------|-----------------------| | AHB3 | 0x5000 0400 - 0x5000 07FF | 1 K | ADC3 - ADC4 | | АПВЭ | 0x5000 0000 - 0x5000 03FF | 1 K | ADC1 - ADC2 | | | 0x4800 1800 - 0x4FFF FFFF | ~132 M | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1 K | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1 K | GPIOE | | AHB2 | 0x4800 0C00 - 0x4800 0FFF | 1 K | GPIOD | | ALIDZ | 0x4800 0800 - 0x4800 0BFF | 1 K | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 K | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 K | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 M | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1 K | TSC | | | 0x4002 3400 - 0x4002 3FFF | 3 K | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 K | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 K | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 K | Flash interface | | AHBI | 0x4002 1400 - 0x4002 1FFF | 3 K | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 K | RCC | | | 0x4002 0800 - 0x4002 0FFF | 2 K | Reserved | | | 0x4002 0400 - 0x4002 07FF | 1 K | DMA2 | | | 0x4002 0000 - 0x4002 03FF | 1 K | DMA1 | | | 0x4001 8000 - 0x4001 FFFF | 32 K | Reserved | | | 0x4001 4C00 - 0x4001 7FFF | 13 K | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 K | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 K | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 K | TIM15 | | | 0x4001 3C00 - 0x4001 3FFF | 1 K | Reserved | | ADDO | 0x4001 3800 - 0x4001 3BFF | 1 K | USART1 | | APB2 | 0x4001 3400 - 0x4001 37FF | 1 K | TIM8 | | | 0x4001 3000 - 0x4001 33FF | 1 K | SPI1 | | | 0x4001 2C00 - 0x4001 2FFF | 1 K | TIM1 | | | 0x4001 0800 - 0x4001 2BFF | 9 K | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 K | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 K | SYSCFG + COMP + OPAMP | Memory mapping STM32F31xx Table 18. STM32F31x memory map and peripheral register boundary addresses (continued) | Bus | Boundary address | Size<br>(bytes) | Peripheral | |------|---------------------------|-----------------|------------| | | 0x4000 8000 - 0x4000 FFFF | 32 K | Reserved | | | 0x4000 7800 - 0x4000 7FFF | 2 K | Reserved | | | 0x4000 7400 - 0x4000 77FF | 1 K | DAC (dual) | | | 0x4000 7000 - 0x4000 73FF | 1 K | PWR | | | 0x4000 6C00 - 0x4000 6FFF | 1 K | Reserved | | | 0x4000 6800 - 0x4000 6BFF | 1 K | Reserved | | | 0x4000 6400 - 0x4000 67FF | 1 K | bxCAN | | | 0x4000 5C00 - 0x4000 63FF | 2 K | Reserved | | | 0x4000 5800 - 0x4000 5BFF | 1 K | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 K | I2C1 | | | 0x4000 5000 - 0x4000 53FF | 1 K | UART5 | | | 0x4000 4C00 - 0x4000 4FFF | 1 K | UART4 | | | 0x4000 4800 - 0x4000 4BFF | 1 K | USART3 | | | 0x4000 4400 - 0x4000 47FF | 1 K | USART2 | | APB1 | 0x4000 4000 - 0x4000 43FF | 1 K | I2S3ext | | | 0x4000 3C00 - 0x4000 3FFF | 1 K | SPI3/I2S3 | | | 0x4000 3800 - 0x4000 3BFF | 1 K | SPI2/I2S2 | | | 0x4000 3400 - 0x4000 37FF | 1 K | I2S2ext | | | 0x4000 3000 - 0x4000 33FF | 1 K | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 K | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 K | RTC | | | 0x4000 1800 - 0x4000 27FF | 4 K | Reserved | | | 0x4000 1400 - 0x4000 17FF | 1 K | TIM7 | | | 0x4000 1000 - 0x4000 13FF | 1 K | TIM6 | | | 0x4000 0C00 - 0x4000 0FFF | 1 K | Reserved | | | 0x4000 0800 - 0x4000 0BFF | 1 K | TIM4 | | | 0x4000 0400 - 0x4000 07FF | 1 K | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 K | TIM2 | #### **Electrical characteristics** 6 #### 6.1 **Parameter conditions** Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A max$ (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3o). #### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 1.8 V, $V_{DDA}$ = 3.3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2o). #### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 8. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 9*. Figure 8. Pin loading conditions Figure 9. Pin input voltage MCU pin MS19210V1 MS19211V1 ## 6.1.6 Power supply scheme Backup circuitry (LSE,RTC, Wake-up logic Backup registers) West-up logic (CPU, Digital & Memories) VDD VDD VDD VREF 10 nF 11 µF VREF VREF VREF VREF ADC/ COMparators, OPAMP, .... Figure 10. Power supply scheme Dotted lines represent the internal connections on low pin count packages, joining the dedicated supply pins. #### Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc..) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below the appropriate pins on the underside of the PCB to ensure the good functionality of the device. # 6.1.7 Current consumption measurement IDD VDD IDDA VDDA VDDA MS31435V1 Figure 11. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 19: Voltage characteristics*, *Table 20: Current characteristics*, and *Table 21: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 19. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | |----------------------------------------------------|---------------------------------------------------------------------|------------------------------------|------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External digital supply voltage | -0.3 | 1.95 | | | V <sub>DDA</sub> - V <sub>SS</sub> | External analog supply voltage | -0.3 | 4.0 | | | V <sub>DD</sub> - V <sub>DDA</sub> | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub> | - | 0.4 | | | V <sub>REF+</sub> -V <sub>DDA</sub> <sup>(2)</sup> | Allowed voltage difference for V <sub>REF+</sub> > V <sub>DDA</sub> | - | 0.4 | V | | | Input voltage on FT and FTf pins | V <sub>SS</sub> – 0.3 | V <sub>DD</sub> + 4.0 | ] v | | V <sub>IN</sub> <sup>(3)</sup> | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | | | VIN. | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | | | | Input voltage on POR pins | V <sub>SS</sub> – 0.3 | V <sub>DDA</sub> + 4.0 | | | ΔV <sub>DDx</sub> | Variations between different V <sub>DD</sub> power pins | - | 50 | mV | | V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | IIIV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3. sensitivity chara | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. The following relationship must be respected between V<sub>DDA</sub> and V<sub>DD</sub>: V<sub>DDA</sub> must power on before or at the same time as V<sub>DD</sub> in the power up sequence. V<sub>DDA</sub> must be greater than or equal to V<sub>DD</sub>. <sup>2.</sup> $V_{REF+}$ must be always lower or equal than $V_{DDA}$ ( $V_{REF+} \le V_{DDA}$ ). If unused then it must be connected to $V_{DDA}$ . <sup>3.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 20: Current characteristics* for the maximum allowed injected current values. **Table 20. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------------|---------------------------------------------------------------------------------|-------|------| | $\Sigma I_{VDD}$ | Total current into sum of all VDD_x power lines (source) | 160 | | | Σl <sub>VSS</sub> | Total current out of sum of all VSS_x ground lines (sink) | -160 | | | I <sub>VDD</sub> | Maximum current into each V <sub>DD_x</sub> power line (source) <sup>(1)</sup> | 100 | | | I <sub>VSS</sub> | Maximum current out of each V <sub>SS_x</sub> ground line (sink) <sup>(1)</sup> | -100 | | | | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | ^ | | ΣI | Total output current sunk by sum of all IOs and control pins <sup>(2)</sup> | 80 | mA | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup> | -80 | | | | Injected current on FT, FTf, POR and B pins <sup>(3)</sup> | -5/+0 | | | I <sub>INJ(PIN)</sub> | Injected current on TC and RST pin <sup>(4)</sup> | ± 5 | | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | | | $\Sigma I_{\text{INJ(PIN)}}$ | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub> and V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages. - 3. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value - A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 19: Voltage characteristics* for the maximum allowed input voltage values. - A positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ</sub>(PIN) must never be exceeded. Refer also to *Table 19: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 63*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 21. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | # 6.3 Operating conditions # 6.3.1 General operating conditions Table 22. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | | | |--------------------|---------------------------------------------------|-----------------------------------------------------------|-----------------|-----------------------|------|--|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 72 | | | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | | 0 36 | | MHz | | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | | 0 | 72 | | | | | $V_{DD}$ | Standard operating voltage | | 1.65 | 1.95 | V | | | | | Analog operating voltage (OPAMP and DAC not used) | | 1.65 | 3.6 | | | | | $V_{DDA}$ | Analog operating voltage (OPAMP and DAC used) | Must have a potential equal to or higher than $V_{ m DD}$ | 2.4 | 3.6 | V | | | | | Analog operating voltage (ADC used) | 1 100 | 1.8 V | 3.6 V | | | | | | | TC I/O | -0.3 | V <sub>DD</sub> +0.3 | | | | | M | I/O input voltage | TTa I/O | -0.3 | V <sub>DDA</sub> +0.3 | V | | | | $V_{IN}$ | | FT, FTf and POR I/O pins | -0.3 | 5.2 | V | | | | | | воото | 0 | 5.5 | | | | | | Power dissipation at T <sub>A</sub> = | LQFP100 | - | - 488 | | | | | $P_{D}$ | 85 °C for suffix 6 or T <sub>A</sub> = | LQFP64 | - | 444 | mW | | | | | 105 °C for suffix 7 <sup>(1)</sup> | LQFP48 | - | 364 | | | | | | Ambient temperature for 6 suffix version | Maximum power dissipation | -40 | 85 | °C | | | | TA | Sullix version | Low power dissipation <sup>(2)</sup> | <del>-4</del> 0 | 105 | | | | | IA | Ambient temperature for 7 suffix version | Maximum power dissipation | er _40 | | °C | | | | | Sumx version | Low power dissipation <sup>(2)</sup> | <del>-4</del> 0 | 125 | | | | | TJ | lunction tomporature rense | 6 suffix version | <b>-40</b> 105 | | °C | | | | IJ | Junction temperature range | 7 suffix version | <del>-4</del> 0 | 125 | | | | If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see *Table 21: Thermal characteristics*). In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Table 21: Thermal characteristics). # 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 23* are derived from tests performed under the ambient temperature condition summarized in *Table 22*. Table 23. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|------------|-----|-----|-------| | + | V <sub>DD</sub> rise time rate | | 0 | ∞ | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | | 20 | ∞ | μs/V | | + | V <sub>DDA</sub> rise time rate | | 0 | ∞ | μ5/ ν | | t∨DDA | V <sub>DDA</sub> fall time rate | | 20 | ∞ | | # 6.3.3 Embedded reference voltage The parameters given in *Table 24* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 22*. Table 24. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|---------------------------------------------------------------|-----------------------------------|------|-----|---------------------|--------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.2 | 1.25 | V | | V <sub>REFINT</sub> | internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.2 | 1.24 <sup>(1)</sup> | ٧ | | T <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | | 2.2 | - | - | μs | | V <sub>RERINT</sub> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 1.8 V ±10 mV | - | - | 10 <sup>(2)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | | - | - | 100 <sup>(2)</sup> | ppm/°C | | T <sub>REFINT_RDY</sub> (3) | Internal reference voltage temporization | - | 1.5 | 2.5 | 4.5 | ms | <sup>1.</sup> Data based on characterization results, not tested in production. Table 25. Internal reference voltage calibration values | Calibration value name | Description | Memory address | | | | |-------------------------|--------------------------------------------------------------------|---------------------------|--|--|--| | V <sub>REFINT_CAL</sub> | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB | | | | <sup>2.</sup> Guaranteed by design, not tested in production Guaranteed by design, not tested in production. Latency between the time when pin NPOR is set to 1 by the application and the time when V<sub>REFINTRDYF</sub> is set to 1 by the hardware. ### 6.3.4 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 11: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. ### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz,1 wait state from 24 to 48 MHz and 2 wait states from 48 to 72 MHz) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled f<sub>PCLK2</sub> = f<sub>HCLK</sub> and f<sub>PCLK1</sub> = f<sub>HCLK/2</sub> - When f<sub>HCLK</sub> > 8 MHz, the PLL is ON and the PLL input is equal to HSI/2 (4 MHz) or HSE (8 MHz) in bypass mode. The parameters given in *Table 26* to *Table 29* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 22*. Table 26. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 1.94 V | | | | | All peripherals enabled | | | | All | periphe | erals dis | abled | | | | | | | | | | |-----------------|----------------------|-------------------------|-------------------|-------------------------|---------------------|---------|---------------------|----------|---------------------|-----------|---------------------|------|-------|-------|--------|-----|-------|-------|--------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | T | М | ах @ Т, | A <sup>(1)</sup> | <b>T</b> | М | ax @ T | A <sup>(1)</sup> | Unit | | | | | | | | | | | | | | | | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 65.6 | 71.1 | 72.3 | 73.7 | 29.7 | 32.2 | 32.9 | 33.7 | | | | | | | | | | | | | | 64 MHz | 58.8 | 63.7 | 65.0 | 66.2 | 26.6 | 28.9 | 29.6 | 30.3 | | | | | | | | | | | | | External | 48 MHz | 45.1 | 48.9 | 50.1 | 51.1 | 20.5 | 22.2 | 22.9 | 23.5 | | | | | | | | | | | | | clock (HSE | 32 MHz | 30.7 | 33.3 | 34.4 | 35.2 | 14.0 | 15.2 | 15.8 | 16.4 | | | | | | | | | | | | Supply | bypass) | 24 MHz | 23.3 | 25.4 | 26.3 | 27.1 | 10.7 | 11.8 | 12.3 | 12.8 | | | | | | | | | | | | current in Run mode, | | 8 MHz | 7.9 | 8.7 | 9.3 | 9.9 | 3.6 | 4.1 | 4.5 | 5.2 | | | | | | | | | | | | executing | | 1 MHz | 1.2 | 1.5 | 1.8 | 2.6 | 0.7 | 0.9 | 1.2 | 2.0 | | | | | | | | | | | | from Flash | Internal<br>clock (HSI) | 64 MHz | 53.7 | 58.2 | 59.4 | 60.6 | 26.4 | 28.5 | 29.3 | 30.0 | | | | | | | | | | | | | | 48 MHz | 41.2 | 44.7 | 45.8 | 46.8 | 20.3 | 22.0 | 22.7 | 23.3 | mA | | | | | | | | | | | | | 32 MHz | 28.1 | 30.5 | 31.5 | 32.3 | 13.9 | 15.1 | 15.6 | 16.2 | | | | | | | | | | | | | | 24 MHz | 21.4 | 23.3 | 24.2 | 24.9 | 7.2 | 7.9 | 8.5 | 9.1 | | | | | | | | | | | | | | 8 MHz | 7.4 | 8.1 | 8.7 | 9.4 | 3.6 | 4.1 | 4.4 | 5.2 | | | | | | | | | | | I <sub>DD</sub> | | | 72 MHz | 66.7 | 72.3 <sup>(2)</sup> | 73.5 | 74.9 <sup>(2)</sup> | 30.8 | 33.3 <sup>(2)</sup> | 34.2 | 35.0 <sup>(2)</sup> | ША | | | | | | | | | | | | | 64 MHz | 59.7 | 64.7 | 65.9 | 67.2 | 27.5 | 29.8 | 30.5 | 31.3 | | | | | | | | | | | | | External | 48 MHz | 45.3 | 49.2 | 50.4 | 51.4 | 20.7 | 22.5 | 23.2 | 23.9 | | | | | | | | | | | | | clock (HSE | 32 MHz | 30.7 | 33.3 | 34.4 | 35.2 | 13.9 | 15.2 | 15.8 | 16.4 | | | | | | | | | | | | Supply | bypass) | 24 MHz | 23.2 | 25.3 | 26.1 | 26.9 | 10.5 | 11.5 | 12.1 | 12.6 | | | | | | | | | | | | current in Run mode, | | 8 MHz | 7.6 | 8.5 | 9.1 | 9.7 | 3.4 | 3.7 | 4.3 | 5.0 | | | | | | | | | | | | executing | | 1 MHz | 0.8 | 1.0 | 1.4 | 2.3 | 0.3 | 0.5 | 0.8 | 1.7 | | | | | | | | | | | | from RAM | | 64 MHz | 54.4 | 59.0 | 60.2 | 61.4 | 27.0 | 29.3 | 30.1 | 30.7 | | | | | | | | | | | | | | 48 MHz | 41.3 | 44.9 | 45.9 | 47.0 | 20.4 | 22.2 | 22.8 | 23.4 | | | | | | | | | | | | | Internal clock (HSI) | 32 MHz | 27.9 | 30.4 | 31.4 | 32.2 | 13.7 | 14.9 | 15.5 | 16.1 | | | | | | | | | | | | | | 24 MHz | 21.1 | 23.0 | 23.9 | 24.6 | 6.8 | 7.6 | 8.1 | 8.7 | | | | | | | | | | | | | | 8 MHz | 7.0 | 7.8 | 8.3 | 8.9 | 3.2 | 3.5 | 4.2 | 4.8 | | | | | | | | | | Table 26. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 1.94 V (continued) | | | | All peripherals enabled | | | | | All peripherals disabled | | | | | | |-----------------|----------------------|-----------------------------|-------------------------|-------|---------------------|--------|---------------------|--------------------------|--------------------|--------|--------------------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Tvn | М | ax @ T | A <sup>(1)</sup> | Typ | M | ax @ T | A <sup>(1)</sup> | Unit | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | | 72 MHz | 48.0 | 52.4 <sup>(2)</sup> | 53.7 | 54.9 <sup>(2)</sup> | 7.1 | 7.9 <sup>(2)</sup> | 8.5 | 9.1 <sup>(2)</sup> | | | | | | | 64 MHz | 42.9 | 46.8 | 48.1 | 49.1 | 6.4 | 7.1 | 7.6 | 8.2 | | | | | | External clock (HSE bypass) | 48 MHz | 32.5 | 35.5 | 36.7 | 37.6 | 4.8 | 5.3 | 5.9 | 6.6 | | | | | Cummbu | | 32 MHz | 21.9 | 24.0 | 25.0 | 25.7 | 3.2 | 3.6 | 4.2 | 4.9 | | | | | Supply current in | | 24 MHz | 16.6 | 18.2 | 19.0 | 19.8 | 2.5 | 2.7 | 3.3 | 4.0 | | | | 1 | Sleep<br>mode, | | 8 MHz | 5.4 | 6.1 | 6.7 | 7.3 | 0.7 | 0.9 | 1.3 | 2.2 | mA | | | I <sub>DD</sub> | executing | | 1 MHz | 0.5 | 0.7 | 1.1 | 2.0 | 0.1 | 0.1 | 0.5 | 1.3 | ША | | | | from Flash<br>or RAM | | 64 MHz | 37.5 | 40.9 | 42.3 | 43.2 | 5.9 | 6.7 | 7.2 | 7.8 | | | | O R | OI TO WI | | 48 MHz | 28.4 | 31.0 | 32.2 | 33.0 | 4.4 | 5.0 | 5.5 | 6.2 | | | | | | Internal<br>clock (HSI) | 32 MHz | 19.1 | 21.0 | 22.0 | 22.7 | 2.9 | 3.3 | 3.9 | 4.6 | | | | | | | 24 MHz | 14.5 | 15.9 | 16.7 | 17.4 | 1.5 | 1.7 | 2.2 | 3.0 | | | | | | | | 8 MHz | 4.8 | 5.4 | 5.9 | 6.6 | 0.5 | 0.7 | 1.1 | 2.0 | | - 1. Data based on characterization results, not tested in production unless otherwise specified. - 2. Data based on characterization results and tested in production with code executing from RAM. Table 27. Typical and maximum current consumption from the $\mathbf{V}_{\text{DDA}}$ supply | | | | | V <sub>DDA</sub> = 2.4 V | | | | V <sub>DDA</sub> = 3.6 V | | | | | |------------------|----------------------|----------------|-------------------|--------------------------|-------|---------------------|--------|--------------------------|-------|---------------------|--------|------| | Symbol | Parameter | Conditions (1) | f <sub>HCLK</sub> | Tun | М | ах @ Т <sub>А</sub> | (2) | Tun | М | ax @ T <sub>A</sub> | (2) | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 225 | 276 | 289 | 297 | 245 | 302 | 319 | 329 | | | | | | 64 MHz | 198 | 249 | 261 | 268 | 216 | 270 | 284 | 293 | | | | | in<br>de, | 48 MHz | 149 | 195 | 204 | 211 | 159 | 209 | 222 | 230 | | | | Cummbu | | 32 MHz | 102 | 145 | 152 | 157 | 110 | 154 | 162 | 169 | | | | Supply current in | | 24 MHz | 80 | 119 | 124 | 128 | 86 | 126 | 131 | 135 | | | | Run mode,<br>code | | 8 MHz | 2 | 3 | 4 | 6 | 3 | 4 | 5 | 9 | | | I <sub>DDA</sub> | executing | | 1 MHz | 2 | 3 | 5 | 7 | 3 | 4 | 6 | 9 | μA | | | from Flash<br>or RAM | | 64 MHz | 270 | 323 | 337 | 344 | 299 | 354 | 371 | 381 | | | | UI KAIVI | HSI clock | 48 MHz | 220 | 269 | 280 | 286 | 244 | 293 | 309 | 318 | | | | | | 32 MHz | 173 | 218 | 228 | 233 | 193 | 239 | 251 | 257 | | | | | | 24 MHz | 151 | 194 | 200 | 204 | 169 | 211 | 219 | 225 | | | | | | 8 MHz | 73 | 97 | 99 | 103 | 88 | 105 | 110 | 116 | | Current consumption from the V<sub>DDA</sub> supply is independent of whether the peripherals are on or off. Furthermore when the PLL is off, I<sub>DDA</sub> is independent from the frequency. 2. Data based on characterization results, not tested in production. Table 28. Typical and maximum V<sub>DD</sub> consumption in Stop mode | Symbol Parameter Condition | | | | Max <sup>(1)</sup> | | | | |----------------------------|-----------------------------------|---------------------------------------------------------------|-----|---------------------------|----------------------------|--------|----| | | Conditions | Typ@V <sub>DD</sub> (V <sub>DD</sub> =V <sub>DDA</sub> =1.8V) | | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | I <sub>DD</sub> | Supply<br>current in<br>Stop mode | All oscillators<br>OFF | 6.6 | 31.1 <sup>(2)</sup> | 560.5 | 1225.8 | μΑ | - 1. Data based on characterization results, not tested in production unless otherwise specified. - 2. Data based on characterization results and tested in production. Table 29. Typical and maximum V<sub>DDA</sub> consumption in Stop mode | | | | | $Typ@V_{DDA}(V_{DD} = 1.8V)$ | | | Max <sup>(1)</sup> | | | | | | | |------------------|-----------------------------------|---------------------------|-------|------------------------------|-------|-------|--------------------|-------|-------|---------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | 1.8 V | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | I <sub>DDA</sub> | Supply<br>current in<br>Stop mode | All<br>oscillators<br>OFF | 0.76 | 0.78 | 0.80 | 0.83 | 0.87 | 0.94 | 1.01 | 3.2 | 5.3 | 7.9 | μΑ | <sup>1.</sup> Data based on characterization results and tested in production. ### Typical current consumption The MCU is placed under the following conditions: - V<sub>DD</sub> = 1.8 V, V<sub>DDA</sub> = 3.3 V - All I/O pins available on each package are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz), and Flash prefetch is ON - When the peripherals are enabled, f<sub>APB1</sub> = f<sub>AHB/2</sub>, f<sub>APB2</sub> = f<sub>AHB</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8,16 and 64 is used for the frequencies 4 MHz, 2 MHz, 1 MHz, 500 kHz and 125 kHz respectively. Table 30. Typical current consumption in Run mode, code with data processing running from Flash | | | | | Ту | /p | | |-------------------------------------|---------------------------------|---------------------------------------|-------------------|------------------------|-------------------------|-------------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals<br>enabled | Peripherals<br>disabled | Unit | | | | | 72 MHz | 58.6 | 26.5 | | | | | | 64 MHz | 52.6 | 23.7 | | | | | | 48 MHz | 40.6 | 18.5 | | | | | | 32 MHz | 27.6 | 12.7 | | | | | | 24 MHz | 21.1 | 9.9 | | | | Supply current in Run mode from | | 16 MHz | 14.3 | 6.8 | mA | | I <sub>DD</sub> | V <sub>DD</sub> supply | | 8 MHz | 7.2 | 3.5 | - IIIA | | | | Running from HSE crystal clock 8 MHz, | 4 MHz | 4.1 | 2.1 | - | | | | | 2 MHz | 2.3 | 1.3 | | | | | | 1 MHz | 1.5 | 0.9 | | | | | | 500 kHz | 1.0 | 0.7 | | | | | | | crystal clock 8 MHz, | 125 kHz | 0.7 | | | | code executing from | 72 MHz | 239.0 | | | | | | Flash | 64 MHz | 210.3 | | | | | | | 48 MHz | 157.0 | | | | | | | 32 MHz | 108.1 | | | | | | | 24 MHz | 84.4 | | | | I <sub>DDA</sub> <sup>(1) (2)</sup> | Supply current in Run mode from | | 16 MHz | 60 | 0.8 | - μA<br>- μ | | IDDA (1/ (=/ | V <sub>DDA</sub> supply | | 8 MHz | 1. | .0 | | | | DDA 113 | | 4 MHz | 1. | .0 | | | | | | 2 MHz | 1. | .0 | | | | | | 1 MHz | 1.0 | | | | | | | 500 kHz | 1.0 | | | | | | | 125 kHz | 1. | .0 | | <sup>1.</sup> V<sub>DDA</sub> monitoring is ON. When peripherals are enabled, the power consumption of the analog part of peripherals such as ADC, DAC, Comparators, OpAmp etc. is not included. Refer to the tables of characteristics in the subsequent sections. Table 31. Typical current consumption in Sleep mode, code running from Flash or RAM | | | | | Ty | ур | | | |-------------------------------------|----------------------------------------|---------------------------------------|-------------------|------------------------|-------------------------|------|-----| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals<br>enabled | Peripherals<br>disabled | Unit | | | | | | 72 MHz | 42.5 | 6.5 | | | | | | | 64 MHz | 38.0 | 5.8 | | | | | | | 48 MHz | 28.8 | 4.4 | | | | | | | 32 MHz | 19.4 | 3.0 | | | | | | | 24 MHz | 14.6 | 2.3 | | | | | Supply current in | | 16 MHz | 9.8 | 1.6 | | | | I <sub>DD</sub> | Sleep mode from V <sub>DD</sub> supply | | 8 MHz | 4.8 | 0.8 | – mA | | | | | | 4 MHz | 2.9 | 0.6 | 1 | | | | | Running from HSE crystal clock 8 MHz, | 2 MHz | 1.7 | 0.5 | | | | | | | 1 MHz | 1.2 | 0.5 | | | | | | | 500 kHz | 0.9 | 0.5 | | | | | | | | crystal clock 8 MHz, | 125 kHz | 0.7 | 0.5 | | | | code executing from | 72 MHz | 239.0 | | | | | | | Flash or RAM | 64 MHz | 210.3 | | | | | | | | 48 MHz | 157.0 | | | | | | | | 32 MHz | 108.1 | | | | | | | | 24 MHz | 84.4 | | 7 | | | I <sub>DDA</sub> <sup>(1) (2)</sup> | Supply current in Sleep mode from | | 16 MHz | 60 | ).8 | μA | | | 'DDA` ´ ` ´ | V <sub>DDA</sub> supply | | 8 MHz | 1 | .0 | | | | | | | 4 MHz | 1 | .0 | | | | | | | 2 MHz | 1.0 | | | | | | | | 1 MHz | 1.0 | | | | | | | | 500 kHz | 1.0 | | | | | | | | 125 kHz | 1 | 1.0 | | | <sup>1.</sup> $V_{DDA}$ monitoring is ON <sup>2.</sup> When peripherals are enabled, the power consumption of the analog part of peripherals such as ADC, DAC, Comparators, OpAmp etc. is not included. Refer to the tables of characteristics in the subsequent sections. ### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 49: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption (see *Table 33: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ where $I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{DD}$ is the MCU supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 32. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | |-----------------|-------------|------------------------------------------------------------------------------------------|----------------------------------------------|------|------| | | | | 2 MHz | 0.10 | | | | | | 4 MHz | 0.17 | | | | | V <sub>DD</sub> = 1.8 V | 8 MHz | 0.40 | | | | | $C_{\text{ext}} = 0 \text{ pF}$ $C = C_{\text{INT}} + C_{\text{EXT}} + C_{\text{S}}$ | 18 MHz | 0.78 | İ | | | | | 36 MHz | 1.51 | | | | | | 48 MHz | 2.06 | | | | | | 2 MHz | 0.14 | | | | | | 4 MHz | 0.25 | | | | | $V_{DD} = 1.8 V$ $C_{ext} = 10 pF$ $C = C_{INT} + C_{EXT} + C_{S}$ | 8 MHz | 0.57 | | | | | | 18 MHz | 1.16 | mA | | | | | 36 MHz | 2.45 | | | | | | 48 MHz | 3.03 | | | | I/O current | | 2 MHz | 0.19 | | | I <sub>SW</sub> | consumption | $V_{DD} = 1.8 V$ $C_{ext} = 22 pF$ $C = C_{INT} + C_{EXT} + C_{S}$ | 4 MHz | 0.36 | | | | | | 8 MHz | 0.75 | | | | | | 18 MHz | 1.59 | | | | | | 36 MHz | 3.25 | | | | | | 2 MHz | 0.23 | | | | | V <sub>DD</sub> = 1.8 V | 4 MHz | 0.45 | | | | | $C_{ext} = 33 pF$ | 8 MHz | 0.94 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 18 MHz | 1.97 | | | | | | 36 MHz | 3.62 | | | | | | 2 MHz | 0.28 | | | | | V <sub>DD</sub> = 1.8 V | 4 MHz | 0.55 | | | | | $C_{\text{ext}} = 47 \text{ pF}$<br>$C = C_{\text{INT}} + C_{\text{EXT}} + C_{\text{S}}$ | 8 MHz | 1.15 | | | | | | 18 MHz | 2.42 | | <sup>1.</sup> CS = 5 pF (estimated value). # On-chip peripheral current consumption The MCU is placed under the following conditions: - all I/O pins are in analog input configuration - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature at 25°C and V<sub>DD</sub> = 1.8 V, V<sub>DDA</sub> = 3.3 V. Table 33. Peripheral current consumption | Davimbanal | Typical consumption <sup>(1)</sup> | l lm:4 | |--------------------------|------------------------------------|------------| | Peripheral | I <sub>DD</sub> | Unit | | BusMatrix <sup>(2)</sup> | 5.6 | | | DMA1 | 15.3 | | | DMA2 | 12.5 | | | CRC | 2.1 | | | GPIOA | 10.0 | | | GPIOB | 10.3 | | | GPIOC | 2.2 | | | GPIOD | 8.8 | | | GPIOE | 3.3 | | | GPIOF | 3.0 | | | TSC | 5.5 | | | ADC1&2 | 17.3 | | | ADC3&4 | 18.8 | \ /\ \ \ \ | | APB2-Bridge (3) | 3.6 | — μA/MHz | | SYSCFG | 7.3 | | | TIM1 | 40.0 | | | SPI1 | 8.8 | | | TIM8 | 36.4 | | | USART1 | 23.3 | | | TIM15 | 17.1 | | | TIM16 | 10.1 | | | TIM17 | 11.0 | | | APB1-Bridge (3) | 6.1 | | | TIM2 | 49.1 | | | TIM3 | 38.8 | | | TIM4 | 38.3 | | Table 33. Peripheral current consumption (continued) | Peripheral | Typical consumption <sup>(1)</sup> | Unit | |------------|------------------------------------|--------| | i empherai | I <sub>DD</sub> | Omi | | TIM6 | 9.7 | | | TIM7 | 12.1 | | | WWDG | 6.4 | | | SPI2 | 40.4 | | | SPI3 | 40.0 | | | USART2 | 41.9 | | | USART3 | 40.2 | | | UART4 | 36.5 | μA/MHz | | UART5 | 30.8 | | | I2C1 | 10.5 | | | I2C2 | 10.4 | | | CAN | 33.4 | | | PWR | 5.7 | | | DAC | 15.4 | | The power consumption of the analog part (I<sub>DDA</sub>) of peripherals such as ADC, DAC, Comparators, OpAmp etc. is not included. Refer to the tables of characteristics in the subsequent sections. <sup>2.</sup> BusMatrix is automatically active when at least one master is ON (CPU, DMA1 or DMA2). <sup>3.</sup> The APBx bridge is automatically active when at least one peripheral is ON on the same bus. # 6.3.5 Wakeup time from low-power mode The wakeup times given in *Table 34* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU: - For Stop or Sleep mode: the wakeup event is WFE. - WKUP1 (PA0) pin is used to wakeup from Standby, Stop and Sleep modes. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Table 34. Low-power mode wakeup timings | Symbol | Parameter | Typ @V <sub>DD</sub> = 1.8 V, V <sub>DDA</sub> = 3.3V | Max | Unit | |----------------------|------------------------|-------------------------------------------------------|-----|------------------| | t <sub>WUSTOP</sub> | Wakeup from Stop mode | 3.8 | 5.3 | μs | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | 6 | - | CPU clock cycles | ### 6.3.6 External clock source characteristics # High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 12*. Table 35. High-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|-----------------------------------------------------|------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency <sup>(1)</sup> | | 1 | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | V <sub>SS</sub> | ı | 0.3V <sub>DD</sub> | ٧ | | $t_{w(HSEH)} \ t_{w(HSEL)}$ | OSC_IN high or low time <sup>(1)</sup> | | 15 | i | - | ns | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time <sup>(1)</sup> | | - | - | 20 | 115 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 12. High-speed external clock source AC timing diagram ## Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 13* Table 36. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|-----------------------------------------------------|------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency <sup>(1)</sup> | | - | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | > | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | $t_{w(LSEH)} \ t_{w(LSEL)}$ | OSC32_IN high or low time <sup>(1)</sup> | | 450 | - | - | ns | | $\begin{array}{c} t_{r(\text{LSE})} \\ t_{f(\text{LSE})} \end{array}$ | OSC32_IN rise or fall time <sup>(1)</sup> | | - | - | 50 | 110 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 13. Low-speed external clock source AC timing diagram ### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Conditions<sup>(1)</sup> Min<sup>(2)</sup> Max<sup>(2)</sup> **Symbol Parameter** Typ Unit Oscillator frequency 8 32 MHz 4 fosc in 200 $R_F$ Feedback resistor $k\Omega$ \_ During startup<sup>(3)</sup> 8.5 $V_{DD}$ =1.8 V, Rm= 30 $\Omega$ , Λ 4 CL=10 pF@8 MHz $V_{DD}$ =1.8 V, Rm= 45 $\Omega$ 0.5 CL=10 pF@8 MHz HSE current consumption mΑ $I_{DD}$ V<sub>DD</sub>=1.8 V, Rm= 30Ω, 8.0 CL=10 pF@32 MHz $V_{DD}$ =1.8 V, Rm= 30 $\Omega$ 1 CL=10 pF@32 MHz $V_{DD}$ =1.8 V, Rm= 30 $\Omega$ 1.5 CL=10 pF@32 MHz mA/V 10 Oscillator transconductance Startup $g_{m}$ Table 37. HSE oscillator characteristics Startup time $t_{\rm SU(HSE)}^{(4)}$ V<sub>DD</sub> is stabilized 2 ms <sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\text{SU(HSE)}}$ startup time <sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 14*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 14. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. ### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 38*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 38. LSE oscillator | characteristics | $(f_{LSF} = 32.768 \text{ kHz})$ | |--------------------------|-----------------|----------------------------------| |--------------------------|-----------------|----------------------------------| | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |--------------------------|--------------------------------|-----------------------------------------------|--------------------|-----|--------------------|------| | | LSE current consumption | LSEDRV[1:0]=00<br>lower driving capability | - | 0.5 | 0.9 | | | | | LSEDRV[1:0]=01 medium low driving capability | - | - | 1 | ^ | | I <sub>DD</sub> | | LSEDRV[1:0]=10 medium high driving capability | - | - | 1.3 | μA | | | | LSEDRV[1:0]=11 higher driving capability | - | - | 1.6 | | | | | LSEDRV[1:0]=00<br>lower driving capability | 5 | - | - | | | <u> </u> | Oscillator<br>transconductance | LSEDRV[1:0]=01 medium low driving capability | 8 | - | - | μΑ/V | | 9 <sub>m</sub> | | LSEDRV[1:0]=10 medium high driving capability | 15 | - | - | μΑνν | | | | LSEDRV[1:0]=11 higher driving capability | 25 | - | - | | | t <sub>SU(LSE)</sub> (3) | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | s | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Figure 15. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. #### 6.3.7 Internal clock source characteristics The parameters given in *Table 39* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 22*. ### High-speed internal (HSI) RC oscillator Table 39. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------|--------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | | - | 8 | - | MHz | | TRIM | HSI user trimming step | | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI oscillator (factory calibrated) | T <sub>A</sub> = -40 to 105 °C | $-3.8^{(3)}$ | - | 4.6 <sup>(3)</sup> | % | | 400 | | T <sub>A</sub> = -10 to 85 °C | -2.9 <sup>(3)</sup> | - | 2.9 <sup>(3)</sup> | % | | ACC <sub>HSI</sub> | | T <sub>A</sub> = 0 to 70 °C | - | - | - | % | | | | T <sub>A</sub> = 25 °C | -1 | - | 1 | % | | t <sub>su(HSI)</sub> | HSI oscillator startup time | | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DD(HSI)</sub> | HSI oscillator power consumption | | - | 80 | 100 <sup>(2)</sup> | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. Figure 16. HSI oscillator accuracy characterization results ACCHSI 3% MAX -MIN TA [°C] -20 0 20 40 60 80 100 120 -2% -3% -5% MS30985V2 1. The above curves are based on characterisation results, not tested in production ### Low-speed internal (LSI) RC oscillator Table 40. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. ### 6.3.8 PLL characteristics The parameters given in *Table 41* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 22*. **Table 41. PLL characteristics** | Symbol | Parameter | | Unit | | | |----------------------|--------------------------------|-------------------|------|--------------------|-------| | Symbol | Farameter | Min | Тур | Max | Offic | | | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | - | 24 <sup>(2)</sup> | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 72 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. ## 6.3.9 Memory characteristics ### Flash memory The characteristics are given at $T_A$ = -40 to 105 $^{\circ}C$ unless otherwise specified. Table 42. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (2 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | ı | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | | Supply current | Write mode | - | - | 10 | mA | | IDD | Supply current | Erase mode | - | - | 12 | mA | <sup>1.</sup> Guaranteed by design, not tested in production. Table 43. Flash memory endurance and data retention | Symbol | Parameter Conditions | Conditions | Value | Unit | |------------------|----------------------|-----------------------------------------------------------------------------------------|--------------------|---------| | Symbol | | Conditions | Min <sup>(1)</sup> | Onit | | N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. #### 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 44*. They are based on the EMS levels and classes defined in application note AN1709. Level/ **Symbol Parameter Conditions** Class $V_{DD} = 1.8 \text{ V, LQFP100, T}_{A} = +25^{\circ}\text{C,}$ Voltage limits to be applied on any I/O pin to $V_{\text{FESD}}$ f<sub>HCLK</sub> = 72 MHz 2B induce a functional disturbance conforms to IEC 61000-4-2 $V_{DD} = 1.8 \text{ V, LQFP100, T}_{A} = +25^{\circ}\text{C,}$ Fast transient voltage burst limits to be f<sub>HCLK</sub> = 72 MHz $\mathsf{V}_{\mathsf{EFTB}}$ applied through 100 pF on V<sub>DD</sub> and V<sub>SS</sub> 4A pins to induce a functional disturbance conforms to IEC 61000-4-4 **Table 44. EMS characteristics** #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. ### Software recommendations The software flowchart must include the management of runaway conditions such as: - · Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). ### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. | Symbol | Parameter | Conditions | Monitored | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | |------------------|------------|--------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------|---------------------| | - Cymbon | - aramotor | | frequency band | 8/72 MHz | <b>5</b> 1 <b>5</b> | | | | Peak level $V_{DD} = 1.8 \text{ V}, T_A = 25 \text{ °C}, LQFP100 package compliant with IEC } 61967-2$ | 0.1 to 30 MHz | 7 | | | | Dook lovel | | 30 to 130 MHz | 16 | dΒμV | | S <sub>EMI</sub> | Peak level | | 130 MHz to 1GHz | 23 | | | | | | SAE EMI Level | 4 | - | Table 45. EMI characteristics ### 6.3.11 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | 2 | 2000 | | | | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to JESD22-C101 | II | 500 | V | Table 46. ESD absolute maximum ratings <sup>1.</sup> Data based on characterization results, not tested in production. ### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 47. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | ### 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. ### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of $-5 \,\mu\text{A}/+0 \,\mu\text{A}$ range), or other functional failure (for example reset occurrence or oscillator frequency deviation). The test results are given in Table 48 Table 48. I/O current injection susceptibility | | | Functional s | usceptibility | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0 | -0 | NA | | | | Injected current on PC0, PC1, PC2, PC3, PF2, PA0, PA1, PA2, PA3, PF4, PA4, PA5, PA6, PA7, PC4, PC5 with induced leakage current on other pins from this group less than -50 $\mu$ A | - 5 | - | | | I <sub>INJ</sub> | Injected current on PB0, PB1, PE7, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB12, PB13, PB14, PB15, PD8, PD9, PD10, PD11, PD12, PD13, PD14 with induced leakage current on other pins from this group less than -50 µA | - 5 | - | mA | | | Injected current on PC0, PC1, PC2, PC3, PF2, PA0, PA1, PA2, PA3, PF4, PA4, PA5, PA6, PA7, PC4, PC5, PB0, PB1, PE7, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB12, PB13, PB14, PB15, PD8, PD9, PD10, PD11, PD12, PD13, PD14 with induced leakage current on other pins from this group less than 400 μA | - | +5 | | | | Injected current on any other FT and FTf pins | <b>-</b> 5 | NA | | | | Injected current on any other pins | <b>-</b> 5 | +5 | | Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. ### 6.3.13 I/O port characteristics ### General input/output characteristics Unless otherwise specified, the parameters given in *Table 49* are derived from tests performed under the conditions summarized in *Table 22*. All I/Os are CMOS and TTL compliant. Table 49. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------|---------|-------------------------------------------|------|--| | | | TC and TTa I/O | - | - | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | | | | \ / | Low level input | FT and FTf I/O | - | - | 0.475 V <sub>DD</sub> -0.2 <sup>(1)</sup> | | | | $V_{IL}$ | voltage | BOOT0 | - | - | 0.3 V <sub>DD</sub> -0.3 <sup>(1)</sup> | | | | | | All I/Os except BOOT0 | - | - | 0.3 V <sub>DD</sub> <sup>(2)</sup> | ., | | | | | TC and TTa I/O | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | - | - | V | | | | High level input | FT and FTf I/O | 0.5 V <sub>DD</sub> +0.2 <sup>(1)</sup> | - | - | | | | $V_{IH}$ | voltage | воото | 0.2 V <sub>DD</sub> +0.95 <sup>(1)</sup> | - | - | | | | | | All I/Os except BOOT0 | 0.7 V <sub>DD</sub> <sup>(2)</sup> | - | - | | | | | | TC and TTa I/O | - | 200 (1) | - | | | | $V_{hys}$ | Schmitt trigger<br>hysteresis | FT and FTf I/O | - | 100 (1) | - | mV | | | | | воото | - | 300 (1) | - | | | | | | TC, FT, FTf and POR I/O TTa I/O in digital mode $V_{SS} \le V_{IN} \le V_{DD}$ | - | - | ±0.1 | | | | | | TTa I/O in digital mode<br>V <sub>DD</sub> ≤V <sub>IN</sub> ≤V <sub>DDA</sub> | - | - | 1 | | | | I <sub>lkg</sub> | Input leakage current (3) | TTa I/O in analog mode V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DDA</sub> | - | - | ±0.2 | μA | | | | | FT and FTf I/O <sup>(4)</sup><br>V <sub>DD</sub> ≤V <sub>IN</sub> ≤5 V | - | - | 10 | | | | | | POR<br>V <sub>DDA</sub> ≤ V <sub>IN</sub> ≤5 V | - | - | 10 | | | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{DD}$ | 25 | 40 | 55 | kΩ | | | C <sub>IO</sub> | I/O pin capacitance | | - | 5 | - | pF | | <sup>1.</sup> Data based on design simulation. <sup>2.</sup> Tested in production. <sup>3.</sup> Leakage could be higher than the maximum value. if negative current is injected on adjacent pins. Refer to *Table 48: I/O current injection susceptibility*. <sup>4.</sup> To sustain a voltage higher than $V_{DD}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimum (~10% order). All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. Figure 17. TC and TTa I/O input characteristics ### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2: - The sum of the currents sourced by all the I/Os on $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on $V_{DD}$ , cannot exceed the absolute maximum rating $\Sigma I_{VDD}$ (see *Table 20*). - The sum of the currents sunk by all the I/Os on $V_{SS}$ plus the maximum Run consumption of the MCU sunk on $V_{SS}$ cannot exceed the absolute maximum rating $\Sigma I_{VSS}$ (see *Table 20*). ### **Output voltage levels** Unless otherwise specified, the parameters given in *Table 50* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. All I/Os (FT, TTa and Tc unless otherwise specified) are CMOS and TTL compliant. Table 50. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------|---------------------------------------------------------|----------------------------------------------------------------|-----------------------|-----|------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +4 mA<br>1.65 V < V <sub>DD</sub> < 1.95 V | - | 0.4 | | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = -4 mA<br>1.65 V < V <sub>DD</sub> < 1.95 V | V <sub>DD</sub> – 0.4 | - | ٧ | | V <sub>OLFM+</sub> <sup>(1)(3)</sup> | Output low level voltage for an FTf I/O pin in FM+ mode | I <sub>IO</sub> = +10 mA<br>V <sub>DD</sub> = 1.65 V to 1.95 V | - | 0.4 | | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 20* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed ΣI<sub>IO(PIN)</sub>. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in *Table 20* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed ΣI<sub>IO(PIN)</sub>. <sup>3.</sup> Guaranted by Design, not tested in production. ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 19* and *Table 51*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Table 51. I/O AC characteristics<sup>(1)</sup> | OSPEEDRy [1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------------------------|-------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-----|-----------------------|------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 1.95 \text{ V}$ | - | 1 | MHz | | x0 | t <sub>f(IO)out</sub> | Output high to low level fall time | 0 50 5 7 4 05 77 4 05 77 | - | 125 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 125 <sup>(3)</sup> | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 4 <sup>(3)</sup> | MHz | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | | - | 62.5 <sup>(3)</sup> | no | | | t <sub>r(IO)out</sub> | Output low to high level rise time | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 1.95 \text{ V}$ | - | 62.5 <sup>(3)</sup> | ns | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 10 <sup>(3)</sup> | MHz | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 25 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 25 <sup>(3)</sup> | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | | - | 0.5 <sup>(4)(3)</sup> | MHz | | FM+ configuration <sup>(4)</sup> | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 16 <sup>(4)(3)</sup> | ns | | gg. | t <sub>r(IO)out</sub> | Output low to high level rise time | | - | 44 <sup>(4)(3)</sup> | 113 | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | - | ns | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0316 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> The maximum frequency is defined in Figure 19. <sup>3.</sup> Guaranteed by design, not tested in production. The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the STM32F30x and STM32F31x reference manual RM0316 for a description of FM+ I/O mode configuration. EXTERNAL $t_r(IO)$ out $t_r(I$ Figure 19. I/O AC characteristics definition ### 6.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PLI</sub> (see *Table 49*). Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 22*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------------------------------------------------|-----|---------------------------------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | | - | - | 0.3V <sub>DD</sub> +<br>0.07 <sup>(1)</sup> | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | | 0.445V <sub>DD</sub> +<br>0.398 <sup>(1)</sup> | - | - | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | | - | - | 100 <sup>(1)</sup> | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | | 700 <sup>(1)</sup> | - | - | ns | Table 52. NRST pin characteristics <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). Figure 20. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - 2. The user must ensure that the level on the NRST pin can go below the $V_{IL(NRST)}$ max level specified in <sup>1.</sup> Guaranteed by design, not tested in production. Table 52. Otherwise the reset will not be taken into account by the device. ### 6.3.15 NPOR pin characteristics The NPOR pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, Rpu (see Table 53) connected to $V_{DDA}$ supply. Unless otherwise specified, the parameters given in *Table 53* are derived from tests performed under ambient temperature and $V_{DDA}$ supply voltage conditions summarized in *Table 22*. | | Table 33. NFOR p | III Cilai acte | Halica | | | | |------------------------|-------------------------------------------------|-------------------|------------------------------|-----|--------------------------------|------| | Symbol <sup>(1)</sup> | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IL(NPOR)</sub> | NPOR Input low level voltage | | | | 0.475V <sub>DDA</sub><br>- 0.2 | V | | V <sub>IH(NPOR)</sub> | NPOR Input high level voltage | | 0.5V <sub>DDA</sub><br>+ 0.2 | | | V | | V <sub>hys(NPOR)</sub> | NPOR Schmitt trigger voltage hysteresis | | | 100 | | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | Table 53. NPOR pin characteristics #### 6.3.16 Timer characteristics The parameters given in *Table 54* are guaranteed by design. Refer to *Section 6.3.13: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|----------------------------------------------|-------------------------------------------|--------|-------------------------|----------------------| | | | | 1 | - | t <sub>TIMxCLK</sub> | | t <sub>res(TIM)</sub> | Timer resolution time | f <sub>TIMxCLK</sub> = 72 MHz | 13.9 | - | ns | | , | | f <sub>TIMxCLK</sub> = 144 MHz,<br>x= 1.8 | 6.95 | - | ns | | f | Timer external clock frequency on CH1 to CH4 | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | 'EXT | | f <sub>TIMxCLK</sub> = 72 MHz | 0 | 36 | MHz | | Pos | Timer resolution | TIMx (except TIM2) | - | 16 | bit | | Res <sub>TIM</sub> | Timer resolution | TIM2 | - | 32 | DIL | | | | | 1 | 65536 | t <sub>TIMxCLK</sub> | | t <sub>COUNTER</sub> | 16-bit counter clock period | f <sub>TIMxCLK</sub> = 72 MHz | 0.0139 | 910 | μs | | | To but dod.net. Glock ported | f <sub>TIMxCLK</sub> = 144 MHz,<br>x= 1.8 | 0.0069 | 455 | μs | Table 54. TIMx<sup>(1)(2)</sup> characteristics <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Table 54. TIMx<sup>(1)(2)</sup> characteristics (continued) | Symbol Parameter C | | Conditions | Min | Max | Unit | |------------------------|------------------------|-------------------------------------------|-----|---------------|----------------------| | | Maximum possible count | | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | t <sub>MAX</sub> COUNT | | f <sub>TIMxCLK</sub> = 72 MHz | - | 59.65 | S | | <sup>t</sup> MAX_COUNT | with 32-bit counter | f <sub>TIMxCLK</sub> = 144 MHz,<br>x= 1.8 | - | 29.825 | s | TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM4, TIM6, TIM15, TIM16 and TIM17 timers. <sup>2.</sup> Guaranteed by design, not tested in production. Table 55. IWDG min/max timeout period at 40 kHz (LSI) (1) | Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF | |-------------------|--------------|-------------------------------------|-------------------------------------| | /4 | 0 | 0.1 | 409.6 | | /8 | 1 | 0.2 | 819.2 | | /16 | 2 | 0.4 | 1638.4 | | /32 | 3 | 0.8 | 3276.8 | | /64 | 4 | 1.6 | 6553.6 | | /128 | 5 | 3.2 | 13107.2 | | /256 | 7 | 6.4 | 26214.4 | These timings are given for a 40 kHz clock but the microcontroller's internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. Table 56. WWDG min-max timeout value @72 MHz (PCLK)<sup>(1)</sup> | Prescaler | WDGTB | Min timeout value | Max timeout value | |-----------|-------|-------------------|-------------------| | 1 | 0 | 0.05687 | 3.6409 | | 2 | 1 | 0.1137 | 7.2817 | | 4 | 2 | 0.2275 | 14.564 | | 8 | 3 | 0.4551 | 29.127 | <sup>1.</sup> Guaranteed by design, not tested in production. ### 6.3.17 Communications interfaces ### I<sup>2</sup>C interface characteristics The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V $_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 57*. Refer also to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). Table 57. I2C timings specification (see I2C specification, rev.03, June 2007)<sup>(1)</sup> | Comple al | Parameter | Standa | rd mode | Fast mode | | Fast Mode Plus | | 11:4 | |---------------------|--------------------------------------------------|--------|---------------------|-----------|--------------------|----------------|---------------------|------| | Symbol | T didiliotoi | Min | Max | Min | Max | Min | Max | Unit | | f <sub>SCL</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | 0 | 1000 | KHz | | t <sub>LOW</sub> | Low period of the SCL clock | 4.7 | - | 1.3 | - | 0.5 | - | μs | | t <sub>HIGH</sub> | High Period of the SCL clock | 4 | | 0.6 | | 0.26 | - | μs | | t <sub>r</sub> | Rise time of both SDA and SCL signals | - | 1000 | - | 300 | - | 120 | ns | | t <sub>f</sub> | Fall time of both SDA and SCL signals | - | 300 | - | 300 | - | 120 | ns | | t <sub>HD;DAT</sub> | Data hold time | 0 | - | 0 | - | 0 | - | μs | | t <sub>VD;DAT</sub> | Data valid time | - | 3.45 <sup>(2)</sup> | - | 0.9 <sup>(2)</sup> | - | 0.45 <sup>(2)</sup> | μs | | t <sub>VD;ACK</sub> | Data valid acknowledge time | - | 3.45 <sup>(2)</sup> | - | 0.9 <sup>(2)</sup> | - | 0.45 <sup>(2)</sup> | μs | | t <sub>SU;DAT</sub> | Data setup time | 250 | - | 100 | - | 50 | - | ns | | t <sub>HD:STA</sub> | Hold time (repeated) START condition | 4.0 | - | 0.6 | - | 0.26 | - | μs | | t <sub>SU:STA</sub> | Set-up time for a repeated START condition | 4.7 | - | 0.6 | - | 0.26 | | μs | | t <sub>SU:STO</sub> | Set-up time for STOP condition | 4.0 | - | 0.6 | - | 0.26 | - | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | - | 1.3 | - | 0.5 | - | μs | | C <sub>b</sub> | Capacitive load for each bus line | - | 400 | - | 400 | - | 550 | pF | The I2C characteristics are the requirements from I2C bus specification rev03. They are guaranteed by design when I2Cx\_TIMING register is correctly programmed (Refer to the reference manual). These characteristics are not tested in production. <sup>2.</sup> The maximum tHD;DAT could be 3.45 µs, 0.9 µs and 0.45 µs for standard mode, fast mode and fast mode plus, but must be less than the maximum of tVD;DAT or tVD;ACK by a transition time. Table 58. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|----------------------------------------------------------------|-----|-----|------| | t <sub>SP</sub> | Pulse width of spikes that are suppressed by the analog filter | 50 | 260 | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 21. I<sup>2</sup>C bus AC waveforms and measurement circuit 1. Rs: Series protection resistors, Rp: Pull-up resistors, VDD\_I2C: I2C bus supply. ### SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 59* for SPI or in *Table 60* for $I^2S$ are derived from tests performed under ambient temperature, $f_{PCLKX}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 22*. Refer to Section 6.3.13: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 59. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|----------------------------------|-------------------------------------------------------|----------------|----------------|--------| | f <sub>SCK</sub> | SPI clock frequency | Master mode, C = 30pF | - | 18 | MHz | | 1/t <sub>c(SCK)</sub> | SPI Clock frequency | Slave mode | - | 18 | IVIITZ | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | - | 8 | ns | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 30 | 70 | % | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 2Tpclk | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode | 4Tpclk | - | | | t <sub>w(SCKH)</sub> | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2<br>- 3 | Tpclk/2<br>+ 3 | | | t <sub>su(MI)</sub> | Data input actus time | Master mode | 5.5 | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 6.5 | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 5 | - | | | t <sub>h(SI)</sub> | Data input noid time | Slave mode | 5 | - | ns | | t <sub>a(SO)</sub> <sup>(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 24 MHz | 0 | 4Tpclk | | | t <sub>dis(SO)</sub> (3) | Data output disable time | Slave mode | 0 | 24 | | | t <sub>v(SO)</sub> | Data output valid time | id time Slave mode (after enable edge) | | 39 | | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | | 3 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge) | 15 | - | | | t <sub>h(MO)</sub> | Data output floid tillie | Master mode (after enable edge) | 4 | - | | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z. Figure 22. SPI timing diagram - slave mode and CPHA = 0 <sup>1.</sup> Measurement points are done at $0.5V_{DD}$ and with external $C_L$ = 30 pF. Figure 24. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at $0.5V_{DD}$ and with external $C_L$ = 30 pF. Table 60. I<sup>2</sup>S characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------|-----------------------------------------------|--------------------------------------------|-------|--------|------| | f <sub>CK</sub> | I <sup>2</sup> S clock frequency | Master data: 16 bits,<br>audio freq=48 kHz | 1.496 | 1.503 | MHz | | 1/t <sub>c(CK)</sub> | | Slave | 0 | 12.288 | | | t <sub>r(CK)</sub> | I <sup>2</sup> S clock rise and fall time | Capacitive load<br>C <sub>L</sub> = 30 pF | - | 8 | | | t <sub>w(CKH)</sub> | I <sup>2</sup> S clock high time | Master f <sub>PCLK</sub> = 36 MHz, | 331 | - | | | t <sub>w(CKL)</sub> | I <sup>2</sup> S clock low time | audio frequency =<br>48 kHz | 332 | - | 20 | | t <sub>v(WS)</sub> | WS valid time | Master mode | 4 | - | ns | | t <sub>h(WS)</sub> | WS hold time | Master mode | 4 | - | | | t <sub>su(WS)</sub> | WS setup time | Slave mode | 4 | - | | | t <sub>h(WS)</sub> | WS hold time | Slave mode | 0 | - | | | Duty Cycle | I <sup>2</sup> S slave input clock duty cycle | Slave mode | 30 | 70 | % | Table 60. I<sup>2</sup>S characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|------------------------|----------------------------------------|-----|-----|------| | t <sub>su(SD_MR)</sub> | Data input setup time | Master receiver | 9 | | | | t <sub>su(SD_SR)</sub> | Data input setup time | Slave receiver | 2 | | | | t <sub>h(SD_MR)</sub> | Data input hold time | Master receiver | 0 | | | | t <sub>h(SD_SR)</sub> | Data input hold time | Slave receiver | 0 | | | | t <sub>v(SD_ST)</sub> | Data output valid time | Slave transmitter (after enable edge) | | 29 | ns | | t <sub>h(SD_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 12 | | | | t <sub>v(SD_MT)</sub> | Data output valid time | Master transmitter (after enable edge) | | 3 | | | t <sub>h(SD_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 2 | | | <sup>1.</sup> Data based on characterization results, not tested in production. Figure 25. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at $0.5V_{DD}$ and with external $C_L$ =30 pF - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 26. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at $0.5V_{DD}$ and with external $C_L$ =30 pF - 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. #### CAN (controller area network) interface Refer to Section 6.3.13: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX). #### 6.3.18 ADC characteristics Unless otherwise specified, the parameters given in *Table 61* to *Table 65* are guaranteed by design, with conditions summarized in *Table 22*. **Conditions Symbol** Min Unit **Parameter** Typ Max Analog supply voltage for 1.8 3.6 ٧ $V_{DDA}$ ADC clock frequency 0.14 72 MHz $f_{ADC}$ **Table 61. ADC characteristics** Table 61. ADC characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|---------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-----|-----------|--------------------| | | | Resolution = 12 bits,<br>Fast Channel | 0.01 | - | 5.14 | | | f <sub>S</sub> <sup>(1)</sup> | Sampling rate | Resolution = 10 bits,<br>Fast Channel | 0.012 | - | 6 | MSPS | | 'S`´ | | Resolution = 8 bits,<br>Fast Channel | 0.014 | - | 7.2 | IVIOPO | | | | Resolution = 6 bits,<br>Fast Channel | 0.0175 | - | 9 | | | f <sub>TRIG</sub> <sup>(1)</sup> | External trigger frequency | f <sub>ADC</sub> = 72 MHz<br>Resolution = 12 bits | - | - | 5.14 | MHz | | | | Resolution = 12 bits | - | - | 14 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | | 0 | - | $V_{DDA}$ | V | | R <sub>AIN</sub> <sup>(1)</sup> | External input impedance | | - | - | 100 | kΩ | | C <sub>ADC</sub> <sup>(1)</sup> | Internal sample and hold capacitor | | - | 5 | - | pF | | t <sub>CAL</sub> <sup>(1)</sup> | Calibration time | f <sub>ADC</sub> = 72 MHz | 1.56 | | | μs | | LCAL, | Calibration time | | 112 | | | 1/f <sub>ADC</sub> | | | Trigger conversion latency | CKMODE = 00 | 1.5 | 2 | 2.5 | 1/f <sub>ADC</sub> | | t <sub>latr</sub> (1) | Regular and injected | CKMODE = 01 | - | - | 2 | 1/f <sub>ADC</sub> | | 'latr` | channels without conversion | CKMODE = 10 | - | - | 2.25 | 1/f <sub>ADC</sub> | | | abort | CKMODE = 11 | - | - | 2.125 | 1/f <sub>ADC</sub> | | | | CKMODE = 00 | 2.5 | 3 | 3.5 | 1/f <sub>ADC</sub> | | t <sub>latrinj</sub> (1) | Trigger conversion latency Injected channels aborting a | CKMODE = 01 | - | - | 3 | 1/f <sub>ADC</sub> | | latrinj` ′ | regular conversion | CKMODE = 10 | - | - | 3.25 | 1/f <sub>ADC</sub> | | | | CKMODE = 11 | - | - | 3.125 | 1/f <sub>ADC</sub> | | t <sub>S</sub> <sup>(1)</sup> | Sampling time | f <sub>ADC</sub> = 72 MHz | 0.021 | - | 8.35 | μs | | is | Camping time | | 1.5 | 1 | 601.5 | 1/f <sub>ADC</sub> | | TADCVREG<br>_STUP | ADC Voltage Regulator<br>Start-up time | | - | - | 10 | μs | | t = 0.11 (1) | Total conversion time | f <sub>ADC</sub> = 72 MHz<br>Resolution = 12 bits | 0.19 | - | 3.5 | μs | | t <sub>CONV</sub> <sup>(1)</sup> | (including sampling time) | Resolution = 12 bits | 14 to 252 (t <sub>S</sub> for sa<br>successive ap | | | 1/f <sub>ADC</sub> | <sup>1.</sup> Data guaranteed by design Table 62. Maximum ADC R<sub>AIN</sub> <sup>(1)</sup> | | Sampling | Sampling | | R <sub>AIN</sub> max (kΩ) | | |------------|-------------------|-----------------------|------------------------------|---------------------------|-------------------------------| | Resolution | cycle @<br>72 MHz | time [ns] @<br>72 MHz | Fast channels <sup>(2)</sup> | Slow<br>channels | Other channels <sup>(3)</sup> | | | 1.5 | 20.83 | 0.018 | NA | NA | | | 2.5 | 34.72 | 0.150 | NA | 0.022 | | | 4.5 | 62.50 | 0.470 | 0.220 | 0.180 | | 40 5:45 | 7.5 | 104.17 | 0.820 | 0.560 | 0.470 | | 12 bits | 19.5 | 270.83 | 2.70 | 1.80 | 1.50 | | | 61.5 | 854.17 | 8.20 | 6.80 | 4.70 | | | 181.5 | 2520.83 | 22.0 | 18.0 | 15.0 | | | 601.5 | 8354.17 | 82.0 | 68.0 | 47.0 | | | 1.5 | 20.83 | 0.082 | NA | NA | | | 2.5 | 34.72 | 0.270 | 0.082 | 0.100 | | | 4.5 | 62.50 | 0.560 | 0.390 | 0.330 | | 40.1.7 | 7.5 | 104.17 | 1.20 | 0.82 | 0.68 | | 10 bits | 19.5 | 270.83 | 3.30 | 2.70 | 2.20 | | | 61.5 | 854.17 | 10.0 | 8.2 | 6.8 | | | 181.5 | 2520.83 | 33.0 | 27.0 | 22.0 | | | 601.5 | 8354.17 | 100.0 | 82.0 | 68.0 | | | 1.5 | 20.83 | 0.150 | NA | 0.039 | | | 2.5 | 34.72 | 0.390 | 0.180 | 0.180 | | | 4.5 | 62.50 | 0.820 | 0.560 | 0.470 | | 0.1.11 | 7.5 | 104.17 | 1.50 | 1.20 | 1.00 | | 8 bits | 19.5 | 270.83 | 3.90 | 3.30 | 2.70 | | | 61.5 | 854.17 | 12.00 | 12.00 | 8.20 | | | 181.5 | 2520.83 | 39.00 | 33.00 | 27.00 | | | 601.5 | 8354.17 | 100.00 | 100.00 | 82.00 | | | 1.5 | 20.83 | 0.270 | 0.100 | 0.150 | | | 2.5 | 34.72 | 0.560 | 0.390 | 0.330 | | | 4.5 | 62.50 | 1.200 | 0.820 | 0.820 | | 0.1." | 7.5 | 104.17 | 2.20 | 1.80 | 1.50 | | 6 bits | 19.5 | 270.83 | 5.60 | 4.70 | 3.90 | | | 61.5 | 854.17 | 18.0 | 15.0 | 12.0 | | | 181.5 | 2520.83 | 56.0 | 47.0 | 39.0 | | | 601.5 | 8354.17 | 100.00 | 100.0 | 100.0 | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> All fast channels, expect channels on PA2, PA6, PB1, PB12. 3. Channels available on PA2, PA6, PB1 and PB12. Table 63. ADC accuracy - limited test conditions 1) (1)(2) | Symbol | Parameter | ( | Conditions | | Min<br>(3) | Тур | Max<br>(3) | Unit | |--------|-------------------------|--------------------------------------------------------------|-----------------|---------------------|------------|------|------------|------| | | | | Cinale ended | Fast channel 5.1 Ms | - | ±3.5 | ±6 | | | ET | Total | | Single ended | Slow channel 4.8 Ms | - | ±4.5 | ±7 | | | _ E1 | unadjusted<br>error | | Differential | Fast channel 5.1 Ms | - | ±3.5 | ±6 | | | | | | Differential – | Slow channel 4.8 Ms | - | ±3.5 | ±6 | | | | | | Single anded | Fast channel 5.1 Ms | - | ±1 | ±5 | | | EO | Offset error | | Single ended | Slow channel 4.8 Ms | - | ±1 | ±5 | | | | Oliset elloi | | Differential | Fast channel 5.1 Ms | - | ±1 | ±3 | | | | | | Dillerential | Slow channel 4.8 Ms | - | ±1 | ±3 | | | | | | Single ended | Fast channel 5.1 Ms | - | ±3 | ±6 | | | EG | Coin orror | | Single ended | Slow channel 4.8 Ms | - | ±4 | ±6 | LSB | | EG | Gain error | | Differential | Fast channel 5.1 Ms | - | ±1 | ±2 | LOD | | | | | Dillerential | Slow channel 4.8 Ms | - | ±1.5 | ±3 | - | | | | Sampling freq. $\leq$ 5 Msps<br>$V_{DDA} = V_{REF+} = 3.3 V$ | Single ended | Fast channel 5.1 Ms | - | ±1 | ±1 | | | ED | Differential linearity | | Single ended | Slow channel 4.8 Ms | - | ±1 | ±1.5 | | | | error | | Differential | Fast channel 5.1 Ms | - | ±1 | ±1 | | | | | 25°C | Dillerential | Slow channel 4.8 Ms | - | ±1 | ±1 | | | | | | Single ended | Fast channel 5.1 Ms | - | ±1.5 | ±3 | | | EL | Integral<br>linearity | | Sirigle efficed | Slow channel 4.8 Ms | - | ±2 | ±3 | | | | error | | Differential | Fast channel 5.1 Ms | - | ±1 | <u>±2</u> | | | | | | Dillerential | Slow channel 4.8 Ms | - | ±1 | <u>±2</u> | | | | | | Single ended | Fast channel 5.1 Ms | 10.3 | 10.7 | ı | | | ENOR | Effective | | Single ended | Slow channel 4.8 Ms | 10.4 | 10.7 | - | hite | | LINOB | ENOB number of bits | | Differential | Fast channel 5.1 Ms | 10.9 | 11.3 | - | bits | | | 510 | | Dillerential | Slow channel 4.8 Ms | 10.9 | 11.3 | - | | | | Cianal to | | Single anded | Fast channel 5.1 Ms | 64 | 66 | - | | | SINAD | Signal-to-<br>noise and | | Single ended | Slow channel 4.8 Ms | 65 | 66 | - | dB | | SINAD | distortion ratio | | Differential | Fast channel 5.1 Ms | 67 | 70 | - | ub | | | TallU | | Dilleterilial | Slow channel 4.8 Ms | 67 | 70 | - | | Table 63. ADC accuracy - limited test conditions 1) (1)(2) (continued) | Symbol | Parameter | C | Min<br>(3) | Тур | Max<br>(3) | Unit | | | |-------------------------|--------------------------|--------------------------------------|---------------------|---------------------|------------|------|-----|----| | | Signal-to- | Single ended | Fast channel 5.1 Ms | 64 | 67 | - | | | | SNR | | Sirigle efficed | Slow channel 4.8 Ms | 65 | 67 | - | | | | noise ratio | ADC clock freq. ≤ 72 MHz | Differential | Fast channel 5.1 Ms | 68 | 70 | - | | | | | | Sampling freq ≤ 5 Msps | Dinordina | Slow channel 4.8 Ms | 69 | 70 | - | dB | | | | $V_{DDA} = V_{REF+} = 3.3 \text{ V}$ | Single anded | Fast channel 5.1 Ms | - | -75 | -72 | uБ | | TUD | Total | 25°C | Single ended | Slow channel 4.8 Ms | - | -72 | -70 | | | THD harmonic distortion | | Differential | Fast channel 5.1 Ms | - | -80 | -74 | | | | | | | Dilletetillat | Slow channel 4.8 Ms | - | -76 | -71 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC accuracy. <sup>3.</sup> Data based on characterization results, not tested in production. Table 64. ADC accuracy - limited test conditions 2) (1)(2)(3) | Symbol | Parameter | С | onditions | | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit | |--------|------------------------|------------------------------------------------------------------------|--------------|---------------------|--------------------|--------------------|------| | | | | Single | Fast channel 5.1 Ms | - | ±7 | | | ET | Total | | Ended | Slow channel 4.8 Ms | - | ±7 | | | EI | unadjusted<br>error | | Differential | Fast channel 5.1 Ms | - | ±7 | | | | | | Dillerential | Slow channel 4.8 Ms | - | <u>+</u> 7 | | | | | | Single | Fast channel 5.1 Ms | - | ±5 | | | EO | Offset error | | Ended | Slow channel 4.8 Ms | - | ±5 | | | EU | Oliset elloi | | Differential | Fast channel 5.1 Ms | - | <u>±4</u> | | | Ì | | | Dillerential | Slow channel 4.8 Ms | - | ±4 | | | | | | Single | Fast channel 5.1 Ms | - | ±7 | | | EG | Gain error | | Ended | Slow channel 4.8 Ms | - | ±7 | LSB | | LG | Gain entiti | ADC clock freq. ≤ 72 MHz, Sampling freq. ≤ 5 Msps | Differential | Fast channel 5.1 Ms | - | ±3 | LSB | | | | | Dillerential | Slow channel 4.8 Ms | - | ±3 | İ | | | | $2 \text{ V} \le \text{V}_{DDA}$ , $\text{V}_{REF+} \le 3.6 \text{ V}$ | Single | Fast channel 5.1 Ms | - | ±1.5 | | | ED | Differential linearity | 337. 1.2. | Ended | Slow channel 4.8 Ms | - | ±1.5 | | | LD | error | | Differential | Fast channel 5.1 Ms | - | ±1.5 | | | | | | Dillerential | Slow channel 4.8 Ms | - | ±1 | | | | | | Single | Fast channel 5.1 Ms | - | ±3 | | | EL | Integral<br>linearity | | Ended | Slow channel 4.8 Ms | - | ±3 | | | | error | | Differential | Fast channel 5.1 Ms | - | <u>+2</u> | | | | | | Dillerential | Slow channel 4.8 Ms | - | <u>+2</u> | | | | | | Single | Fast channel 5.1 Ms | 10.2 | - | | | ENOB | Effective number of | | Ended | Slow channel 4.8 Ms | 10.2 | - | bits | | LINOD | bits | | Differential | Fast channel 5.1 Ms | 10.8 | - | Dita | | | | | Dilicicinal | Slow channel 4.8 Ms | 10.8 | - | | Table 64. ADC accuracy - limited test conditions 2) (1)(2)(3) (continued) | Symbol | Parameter | С | onditions | | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit | |--------|---------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|---------------------|--------------------|--------------------|------| | | Ciamal to | | Single | Fast channel 5.1 Ms | - | 63 | | | SINIAD | Signal-to-<br>noise and | | Ended | Slow channel 4.8 Ms | - | 63 | | | SINAD | SINAD distortion ratio | Differential | Fast channel 5.1 Ms | - | 67 | | | | | Tallo | | Differential | Slow channel 4.8 Ms | - | 67 | | | | | | Single | Fast channel 5.1 Ms | 64 | - | | | SNR | Signal-to- | ADC clock freq. ≤ 72 MHz,<br>Sampling freq. ≤ 5 Msps,<br>2 V ≤ V <sub>DDA</sub> , V <sub>REF+</sub> ≤ 3.6 V | Ended | Slow channel 4.8 Ms | 64 | - | dB | | SINK | noise ratio | | Differential | Fast channel 5.1 Ms | 67 | - | uБ | | | | DDA: KEI | Dillerential | Slow channel 4.8 Ms | 67 | - | | | | | | Single | Fast channel 5.1 Ms | - | -71 | | | TUD | Total harmonic distortion | | Ended | Slow channel 4.8 Ms | - | -69 | | | וחט | | | Differential | Fast channel 5.1 Ms | - | -73 | | | | | | חוווכופוונומו | Slow channel 4.8 Ms | - | -70 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC accuracy. <sup>3.</sup> Better performance may be achieved in restricted $V_{\text{DDA}}$ , frequency and temperature ranges. <sup>4.</sup> Data based on characterization results, not tested in production. Table 65. ADC accuracy (1)(2)(3) | Symbol | Parameter | С | onditions | | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit | |-----------|------------------------|----------------------------------------------------------------|-----------------|---------------------|--------------------|--------------------|------| | | | | Cinalo andod | Fast channel 5.1 Ms | - | ±8 | | | ГТ | Total | | Single ended | Slow channel 4.8 Ms | - | ±8 | | | ET | unadjusted<br>error | | Differential | Fast channel 5.1 Ms | - | ±7 | | | | | | Dillerential | Slow channel 4.8 Ms | - | ±7 | | | | | | Single ended | Fast channel 5.1 Ms | - | ±7 | | | EO | Offset error | rror | Sirigle efficed | Slow channel 4.8 Ms | - | ±7 | | | LO | Oliset elloi | | Differential | Fast channel 5.1 Ms | - | ±4 | | | | | | Differential | Slow channel 4.8 Ms | - | ±4 | | | | | | Single ended | Fast channel 5.1 Ms | - | ±7 | | | EG | Gain error | | Single ended | Slow channel 4.8 Ms | - | ±7 | LSB | | LG | Gain enoi | | Differential | Fast channel 5.1 Ms | - | ±3 | LOD | | | | | Dillerential | Slow channel 4.8 Ms | - | ±3 | | | | | | Single ended - | Fast channel 5.1 Ms | - | ±1.5 | | | ED | Differential linearity | ADC clock freq. ≤ 72 MHz,<br>Sampling freq. ≤ 5 Msps | Single ended | Slow channel 4.8 Ms | - | ±1.5 | | | LD | error | 1.8 V $\leq$ V <sub>DDA</sub> , V <sub>REF+</sub> $\leq$ 3.6 V | Differential - | Fast channel 5.1 Ms | - | ±1.5 | | | | | | Differential - | Slow channel 4.8 Ms | - | ±1 | | | | | | Single ended | Fast channel 5.1 Ms | - | ±3 | | | EL | Integral linearity | | onigic crided | Slow channel 4.8 Ms | - | ±3 | | | | error | | Differential | Fast channel 5.1 Ms | - | <u>+2</u> | | | | | | Dillerential | Slow channel 4.8 Ms | - | <u>+2</u> | | | | | | Single ended | Fast channel 5.1 Ms | 10.2 | - | | | ENOB | Effective number of | | onigic crided | Slow channel 4.8 Ms | 10.2 | - | bits | | LINOD | bits | | Differential | Fast channel 5.1 Ms | 10.8 | - | Dita | | | | | Dilicicitiai | Slow channel 4.8 Ms | 10.8 | - | | | | Signal-to- | | Single ended | Fast channel 5.1 Ms | - | 63 | | | SINAD | noise and | | onigic crided | Slow channel 4.8 Ms | - | 63 | dB | | CII VI ID | distortion ratio | | Differential | Fast channel 5.1 Ms | - | 67 | an | | | | | Dinoronia | Slow channel 4.8 Ms | - | 67 | | | Symbol | Parameter | С | Conditions | | | | | |-------------------------------|---------------------|------------------------------------------------------------------------------------------------|---------------------|---------------------|----|-----|----| | | | | Single anded | Fast channel 5.1 Ms | 64 | - | | | SNR Signal-to-<br>noise ratio | Signal-to- | | Single ended | Slow channel 4.8 Ms | 64 | - | • | | | | D:# ! ! | Fast channel 5.1 Ms | 67 | - | | | | | | ADC clock freq. ≤ 72 MHz, | Differential | Slow channel 4.8 Ms | 67 | - | dB | | | | Sampling freq $\leq$ 5 Msps,<br>1.8 V $\leq$ V <sub>DDA</sub> , V <sub>REF+</sub> $\leq$ 3.6 V | Cimarla andad | Fast channel 5.1 Ms | - | -70 | uБ | | TUD | Total | DDA/ INCL | Single ended | Slow channel 4.8 Ms | - | -69 | | | _ | harmonic distortion | | Differential | Fast channel 5.1 Ms | - | -72 | | | | | | Dillerential | Slow channel 4.8 Ms | - | -70 | | Table 65. ADC accuracy (1)(2)(3) (continued) - 1. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for $I_{\text{INJ}(\text{PIN})}$ and $\Sigma I_{\text{INJ}(\text{PIN})}$ in Section 6.3.13 does not affect the ADC accuracy. accuracy. - 3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges. - 4. Data based on characterization results, not tested in production. V<sub>DDA</sub> depending on package)] 4096 E<sub>G</sub> (1) Example of an actual transfer curve 4095 (2) The ideal transfer curve 4094 (3) End point correlation line 4093 **E**<sub>T</sub>=Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. $\mathbf{E_O}\!\!=\!\!$ Offset Error: deviation between the first actual transition and the first ideal one. 6 $\mathbf{E_{G}}\!\!=\!\!\mathbf{Gain}$ Error: deviation between the last ideal transition and the last actual one. $\mathbf{E_{D}}\!\!=\!\!\mathrm{Differential}$ Linearity Error: maximum deviation between actual steps and the ideal one. 4 $\mathbf{E_L} {=} \mathsf{Integral}$ Linearity Error: maximum deviation between any actual transition and the end point 3 2 correlation line. 1 LSB<sub>IDEAL</sub> 0 4093 4094 4095 4096 V<sub>DDA</sub> $V_{SSA}$ ai14395b Figure 27. ADC accuracy characteristics Figure 28. Typical connection diagram using the ADC - 1. Refer to *Table 61* for the values of R<sub>AIN</sub>. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in Figure 10. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. #### 6.3.19 **DAC** electrical specifications Table 66. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|----------------------------------------|-----|-----|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------| | V <sub>DDA</sub> | Analog supply voltage for DAC ON | 2.4 | - | 3.6 | V | | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load with buffer ON | 5 | - | - | kΩ | | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer<br>OFF | - | - | 15 | kO | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | - | - | 50 | | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | ٧ | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code (0x0E0) to (0xF1C) at V <sub>DDA</sub> = 3.6 V | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | - | - | V <sub>DDA</sub> – 0.2 | | and (0x155) and (0xEAB) at V <sub>DDA</sub> = 2.4 V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | - | 0.5 | - | | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | - | - | V <sub>DDA</sub> – 1LSB | ٧ | excursion of the DAC. | Table 66. DAC characteristics (continued) | Symbol | Parameter | Min | Тур | Max | Unit | , | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--------------------------------------------------------------------------------------------------------| | I <sub>DDA</sub> <sup>(3)</sup> | DAC DC current consumption in quiescent | - | - | 380 | μA | With no load, middle code (0x800) on the input | | IDDA''' | mode (Standby mode) <sup>(2)</sup> | - | - | 480 | μA | With no load, worst code (0xF1C) on the input | | DNL <sup>(3)</sup> | Differential non linearity Difference between two | - | - | ±0.5 | LSB | Given for a 10-bit input code | | | consecutive code-1LSB) | - | - | ±2 | LSB | Given for a 12-bit input code | | | Integral non linearity | - | - | ±1 | LSB | Given for a 10-bit input code | | INL <sup>(3)</sup> | (difference between<br>measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | - | - | ±4 | LSB | Given for a 12-bit input code | | | Offset error | - | - | ±10 | mV | | | Offset <sup>(3)</sup> | (difference between measured value at Code | - | - | ±3 | LSB | Given for a 10-bit input code at V <sub>DDA</sub> = 3.6 V | | | $(0x800)$ and the ideal value = $V_{DDA}/2$ ) | - | - | ±12 | LSB | Given for a 12-bit input code at V <sub>DDA</sub> = 3.6 V | | Gain<br>error <sup>(3)</sup> | Gain error | - | - | ±0.5 | % | Given for a 12-bit input code | | t <sub>SETTLING</sub> (3) | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | - | 3 | 4 | μs | $C_{LOAD} \le 50 \text{ pF, } R_{LOAD} \ge 5 \text{ k}\Omega$ | | Update rate <sup>(3)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | - | - | 1 | MS/s | $C_{LOAD} \le 50 \text{ pF, } R_{LOAD} \ge 5 \text{ k}\Omega$ | | t <sub>WAKEUP</sub> (3) | Wakeup time from off state (Setting the ENx bit in the DAC Control register) | - | 6.5 | 10 | μs | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5$ k $\Omega$ input code between lowest and highest possible ones. | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | - | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | <sup>1.</sup> Guaranteed by design, not tested in production. Quiescent mode refers to the state of the DAC a keeping steady value on the output, so no dynamic consumption is involved. <sup>3.</sup> Data based on characterization results, not tested in production. Figure 29. 12-bit buffered /non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. ## 6.3.20 Comparator characteristics Table 67. Comparator characteristics<sup>(1)</sup> | Symbol | Parameter | Cond | itions | Min | Тур | Max | Unit | |--------------------------|--------------------------------------|------------------------------------------------|-------------------------------------------------------|------|------------|------------------|-----------| | $V_{DDA}$ | Analog supply voltage | | | 1.65 | - | 3.6 | | | V <sub>IN</sub> | Comparator input voltage range | | | 0 | - | V <sub>DDA</sub> | ٧ | | $V_{BG}$ | Scaler input voltage | | | - | 1.2 | - | | | V <sub>SC</sub> | Scaler offset voltage | | | - | ±5 | ±10 | mV | | t <sub>S_SC</sub> | Scaler startup time from power down | | | - | - | 0.1 | ms | | t <sub>START</sub> | Comparator startup time | Startup time to reach properties specification | Startup time to reach propagation delay specification | | - | 60 | μs | | | | Ultra-low power mode | | - | 2 | 4.5 | | | | Propagation delay for | Low power mode | | - | 0.7 | 1.5 | μs | | | 200 mV step with 100 mV | Medium power mode | | - | 0.3 | 0.6 | | | | overdrive | Lligh anod made | V <sub>DDA</sub> ≥ 2.7 V | - | 50 | 100 | 20 | | 4 | | High speed mode | V <sub>DDA</sub> < 2.7 V | - | 100 | 240 | ns | | $t_D$ | | Ultra-low power mode | | - | 2 | 7 | | | | Propagation delay for full | Low power mode | | - | 0.7 | 2.1 | μs | | | range step with 100 mV | Medium power mode | | - | 0.3 | 1.2 | | | | overdrive | Lligh anod made | V <sub>DDA</sub> ≥ 2.7 V | - | 90 | 180 | 20 | | | | High speed mode | V <sub>DDA</sub> < 2.7 V | - | 110 | 300 | ns | | V <sub>offset</sub> | Comparator offset error | | | - | <u>±</u> 4 | ±10 | mV | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | | | - | 18 | - | μV/°<br>C | Table 67. Comparator characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Condition | ons | Min | Тур | Max | Unit | |------------------|-----------------------|---------------------------------------|-----------------------|-----|-----|-----|------| | | | Ultra-low power mode | | - | 1.2 | 1.5 | | | | COMP current | Low power mode | | - | 3 | 5 | | | IDD(COMP) | consumption | Medium power mode | | - | 10 | 15 | μA | | | | High speed mode | | - | 75 | 100 | | | | | No hysteresis<br>(COMPxHYST[1:0]=00) | | - | 0 | - | | | | | Low hysteresis<br>(COMPxHYST[1:0]=01) | High speed mode | 3 | | 13 | | | | | | All other power modes | 5 | 8 | 10 | | | V <sub>hys</sub> | Comparator hysteresis | Medium hysteresis | High speed mode | 7 | | 26 | mV | | | | (COMPxHYST[1:0]=10) | All other power modes | 9 | 15 | 19 | | | | | High hysteresis | High speed mode | 18 | | 49 | | | | | (COMPxHYST[1:0]=11) | All other power modes | 19 | 31 | 40 | | <sup>1.</sup> Data based on characterization results, not tested in production. # 6.3.21 Operational amplifier characteristics Table 68. Operational amplifier characteristics<sup>(1)</sup> | Symbol | Param | neter | Condition | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------|-------| | $V_{DDA}$ | Analog supply voltage | | | 2.4 | - | 3.6 | V | | CMIR | Common mode inpu | t range | | 0 | - | $V_{DDA}$ | V | | | | Maximum | 25°C, No Load on output. | - | - | 4 | | | VI | Input offset voltage | calibration range | All voltage/Temp. | - | - | 6 | mV | | VI <sub>OFFSET</sub> | input onset voltage | After offset | 25°C, No Load on output. | - | - | 1.6 | IIIV | | | | calibration | All voltage/Temp. | 1 | ı | 3 | | | ΔVI <sub>OFFSET</sub> | Input offset voltage of | drift | | 1 | 5 | - | μV/°C | | I <sub>LOAD</sub> | Drive current | | | - | - | 500 | μΑ | | IDDOPAMP | Consumption | | No load, quiescent mode | - | 690 | 1450 | μΑ | | CMRR | Common mode reject | ction ratio | | - | 90 | - | dB | | PSRR | Power supply rejection | on ratio | DC | 73 | 117 | - | dB | | GBW | Bandwidth | | | - | 8.2 | - | MHz | | SR | Slew rate | | | - | 4.7 | - | V/µs | | R <sub>LOAD</sub> | Resistive load | | | 4 | - | - | kΩ | | C <sub>LOAD</sub> | Capacitive load | | | - | - | 50 | pF | | VOH | High saturation volta | 00 | R <sub>load</sub> = min,<br>Input at V <sub>DDA</sub> . | - | - | 100 | | | VOH <sub>SAT</sub> | rigii saturation voita | y <del>e</del> | R <sub>load</sub> = 20K,<br>Input at V <sub>DDA</sub> . | - | - | 20 | mV | | VOL <sub>SAT</sub> | Low saturation voltage | 70 | Rload = min,<br>input at 0V | - | - | 100 | IIIV | | VOLSAT | Low Saturation Voltage | y <del>c</del> | Rload = 20K,<br>input at 0V. | - | - | 20 | | | φm | Phase margin | | | - | 62 | - | 0 | | t <sub>OFFTRIM</sub> | Offset trim time: duri minimum time neede steps to have 1 mV a | ed between two | | - | - | 2 | ms | | twakeup | Wake up time from 0 | DFF state. | $\begin{split} &C_{LOAD} \leq \!\! 50 \text{ pf,} \\ &R_{LOAD} \geq 4 \text{ k}\Omega, \\ &\text{Follower} \\ &\text{configuration} \end{split}$ | 1 | 2.8 | 5 | μs | Table 68. Operational amplifier characteristics<sup>(1)</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|----------|---------------------|------------------------| | | | | - | 2 | - | | | DCA gain | Non inverting gain value | | - | 4 | - | | | PGA gain | Non inverting gain value | | - | 8 | - | | | | | | - | 16 | - | | | | | Gain=2 | - | 5.4/5.4 | - | | | D | R2/R1 internal resistance values in | Gain=4 | - | 16.2/5.4 | - | kO | | R <sub>network</sub> | PGA mode <sup>(2)</sup> | Gain=8 | - | 37.8/5.4 | - | kΩ | | | | Gain=16 | - | 40.5/2.7 | - | | | PGA gain error | PGA gain error | | -1% | - | 1% | | | I <sub>bias</sub> | OPAMP input bias current | | - | - | ±0.2 <sup>(3)</sup> | μA | | | | PGA Gain = 2,<br>Cload = 50pF,<br>Rload = 4 $K\Omega$ | - | 4 | - | | | DOA DW | PGA bandwidth for different non inverting gain | PGA Gain = 4,<br>Cload = 50pF,<br>Rload = 4 $K\Omega$ | - | 2 | - | | | PGA BW | | PGA Gain = 8,<br>Cload = 50pF,<br>Rload = 4 $K\Omega$ | ſ | 1 | | MHz | | | | C | PGA Gain = 16,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$ | - | 0.5 | - | | | | @ 1KHz, Output loaded with 4 KΩ | - | 109 | - | | | en | Voltage noise density | @ 10KHz,<br>Output loaded<br>with 4 KΩ | - | 43 | - | $\frac{nV}{\sqrt{Hz}}$ | <sup>1.</sup> Guaranteed by design, not tested in production. R2 is the internal resistance between OPAMP output and OPAMP inverting input. R1 is the internal resistance between OPAMP inverting input and ground. The PGA gain =1+R2/R1 <sup>3.</sup> Mostly TTa I/O leakage, when used in analog mode. Electrical characteristics STM32F31xx Figure 30. OPAMP Voltage Noise versus Frequency ## 6.3.22 Temperature sensor characteristics Table 69. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------|------|------|-----------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ±1 | <u>+2</u> | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> | Voltage at 25 °C | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> (1) | Startup time | 4 | - | 10 | μs | | T <sub>S_temp</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the temperature | 2.2 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. Table 70. Temperature sensor calibration values | Calibration value name | Description | Memory address | |------------------------|----------------------------------------------------------------------------|---------------------------| | TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF F7B8 - 0x1FFF F7B9 | | TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7C2 - 0x1FFF F7C3 | <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. # 7 Package characteristics # 7.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. 112/124 DocID024472 Rev 1 Figure 31. LQFP100 - 14 x 14 mm, 100-pin low-profile quad flat package outline 1. Drawing is not to scale. Table 71. LQPF100 – 14 x 14 mm, low-profile quad flat package mechanical data | Complete al | millimeters | | | inches <sup>(1)</sup> | | | |-------------|-------------|-------|------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.60 | | | 0.063 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.2 | 0.0035 | | 0.0079 | | D | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | | D1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | D3 | | 12.00 | | | 0.4724 | | | Е | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | Table 71. LQPF100 – 14 x 14 mm, low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | E1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | E3 | | 12.00 | | | 0.4724 | | | е | | 0.50 | | | 0.0197 | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | CCC | | | 0.08 | | | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Dimensions are in millimeters. 114/124 DocID024472 Rev 1 Figure 33. LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 72. LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data | Sumb al | millimeters | | | | | | |---------|-------------|------|------|--------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | | | 1.60 | | | 0.0630 | | A1 | 0.05 | | 0.15 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | Table 72. LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data (continued) | Comple al | millimeters | | | inches <sup>(1)</sup> | | | |-----------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | D | 11.80 | 12.00 | 12.20 | 0.4646 | 0.4724 | 0.4803 | | D1 | 9.80 | 10.00 | 10.20 | 0.3858 | 0.3937 | 0.4016 | | D3 | | 7.50 | | | 0.2953 | | | E | 11.80 | 12.00 | 12.20 | 0.4646 | 0.4724 | 0.4803 | | E1 | 9.80 | 10.00 | 10.20 | 0.3858 | 0.3937 | 0.4016 | | E3 | | 7.50 | | | 0.2953 | | | е | | 0.50 | | | 0.0197 | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | | | 0.08 | | | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 1. Dimensions are in millimeters. Figure 35. LQFP48 - 7 x 7 mm, 48-pin low-profile quad flat package outline 1. Drawing is not to scale. Table 73. LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|------|------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.60 | | | 0.0630 | | A1 | 0.05 | | 0.15 | 0.0020 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | D | 8.80 | 9.00 | 9.20 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.80 | 7.00 | 7.20 | 0.2677 | 0.2756 | 0.2835 | | D3 | | 5.50 | | | 0.2165 | | Table 73. LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data (continued) | Cumbal | | millimeters | | inches <sup>(1)</sup> | | | |--------|------|-------------|------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Е | 8.80 | 9.00 | 9.20 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.80 | 7.00 | 7.20 | 0.2677 | 0.2756 | 0.2835 | | E3 | | 5.50 | | | 0.2165 | | | е | | 0.50 | | | 0.0197 | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | | | 0.08 | | | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 1. Dimensions are in millimeters. ### 7.2 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 22: General operating conditions on page 55*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>IA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. $P_{I\!/O}$ max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | | | |-------------------|-------------------------------------------------------------------------|-------|------|--|--| | | Thermal resistance junction-ambient LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45 | | | | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient LQFP48 - 7 × 7 mm | 55 | °C/W | | | | | Thermal resistance junction-ambient LQFP100 - 14 × 14 mm / 0.5 mm pitch | 41 | | | | Table 74. Package thermal characteristics ### 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ### 7.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Part numbering*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F31x at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. ### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 3 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 2 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V ``` P_{INTmax} = 50 mA × 3.5 V= 175 mW ``` $P_{IOmax} = 3 \times 8 \text{ mA} \times 0.4 \text{ V} + 2 \times 20 \text{ mA} \times 1.3 \text{ V} = 61.6 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 61.6 mW: $P_{Dmax} = 175 + 61.6 = 236.6 \text{ mW}$ Thus: $P_{Dmax} = 236.6 \text{ mW}$ Using the values obtained in *Table 74* T<sub>Jmax</sub> is calculated as follows: ``` For LQFP64, 45°C/W ``` ``` T_{Jmax} = 82 °C + (45°C/W × 236.6 mW) = 82 °C + 10.65 °C = 92.65 °C ``` This is within the range of the suffix 6 version parts ( $-40 < T_{.l} < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see Section 8: Part numbering). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 9 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax}$ = 20 mA × 3.5 V= 70 mW $P_{IOmax} = 9 \times 8 \text{ mA} \times 0.4 \text{ V} = 28.8 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 28.8 mW: $P_{Dmax} = 70 + 28.8 = 98.8 \text{ mW}$ Thus: P<sub>Dmax</sub> = 98.8 mW Using the values obtained in $\it Table 74 T_{\it Jmax}$ is calculated as follows: For LQFP100, 41°C/W $T_{Jmax}$ = 115 °C + (41°C/W × 98.8 mW) = 115 °C + 4.05 °C = 119.05 °C This is within the range of the suffix 7 version parts ( $-40 < T_J < 125$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see Section 8: Part numbering). Part numbering STM32F31xx ## 8 Part numbering Table 75. Ordering information scheme xxx = programmed parts TR = tape and reel 122/124 DocID024472 Rev 1 STM32F31xx Revision history # 9 Revision history Table 76. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 08-Apr-2013 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time without notice All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING. ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 124/124 DocID024472 Rev 1