# Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceed the OCM data sheet. # **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-35835 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. # Am27S06/27S07 64-Bit Noninverting-Output Bipolar RAM #### DISTINCTIVE CHARACTERISTICS - Fully decoded 16-word x 4-bit low power Schottky RAMs - Internal ECL circuitry for optimum speed/power performance over voltage and temperature - Output preconditioned during write to eliminate the write recovery glitch - Available with three-state outputs (Am27S07/07A) or with open collector outputs (Am27S06/06A) - Electrically tested and optically inspected die for the assemblers of hybrid products #### **GENERAL DESCRIPTION** The Am27S06/06A and Am27S07/07A are 64-bit RAMs built using Schottky diode clamped transistors in conjunction with internal ECL circuitry and are ideal for use in scratch pad and high-speed buffer memory applications. Each memory is organized as a fully decoded 16-word memory of 4 bits per word. Easy memory expansion is provided by an active LOW chip select (CS) input and open collector OR tieable outputs or three-state outputs. An active LOW Write line ( $\overline{WE}$ ) controls the writing/reading operation of the memory. When the chip select and write lines are LOW the information on the four data inputs $D_0$ to D<sub>3</sub> is written into the addressed memory word and preconditions the output circuitry so that correct data is present at the outputs when the write cycle is complete. This preconditioning operation insures minimum write recovery times by eliminating the "write recovery glitch." Reading is performed with the chip select line LOW and the write line HIGH. The information stored in the addressed word is read out on the four noninverting outputs $O_0$ to $O_3$ . During the writing operation or when the chip select line is HIGH the four outputs of the memory go to an inactive high impedance state. #### **BLOCK DIAGRAM** #### MODE SELECT TABLE | In | put | Data Output | | |----|-----|-------------------------|----------| | CS | WE | Status O <sub>0-3</sub> | Mode | | L | L | Output Disabled | Write | | L | Н | Selected Word | Read | | Н | Х | Output Disabled | Deselect | H = HIGH L = LOW X = Don't Care #### PRODUCT SELECTOR GUIDE | Access Time | 25 ns | 30 ns | 35 ns | 50 ns | | |-------------------------------|--------|--------|--------|--------|--| | lcc | 100 mA | 105 mA | 100 mA | 105 mA | | | Temperature Range | С | М | С | М | | | Open Collector<br>Part Number | 279 | 06A | 27S06 | | | | Three-State<br>Part Number | 27907A | | 27\$07 | | | Publication # Rev. Amendment 03205 D /0 # CONNECTION DIAGRAM Top View <sup>\*</sup>Also available in 16-Pin Flatpack. Connections identical to DIPs. Note: Pin 1 is marked for orientation. ## LOGIC SYMBOL #### **ORDERING INFORMATION** #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Package Type - D. Temperature Range - E. Optional Processing ### Am27S06 Open-Collector, Noninverting-Output Bipolar RAM Am27S07 Three-State, Noninverting-Output Bipolar RAM #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### **Valid Combinations** AM27S06 AM27S06A PC, PCB, AM27S07 DC. DCB Am27S07A #### ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) for APL products is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Device Class - D. Package Type - E. Lead Finish Open-Collector, Noninverting-Output Bipolar RAM Am27S07 Three-State, Noninverting-Output Bipolar RAM | Valid Combinations | | | | | | |--------------------|-------|--|--|--|--| | AM27S06 | /BEA. | | | | | | AM27S06A | /BFA. | | | | | | AM27S07 | /B2C | | | | | | AM27S07A | 7920 | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 | to +150°C | |---------------------------------------|-----------------------| | Ambient Temperature with | | | Power Applied –55 | to +125°C | | Supply Voltage0.5 V | to +7.0 V | | DC Voltage Applied to Outputs0.5 V to | +V <sub>CC</sub> Max. | | DC Input Voltage0.5 V | to +5.5 V | | Output Current into Outputs | 20 mA | | DC Input Current30 mA | to +5 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices | 1 1 3 - | |------------------------------------|--------------------| | Commercial (C) Devices Temperature | 0 to +75°C | | Supply Voltage | +4.75 V to +5.25 V | | Military (M) Devices | | | Temperature | 55 to +125°C | | Supply Voltage | +4.5 V to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. See Note 5 ### DC CHARACTERISTICS over operating range unless otherwise specified\* | Parameter | Perameter | | | | | 7 <b>906/27</b><br>06A/27S | | | |-----------------|---------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------|-------|----------------------------|------|--------| | Symbol | Description | Test Conditions | | | | Тур. | Max. | Unite | | Voн | Output HIGH | V <sub>CC</sub> = Min. | I <sub>OH</sub> = −5.2 mA | COM'L | 2.4 | 3.2 | | Volts | | (Note 2) | Voltage | VIN = VIH OF VIL | I <sub>OH</sub> = -2.0 mA | MIL | 2.7 | 5.2 | | VOI6 | | VoL | Output LOW | Voc = Min., | IOL = 16 mA | ě | + 1 | 350 | 450 | mV | | VOL | Voltage | VIN - VIH or VIL | IQL = 20 mA | | | 380 | 500 | ,1114 | | | Input HIGH Level | Guaranteed input Lo | gical HIGH | COM'L | 2.0 | - | | Volts | | VIH . | Subrit Licus revei | Voltage for All input | s (Note 3) | MIL | 2.1 | | | | | <del>,</del> | 1-44-1-00011-4-4-1 | Guaranteed Input Lo | Guaranteed Input Logical LOW COM'L | COM'L | | | 0.8 | | | VIL | Input LOW Level | Voltage for All Input | ge for All Inputs (Note 3) MIL | | | 1 | 0.8 | l | | | Input LOW Current | V <sub>CC</sub> = Max., | WE, Do-D3, Ao-A3 | WE, D <sub>0</sub> -D <sub>3</sub> , A <sub>0</sub> -A <sub>3</sub> | | -15 | -250 | μА | | hL | IIIDUL LOW CUITAR | V <sub>IN</sub> = 0.40 V | হৈ | | | -30 | -250 | μ., | | Ін | Input HIGH<br>Current | V <sub>CC</sub> = Mex., V <sub>IN</sub> = 2 | .7 V | | | 0 | 10 | μΑ | | SC<br>(Note 2) | Output Short<br>Circuit Current | V <sub>CC</sub> = Max.,<br>V <sub>OUT</sub> = 0.0 V (Note | 4) | | -20 | 45 | -90 | mA | | 1 | Power Supply | All Inputs = GND | | COM'L | 7 + 2 | 75 | 100 | , IIIA | | loc | Current . | V <sub>CC</sub> = Max. | | MIL | - | 75 | 105 | l | | VCL | Input Clamp<br>Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -1 | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA | | | -0.85 | -1.2 | Volts | | low | Output Leakage | VCS - V <sub>IN</sub> or VWE-V <sub>IL</sub><br>V <sub>OUT</sub> - 2.4 V, V <sub>CC</sub> - Max. | | el. | 0 | 40 | .,, | | | Current Current | | VCS = V <sub>JH</sub> or VWE = V <sub>IL</sub><br>VOUT = 0.4 V, V <sub>CC</sub> = Max. (Note 2) | | (Note 2) | -40 | 0 | | - μΑ | Notes: 1. Typical limits are at $V_{CC} = 5.0 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . 2. This applies to three-state devices only. These are absolute voltages with respect to device ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. 4. Not more than one output should be shorted at a time. Duration of the short circuit should not be more than one second. 5. Operating specification with adequate time for temperature stabilization and transverse air flow exceeding 400 linear feet per minute. Conformance testing performed instantaneously where T<sub>A</sub> = T<sub>C</sub> = T<sub>J</sub>. θ<sub>JA</sub> ≈ 50°5w (with moving air) for Ceramic DIP. $\theta_{\rm JC} \approx 10-17^{\circ}$ for Flatpack and leadless chip carrier. \*See the last page of this spec for Group A Subgroup Testing information. # SWITCHING TEST CIRCUIT # SWITCHING TEST WAVEFORM # KEY TO SWITCHING WAVEFORMS | WAVEFORM | INPUTS | OUTPUTS | |-------------|----------------------------------------|----------------------------------------------------| | | MUST BE<br>STEADY | WILL BE<br>STEADY | | | MAY CHANGE<br>FROM H TO L | WILL BE<br>CHANGING<br>FROM H TO L | | | MAY CHANGE<br>FROM L TO H | WILL BE<br>CHANGING<br>FROM L TO H | | <b>XXXX</b> | DON'T CARE;<br>ANY CHANGE<br>PERMITTED | CHANGING;<br>STATE<br>UNKNOWN | | ≫ | DOES NOT<br>APPLY | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF" STATE | KS000010 ### SWITCHING CHARACTERISTICS over operating range unless otherwise specified\* | | | | Am27S06A/27S07A | | | | Am2780 | 6/2750 | 7 | | | |-----|------------------------------------|---------------------------------------------------------------------|---------------------|------|-----------|------|-----------|--------|------|------|-------| | | | | C Devices M Devices | | C Devices | | M Devices | | 1 | | | | No. | Parameter<br>Symbol | Parameter<br>Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | 1 | tpLH(A) | Delay from Address to Output | | 25 | | 30 | | 35 | | 50 | | | 2 | t <sub>PHL</sub> (A) | Delay from Address to Output | | 20 | | 30 | | 35 | | 50 | กร | | 3 | t <sub>PZH</sub> (CS) | Delay from Chip Select (LOW) to | | 15 | | 20 | | 17 | | 25 | ns | | 4 | t <sub>PŽL</sub> (CS) | Active Output and Correct Data | | | | ] | | | | - | | | 5 | tpzH(WE) | Delay from Write Enable (HIGH)<br>to Active Output and Correct Data | | 20 | | 25 | | 35 | | 40 | ns | | 6 | tpZL(WE) | (Write Recovery-See Note 1) | | | | | | | | | | | 7 | t <sub>S</sub> (A) | Setup Time Address<br>(Prior to Initiation of Write) | 0 | | 0 | | 0 | | 0 | | ns | | 8 | t <sub>h</sub> (A) | Hold Time Address<br>(After Termination of Write) | 0 | | 0 | | 0 | | 0 | | ns | | 9 | t <sub>s</sub> (DI) | Setup Time Data Input<br>(Prior to Termination of Write) | 20 | | 25 | | 25 | | 25 | | ns | | 10 | t <sub>h</sub> (DI) | Hold Time Data Input<br>(After Termination of Write) | 0 | | 0 | | 0 | | 0 | | ns | | 11 | t <sub>pw</sub> (WE) | MIN Write Enable Width Pulse<br>to Insure Write | 20 | | 25 | | 25 | | 25 | | ns | | 12 | t <sub>PHZ</sub> ( <del>CS</del> ) | Delay from Chip Select (HIGH) | | 15 | | 20 | | 17 | | 25 | ns | | 13 | t <sub>PLZ</sub> (CS) | to inactive Output (HI-Z) | | '` | | - | | '' | 1 | 25 | '' | | 14 | tpLZ(WE) | Delay from Write Enable (LOW) | | 20 | 1 | 25 | | 25 | | 05 | | | 15 | t <sub>PHZ</sub> (WE) | to Inactive Output (HI-Z) | | 20 | | 25 | | 25 | ļ. | 35 | ns | Notes: 1. Output is preconditioned to data in during write to insure correct data is present on all outputs when write is terminated. (No write recovery glitch.) 2. tpLH(A) and tpHL(A) are tested with S1 closed and CL = 30 pF with both input and output timing referenced to 1.5 V. For open collector, all delays from Write Enable (WE) or Chip Select (CS) inputs to the Data Output (D<sub>OUT</sub>), tp<sub>LZ</sub>(WE), tp<sub>LZ</sub>(CS), tp<sub>ZL</sub>(WE) and tp<sub>ZL</sub>(CS) are measured with S<sub>1</sub> closed and C<sub>L</sub> = 30 pF and with both the input and output timing referenced to 1.5 V. tp\_L(WE) and tp\_L(CS) are measured with S₁ closed and Cլ = 30 pF and with both the input and output timing referenced to 1.5 V. 4. For 3-state output, tp\_H(WE) and tp\_H(CS) are measured with S₁ open, Cl = 30 pF and with both the input and output timing referenced to 1.5 V. tp\_L(WE) and tp\_L(CS) are measured with S₁ closed, Cl = 30 pF and with both the input and output timing referenced to 1.5 V. tp\_L(WE) and tp\_L(CS) are measured with S₁ open and Cl ≤ 5 pF and are measured between the 1.5 V level on the output. tp\_L(WE) and tp\_L(CS) are measured with S₁ closed and Cl ≤ 5 pF and are measured between the 1.5 V level on the input and the VOL+500 mV level on the output. \*See the last page of this spec for Group A Subgroup Testing information. ### SWITCHING WAVEFORMS # Write Mode (CS = LOW unless otherwise noted) Write Cycle Timing. The cycle in initiated by an address change. After $t_s(A)$ min, the write enable may begin. The chip select must also be LOW for writing. Following the write pulse, $t_h(A)$ min must be allowed before the address may be changed again. The output will be inactive (floating for the Am27S07A/07) while the write enable is LOW. #### Read Mode Switching delays from address and chip select inputs to the data output. For the Am27S07/07A disabled output is "OFF", represented by a single center line. For the Am27S06A/06 disabled output is HIGH. ### GROUP A SUBGROUP TESTING ### DC CHARACTERISTICS | Parameter<br>Symbol | Subgroups | |---------------------|-----------| | V <sub>OH</sub> | 1, 2, 3 | | V <sub>OL</sub> | 1, 2, 3 | | V <sub>IH</sub> | 1, 2, 3 | | V <sub>IL</sub> | 1, 2, 3 | | lįL | 1, 2, 3 | | l <sub>lH</sub> | 1, 2, 3 | | Isc | 1, 2, 3 | | Icc | 1, 2, 3 | | V <sub>CL</sub> | 1, 2, 3 | | ICEX | 1, 2, 3 | ### **SWITCHING CHARACTERISTICS** | No. | Parameter<br>Symbol | Subgroups | No. | Parameter<br>Symbol | Subgroups | | | | |-----|-----------------------|-----------|-----|------------------------------------|---------------------|-----------|--------|---------| | 1 | tpLH(A) | 0 10 11 | • | | | • | A (DI) | 0 40 44 | | 2 | t <sub>PHL</sub> (A) | 9, 10, 11 | 9 | t <sub>S</sub> (DI) | 9, 10, 11 | | | | | 3 | t <sub>PZH</sub> (CS) | 9, 10, 11 | 10 | 10 | t <sub>h</sub> (DI) | 9, 10, 11 | | | | 4 | t <sub>PZL</sub> (CS) | 1 | | | | | | | | 5 | t <sub>PZH</sub> (WE) | 0 40 44 | | A ATTE | 0 40 44 | | | | | 6 | t <sub>PZL</sub> (WE) | 9, 10, 11 | 11 | t <sub>pw</sub> (WE) | 9, 10, 11 | | | | | 7 | 4 (4) | 0 40 44 | 12 | t <sub>PHZ</sub> (CS) | 0 40 44 | | | | | / | t <sub>S</sub> (A) | 9, 10, 11 | 13 | t <sub>PLZ</sub> ( <del>CS</del> ) | 9, 10, 11 | | | | | 8 | t <sub>h</sub> (A) | 9, 10, 11 | 14 | tpLZ(WE) | 9, 10, 11 | | | | | | | | 15 | t <sub>PHZ</sub> (₩E) | | | | | ### MILITARY BURN-IN Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.