#### **General Description** The SLG5NT1586V is a 22.5 m $\Omega$ , 2.5 A single-channel load switch that is able to switch 1 V to 5 V power rails. The product is packaged in an ultra-small 1.0 x 1.6 mm package. #### **Features** - 1.0 x 1.6 x 0.55 mm STDFN 8L package (2 fused pins for drain and 2 fused pins for source) - Logic level ON pin capable of supporting 0.85 V CMOS Logic - $22.5 \text{ m}\Omega \text{ RDS}_{ON}$ while supporting 2.5 A - · Power Good Output - Pb-Free / Halogen-Free / RoHS compliant - Operating Temperature: -40 °C to 85°C - Operating Voltage: 1.5 V to 5.5 V ## **Pin Configuration** #### **Applications** - · Notebook Power Rail Switching - · Tablet Power Rail Switching - · Smartphone Power Rail Switching #### **Block Diagram** # **Pin Description** | Pin# | Pin Name | Туре | Pin Description | |------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD | Power | VDD supplies the power for the operation of the load switch and internal control circuitry. Bypass the VDD pin to GND with a 0.1 $\mu$ F (or larger) capacitor. | | 2 | ON | Input | A low-to-high transition on this pin initiates the operation of the SLG5NT1586V's state machine. ON is a CMOS input with ON_V $_{IL}$ < 0.3 V and ON_V $_{IH}$ > 0.85 V thresholds. While there is an internal pull-down circuit to GND (~4 M $\Omega$ ), connect this pin directly to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller. | | 3, 4 | D | MOSFET | Drain terminal connection of the n-channel MOSFET (2 pins fused for D). Connect at least a low-ESR 0.1 $\mu$ F capacitor from this pin to ground. Capacitors used at D should be rated at 10 V or higher. | | 5, 6 | S | MOSFET | Source terminal connection of the n-channel MOSFET (2 pins fused for S). Connect a low-ESR capacitor from this pin to ground and consult the Electrical Characteristics table for recommended C <sub>LOAD</sub> range. Capacitors used at S should be rated at 10 V or higher. | | 7 | PG | Output | A push pull output. PG is asserted HIGH when $V_{\rm S}$ > 95% of $V_{\rm D}$ . | | 8 | GND | GND | Ground connection. Connect this pin to system analog or power ground plane. | # **Ordering Information** | Part Number | Туре | Production Flow | |---------------|--------------------------|-----------------------------| | SLG5NT1586V | STDFN 8L | Industrial, -40 °C to 85 °C | | SLG5NT1586VTR | STDFN 8L (Tape and Reel) | Industrial, -40 °C to 85 °C | #### **Absolute Maximum Ratings** | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |--------------------------|-----------------------------------|------------------------------------------|------|------|------|------| | V <sub>DD</sub> | Power Supply | | | | 7 | V | | T <sub>S</sub> | Storage Temperature | | -65 | | 150 | °C | | ESD <sub>HBM</sub> | ESD Protection | Human Body Model | 2000 | | | V | | W <sub>DIS</sub> | Package Power Dissipation | | | | 0.4 | W | | MOSFET IDS <sub>PK</sub> | Peak Current from Drain to Source | For no more than 1 ms with 1% duty cycle | | | 3.5 | Α | Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **Electrical Characteristics** $T_A$ = -40 °C to 85 °C unless otherwise noted. Typical values are at $T_A$ = 25 °C, unless otherwise noted. | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|----------|------| | V <sub>DD</sub> | Power Supply Voltage | -40 °C to 85 °C | 1.5 | | 5.5 | V | | | Power Supply Current (PIN 1) | when OFF | | | 1 | μA | | I <sub>DD</sub> | Current (File 1) | when ON, No load | | 14 | 30 | μA | | RDS <sub>ON</sub> | ON Resistance | T <sub>A</sub> = 25 °C; I <sub>DS</sub> = 100 mA | | 22.5 | 25 | mΩ | | KD30N | ON Resistance | T <sub>A</sub> = 85 °C; I <sub>DS</sub> = 100 mA | | 25.6 | 30 | mΩ | | MOSFET IDS | Current from D to S | Continuous | | | 2.5 | Α | | | | $V_S = 1.0 \text{ V to } 5.5 \text{ V}, V_D = 0 \text{ V}, \text{ ON } = 0 \text{ V}; V_{DD} = 1.5 \text{ V to } 5.5 \text{ V}; T_A = 25 ^{\circ}\text{C}$ | | 0.04 | 0.55 | μΑ | | I <sub>REVERSE</sub> | MOSFET Reverse Leakage Current | $V_S = 1.0 \text{ V to } 5.5 \text{ V}, V_D = 0 \text{ V}, \text{ ON } = 0 \text{ V}$<br>$V_{DD} = 1.5 \text{ V to } 5.5 \text{ V}; T_A = 85 ^{\circ}\text{C}$ | | 0.26 | 1.3 | μА | | | | $V_S = 1.0 \text{ V to } 5.5 \text{ V}, V_D = 0 \text{ V}, \text{ ON } = 0 \text{ V}$<br>$V_{DD} = 1.5 \text{ V to } 5.5 \text{ V}; T_A = -40 ^{\circ}\text{C}$ | | 0.31 | 9.70 | μΑ | | $V_{D}$ | Drain Voltage | | 1.0 | | $V_{DD}$ | V | | T <sub>ON_Delay</sub> | ON Delay Time | 50% ON to V <sub>S</sub> Ramp Start | | 300 | 500 | μs | | T <sub>Total_ON</sub> | Total Turn On Time | 50% ON to 90% $V_S$ ;<br>Example: $V_{DD} = V_D = 5 V$ ,<br>$C_{LOAD} = 10 \mu F$ , $R_{LOAD} = 20 \Omega$ | 2.1 | 2.6 | 3.1 | ms | | V <sub>S(SR)</sub> | Slew Rate | 10% $V_S$ to 90% $V_S$ ;<br>Example: $V_{DD} = V_D = 5 V$ ,<br>$C_{LOAD} = 10 \mu F$ , $R_{LOAD} = 20 \Omega$ | 1.4 | 1.95 | 2.2 | V/ms | | C <sub>LOAD</sub> | Output Load Capacitance | C <sub>LOAD</sub> connected from S to GND | | | 500 | μF | | ON_V <sub>IH</sub> | High Input Voltage on ON pin | | 0.85 | | $V_{DD}$ | V | | ON_V <sub>IL</sub> | Low Input Voltage on ON pin | | -0.3 | 0 | 0.3 | V | | V <sub>OL</sub> | Low Output Voltage on PG pin | $V_{DD} = 5 \text{ V}, I_{OL} = -0.1 \text{ mA}$ | | | 0.4 | V | | V <sub>OH</sub> | High Output Voltage on PG pin | $V_{DD} = 5 \text{ V}, I_{OH} = 0.1 \text{ mA}$ | V <sub>DD</sub> -0.4 | | $V_{DD}$ | V | | THERMON | Thermal shutoff turn-on temperature | | | 125 | | °C | | THERM <sub>OFF</sub> | Thermal shutoff turn-off temperature | | | 100 | | °C | | THERM <sub>TIME</sub> | Thermal shutoff time | | | | 1 | ms | | T <sub>OFF_Delay</sub> | OFF Delay Time | 50% ON to $V_S$ Fall Start;<br>$V_{DD} = V_D = 5 \text{ V}$ ; $R_{LOAD} = 20 \Omega$ ;<br>no $C_{LOAD}$ | | 8 | | μs | Datasheet Revision 1.03 7-Feb-2022 #### **Electrical Characteristics (continued)** $T_A$ = -40 °C to 85 °C unless otherwise noted. Typical values are at $T_A$ = 25 °C, unless otherwise noted. | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------|------------------|------|------|------|------| | PG <sub>TRIGGER</sub> | Power Good Trigger Level | $V_S$ % of $V_D$ | | 95 | | % | # $T_{ON\_Delay},\,V_{S(SR)},\, and\, T_{Total\_ON}$ Timing Details ## **Typical Performance Characteristics** # $RDS_{ON}$ vs. Temperature, $V_{DD}$ , and $V_{IN}$ ## SLG5NT1586V An Ultra-small, 22.5 m $\Omega$ , 2.5 A Load Switch with Reverse Blocking ### SLG5NT1586V Power-Up/Power-Down Sequence Considerations To ensure glitch-free power-up under all conditions, apply $V_{DD}$ first, followed by $V_{D}$ after $V_{DD}$ exceeds 1 V. Then allow $V_{D}$ to reach 90% of its max value before toggling the ON pin from Low-to-High. Likewise, power-down in reverse order. If $V_{DD}$ and $V_{D}$ need to be powered up simultaneously, glitching can be minimized by having a suitable load capacitor. A 10 $\mu$ F $C_{LOAD}$ will prevent glitches for rise times of $V_{DD}$ and $V_{D}$ higher than 2 ms. If the ON pin is toggled HIGH before $V_{DD}$ and $V_{D}$ have reached their steady-state values, the load switch timing parameters may differ from datasheet specifications. #### **Layout Guidelines:** - 1. The VDD pin needs a 0.1 μF and 10 μF external capacitors to smooth pulses from the power supply. Locate these capacitors as close as possible to the SLG5NT1586V's PIN1. - 2. Since the D and S pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with <u>absolute minimum widths</u> of 15 mils (0.381 mm) per Ampere. A representative layout, shown in Figure 1, illustrates proper techniques for heat to transfer as efficiently as possible out of the device; - To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input C<sub>IN</sub> and output C<sub>LOAD</sub> low-ESR capacitors as close as possible to the SLG5NT1586V's D and S pins; - 4. The GND pin should be connected to system analog or power ground plane. #### SLG5NT1586V Evaluation Board: A GreenFET Evaluation Board for SLG5NT1586V is designed according to the statements above and is illustrated on Figure 1. Please note that evaluation board has D\_Sense and S\_Sense pads. They cannot carry high currents and dedicated only for RDS<sub>ON</sub> evaluation. Please solder your SLG5NT1586V here Figure 1. SLG5NT1586V Evaluation Board. Figure 2. SLG5NT1586V Evaluation Board Connection Circuit. ### **Basic Test Setup and Connections** Figure 3. Typical connections for GreenFET Evaluation. #### **EVB** Configuration - 1. Connect oscilloscope probes to D/VIN, S/VOUT, ON, etc.; - 2.Turn on Power Supply 1 and set desired $V_{DD}$ from 1.5 V...5.5 V range; - 3. Turn on Power Supply 2 and set desired $V_D$ from 1 $V...V_{DD}$ range; - 4.Toggle the ON signal High or Low to observe SLG5NT1586V operation. ## **Package Top Marking System Definition** Each character in Serial Number field can be alphanumeric A-Z ## **Package Drawing and Dimensions** 8 Lead STDFN Package 1.0 x 1.6 mm (Fused Lead) IC Net Weight: 0.0025 g # Unit: mm | Symbol | Min | Nom. | Max | Symbol | Min | Nom. | Max | |--------|-------|----------|-------|--------|------|---------|------| | Α | 0.50 | 0.55 | 0.60 | D | 1.55 | 1.60 | 1.65 | | A1 | 0.005 | - | 0.060 | E | 0.95 | 1.00 | 1.05 | | A2 | 0.10 | 0.15 | 0.20 | L | 0.35 | 0.40 | 0.45 | | b | 0.13 | 0.18 | 0.23 | L1 | 0.10 | 0.15 | 0.20 | | е | ( | ).40 BSC | , | S | ( | 0.2 REF | | ### **Tape and Reel Specifications** | Dookogo | # of | Nominal | Max Units | | Reel & | Leader (min) | | Trailer (min) | | Tape | Part | |-----------------------------------------|--------------|----------------------|-----------|---------|------------------|--------------|----------------|---------------|----------------|---------------|---------------| | Package<br>Type | # OI<br>Pins | Package Size<br>[mm] | per Reel | per Box | Hub Size<br>[mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] | | STDFN 8L<br>1x1.6mm<br>0.4P FC<br>Green | | 1.0 x 1.6 x 0.55 | 3,000 | 3,000 | 178 / 60 | 100 | 400 | 100 | 400 | 8 | 4 | ## **Carrier Tape Drawing and Dimensions** | Package<br>Type | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width | |-----------------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------| | | A0 | В0 | K0 | P0 | P1 | D0 | E | F | W | | STDFN 8L<br>1x1.6mm<br>0.4P FC<br>Green | 1.12 | 1.72 | 0.7 | 4 | 4 | 1.55 | 1.75 | 3.5 | 8 | #### **Recommended Reflow Soldering Profile** Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.88 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org. # **SLG5NT1586V** An Ultra-small, 22.5 m $\Omega$ , 2.5 A Load Switch with Reverse Blocking # **Revision History** | Date | Version | Change | |---------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------| | 2/7/2022 | 1.03 | Renesas rebranding Fixed typos | | 1/14/2019 | 1.02 | Updated Style and formatting Added Chart Added Layout Guidelines Fixed typos | | 9/13/2016 Updated Power Up/Down Sequencing Considerations Updated Current Limiting Description Updated text and parameter names for clarity | | Updated Current Limiting Description | | 03/01/2016 | 1.00 | Production Release | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/