

# **Voltage Regulator** – **Adjustable Output, Positive** 1.5 A

# LM317, NCV317

The LM317 is an adjustable 3-terminal positive voltage regulator capable of supplying in excess of 1.5 A over an output voltage range of 1.2 V to 37 V. This voltage regulator is exceptionally easy to use and requires only two external resistors to set the output voltage. Further, it employs internal current limiting, thermal shutdown and safe area compensation, making it essentially blow-out proof.

The LM317 serves a wide variety of applications including local, on card regulation. This device can also be used to make a programmable output regulator, or by connecting a fixed resistor between the adjustment and output, the LM317 can be used as a precision current regulator.

### **Features**

- Output Current in Excess of 1.5 A
- Output Adjustable between 1.2 V and 37 V
- Internal Thermal Overload Protection
- Internal Short Circuit Current Limiting Constant with Temperature
- Output Transistor Safe-Area Compensation
- Floating Operation for High Voltage Applications
- Eliminates Stocking many Fixed Voltages
- Available in Surface Mount D<sup>2</sup>PAK-3, and Standard 3-Lead Transistor Package
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



\* C<sub>in</sub> is required if regulator is located an appreciable distance from power supply filter.

\*\* Co is not needed for stability, however, it does improve transient response.

$$V_{out} = 1.25 V \left( 1 + \frac{R_2}{R_1} \right) + I_{Adj} R_2$$

Since  $I_{Adj}$  is controlled to less than 100  $\mu\text{A},$  the error associated with this term is negligible in most applications.

Figure 1. Standard Application



D<sup>2</sup>PAK-3 D2T SUFFIX CASE 936

Heatsink surface (shown as terminal 4 in case outline drawing) is connected to Pin 2.



Heatsink surface connected to Pin 2.

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

### **DEVICE MARKING INFORMATION**

See general marking information in the device marking section on page 10 of this data sheet.

### **MAXIMUM RATINGS**

| Rating                                                                                                                              | Sym                                | bol            | Value                           | Unit              |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------|---------------------------------|-------------------|
| Input-Output Voltage Differential                                                                                                   | V <sub>I</sub> -\                  | V <sub>O</sub> | -0.3 to 40                      | Vdc               |
| Power Dissipation Case 221A                                                                                                         |                                    |                |                                 |                   |
| T <sub>A</sub> = +25°C Thermal Resistance, Junction-to-Ambient Thermal Resistance, Junction-to-Case Case 936 (D <sup>2</sup> PAK-3) | P <sub>E</sub><br>θ <sub>J</sub> , | A              | Internally Limited<br>65<br>5.0 | W<br>°C/W<br>°C/W |
| T <sub>A</sub> = +25°C<br>Thermal Resistance, Junction-to-Ambient<br>Thermal Resistance, Junction-to-Case                           | P <sub>E</sub><br>θ <sub>J</sub> , | Α              | Internally Limited<br>70<br>5.0 | W<br>°C/W<br>°C/W |
| Operating Junction Temperature Range                                                                                                | T                                  | J              | -55 to +150                     | °C                |
| Storage Temperature Range                                                                                                           | T <sub>st</sub>                    | g              | -65 to +150                     | °C                |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### **ELECTRICAL CHARACTERISTICS**

 $(V_I - V_O = 5.0 \text{ V}; I_O = 0.5 \text{ A for D2T and T packages}; T_J = T_{low} \text{ to } T_{high} \text{ (Note 1)}; I_{max} \text{ and P}_{max} \text{ (Note 2)}; unless otherwise noted.)}$ 

| Characteristics                                                                                                                                                                        | Figure | Symbol               | Min         | Тур        | Max       | Unit                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|-------------|------------|-----------|------------------------|
| Line Regulation (Note 3), $T_A = +25^{\circ}C$ , $3.0 \text{ V} \le V_I - V_O \le 40 \text{ V}$                                                                                        | 1      | Reg <sub>line</sub>  | -           | 0.01       | 0.04      | %/V                    |
| Load Regulation (Note 3), $T_A$ = +25°C, 10 mA $\leq$ I $_O$ $\leq$ I $_{max}$ V $_O$ $\leq$ 5.0 V V $_O$ $\geq$ 5.0 V                                                                 | 2      | Reg <sub>load</sub>  | 1 1         | 5.0<br>0.1 | 25<br>0.5 | mV<br>% V <sub>O</sub> |
| Thermal Regulation, $T_A = +25^{\circ}C$ (Note 4), 20 ms Pulse                                                                                                                         | -      | Reg <sub>therm</sub> | -           | 0.03       | 0.07      | % V <sub>O</sub> /W    |
| Adjustment Pin Current                                                                                                                                                                 | 3      | $I_{Adj}$            | -           | 50         | 100       | μΑ                     |
| Adjustment Pin Current Change, 2.5 V $\leq$ V <sub>I</sub> -V <sub>O</sub> $\leq$ 40 V, 10 mA $\leq$ I <sub>L</sub> $\leq$ I <sub>max</sub> , P <sub>D</sub> $\leq$ P <sub>max</sub>   | 1, 2   | $\Delta l_{Adj}$     | -           | 0.2        | 5.0       | μΑ                     |
| Reference Voltage, 3.0 V $\leq$ V <sub>I</sub> -V <sub>O</sub> $\leq$ 40 V, 10 mA $\leq$ I <sub>O</sub> $\leq$ I <sub>max</sub> , P <sub>D</sub> $\leq$ P <sub>max</sub>               | 3      | $V_{ref}$            | 1.2         | 1.25       | 1.3       | V                      |
| Line Regulation (Note 3), 3.0 V $\leq$ V <sub>I</sub> -V <sub>O</sub> $\leq$ 40 V                                                                                                      | 1      | Reg <sub>line</sub>  | -           | 0.02       | 0.07      | %/V                    |
| Load Regulation (Note 3), 10 mA $\leq$ $I_O \leq$ $I_{max}$ $V_O \leq$ 5.0 V $V_O \geq$ 5.0 V                                                                                          | 2      | Reg <sub>load</sub>  | -<br>-      | 20<br>0.3  | 70<br>1.5 | mV<br>% V <sub>O</sub> |
| Temperature Stability ( $T_{low} \le T_J \le T_{high}$ )                                                                                                                               | 3      | T <sub>S</sub>       | -           | 0.7        | _         | % V <sub>O</sub>       |
| Minimum Load Current to Maintain Regulation (V <sub>I</sub> -V <sub>O</sub> = 40 V)                                                                                                    | 3      | I <sub>Lmin</sub>    | _           | 3.5        | 10        | mA                     |
| Maximum Output Current $V_I - V_O \leq 15 \text{ V, } P_D \leq P_{max}, \text{ T Package}$ $V_I - V_O = 40 \text{ V, } P_D \leq P_{max}, \text{ T}_A = +25^{\circ}\text{C, T Package}$ | 3      | I <sub>max</sub>     | 1.5<br>0.15 | 2.2<br>0.4 | _<br>_    | А                      |
| RMS Noise, % of $V_0$ , $T_A = +25^{\circ}C$ , 10 Hz $\leq$ f $\leq$ 10 kHz                                                                                                            | _      | N                    | _           | 0.003      | _         | % Vo                   |
| Ripple Rejection, $V_O$ = 10 V, f = 120 Hz (Note 5)<br>Without $C_{Adj}$<br>$C_{Adj}$ = 10 $\mu$ F                                                                                     | 4      | RR                   | -<br>66     | 65<br>80   | -<br>-    | dB                     |
| Thermal Shutdown (Note 6)                                                                                                                                                              | _      | -                    | _           | 180        | _         | °C                     |
| Long-Term Stability, T <sub>J</sub> = T <sub>high</sub> (Note 7), T <sub>A</sub> = +25°C for Endpoint Measurements                                                                     | 3      | S                    | -           | 0.3        | 1.0       | %/1.0<br>kHrs.         |
| Thermal Resistance Junction-to-Case, T Package                                                                                                                                         | -      | $R_{	heta JC}$       | -           | 5.0        | _         | °C/W                   |

<sup>1.</sup> T<sub>low</sub> to T<sub>high</sub> = 0° to +125°C, for LM317T, D2T. T<sub>low</sub> to T<sub>high</sub> = -40° to +125°C, for LM317BT, BD2T, T<sub>low</sub> to T<sub>high</sub> = -55° to +150°C, for NCV317BT, BD2T.

2. I<sub>max</sub> = 1.5 A, P<sub>max</sub> = 20 W

<sup>7.</sup> Since Long-Term Stability cannot be measured on each device before shipment, this specification is an engineering estimate of average stability from lot to lot.



<sup>3.</sup> Load and line regulation are specified at constant junction temperature. Changes in VO due to heating effects must be taken into account separately. Pulse testing with low duty cycle is used.

<sup>4.</sup> Power dissipation within an IC voltage regulator produces a temperature gradient on the die, affecting individual IC components on the die. These effects can be minimized by proper integrated circuit design and layout techniques. Thermal Regulation is the effect of these temperature gradients on the output voltage and is expressed in percentage of output change per watt of power change in a specified time.

<sup>5.</sup> C<sub>Adj</sub>, when used, is connected between the adjustment pin and ground.

<sup>6.</sup> Thermal characteristics are not subject to production test.



This device contains 29 active transistors.

Figure 2. Representative Schematic Diagram



Figure 3. Line Regulation and  $\Delta I_{\mbox{Adj}}/\mbox{Line}$  Test Circuit



Figure 4. Load Regulation and  $\Delta I_{\mbox{Adj}}\mbox{/Load}$  Test Circuit



Figure 5. Standard Test Circuit



Figure 6. Ripple Rejection Test Circuit



Figure 7. Load Regulation



Figure 8. Current Limit



Figure 9. Adjustment Pin Current



Figure 10. Dropout Voltage



Figure 11. Temperature Stability



Figure 12. Minimum Operating Current



Figure 13. Ripple Rejection versus Output Voltage



Figure 14. Ripple Rejection versus
Output Current



Figure 15. Ripple Rejection versus Frequency



Figure 16. Output Impedance



Figure 17. Line Transient Response



Figure 18. Load Transient Response

### APPLICATIONS INFORMATION

### **Basic Circuit Operation**

The LM317 is a 3-terminal floating regulator. In operation, the LM317 develops and maintains a nominal 1.25 V reference ( $V_{ref}$ ) between its output and adjustment terminals. This reference voltage is converted to a programming current ( $I_{PROG}$ ) by  $R_1$  (see Figure 17), and this constant current flows through  $R_2$  to ground.

The regulated output voltage is given by:

$$V_{out} = V_{ref} \left( 1 + \frac{R_2}{R_1} \right) + I_{Adj} R_2$$

Since the current from the adjustment terminal ( $I_{Adj}$ ) represents an error term in the equation, the LM317 was designed to control  $I_{Adj}$  to less than 100  $\mu A$  and keep it constant. To do this, all quiescent operating current is returned to the output terminal. This imposes the requirement for a minimum load current. If the load current is less than this minimum, the output voltage will rise.

Since the LM317 is a floating regulator, it is only the voltage differential across the circuit which is important to performance, and operation at high voltages with respect to ground is possible.



Figure 19. Basic Circuit Configuration

### **Load Regulation**

The LM317 is capable of providing extremely good load regulation, but a few precautions are needed to obtain maximum performance. For best performance, the programming resistor  $(R_1)$  should be connected as close to the regulator as possible to minimize line drops which effectively appear in series with the reference, thereby degrading regulation. The ground end of  $R_2$  can be returned near the load ground to provide remote ground sensing and improve load regulation.

### **External Capacitors**

A 0.1  $\mu F$  disc or 1.0  $\mu F$  tantalum input bypass capacitor ( $C_{in})$  is recommended to reduce the sensitivity to input line impedance.

The adjustment terminal may be bypassed to ground to improve ripple rejection. This capacitor ( $C_{Adj}$ ) prevents ripple from being amplified as the output voltage is increased. A 10  $\mu F$  capacitor should improve ripple rejection about 15 dB at 120 Hz in a 10 V application.

Although the LM317 is stable with no output capacitance, like any feedback circuit, certain values of external capacitance can cause excessive ringing. An output capacitance ( $C_{\rm O}$ ) in the form of a 1.0  $\mu F$  tantalum or 25  $\mu F$  aluminum electrolytic capacitor on the output swamps this effect and insures stability.

### **Protection Diodes**

When external capacitors are used with any IC regulator it is sometimes necessary to add protection diodes to prevent the capacitors from discharging through low current points into the regulator.

Figure 18 shows the LM317 with the recommended protection diodes for output voltages in excess of 25 V or high capacitance values ( $C_O > 25~\mu F,~C_{Adj} > 10~\mu F$ ). Diode  $D_1$  prevents  $C_O$  from discharging thru the IC during an input short circuit. Diode  $D_2$  protects against capacitor  $C_{Adj}$  discharging through the IC during an output short circuit. The combination of diodes  $D_1$  and  $D_2$  prevents  $C_{Adj}$  from discharging through the IC during an input short circuit.



Figure 20. Voltage Regulator with Protection Diodes



Figure 21. D<sup>2</sup>PAK Thermal Resistance and Maximum Power Dissipation versus P.C.B. Copper Length



Figure 22. "Laboratory" Power Supply with Adjustable Current Limit and Output Voltage



Figure 23. Adjustable Current Limiter



 $^{\star}$  D<sub>1</sub> protects the device during an input short circuit.

Figure 24. 5.0 V Electronic Shutdown Regulator



Figure 25. Slow Turn-On Regulator



Figure 26. Current Regulator

### **ORDERING INFORMATION**

| Device         | Operating<br>Temperature Range                         | Package                           | Shipping <sup>†</sup> |
|----------------|--------------------------------------------------------|-----------------------------------|-----------------------|
| LM317BD2TG     |                                                        | D <sup>2</sup> PAK-3<br>(Pb-Free) | 50 Units / Rail       |
| LM317BD2TR4G   | $T_{J} = -40^{\circ} \text{ to } +125^{\circ}\text{C}$ | D <sup>2</sup> PAK-3<br>(Pb-Free) | 800 Tape & Reel       |
| LM317BTG       |                                                        | TO-220<br>(Pb-Free)               | 50 Units / Rail       |
| LM317D2TG      |                                                        | D <sup>2</sup> PAK-3<br>(Pb-Free) | 50 Units / Rail       |
| LM317D2TR4G    | T <sub>J</sub> = 0° to +125°C                          | D <sup>2</sup> PAK-3<br>(Pb-Free) | 800 Tape & Reel       |
| LM317TG        | 1                                                      | TO-220<br>(Pb-Free)               | 50 Units / Rail       |
| NCV317BD2TG*   |                                                        | D <sup>2</sup> PAK-3<br>(Pb-Free) | 50 Units / Rail       |
| NCV317BD2TR4G* | T <sub>J</sub> = -55° to +150°C                        | D <sup>2</sup> PAK-3<br>(Pb-Free) | 800 Tape & Reel       |
| NCV317BTG*     |                                                        | TO-220<br>(Pb-Free)               | 50 Units / Rail       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **MARKING DIAGRAMS**





D<sup>2</sup>PAK-3

**D2T SUFFIX** 





TO-220

**T SUFFIX** 



A = Assembly Location

WL = Wafer Lot
 Y = Year
 WW = Work Week
 G = Pb-Free Package

<sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.



### TO-220, SINGLE GAUGE

CASE 221AB ISSUE A

**DATE 16 NOV 2010** 





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCHES.
- CONTROLLING DIMENSION: INCHES.
   CONTROLLING DIMENSION: INCHES.
   DIMENSION 2 DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.
   PRODUCT SHIPPED PRIOR TO 2008 HAD DIMENSIONS S = 0.045 0.055 INCHES (1.143 1.397 MM)

|     | INCHES |       | MILLIM | ETERS |
|-----|--------|-------|--------|-------|
| DIM | MIN    | MAX   | MIN    | MAX   |
| Α   | 0.570  | 0.620 | 14.48  | 15.75 |
| В   | 0.380  | 0.405 | 9.66   | 10.28 |
| С   | 0.160  | 0.190 | 4.07   | 4.82  |
| D   | 0.025  | 0.035 | 0.64   | 0.88  |
| F   | 0.142  | 0.147 | 3.61   | 3.73  |
| G   | 0.095  | 0.105 | 2.42   | 2.66  |
| Н   | 0.110  | 0.155 | 2.80   | 3.93  |
| J   | 0.018  | 0.025 | 0.46   | 0.64  |
| K   | 0.500  | 0.562 | 12.70  | 14.27 |
| L   | 0.045  | 0.060 | 1.15   | 1.52  |
| N   | 0.190  | 0.210 | 4.83   | 5.33  |
| Q   | 0.100  | 0.120 | 2.54   | 3.04  |
| R   | 0.080  | 0.110 | 2.04   | 2.79  |
| S   | 0.020  | 0.024 | 0.508  | 0.61  |
| T   | 0.235  | 0.255 | 5.97   | 6.47  |
| U   | 0.000  | 0.050 | 0.00   | 1.27  |
| ٧   | 0.045  |       | 1.15   |       |
| Z   |        | 0.080 |        | 2.04  |

| STYLE I: |           | STYLE 2:  |           | STYLE 3:  |         |
|----------|-----------|-----------|-----------|-----------|---------|
| PIN 1.   | BASE      | PIN 1.    | BASE      | PIN 1.    | CATHODE |
| 2.       | COLLECTOR | 2.        | EMITTER   | 2.        | ANODE   |
| 3.       | EMITTER   | 3.        | COLLECTOR | 3.        | GATE    |
| 4.       | COLLECTOR | 4.        | EMITTER   | 4.        | ANODE   |
| STYLE 5: |           | STYLE 6:  |           | STYLE 7:  |         |
| PIN 1.   | GATE      | PIN 1.    | ANODE     | PIN 1.    | CATHODE |
| 2.       | DRAIN     | 2.        | CATHODE   | 2.        | ANODE   |
| 3.       | SOURCE    | 3.        | ANODE     | 3.        | CATHODE |
| 4.       | DRAIN     | 4.        | CATHODE   | 4.        | ANODE   |
| STYLE 9: |           | STYLE 10: |           | STYLE 11: |         |
| PIN 1.   | GATE      | PIN 1.    | GATE      | PIN 1.    | DRAIN   |
| 2.       | COLLECTOR | 2.        | SOURCE    | 2.        | SOURCE  |
| 3.       | EMITTER   | 3.        | DRAIN     | 3.        | GATE    |
| 4.       | COLLECTOR | 4.        | SOURCE    | 4.        | SOURCE  |

| STYLE 4:<br>PIN 1.<br>2.<br>3.<br>4. | MAIN TERMINAL 1<br>MAIN TERMINAL 2<br>GATE<br>MAIN TERMINAL 2 |  |
|--------------------------------------|---------------------------------------------------------------|--|
| STYLE 8:<br>PIN 1.                   | CATHODE                                                       |  |

 ANODE
 EXTERNAL TRIP/DELAY ANODE

| DOCUMENT NUMBER: | 98AON23085D          | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TO-220, SINGLE GAUGE |                                                                                                                                                                                | PAGE 1 OF 1 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





G

### D<sup>2</sup>PAK CASE 936-03 **ISSUE E**

**DATE 29 SEP 2015** 

### TERMINAL 4 OPTIONAL CHAMFER OPTIONAL CHAMFER S R **DETAIL C DETAIL C** SIDE VIEW **BOTTOM VIEW** SIDE VIEW







SINGLE GAUGE CONSTRUCTION

**BOTTOM VIEW OPTIONAL CONSTRUCTIONS** 

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCHES. TAB CONTOUR OPTIONAL WITHIN DIMENSIONS
- A AND K.
  DIMENSIONS U AND V ESTABLISH A MINIMUM
- MOUNTING SURFACE FOR TERMINAL 4.

  5. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS. MOLD FLASH AND GATE PROTRUSIONS NOT TO EXCEED 0.025 (0.635) MAXIMUM.
- SINGLE GAUGE DESIGN WILL BE SHIPPED AF-TER FPCN EXPIRATION IN OCTOBER 2011.

|     | INCHES MILLIMETERS  |                     |              |        |
|-----|---------------------|---------------------|--------------|--------|
|     |                     |                     |              |        |
| DIM | MIN                 | MAX                 | MIN          | MAX    |
| Α   | 0.386               | 0.403               | 9.804        | 10.236 |
| В   | 0.356               | 0.368               | 9.042        | 9.347  |
| С   | 0.170               | 0.180               | 4.318        | 4.572  |
| D   | 0.026               | 0.036               | 0.660        | 0.914  |
| ED  | 0.045               | 0.055               | 1.143        | 1.397  |
| Es  | 0.018               | 0.026               | 0.457        | 0.660  |
| F   | 0.051               | 0.051 REF 1.295 REF |              | REF    |
| G   | 0.100               | BSC                 | 2.540 BSC    |        |
| Н   | 0.539               | 0.579               | 13.691 14.70 |        |
| J   | 0.125               | MAX                 | 3.175        | MAX    |
| K   | 0.050               | REF                 | 1.270        | REF    |
| L   | 0.000               | 0.010               | 0.000        | 0.254  |
| M   | 0.088               | 0.102               | 2.235        | 2.591  |
| N   | 0.018               | 0.026               | 0.457        | 0.660  |
| P   | 0.058               | 0.078               | 1.473        | 1.981  |
| R   | 0°                  | 8°                  | 0°           | 8°     |
| S   | 0.116               | REF                 | 2.946        | REF    |
| U   | 0.200               | MIN                 | 5.080 MIN    |        |
| ٧   | 0.250 MIN 6.350 MIN |                     | MIN          |        |

### **GENERIC MARKING DIAGRAM\***



XXXXXX = Specific Device Code

= Assembly Location

= Wafer Lot 1 = Year Υ ww = Work Week G = Pb-Free Package

# **- 10.490 -**

**RECOMMENDED** 

**SOLDERING FOOTPRINT\*** 

| 16.155   | 8.380                   |
|----------|-------------------------|
| 2x 1.016 | 111                     |
|          | DIMENSIONS: MILLIMETERS |

\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98ASH01005A        | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | D <sup>2</sup> PAK |                                                                                                                                                                                | PAGE 1 OF 1 |  |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales