# onsemi

## **MOSFET** – N-Channel, Shielded Gate, POWERTRENCH<sup>®</sup>

100 V, 43 A, 14 m $\Omega$ 

## FDMC86160ET100

#### **General Description**

This N-Channel MOSFET is produced using **onsemi**'s advanced POWERTRENCH process that incorporates Shielded Gate technology. This process has been optimized for the on-state resistance. This device is well suited for applications where ulta low  $R_{DS\ (on)}$  is required in small spaces such as High performance VRM, POL and orring functions.

#### Features

- Extended T<sub>J</sub> Rating to 175°C
- Shielded Gate MOSFET Technology
- Max  $r_{DS(on)} = 14 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 9 \text{ A}$
- Max  $r_{DS(on)} = 23 \text{ m}\Omega$  at  $V_{GS} = 6 \text{ V}$ ,  $I_D = 7 \text{ A}$
- High Performance Technology for Extremely Low r<sub>DS(on)</sub>
- Termination is Lead-free and RoHS Compliant

#### Applications

- Bridge Topologies
- Synchronous Rectifier











#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

#### MOSFET <code>MAXIMUM RATINGS</code> (T\_A = 25°C unless otherwise noted)

| Symbol                            | Parameter                                        |                        |           | Ratings     | Unit |
|-----------------------------------|--------------------------------------------------|------------------------|-----------|-------------|------|
| V <sub>DS</sub>                   | Drain to Source Voltage                          |                        |           | 100         | V    |
| V <sub>GS</sub>                   | Gate to Source Voltage                           |                        |           | ±20         | V    |
| I <sub>D</sub>                    | Drain Current – Continuous                       | $T_{C} = 25^{\circ}C$  | (Note 5)  | 43          | Α    |
|                                   | – Continuous                                     | $T_{C} = 100^{\circ}C$ | (Note 5)  | 31          |      |
|                                   | – Continuous                                     | $T_A = 25^{\circ}C$    | (Note 1a) | 9           | Α    |
|                                   | - Pulsed                                         |                        | (Note 4)  | 204         | Α    |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                    |                        | (Note 3)  | 181         | mJ   |
| PD                                | Power Dissipation                                | $T_{C} = 25^{\circ}C$  |           | 65          | W    |
|                                   | Power Dissipation                                | $T_A = 25^{\circ}C$    | (Note 1a) | 2.8         | 1    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                        |           | -55 to +175 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol | Parameter                                         | Ratings | Unit |
|--------|---------------------------------------------------|---------|------|
| Rejc   | Thermal Resistance, Junction to Case (Note 1)     | 2.3     | °C/W |
| RθJA   | Thermal Resistance, Junction to Ambient (Note 1a) | 53      |      |

## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Symbol                                                 | Parameter                                                   | Test Conditions                                                                           | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|------|------|-------|
| OFF CHARA                                              | CTERISTICS                                                  |                                                                                           |     |      |      |       |
| BV <sub>DSS</sub>                                      | Drain to Source Breakdown Voltage                           | $I_D = 250 \ \mu A, \ V_{GS} = 0 \ V$                                                     | 100 | -    | -    | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$                 | Breakdown Voltage Temperature<br>Coefficient                | $I_D$ = 250 µA, referenced to 25°C                                                        | -   | 73   | -    | mV/°C |
| I <sub>DSS</sub>                                       | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V                                             | -   | -    | 1    | μA    |
| I <sub>GSS</sub>                                       | Gate to Source Leakage Current                              | $V_{GS} = \pm 20 \text{ V}, \text{ V}_{DS} = 0 \text{ V}$                                 | -   | -    | ±100 | nA    |
| ON CHARAC                                              | CTERISTICS                                                  |                                                                                           |     |      |      |       |
| V <sub>GS(th)</sub>                                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \ \mu A$                                                      | 2   | 2.9  | 4    | V     |
| $\frac{\Delta V_{\text{GS(th)}}}{\Delta T_{\text{J}}}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu$ A, referenced to $25^{\circ}$ C                                         | -   | -9   | -    | mV/°C |
| r <sub>DS(on)</sub>                                    | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 9 A                                              | -   | 11.2 | 14   | mΩ    |
|                                                        |                                                             | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 7 A                                               | -   | 16   | 23   |       |
|                                                        |                                                             | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 9 \text{ A}, \text{ T}_{J} = 125^{\circ}\text{C}$ | -   | 21   | 26   |       |
| 9 <sub>FS</sub>                                        | Forward Transconductance                                    | V <sub>DD</sub> = 10 V, I <sub>D</sub> = 9 A                                              | -   | 43   | _    | S     |
| DYNAMIC C                                              | HARACTERISTICS                                              |                                                                                           |     |      |      |       |
| C <sub>iss</sub>                                       | Input Capacitance                                           | $V_{DS}$ = 50 V, $V_{GS}$ = 0 V, f = 1 MHz                                                | -   | 968  | 1290 | pF    |
| C <sub>oss</sub>                                       | Output Capacitance                                          |                                                                                           | -   | 241  | 320  | pF    |
| C <sub>rss</sub>                                       | Reverse Transfer Capacitance                                |                                                                                           | -   | 11   | 20   | pF    |
| Rg                                                     | Gate Resistance                                             |                                                                                           | 0.1 | 0.6  | 2.5  | Ω     |
| SWITCHING                                              | CHARACTERISTICS                                             |                                                                                           |     |      |      |       |
| t <sub>d(on)</sub>                                     | Turn-On Delay Time                                          | $V_{DD} = 50 \text{ V}, \text{ I}_{D} = 9 \text{ A}, \text{ V}_{GS} = 10 \text{ V},$      | -   | 9.7  | 19   | ns    |
| t <sub>r</sub>                                         | Rise Time                                                   | $R_{GEN} = 6 \Omega$                                                                      | -   | 3.6  | 10   | ns    |
| t <sub>d(off)</sub>                                    | Turn-Off Delay Time                                         | ]                                                                                         | -   | 16   | 30   | ns    |
| t <sub>f</sub>                                         | Fall Time                                                   |                                                                                           | -   | 3.4  | 10   | ns    |

#### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) (continued)

| Symbol                             | Parameter                     | Test Conditions                                        | Min | Тур | Max | Unit |  |
|------------------------------------|-------------------------------|--------------------------------------------------------|-----|-----|-----|------|--|
| SWITCHING CHARACTERISTICS          |                               |                                                        |     |     |     |      |  |
| Q <sub>g(TOT)</sub>                | Total Gate Charge             | $V_{GS}$ = 0 V to 10 V, $V_{DD}$ = 50 V, $I_{D}$ = 9 A | -   | 15  | 22  | nC   |  |
| Q <sub>g(TOT)</sub>                | Total Gate Charge             | $V_{GS}$ = 0 V to 6 V, $V_{DD}$ = 50 V, $I_{D}$ = 9 A  | -   | 9.8 | 15  | nC   |  |
| Q <sub>gs</sub>                    | Total Gate Charge             | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 9 A           | -   | 4.4 | -   | nC   |  |
| Q <sub>gd</sub>                    | Gate to Drain "Miller" Charge |                                                        | -   | 3.5 | -   | nC   |  |
| DRAIN-SOURCE DIODE CHARACTERISTICS |                               |                                                        |     |     |     |      |  |

| V <sub>SD</sub> | Source to Drain Diode Forward | $V_{GS} = 0 V, I_S = 9 A (Note 2)$                     | _ | 0.79 | 1.3 | V  |
|-----------------|-------------------------------|--------------------------------------------------------|---|------|-----|----|
|                 | Voltage                       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.9 A (Note 2) | - | 0.72 | 1.2 |    |
| t <sub>rr</sub> | Reverse Recovery Time         | I <sub>F</sub> = 9 A, di/dt = 100 A/μs                 | - | 47   | 75  | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge       |                                                        | - | 45   | 73  | nC |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR–4 material.  $R_{\theta CA}$  is determined

by the user's board design.



a. 53°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 125°C/W when mounted on a minimum pad of 2 oz copper

- Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.</li>
  E<sub>AS</sub> of 181 mJ is based on starting T<sub>J</sub> = 25°C, L = 3 mH, I<sub>AS</sub> = 11 A, V<sub>DD</sub> = 100 V, V<sub>GS</sub> = 10 V. 100% test at L = 0.1 mH, I<sub>AS</sub> = 35 A.
  Pulsed Id please refer to Figure 11 SOA graph for more details.
  Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & thermal exploration beneficiated by thermal A. electro-mechanical application board design.

#### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted)



#### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) (continued)



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs. Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

#### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) (continued)



Figure 13. Junction-to-Ambient Transient Thermal Response Curve

#### PACKAGE MARKING AND ORDERING INFORMATION

| Device         | Device Marking | Package Type                     | Reel Size | Tape Width | Shipping <sup>†</sup> |
|----------------|----------------|----------------------------------|-----------|------------|-----------------------|
| FDMC86160ET100 | FDMC86160ET    | WDFN8 3.3x3.3, 0.65P<br>Power 33 | 13"       | 12 mm      | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

1. CONTROLLING DIMENSION: MILLIMETERS.

2. COPLANARITY APPLIES TO THE EXPOSED

3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

DISTANCE FROM THE SEATING PLANE TO THE

MILLIMETERS

NOM

0.75

-

0.32

0.20

3.30

2.27 REF

0.52 REF

3.30

1.95

0.65 BSC

1.95 BSC

0.33 REF

0.40

0.34 REF

0.10

0.10

0.10

0.05

0.05

LOWEST POINT ON THE PACKAGE BODY.

MIN

0.70

-

0.27

0.15

3.20

3.20

1.85

0.30

PADS AS WELL AS THE TERMINALS.

4. SEATING PLANE IS DEFINED BY THE TERMINALS. 'A1' IS DEFINED AS THE

DIM

A

A1

b

С

D

D1

D2

Е

E1

е

e1

k

L

L1

aaa bbb

ccc

ddd

eee





#### WDFN8 3.3X3.3, 0.65P CASE 483AW

ISSUE A

NOTES:

DATE 10 SEP 2019

MAX

0.80

0.05

0.37

0.25

3.40

3.40

2.05

0.50





FRONT VIEW



BOTTOM VIEW





\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

#### GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code A = Assembly Location

- A = Assemble AY = Year
- WW = Work Week

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                          | 98AON13672G            | 672G Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                              | : WDFN8 3.3X3.3, 0.65P |                                                                                                                                                                                          | PAGE 1 OF 1 |  |  |  |
| ON Semiconductor and use are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding |                        |                                                                                                                                                                                          |             |  |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

\_\_\_\_\_I

© Semiconductor Components Industries, LLC, 2018

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative