## onsemi

## LDO Regulator - Dual, High PSRR

### 300 mA

## NCP151

The NCP151 is a dual linear regulator capable of supplying 300 mA output current from 1.7 V input voltage. The device provides wide output voltage range from 0.8 V up to 3.6 V. In order to optimize performance for battery operated portable applications, the NCP151 employs the dynamic quiescent current adjustment for very low  $I_Q$  consumption at no–load.

#### Features

- Operating Input Voltage Range 1.7 V to 5.5 V
- Available in Fixed Voltage Option: 0.8 V to 3.6 V
- ±2% Accuracy Over Load/Temperature
- Low Quiescent Current Typ. 100 μA
- Low Dropout: 210 mV for 300 mA @ 2.8 V
- Low Dropout: 370 mV for 300 mA @ 1.8 V
- High PSRR: Typ. 70 dB at 1 kHz @ OUT1, OUT2
- $\bullet\,$  Stable with a 1  $\mu F$  Small Case Size Ceramic Capacitors
- Available in XDFN4, 1 mm  $\times$  1 mm  $\times$  0.4 mm
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- PDAs, Mobile Phones, GPS, Smartphones
- Wireless Handsets, Wireless LAN Devices, Bluetooth<sup>®</sup>, Zigbee<sup>®</sup>
- Bitcoin Miners
- Portable Medical Equipment
- Other Battery Powered Equipment



Figure 1. Typical Application Schematic



XDFN4 CASE 711AJ

#### MARKING DIAGRAM



#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.





#### **PIN FUNCTION DESCRIPTION**

| Pin No.<br>XDFN4 | Pin Name | Description                                                                                           |
|------------------|----------|-------------------------------------------------------------------------------------------------------|
| 4                | IN       | Input voltage supply pin.                                                                             |
| 1                | OUT1     | Regulated output voltage. The output should be bypassed with small 1 $\mu\text{F}$ ceramic capacitor. |
| 3                | OUT2     | Regulated output voltage. The output should be bypassed with small 1 $\mu\text{F}$ ceramic capacitor. |
| 2                | GND      | Common ground connection.                                                                             |
| EPAD             | EPAD     | Expose pad can be tied to ground plane for better power dissipation.                                  |

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                    | Symbol                                | Value                                     | Unit |
|-------------------------------------------|---------------------------------------|-------------------------------------------|------|
| Input Voltage (Note 1)                    | V <sub>IN</sub>                       | –0.3 V to 6 V                             | V    |
| Output Voltage                            | V <sub>OUT1</sub> , V <sub>OUT2</sub> | –0.3 to V <sub>IN</sub> + 0.3,<br>max 6 V | V    |
| Output Short Circuit Duration             | t <sub>SC</sub>                       | unlimited                                 | s    |
| Maximum Junction Temperature              | TJ                                    | 150                                       | °C   |
| Storage Temperature                       | T <sub>STG</sub>                      | –55 to 150                                | °C   |
| ESD Capability, Human Body Model (Note 2) | ESD <sub>HBM</sub>                    | 2000                                      | V    |
| ESD Capability, Machine Model (Note 2)    | ESD <sub>MM</sub>                     | 200                                       | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHĂRACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

2. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per EIA/JESD22-A114.

ESD Machine Model tested per EIA/JESD22-A115. Latchup Current Maximum Rating tested per JEDEC standard: JESD78.

#### THERMAL CHARACTERISTICS

| Rating                                                                       | Symbol        | Value | Unit |
|------------------------------------------------------------------------------|---------------|-------|------|
| Thermal Characteristics, XDFN4 (Note 3), Thermal Resistance, Junction-to-Air | $R_{	hetaJA}$ | 170   | °C/W |

3. Measured according to JEDEC board specification. Detailed description of the board can be found in JESD51-7.

#### **ELECTRICAL CHARACTERISTICS**

 $-40^{\circ}C \le T_J \le 85^{\circ}C; V_{IN} = V_{OUT(NOM)} + 1 \text{ V for } V_{OUT} \text{ options greater than } 1.5 \text{ V. Otherwise } V_{IN} = 2.5 \text{ V} \text{ , whichever is greater, } I_{OUT} = 1 \text{ mA}; C_{IN} = C_{OUT} = 1 \text{ } \mu\text{F} \text{, unless otherwise noted. Typical values are at } T_J = +25^{\circ}C.$ 

| Parameter                           | Symbol              | Test Conditions                                                                                         |                               |                           | Min | Тур  | Max   | Unit                 |
|-------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|-----|------|-------|----------------------|
| Operating Input Voltage             | V <sub>IN</sub>     |                                                                                                         |                               |                           | 1.7 |      | 5.5   | V                    |
| Output Voltage Accuracy             | V <sub>OUT</sub>    |                                                                                                         | V <sub>OUT(NOM)</sub> ≤       | 2 V                       | -40 |      | +40   | mV                   |
|                                     |                     |                                                                                                         | V <sub>OUT(NOM)</sub> >       | 2 V                       | -2  |      | +2    | %                    |
| Line Regulation                     | LineReg             | $V_{OUT(NOM)}$ + 0.5 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V, (V <sub>IN</sub> $\geq$ 1.7 V)              |                               |                           |     | 0.01 | 0.1   | %/V                  |
| Load Regulation                     | LoadReg             |                                                                                                         | I <sub>OUT</sub> = 1 mA to 3  | 00 mA                     |     | 12   | 30    | mV                   |
| Dropout Voltage (Note 5)            | V <sub>DO1</sub>    | OUT1                                                                                                    | V <sub>OUT(NOM)</sub> = 2.8 V | I <sub>OUT</sub> = 300 mA |     | 210  | 370   | mV                   |
|                                     | V <sub>DO2</sub>    | OUT2                                                                                                    | V <sub>OUT(NOM)</sub> = 1.8 V | l <sub>OUT</sub> = 300 mA |     | 370  | 560   |                      |
| Current Limit                       | I <sub>CL</sub>     | OUT1, OUT2, V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub>                                                |                               | 325                       | 600 |      | mA    |                      |
| Short Circuit Current               | I <sub>SC</sub>     | OUT1, OUT2, V <sub>OUT</sub> = 0 V                                                                      |                               |                           |     | 600  |       |                      |
| Quiescent Current                   | l <sub>Q</sub>      | I <sub>OUT1</sub> = 0 mA, I <sub>OUT2</sub> = 0 mA                                                      |                               |                           |     | 100  | 200   | μΑ                   |
| V <sub>OUT</sub> Slew Rate (Note 6) | V <sub>OUT_SR</sub> | V <sub>OUT</sub> = 1.8 V <sub>,</sub> I <sub>OUT</sub> = 10 mA Normal (Version A)                       |                               |                           | 100 |      | mV/μs |                      |
|                                     |                     |                                                                                                         |                               | Slow<br>(Version C)       |     | 30   |       |                      |
| Power Supply Rejection Ratio        | PSSR                | $V_{IN} = 3.8 \text{ V}, V_{OUT1} = 2.8 \text{ V}, \qquad f = 1 \text{ kHz} \\ I_{OUT} = 10 \text{ mA}$ |                               |                           | 70  |      | dB    |                      |
| Output Voltage Noise                | V <sub>N</sub>      | f = 10 Hz to 100 kHz, I <sub>OUT1</sub> = 10 mA                                                         |                               |                           |     | 70   |       | $\mu V_{\text{RMS}}$ |
| Thermal Shutdown Threshold          | T <sub>SDH</sub>    | Temperature rising                                                                                      |                               |                           | 160 |      | °C    |                      |
|                                     | T <sub>SDL</sub>    | Temperature failing                                                                                     |                               |                           |     | 140  |       | °C                   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during the testing to maintain the junction temperature as close to ambient as possible.

Dropout voltage is characterized when V<sub>OUT</sub> falls 100 mV below V<sub>OUT(NOM)</sub>.
Please refer OPN to determine slew rate. NCP151A – normal speed. NCP151C – slower speed.



#### **TYPICAL CHARACTERISTICS**

#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS**



|        | RMS Output Noise (μV) |                  |  |  |  |
|--------|-----------------------|------------------|--|--|--|
| IOUT   | 10 Hz – 100 kHz       | 100 Hz – 100 kHz |  |  |  |
| 1 mA   | 72.7                  | 69.2             |  |  |  |
| 10 mA  | 71.5                  | 67.9             |  |  |  |
| 300 mA | 78.7                  | 76.1             |  |  |  |





|        | RMS Output Noise (μV) |                  |  |  |
|--------|-----------------------|------------------|--|--|
| IOUT   | 10 Hz – 100 kHz       | 100 Hz – 100 kHz |  |  |
| 1 mA   | 93.8                  | 88.5             |  |  |
| 10 mA  | 92.3                  | 86.9             |  |  |
| 300 mA | 111.1                 | 106.2            |  |  |





Figure 17. PSRR vs. Frequency, V<sub>OUT</sub> = 1.8 V

Figure 18. PSRR vs. Frequency, V<sub>OUT</sub> = 2.8 V







Figure 20. Line Transient Response,  $V_{IN}$  = 3.8 V to 4.8 V to 3.8 V





Figure 22. Load Transient Response, I<sub>OUT2</sub> = 1 mA to 300 mA to 1 mA



Figure 23. Thermal Shutdown

#### APPLICATIONS INFORMATION

#### General

The NCP151 is a dual output 300 mA Low Dropout Linear Regulator. This device delivers high PSRR (70 dB at 1 kHz) and very good dynamic performance as load/line transients. In connection with low quiescent current this device is very suitable for various battery powered applications such as tablets, cellular phones, wireless and many others. Each output is fully protected in case of output overload, output short circuit condition and overheating, assuring a very robust design. The NCP151 device is housed in DFN–4 1 mm x 1 mm package which is useful for space constrains application.

#### Input Capacitor Selection (CIN)

Input capacitor connected as close as possible is necessary for ensure device stability. The X7R or X5R capacitor should be used for reliable performance over temperature range. The value of the input capacitor should be 1  $\mu$ F or greater to ensure the best dynamic performance. This capacitor will provide a low impedance path for unwanted AC signals or noise modulated onto constant input voltage. There is no requirement for the ESR of the input capacitor but it is recommended to use ceramic capacitors for their low ESR and ESL. A good input capacitor will limit the influence of input trace inductance and source resistance during sudden load current changes.

#### **Output Decoupling**

The NCP151 requires an output capacitor connected as close as possible to the output pin of the regulator. The recommended capacitor value is 1  $\mu$ F and X7R or X5R dielectric due to its low capacitance variations over the specified temperature range. The NCP151 is designed to remain stable with minimum effective capacitance of 0.68  $\mu$ F to account for changes with temperature, DC bias and package size. Especially for small package size capacitors such as 0201 the effective capacitance drops rapidly with the applied DC bias. Please refer to Figure 24.

There is no requirement for the minimum value of Equivalent Series Resistance (ESR) for the  $C_{OUT}$  but the maximum value of ESR should be less than 1.7  $\Omega$ .





Larger output capacitors and lower ESR could improve the load transient response or high frequency PSRR. It is not recommended to use tantalum capacitors on the output due to their large ESR. The equivalent series resistance of tantalum capacitors is also strongly dependent on the temperature, increasing at low temperature.

#### **Output Current Limit**

Output Current is internally limited within the IC to a typical 600 mA. The NCP151 will source this amount of current measured with a voltage drops on the 90% of the nominal  $V_{OUT}$ . If the Output Voltage is directly shorted to ground ( $V_{OUT} = 0$  V), the short circuit protection will limit the output current to 600 mA (typ). The current limit and short circuit protection will work properly over whole temperature range and also input voltage range. There is no limitation for the short circuit duration.

#### Thermal Shutdown

When the die temperature exceeds the Thermal Shutdown threshold (TSD –  $160^{\circ}$ C typical), Thermal Shutdown event is detected and the affected channel is turn–off. Second channel still working. The channel which is overheated will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold (TSDU –  $140^{\circ}$ C typical).

The channel which is overheated will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold (TSDU – 140°C typical). Once the device temperature falls below the 140°C the appropriate channel is enabled again. The thermal shutdown feature provides the protection from a catastrophic device failure due to accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking. The long duration of the short circuit condition to some output channel could cause turn–off other output when heat sinking is not enough and temperature of the other output reach TSD temperature.

#### **Power Dissipation**

As power dissipated in the NCP151 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. The maximum power dissipation the NCP151 can handle is given by:

$$P_{D(MAX)} = \frac{\left[85^{\circ}C - T_{A}\right]}{\theta_{JA}} \qquad (eq. 1)$$

The power dissipated by the NCP151 for given application conditions can be calculated from the following equations:

$$\begin{split} \mathsf{P}_{\mathsf{D}} &\approx \mathsf{V}_{\mathsf{IN}} \times \mathsf{I}_{\mathsf{GND}} + \mathsf{I}_{\mathsf{OUT1}} \big( \mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT1}} \big) \\ &+ \mathsf{I}_{\mathsf{OUT2}} \big( \mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT2}} \big) \end{split} \tag{eq. 2}$$

#### **Reverse Current**

The PMOS pass transistor has an inherent body diode which will be forward biased in the case that  $V_{OUT} > V_{IN}$ . Due to this fact in cases, where the extended reverse current condition can be anticipated the device may require additional external protection.

#### **Power Supply Rejection Ratio**

The NCP151 features very good Power Supply Rejection ratio. If desired the PSRR at higher frequencies in the range 100 kHz – 10 MHz can be tuned by the selection of  $C_{OUT}$  capacitor and proper PCB layout.

#### Turn-On Time

The turn-on time is defined as the time period from EN assertion to the point in which  $V_{OUT}$  will reach 98% of its nominal value. This time is dependent on various application conditions such as  $V_{OUT(NOM)}$  C<sub>OUT</sub> and T<sub>A</sub>. The NCP151 provides two options of  $V_{OUT}$  ramp-up time. The NCP151A have normal slew rate, typical 100 mV/µs and NCP151C and provide slower option with typical value 30 mV/µs which is suitable for camera sensor and other sensitive devices.

#### **PCB Layout Recommendations**

To obtain good transient performance and good regulation characteristics place  $C_{IN}$  and  $C_{OUT}$  capacitors close to the device pins and make the PCB traces wide. In order to minimize the solution size, use 0402 capacitors. Larger copper area connected to the pins will also improve the device thermal resistance. The actual power dissipation can be calculated from the equation above (Equation 2). Expose pad should be tied the shortest path to the GND pin.



Figure 25.  $\theta_{JA}$  vs. Copper Area (XDFN4)

#### **ORDERING INFORMATION**

| Device              | Marking | Voltage Option<br>OUT1/OUT2 | Vout Slew<br>Rate<br>OUT1/OUT2 | Package                 | Shipping <sup>†</sup>                  |
|---------------------|---------|-----------------------------|--------------------------------|-------------------------|----------------------------------------|
| NCP151AAMX180070TCG | YE      | 1.8 V/0.70 V                | Normal/Nor<br>mal              |                         |                                        |
| NCP151AAMX180075TCG | YA      | 1.8 V/0.75 V                | Normal/Nor<br>mal              | XDFN4                   |                                        |
| NCP151AAMX280180TCG | YC      | 2.8 V/1.8 V                 | Normal/Nor<br>mal              | CASE 711AJ<br>(Pb-Free) | 3000 or 5000 / Tape & Reel<br>(Note 7) |
| NCP151AAMX330180TCG | YD      | 3.3 V/1.8 V                 | Normal/Nor<br>mal              |                         |                                        |
| NCP151CCMX280180TCG | ZC      | 2.8 V/1.8 V                 | Slow/Slow                      |                         |                                        |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

7. Product processed after October 1, 2022 are shipped with quantity 5000 units / tape & reel.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

# onsemí

XDFN4 1.0x1.0, 0.65P CASE 711AJ **ISSUE C** DATE 08 MAR 2022 NDTES: A DIMENSIONING AND TOLERANCING PER. D 1. ASME Y14.5M, 1994. В PIN DNE 2. CONTROLLING DIMENSION: MILLIMETERS REFERENCE DIMENSION & APPLIES TO THE PLATED 3. TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.20 FROM THE TERMINAL TIPS. Е COPLANARITY APPLIES TO THE EXPOSED 4. 2X 0.05 C PAD AS WELL AS THE TERMINALS. MILLIMETERS 2X 🔘 0.05 C 4X L2 DIM MIN NDM MAX Α 0.33 0.38 0.43 TOP VIEW A1 0.00 0.05 \_\_\_ AЗ 0.10 REF (A3) b 0.15 0.20 0.25 // 0.05 C b2 0.02 0.07 0.12 Α D 0.90 1.00 1.10 D2 0.43 0.48 0.53 0.05 C -4X b2 Е 0.90 1.00 1.10 NOTE 4 SEATING A1 С PLANE e 0.65 BSC SIDE VIEW DETAIL A L 0.20 0.30 0.07 0.17 L2 e 0.65 4 X e/2 PITCH 0.52 4X L PACKAGE DUTLINE 2 DETAIL A 4X 0.39 4X 0.11 1.20 D2 D2 45° 4X 0.24 4X 0.26 4X b RECOMMENDED **⊕**0.05**₩**CAB MOUNTING FOOTPRINT NDTE 3 BOTTOM VIEW FOR ADDITIONAL INFORMATION ON OUR Pb-FRE STRATEGY AND SOLDERING DETAILS, PLEASE DUWNLDAD THE DNSEMI SOLDERING AND MOUNT TECHNIQUES REFERENCE MANUAL, SOLDERRM/D GENERIC **MARKING DIAGRAM\*** \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may XX M XX = Specific Device Code or may not be present. Some products may = Date Code not follow the Generic Marking. М 10

| DOCUMENT NUMBER: | 98AON67179E           | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | XDFN4, 1.0X1.0, 0.65P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |
|                  |                       |                                                                                                                                                                                     |             |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative