# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# 1/2 Phase Controller for CPU and Chipset Applications

The NCP5386 is a one— or two-phase buck controller which combines differential voltage and current sensing, and adaptive voltage positioning to power both AMD and Intel processors and chipsets. Dual-edge pulse-width modulation (PWM) combined with inductor current sensing reduces system cost by providing the fastest initial response to transient load events. Dual-edge multi-phase modulation reduces total bulk and ceramic output capacitance required to satisfy transient load-line regulation.

A high performance operational error amplifier is provided, which allows easy compensation of the system. The proprietary method of Dynamic Reference Injection makes the error amplifier compensation virtually independent of the system response to VID changes, eliminating tradeoffs between overshoot and dynamic VID performance.

#### **Features**

- Meets Intel's VR 10.0 and 11.0, and AMD Specifications
- No load Intel VR Offset of -19 mV (NCP5386), +20 mV (NCP5386A), and 0 mV (NCP5386B)
- Dual-Edge PWM for Fastest Initial Response to Transient Loading
- High Performance Operational Error Amplifier
- Supports both VR11 and Legacy Soft-Start Modes
- Dynamic Reference Injection (Patent# 7057381)
- DAC Range from 0.5 V to 1.6 V
- $\pm 0.5\%$  System Voltage Accuracy from 1.0 V to 1.6 V
- True Differential Remote Voltage Sensing Amplifier
- Phase-to-Phase Current Balancing
- "Lossless" Differential Inductor Current Sensing
- Differential Current Sense Amplifiers for each Phase
- Adaptive Voltage Positioning (AVP)
- Frequency Range: 100 kHz 1.0 MHz
- OVP with Resettable, 8 Event Delayed Latch
- Threshold Sensitive Enable Pin for V<sub>TT</sub> Sensing
- Power Good Output with Internal Delays
- Programmable Soft-Start Time
- This is a Pb-Free Device\*

### **Applications**

- Desktop Processors and Chipsets
- Server Processors and Chipsets
- DDR



#### ON Semiconductor®

http://onsemi.com



QFN32, 5 x 5\* MN SUFFIX CASE 485AF MARKING DIAGRAMS

NCP5386x

AWLYYWW=

\_\_\_\_

\*Pin 33 is the thermal pad on the bottom of the device.

NCP5386 = Specific Device Code

x = Blank, A or B A = Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
Pb-Free Package

#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| NCP5386MNR2G*  | QFN32<br>(Pb-Free) | 2500 /<br>Tape & Reel |
| NCP5386AMNR2G* | QFN32<br>(Pb-Free) | 2500 /<br>Tape & Reel |
| NCP5386BMNR2G* | QFN32<br>(Pb-Free) | 2500 /<br>Tape & Reel |

<sup>\*</sup>Temperature Range: 0°C to 85°C

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. Pin Connections (Top View)



Figure 2. 2-Phase Application Schematic



Figure 3. 1-Phase Application Schematic



### **PIN DESCRIPTIONS**

| QI             | FN32            |                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. Symbol |                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 32, 1 – 7      | VID0-VID7       | Voltage ID DAC inputs                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8              | DACMODE         | VRM select bit                                                                                                                                                                                                                                                                                                                                                                                                                |
| 9              | SS              | A capacitor from this pin to ground programs the soft-start time.                                                                                                                                                                                                                                                                                                                                                             |
| 10             | ROSC            | A resistance from this pin to ground programs the oscillator frequency. Also, this pin supplies an output voltage of 2 V which may be used to form a voltage divider to the ILIM pin to set the over–current shutdown threshold as shown in the Applications Schematics.                                                                                                                                                      |
| 11             | ILIM            | Overcurrent shutdown threshold. To program the shutdown threshold, connect this pin to the ROSC pin via a resistor divider as shown in the Applications Schematics. To disable the over–current feature, connect this pin directly to the ROSC pin. To guarantee correct operation, this pin should only be connected to the voltage generated by the ROSC pin; do not connect this pin to any externally generated voltages. |
| 12             | NC              | Do not connect anything to this pin.                                                                                                                                                                                                                                                                                                                                                                                          |
| 13             | VS+             | Non-inverting input to the internal differential remote sense amplifier                                                                                                                                                                                                                                                                                                                                                       |
| 14             | VS-             | Inverting input to the internal differential remote sense amplifier                                                                                                                                                                                                                                                                                                                                                           |
| 15             | DIFFOUT         | Output of the differential remote sense amplifier                                                                                                                                                                                                                                                                                                                                                                             |
| 16             | COMP            | Output of the error amplifier, and the non-inverting input of the PWM comparators                                                                                                                                                                                                                                                                                                                                             |
| 17             | V <sub>FB</sub> | Error amplifier inverting input. Connect a resistor from this pin to DIFFOUT. The value of this resistor and the amount of current from the droop resistor (RDRP) will set the amount of output voltage droop (AVP) during load.                                                                                                                                                                                              |
| 18             | VDRP            | Current signal output for Adaptive Voltage Positioning (AVP). The voltage of this pin above the 1.3 V internal offset voltage is proportional to the output current. Connect a resistor from this pin to $V_{FB}$ to set the amount of AVP current into the feedback resistor ( $R_{FB}$ ) to produce an output voltage droop. Leave this pin open for no AVP.                                                                |
| 19, 21         | CS1N,<br>CS2N   | Inverting input to current sense amplifier.                                                                                                                                                                                                                                                                                                                                                                                   |
| 20, 22         | CS1, CS2        | Non-inverting input to current sense amplifier.                                                                                                                                                                                                                                                                                                                                                                               |
| 23             | DRVON           | Output to enable Gate Drivers                                                                                                                                                                                                                                                                                                                                                                                                 |
| 24, 25         | G1, G2          | PWM output pulses to gate drivers                                                                                                                                                                                                                                                                                                                                                                                             |
| 26             | 12VMON          | Second UVLO monitor for monitoring the power stage supply rail                                                                                                                                                                                                                                                                                                                                                                |
| 27             | V <sub>CC</sub> | Power for the internal control circuits.                                                                                                                                                                                                                                                                                                                                                                                      |
| 28             | VR_RDY          | Voltage Regulator Ready (Power Good) output. Open drain output that indicates the output is regulating.                                                                                                                                                                                                                                                                                                                       |
| 29             | NTC             | Remote temperature sense connection. Connect an NTC thermistor from this pin to GND and a resistor from this pin to $V_{REF}$ . As the NTC's temperature increases, the voltage on this pin will decrease.                                                                                                                                                                                                                    |
| 30             | VR_FAN          | Open drain output that will be low impedance when the voltage at the NTC pin is above the specified threshold. This pin will transition to a high impedance state when the voltage at the NTC pin decreases below the specified threshold. This pin requires an external pull–up resistor.                                                                                                                                    |
| 31             | EN              | Pull this pin high to enable controller. Pull this pin low to disable controller. Either an open-collector output (with a pull-up resistor) or a logic gate (CMOS or totem-pole output) may be used to drive this pin. A Low-to-High transition on this pin will initiate a soft start. Connect this pin directly to V <sub>REF</sub> if the Enable function is not required. 20 MHz filtering at this pin is required.       |
| 33             | GND             | Power supply return (QFN Flag)                                                                                                                                                                                                                                                                                                                                                                                                |

#### **MAXIMUM RATINGS**

#### **Electrical Information**

| Pin Symbol     | V <sub>MAX</sub> (V) | V <sub>MIN</sub> (V) | I <sub>SOURCE</sub> (mA) | I <sub>SINK</sub> (mA) |
|----------------|----------------------|----------------------|--------------------------|------------------------|
| COMP           | 5.5                  | -0.3                 | 10                       | 10                     |
| VDRP           | 5.5                  | -0.3                 | 5                        | 5                      |
| VS+            | 2.0                  | GND – 300 mV         | 1                        | 1                      |
| VS-            | 2.0                  | GND – 300 mV         | 1                        | 1                      |
| DIFFOUT        | 5.5                  | -0.3                 | 20                       | 20                     |
| VR_RDY, VR_FAN | 5.5                  | -0.3                 | N/A                      | 20                     |
| Vcc            | 7.0                  | -0.3                 | N/A                      | 20                     |
| ROSC           | 5.5                  | -0.3                 | 1                        | N/A                    |
| DACMODE, EN    | 3.5                  | -0.3                 | 0                        | 0                      |
| All Other Pins | 5.5                  | -0.3                 | -                        | _                      |

<sup>\*</sup>All signals reference to GND unless otherwise noted.

#### **Thermal Information**

| Ratir                              | Symbol               | Value            | Unit        |      |
|------------------------------------|----------------------|------------------|-------------|------|
| Thermal Characteristic,            | QFN Package (Note 1) | $R_{	heta JA}$   | 56          | °C/W |
| Operating Junction Temperature Ra  | TJ                   | 0 to 125         | °C          |      |
| Operating Ambient Temperature Ra   | ange                 | T <sub>A</sub>   | 0 to 85     | °C   |
| Maximum Storage Temperature Range  |                      | T <sub>STG</sub> | -55 to +150 | °C   |
| Moisture Sensitivity Level, QFN Pa | ckage                | MSL              | 1           |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated:  $0^{\circ}C < T_A < 85^{\circ}C$ ; 4.75 V  $< V_{CC} < 5.25$  V; All DAC Codes;  $C_{VCC} = 0.1~\mu F$ )

| Parameter                               | Test Conditions                                                                                                                                                                     | Min  | Тур                        | Max | Units |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|-----|-------|
| Error Amplifier                         | ·                                                                                                                                                                                   |      |                            |     |       |
| Input Bias Current                      |                                                                                                                                                                                     | -200 | _                          | 200 | nA    |
| Input Offset Voltage (Note 3)           |                                                                                                                                                                                     | -1.0 | -                          | 1.0 | mV    |
| Open Loop DC Gain (Note 3)              | $C_L$ = 60 pF to GND,<br>$R_L$ = 10 k $\Omega$ to GND                                                                                                                               | -    | 100                        | -   | dB    |
| Open Loop Unity Gain Bandwidth (Note 3) | $C_L$ = 60 pF to GND,<br>$R_L$ = 10 k $\Omega$ to GND                                                                                                                               | -    | 15                         | -   | MHz   |
| Open Loop Phase Margin (Note 3)         | $C_L$ = 60 pF to GND,<br>$R_L$ = 10 k $\Omega$ to GND                                                                                                                               | -    | 70                         | -   | 0     |
| Slew Rate (Note 3)                      | $\begin{array}{c} \Delta V_{IN} = 100 \text{ mV, } G = -10 \text{ V/V,} \\ 1.5 \text{ V} < COMP < 2.5 \text{ V,} \\ C_L = 60 \text{ pF, DC Load} = \pm 125 \mu\text{A} \end{array}$ | -    | 5                          | _   | V/µs  |
| Maximum Output Voltage                  | 10 mV of Overdrive<br>I <sub>SOURCE</sub> = 2.0 mA                                                                                                                                  | 2.20 | V <sub>CC</sub> –<br>20 mV | -   | V     |
| Minimum Output Voltage                  | 10 mV of Overdrive<br>I <sub>SINK</sub> = 2.0 mA                                                                                                                                    | -    | 0.01                       | 0.5 | V     |

<sup>3.</sup> Guaranteed by design. Not tested in production.

<sup>\*</sup>The maximum package power dissipation must be observed.

1. JESD 51–5 (1S2P Direct–Attach Method) with 0 Airflow.

<sup>2.</sup> JESD 51-7 (1S2P Direct-Attach Method) with 0 Airflow.

## **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated: 0°C < T\_A < 85°C; 4.75 V < V\_{CC} < 5.25 V; All DAC Codes;  $C_{VCC}$  = 0.1  $\mu F$ )

| Parameter                                                  | Test Conditions                                                                                                       | Min              | Тур          | Max           | Units         |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------|--------------|---------------|---------------|
| Error Amplifier                                            |                                                                                                                       |                  |              |               |               |
| Output Source Current (Note 3)                             | 10 mV Input Overdrive<br>COMP = 2.0 V                                                                                 | 2.0              | _            | _             | mA            |
| Output Sink Current (Note 3)                               | 10 mV Input Overdrive<br>COMP = 1.0 V                                                                                 | 2.0              | -            | -             | mA            |
| Differential Summing Amplifier                             |                                                                                                                       | •                | 1            |               |               |
| VS+ Input Resistance                                       | DRVON = Low<br>DRVON = High                                                                                           | -<br>-           | 1.5<br>17    | _<br>_        | kΩ            |
| VS+ Input Bias Voltage                                     | DRVON = Low<br>DRVON = High                                                                                           | -<br>-           | 0.05<br>0.65 | -<br>-        | V             |
| VS- Bias Current                                           | VS-=0 V                                                                                                               | _                | 33           | -             | μΑ            |
| VS+ Input Voltage Range                                    | $0.95 \le \Delta DIFFOUT / \Delta VS - \le 1.05$<br>$0.5 \text{ V} \le DIFFOUT \le 2.0 \text{ V}$                     | -0.3             | -            | 2.0           | V             |
| VS- Input Voltage Range                                    | $0.95 \le \Delta DIFFOUT / \Delta VS - \le 1.05$<br>$0.5 \text{ V} \le DIFFOUT \le 2.0 \text{ V}$                     | -0.3             | -            | 0.3           | V             |
| DC Gain VS+ to DIFFOUT                                     | 0 V ≤ DAC – VS+ ≤ 0.3 V                                                                                               | 0.99             | _            | 1.01          | V/V           |
| DAC Accuracy (measured at VS+)                             | Closed loop measurement including error amplifier. (See Figure 20) 1.0 ≤ DAC ≤ 1.6 0.8 ≤ DAC ≤ 1.0 0.5 ≤ DAC ≤ 0.8    | -0.5<br>-5<br>-8 | -<br>-<br>-  | 0.5<br>5<br>8 | %<br>mV<br>mV |
| -3dB Bandwidth (Note 3)                                    | $C_L$ = 80 pF to GND,<br>$R_L$ = 10 k $\Omega$ to GND                                                                 | -                | 10           | _             | MHz           |
| Slew Rate (Note 3)                                         | $\Delta V_{IN}$ = 100 mV,<br>DIFFOUT = 1.3 V to 1.2 V                                                                 | -                | 5.0          | _             | V/µs          |
| Maximum Output Voltage                                     | VS+ - DAC = 1.0 V<br>I <sub>SOURCE</sub> = 2.0 mA                                                                     | 2.0              | 3.0          | -             | V             |
| Minimum Output Voltage                                     | VS+ - DAC = -0.8 V<br>I <sub>SINK</sub> = 2.0 mA                                                                      | -                | 0.01         | 0.5           | V             |
| Output Source Current (Note 3)                             | VS+ – DAC = 1.0 V<br>DIFFOUT = 1.0 V                                                                                  | 2.0              | -            | _             | mA            |
| Output Sink Current                                        | VS+ – DAC = –0.8 V<br>DIFFOUT = 1.0 V                                                                                 | 2.0              | -            | -             | mA            |
| Internal Offset Voltage                                    |                                                                                                                       |                  | •            |               |               |
| VDRP pin offset voltage AND<br>Error Amp input voltage     |                                                                                                                       | -                | 1.30         |               | V             |
| VDRP Adaptive Voltage-Positioning                          | Amplifier                                                                                                             |                  |              |               |               |
| Current Sense Input to VDRP Gain                           | -60 mV < (CSx-CSxN) < +60 mV<br>(Each CS Input Independently)                                                         | 5.64             | 5.79         | 5.95          | V/V           |
| Current Sense Input to VDRP –3dB<br>Bandwidth (Note 3)     | $C_L = 30 \text{ pF to GND},$ $R_L = 10 \text{ k}\Omega \text{ to GND}$                                               | -                | 4            | -             | MHz           |
| VDRP Output Slew Rate (Note 3)                             | $\Delta_{VIN}$ = 25 mV<br>1.3 V < VDRP < 1.9 V,<br>$C_L$ = 330 pF to GND,<br>$R_L$ = 1 kΩ to 10 kΩ connected to 1.3 V | 2.5              | -            | -             | V/µs          |
| VDRP Output Voltage Offset from<br>Internal Offset Voltage | CSx= CSxN = 1.3 V                                                                                                     | -15              | -            | +15           | mV            |
| Maximum VDRP Output Voltage                                | CSx - CSxN = 0.1 V (all phases),<br>I <sub>SOURCE</sub> = 1.0 mA                                                      | 2.6              | 3.0          | -             | V             |

<sup>3.</sup> Guaranteed by design. Not tested in production.

### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated: 0°C < T\_A < 85°C; 4.75 V < V\_{CC} < 5.25 V; All DAC Codes;  $C_{VCC}$  = 0.1  $\mu F$ )

| Parameter                                      | Test Conditions                                                                                         | Min               | Тур         | Max               | Units           |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------|-------------|-------------------|-----------------|
| VDRP Adaptive Voltage-Positioning An           | pplifier                                                                                                | •                 |             | •                 | •               |
| Minimum VDRP Output Voltage                    | CSx - CSxN = -0.033 V (all phases),<br>I <sub>SINK</sub> = 1.0 mA                                       | _                 | 0.1         | 0.5               | V               |
| Output Source Current (Note 3)                 | VDRP = 2.0 V                                                                                            | -                 | 1.3         | -                 | mA              |
| Output Sink Current (Note 3)                   | VDRP = 1.0 V                                                                                            | -                 | 25          | -                 | mA              |
| Current Sense Amplifiers                       |                                                                                                         |                   |             |                   |                 |
| Input Bias Current                             | CSx = CSxN = 1.4 V                                                                                      | -200              | -           | 200               | nA              |
| Common Mode Input Voltage Range                |                                                                                                         | -0.3              | -           | 2.0               | V               |
| Differential Mode Input Voltage Range (Note 3) |                                                                                                         | -120              | _           | 120               | mV              |
| Input Referred Offset Voltage (Note 3)         | CSx = CSxN = 1.0 V                                                                                      | -1.0              | -           | 1.0               | mV              |
| Current Sense Input to PWM Gain                | 0 V < (CSx - CSxN) < 0.1 V                                                                              | -                 | 6.0         | -                 | V/V             |
| Oscillator                                     |                                                                                                         |                   |             |                   |                 |
| Switching Frequency Range (Note 3)             |                                                                                                         | 100               | -           | 1000              | kHz             |
| Switching Frequency Accuracy                   | ROSC = $50 \text{ k}\Omega$<br>25 kΩ<br>10 kΩ                                                           | 196<br>380<br>803 | -<br>-<br>- | 226<br>420<br>981 | kHz             |
| Switching Frequency Tolerance (Note 3)         | 200 kHz < F <sub>SW</sub> < 600 kHz<br>100 kHz < F <sub>SW</sub> <1 MHz                                 | _<br>_            | 5<br>10     | _<br>_            | %               |
| ROSC Output Voltage                            | 10 μA ≤ I <sub>ROSC</sub> ≤ 200 μA                                                                      | 1.950             | 2.010       | 2.065             | V               |
| Modulators (PWM Comparators)                   |                                                                                                         |                   |             |                   |                 |
| Minimum Pulse Width (Note 3)                   | F <sub>S</sub> = 800 kHz                                                                                | _                 | 30          | 40                | ns              |
| Propagation Delay (Note 3)                     |                                                                                                         | -                 | 20          | -                 | ns              |
| Magnitude of the PWM Ramp                      |                                                                                                         | _                 | 1.0         | _                 | V               |
| 0% Duty Cycle                                  | COMP voltage when the PWM outputs remain LOW                                                            | -                 | 1.3         | -                 | V               |
| 100% Duty Cycle                                | COMP voltage when the PWM outputs remain HIGH                                                           | -                 | 2.3         | -                 | V               |
| PWM Linear Duty Cycle (Note 3)                 |                                                                                                         | _                 | 90          | _                 | %               |
| PWM Phase Angle Error                          |                                                                                                         | -15               | -           | 15                | ۰               |
| VR_RDY (Power Good) Output                     |                                                                                                         |                   |             |                   |                 |
| VR_RDY Saturation Voltage                      | I <sub>VR_RDY</sub> = 10 mA                                                                             | _                 | -           | 0.4               | V               |
| VR_RDY Rise Time                               | External pullup of 680 $\Omega$ to 1.25 V, C <sub>L</sub> = 45 pF, $\Delta$ V <sub>O</sub> = 10% to 90% | _                 | _           | 150               | ns              |
| VR_RDY High – Output Leakage<br>Current        | VR_RDY = 5.0 V                                                                                          | -                 | _           | 1.0               | μΑ              |
| VR_RDY Upper Threshold Voltage                 | VCore increasing, DAC = 1.3 V                                                                           | -                 | 300         | -                 | mV below<br>DAC |
| VR_RDY Lower Threshold Voltage                 | VCore decreasing, DAC = 1.3 V                                                                           | -                 | 350         | -                 | mV below<br>DAC |
| VR_RDY Rising Delay                            | VCore increasing                                                                                        | -                 | -           | 3                 | ms              |
| VR_RDY Falling Delay                           | VCore decreasing                                                                                        | -                 | -           | 250               | ns              |
| PWM Outputs                                    |                                                                                                         |                   |             |                   |                 |
| Output High Voltage                            | Sourcing 500 μA                                                                                         | 3.0               | _           | V <sub>CC</sub>   | V               |
|                                                | •                                                                                                       |                   |             |                   |                 |

### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated:  $0^{\circ}C < T_A < 85^{\circ}C$ ; 4.75 V <  $V_{CC} < 5.25$  V; All DAC Codes;  $C_{VCC}$  = 0.1  $\mu F$ )

| Parameter                                  | Test Conditions                                                        | Min   | Тур      | Max             | Units |
|--------------------------------------------|------------------------------------------------------------------------|-------|----------|-----------------|-------|
| PWM Outputs                                | 1                                                                      |       |          | 1               |       |
| Output Low Voltage                         | Sinking 500 μA                                                         | _     | _        | 0.15            | V     |
| Rise Time                                  | $C_L = 20 \text{ pF, } \Delta V_O = 0.3 \text{ to } 2.0 \text{ V}$     | _     | _        | 20              | ns    |
| Fall Time                                  | $C_L = 20 \text{ pF, } \Delta V_O = V_{max} \text{ to } 0.7 \text{ V}$ | _     | _        | 20              | ns    |
| Tri-State Output Leakage                   | Gx = 2.5 V, x = 1 – 4                                                  | _     | _        | 1.5             | μΑ    |
| Output Impedance - Sourcing                | Maximum Resistance to V <sub>CC</sub>                                  | _     | 320      | _               | Ω     |
| Output Impedance - Sinking                 | Maximum Resistance to GND                                              | _     | 140      | _               | Ω     |
| DRVON                                      | 1                                                                      |       |          | 1               |       |
| Output High Voltage                        | Sourcing 500 μA                                                        | 3.0   | _        | V <sub>CC</sub> | V     |
| Output Low Voltage                         | Sinking 500 μA                                                         | _     | _        | 0.7             | mV    |
| Rise Time                                  | $C_L$ (PCB) = 20 pF, $\Delta V_O$ = 10% to 90%                         | _     | 24       | 30              | ns    |
| Fall Time                                  | $C_L = 20 \text{ pF}, \ \Delta V_O = 10\% \text{ to } 90\%$            | _     | 11       | 20              | ns    |
| Internal Pulldown Resistance               |                                                                        | _     | 70       | _               | kΩ    |
| Soft-Start                                 | 1                                                                      |       |          | 1               |       |
| Soft-Start Pin Source Current              |                                                                        | 3.75  | 5.0      | 6.25            | μΑ    |
| Soft-Start Ramp Time                       | C <sub>SS</sub> = 0.01 μF; Time to 1.05 V                              | _     | 2.2      | _               | ms    |
| Soft-Start Pin Discharge Voltage           | DRVON pin = LO (Fault)                                                 | _     | _        | 25              | mV    |
| VR11 Dwell Time at V <sub>BOOT</sub>       | C <sub>SS</sub> = 0.01 μF                                              | 50    | _        | 500             | μs    |
| DACMODE Input                              |                                                                        |       | <u> </u> |                 |       |
| Input Range for AMD Operating Mode         |                                                                        | 2.3   | _        | 3.5             | V     |
| Input Range for VR11 Operating Mode        |                                                                        | 0.9   | _        | 1.7             | V     |
| Input Range for VR10 Operating Mode        |                                                                        | 0     | _        | 0.5             | V     |
| Enable Input                               |                                                                        |       | <u> </u> |                 |       |
| Enable High Input Leakage Current          | EN = 3.3 V                                                             | _     | _        | 1.0             | μΑ    |
| Rising Threshold                           | V <sub>UPPER</sub>                                                     | 0.800 | -        | 0.920           | V     |
| Falling Threshold                          | V <sub>LOWER</sub>                                                     | 0.670 | -        | 0.830           | V     |
| Hysteresis                                 | V <sub>UPPER</sub> – V <sub>LOWER</sub>                                | -     | 130      | -               | mV    |
| Enable Delay Time                          | Time from Enable transitioning HI to initiation of Soft–Start          | 1.0   | _        | 5.0             | ms    |
| Disable Delay Time                         | EN Low to DRVON Low                                                    | _     | 150      | 200             | ns    |
| Current Limit                              |                                                                        | I     | I.       |                 |       |
| Current Sense Amp to I <sub>LIM</sub> Gain | 20 mV < (CSx - CSxN) < 60 mV<br>(Each CS Input Independently)          | 5.7   | 5.95     | 6.2             | V/V   |
| ILIM Pin Input Bias Current                | V <sub>ILIM</sub> = 2.0 V                                              | _     | -        | 1.0             | μΑ    |
| ILIM Pin Working Voltage Range             |                                                                        | 0.2   | -        | 2.0             | V     |
| ILIM Offset Voltage                        | Offset extrapolated to CSx – CSxN = 0, referred to ILIM pin            | -33   | 17       | 67              | mV    |
| Delay (Note 3)                             |                                                                        | _     | 300      | _               | ns    |

<sup>3.</sup> Guaranteed by design. Not tested in production.

## **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated:  $0^{\circ}C < T_A < 85^{\circ}C$ ; 4.75 V <  $V_{CC} < 5.25$  V; All DAC Codes;  $C_{VCC}$  = 0.1  $\mu F$ )

| Parameter                                                     | Test Conditions                                                          | Min         | Тур                        | Max         | Units |
|---------------------------------------------------------------|--------------------------------------------------------------------------|-------------|----------------------------|-------------|-------|
| Overvoltage Protection                                        | •                                                                        | 1           |                            |             |       |
| Overvoltage Threshold                                         |                                                                          | DAC+<br>160 | _                          | DAC+<br>200 | mV    |
| Delay (Note 3)                                                |                                                                          | _           | 100                        | -           | ns    |
| Undervoltage Protection                                       |                                                                          |             |                            |             |       |
| V <sub>CC</sub> UVLO Start Threshold                          |                                                                          | 4           | -                          | 4.5         | V     |
| V <sub>CC</sub> UVLO Stop Threshold                           |                                                                          | 3.8         | -                          | 4.3         | V     |
| V <sub>CC</sub> UVLO Hysteresis                               |                                                                          | 100         | 215                        | -           | mV    |
| VID Inputs                                                    |                                                                          |             |                            |             |       |
| Upper Threshold                                               | V <sub>UPPER</sub>                                                       | -           | -                          | 800         | mV    |
| Lower Threshold                                               | V <sub>LOWER</sub>                                                       | 300         | -                          | -           | mV    |
| Input Bias Current                                            |                                                                          | -           | -                          | 500         | nA    |
| Delay before Latching VID Change<br>(VID De-Skewing) (Note 3) | Measured from the edge of the first VID change                           | 500         | -                          | 800         | ns    |
| Internal DAC Slew Rate Limiter                                |                                                                          |             |                            |             |       |
| Positive Slew Rate Limit                                      | V <sub>ID</sub> Step of +500 mV                                          | -           | 6.3                        | _           | mV/μs |
| Negative Slew Rate Limit                                      | V <sub>ID</sub> Step of –500 mV                                          | -           | -6.3                       | -           | mV/μs |
| Input Supply Current                                          |                                                                          |             |                            |             |       |
| V <sub>CC</sub> Operating Current                             | EN = LOW, No PWM                                                         | _           | _                          | 20          | mA    |
| Temperature Sensing                                           |                                                                          |             |                            |             |       |
| VR_FAN Upper Voltage Threshold                                | Fraction of V <sub>REF</sub> voltage above which VR_FAN output pulls low | -           | 0.4 x<br>V <sub>REF</sub>  | _           | _     |
| VR_FAN Lower Voltage Threshold                                | Fraction of V <sub>REF</sub> voltage below which VR_FAN output is open   | -           | 0.33 x<br>V <sub>REF</sub> | -           | -     |
| VR_FAN Output Saturation Voltage                              | I <sub>SINK</sub> = 4 mA                                                 | -           | -                          | 0.3         | V     |
| VR_FAN Output Leakage Current                                 | High Impedance State                                                     | -           | -                          | 1           | μΑ    |
| NTC Pin Bias Current                                          |                                                                          | -           | -                          | 1           | μΑ    |
| 12VMON                                                        |                                                                          |             |                            |             |       |
| 12VMON (Rising Threshold)                                     | Sufficient power stage supply voltage                                    | 0.728       | -                          | 0.821       | V     |
| 12VMON (Falling Threshold)                                    | Insufficient power stage supply voltage                                  | 0.643       | -                          | 0.725       | V     |
|                                                               |                                                                          |             |                            |             |       |

<sup>3.</sup> Guaranteed by design. Not tested in production.

#### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated: 0°C < T\_A < 85°C; 4.75 V < V\_{CC} < 5.25 V; All DAC Codes;  $C_{VCC}$  = 0.1  $\mu F)$ 

| Parameter                                                        | Test Conditions                                                   |   | Тур | Max              | Units         |
|------------------------------------------------------------------|-------------------------------------------------------------------|---|-----|------------------|---------------|
| VRM11 DAC                                                        |                                                                   |   |     |                  |               |
| System Voltage Accuracy                                          | 1.0 V < DAC < 1.6 V<br>0.8 V < DAC < 1.0 V<br>0.5 V < DAC < 0.8 V | - | -   | ±0.5<br>±5<br>±8 | %<br>mV<br>mV |
| No Load Offset Voltage from Nominal DAC Specification (NCP5386)  | With CS Input $\Delta V_{IN} = 0 V$                               | - | -19 | -                | mV            |
| No Load Offset Voltage from Nominal DAC Specification (NCP5386A) | With CS Input $\Delta V_{IN} = 0 V$                               | - | +20 | -                | mV            |
| No Load Offset Voltage from Nominal DAC Specification (NCP5386B) | With CS Input $\Delta V_{IN} = 0 \text{ V}$                       | - | 50  | -                | mV            |

Table 1: VRM11 VID Codes

| VID7<br>800 mV | VID6<br>400 mV | VID5<br>200 mV | VID4<br>100 mV | VID3<br>50 mV | VID2<br>25 mV | VID1<br>12.5 mV | VID0<br>6.25 mV | Voltage<br>(V) | HEX |
|----------------|----------------|----------------|----------------|---------------|---------------|-----------------|-----------------|----------------|-----|
| 0              | 0              | 0              | 0              | 0             | 0             | 0               | 0               | OFF            | 00  |
| 0              | 0              | 0              | 0              | 0             | 0             | 0               | 1               | OFF            | 01  |
| 0              | 0              | 0              | 0              | 0             | 0             | 1               | 0               | 1.60000        | 02  |
| 0              | 0              | 0              | 0              | 0             | 0             | 1               | 1               | 1.59375        | 03  |
| 0              | 0              | 0              | 0              | 0             | 1             | 0               | 0               | 1.58750        | 04  |
| 0              | 0              | 0              | 0              | 0             | 1             | 0               | 1               | 1.58125        | 05  |
| 0              | 0              | 0              | 0              | 0             | 1             | 1               | 0               | 1.57500        | 06  |
| 0              | 0              | 0              | 0              | 0             | 1             | 1               | 1               | 1.56875        | 07  |
| 0              | 0              | 0              | 0              | 1             | 0             | 0               | 0               | 1.56250        | 08  |
| 0              | 0              | 0              | 0              | 1             | 0             | 0               | 1               | 1.55625        | 09  |
| 0              | 0              | 0              | 0              | 1             | 0             | 1               | 0               | 1.55000        | 0A  |
| 0              | 0              | 0              | 0              | 1             | 0             | 1               | 1               | 1.54375        | 0B  |
| 0              | 0              | 0              | 0              | 1             | 1             | 0               | 0               | 1.53750        | 0C  |
| 0              | 0              | 0              | 0              | 1             | 1             | 0               | 1               | 1.53125        | 0D  |
| 0              | 0              | 0              | 0              | 1             | 1             | 1               | 0               | 1.52500        | 0E  |
| 0              | 0              | 0              | 0              | 1             | 1             | 1               | 1               | 1.51875        | 0F  |
| 0              | 0              | 0              | 1              | 0             | 0             | 0               | 0               | 1.51250        | 10  |
| 0              | 0              | 0              | 1              | 0             | 0             | 0               | 1               | 1.50625        | 11  |
| 0              | 0              | 0              | 1              | 0             | 0             | 1               | 0               | 1.50000        | 12  |
| 0              | 0              | 0              | 1              | 0             | 0             | 1               | 1               | 1.49375        | 13  |
| 0              | 0              | 0              | 1              | 0             | 1             | 0               | 0               | 1.48750        | 14  |
| 0              | 0              | 0              | 1              | 0             | 1             | 0               | 1               | 1.48125        | 15  |
| 0              | 0              | 0              | 1              | 0             | 1             | 1               | 0               | 1.47500        | 16  |
| 0              | 0              | 0              | 1              | 0             | 1             | 1               | 1               | 1.46875        | 17  |
| 0              | 0              | 0              | 1              | 1             | 0             | 0               | 0               | 1.46250        | 18  |
| 0              | 0              | 0              | 1              | 1             | 0             | 0               | 1               | 1.45625        | 19  |
| 0              | 0              | 0              | 1              | 1             | 0             | 1               | 0               | 1.45000        | 1A  |
| 0              | 0              | 0              | 1              | 1             | 0             | 1               | 1               | 1.44375        | 1B  |
| 0              | 0              | 0              | 1              | 1             | 1             | 0               | 0               | 1.43750        | 1C  |
| 0              | 0              | 0              | 1              | 1             | 1             | 0               | 1               | 1.43125        | 1D  |
| 0              | 0              | 0              | 1              | 1             | 1             | 1               | 0               | 1.42500        | 1E  |
| 0              | 0              | 0              | 1              | 1             | 1             | 1               | 1               | 1.41875        | 1F  |
| 0              | 0              | 1              | 0              | 0             | 0             | 0               | 0               | 1.41250        | 20  |
| 0              | 0              | 1              | 0              | 0             | 0             | 0               | 1               | 1.40625        | 21  |
| 0              | 0              | 1              | 0              | 0             | 0             | 1               | 0               | 1.40000        | 22  |
| 0              | 0              | 1              | 0              | 0             | 0             | 1               | 1               | 1.39375        | 23  |

Table 1: VRM11 VID Codes

| VID7<br>800 mV | VID6<br>400 mV | VID5<br>200 mV | VID4<br>100 mV | VID3<br>50 mV | VID2<br>25 mV | VID1<br>12.5 mV | VID0<br>6.25 mV | Voltage<br>(V) | HEX |
|----------------|----------------|----------------|----------------|---------------|---------------|-----------------|-----------------|----------------|-----|
| 0              | 0              | 1              | 0              | 0             | 1             | 0               | 0               | 1.38750        | 24  |
| 0              | 0              | 1              | 0              | 0             | 1             | 0               | 1               | 1.38125        | 25  |
| 0              | 0              | 1              | 0              | 0             | 1             | 1               | 0               | 1.37500        | 26  |
| 0              | 0              | 1              | 0              | 0             | 1             | 1               | 1               | 1.36875        | 27  |
| 0              | 0              | 1              | 0              | 1             | 0             | 0               | 0               | 1.36250        | 28  |
| 0              | 0              | 1              | 0              | 1             | 0             | 0               | 1               | 1.35625        | 29  |
| 0              | 0              | 1              | 0              | 1             | 0             | 1               | 0               | 1.35000        | 2A  |
| 0              | 0              | 1              | 0              | 1             | 0             | 1               | 1               | 1.34375        | 2B  |
| 0              | 0              | 1              | 0              | 1             | 1             | 0               | 0               | 1.33750        | 2C  |
| 0              | 0              | 1              | 0              | 1             | 1             | 0               | 1               | 1.33125        | 2D  |
| 0              | 0              | 1              | 0              | 1             | 1             | 1               | 0               | 1.32500        | 2E  |
| 0              | 0              | 1              | 0              | 1             | 1             | 1               | 1               | 1.31875        | 2F  |
| 0              | 0              | 1              | 1              | 0             | 0             | 0               | 0               | 1.31250        | 30  |
| 0              | 0              | 1              | 1              | 0             | 0             | 0               | 1               | 1.30625        | 31  |
| 0              | 0              | 1              | 1              | 0             | 0             | 1               | 0               | 1.30000        | 32  |
| 0              | 0              | 1              | 1              | 0             | 0             | 1               | 1               | 1.29375        | 33  |
| 0              | 0              | 1              | 1              | 0             | 1             | 0               | 0               | 1.28750        | 34  |
| 0              | 0              | 1              | 1              | 0             | 1             | 0               | 1               | 1.28125        | 35  |
| 0              | 0              | 1              | 1              | 0             | 1             | 1               | 0               | 1.27500        | 36  |
| 0              | 0              | 1              | 1              | 0             | 1             | 1               | 1               | 1.26875        | 37  |
| 0              | 0              | 1              | 1              | 1             | 0             | 0               | 0               | 1.26250        | 38  |
| 0              | 0              | 1              | 1              | 1             | 0             | 0               | 1               | 1.25625        | 39  |
| 0              | 0              | 1              | 1              | 1             | 0             | 1               | 0               | 1.25000        | ЗА  |
| 0              | 0              | 1              | 1              | 1             | 0             | 1               | 1               | 1.24375        | 3B  |
| 0              | 0              | 1              | 1              | 1             | 1             | 0               | 0               | 1.23750        | 3C  |
| 0              | 0              | 1              | 1              | 1             | 1             | 0               | 1               | 1.23125        | 3D  |
| 0              | 0              | 1              | 1              | 1             | 1             | 1               | 0               | 1.22500        | 3E  |
| 0              | 0              | 1              | 1              | 1             | 1             | 1               | 1               | 1.21875        | 3F  |
| 0              | 1              | 0              | 0              | 0             | 0             | 0               | 0               | 1.21250        | 40  |
| 0              | 1              | 0              | 0              | 0             | 0             | 0               | 1               | 1.20625        | 41  |
| 0              | 1              | 0              | 0              | 0             | 0             | 1               | 0               | 1.20000        | 42  |
| 0              | 1              | 0              | 0              | 0             | 0             | 1               | 1               | 1.19375        | 43  |
| 0              | 1              | 0              | 0              | 0             | 1             | 0               | 0               | 1.18750        | 44  |
| 0              | 1              | 0              | 0              | 0             | 1             | 0               | 1               | 1.18125        | 45  |
| 0              | 1              | 0              | 0              | 0             | 1             | 1               | 0               | 1.17500        | 46  |
| 0              | 1              | 0              | 0              | 0             | 1             | 1               | 1               | 1.16875        | 47  |
| 0              | 1              | 0              | 0              | 1             | 0             | 0               | 0               | 1.16250        | 48  |
| 0              | 1              | 0              | 0              | 1             | 0             | 0               | 1               | 1.15625        | 49  |
| 0              | 1              | 0              | 0              | 1             | 0             | 1               | 0               | 1.15000        | 4A  |
| 0              | 1              | 0              | 0              | 1             | 0             | 1               | 1               | 1.14375        | 4B  |
| 0              | 1              | 0              | 0              | 1             | 1             | 0               | 0               | 1.13750        | 4C  |
| 0              | 1              | 0              | 0              | 1             | 1             | 0               | 1               | 1.13125        | 4D  |
| 0              | 1              | 0              | 0              | 1             | 1             | 1               | 0               | 1.12500        | 4E  |
| 0              | 1              | 0              | 0              | 1             | 1             | 1               | 1               | 1.11875        | 4F  |
| 0              | 1              | 0              | 1              | 0             | 0             | 0               | 0               | 1.11250        | 50  |
| 0              | 1              | 0              | 1              | 0             | 0             | 0               | 1               | 1.10625        | 51  |
| 0              | 1              | 0              | 1              | 0             | 0             | 1               | 0               | 1.10000        | 52  |
| 0              | 1              | 0              | 1              | 0             | 0             | 1               | 1               | 1.09375        | 53  |
| 0              | 1              | 0              | 1              | 0             | 1             | 0               | 0               | 1.08750        | 54  |
| 0              | 1              | 0              | 1              | 0             | 1             | 0               | 1               | 1.08125        | 55  |

Table 1: VRM11 VID Codes

| VID7<br>800 mV | VID6<br>400 mV | VID5<br>200 mV | VID4<br>100 mV | VID3<br>50 mV | VID2<br>25 mV | VID1<br>12.5 mV | VID0<br>6.25 mV | Voltage<br>(V) | HEX |
|----------------|----------------|----------------|----------------|---------------|---------------|-----------------|-----------------|----------------|-----|
| 0              | 1              | 0              | 1              | 0             | 1             | 1               | 0               | 1.07500        | 56  |
| 0              | 1              | 0              | 1              | 0             | 1             | 1               | 1               | 1.06875        | 57  |
| 0              | 1              | 0              | 1              | 1             | 0             | 0               | 0               | 1.06250        | 58  |
| 0              | 1              | 0              | 1              | 1             | 0             | 0               | 1               | 1.05625        | 59  |
| 0              | 1              | 0              | 1              | 1             | 0             | 1               | 0               | 1.05000        | 5A  |
| 0              | 1              | 0              | 1              | 1             | 0             | 1               | 1               | 1.04375        | 5B  |
| 0              | 1              | 0              | 1              | 1             | 1             | 0               | 0               | 1.03750        | 5C  |
| 0              | 1              | 0              | 1              | 1             | 1             | 0               | 1               | 1.03125        | 5D  |
| 0              | 1              | 0              | 1              | 1             | 1             | 1               | 0               | 1.02500        | 5E  |
| 0              | 1              | 0              | 1              | 1             | 1             | 1               | 1               | 1.01875        | 5F  |
| 0              | 1              | 1              | 0              | 0             | 0             | 0               | 0               | 1.01250        | 60  |
| 0              | 1              | 1              | 0              | 0             | 0             | 0               | 1               | 1.00625        | 61  |
| 0              | 1              | 1              | 0              | 0             | 0             | 1               | 0               | 1.00000        | 62  |
| 0              | 1              | 1              | 0              | 0             | 0             | 1               | 1               | 0.99375        | 63  |
| 0              | 1              | 1              | 0              | 0             | 1             | 0               | 0               | 0.98750        | 64  |
| 0              | 1              | 1              | 0              | 0             | 1             | 0               | 1               | 0.98125        | 65  |
| 0              | 1              | 1              | 0              | 0             | 1             | 1               | 0               | 0.97500        | 66  |
| 0              | 1              | 1              | 0              | 0             | 1             | 1               | 1               | 0.96875        | 67  |
| 0              | 1              | 1              | 0              | 1             | 0             | 0               | 0               | 0.96250        | 68  |
| 0              | 1              | 1              | 0              | 1             | 0             | 0               | 1               | 0.95625        | 69  |
| 0              | 1              | 1              | 0              | 1             | 0             | 1               | 0               | 0.95000        | 6A  |
| 0              | 1              | 1              | 0              | 1             | 0             | 1               | 1               | 0.94375        | 6B  |
| 0              | 1              | 1              | 0              | 1             | 1             | 0               | 0               | 0.93750        | 6C  |
| 0              | 1              | 1              | 0              | 1             | 1             | 0               | 1               | 0.93125        | 6D  |
| 0              | 1              | 1              | 0              | 1             | 1             | 1               | 0               | 0.92500        | 6E  |
| 0              | 1              | 1              | 0              | 1             | 1             | 1               | 1               | 0.91875        | 6F  |
| 0              | 1              | 1              | 1              | 0             | 0             | 0               | 0               | 0.91250        | 70  |
| 0              | 1              | 1              | 1              | 0             | 0             | 0               | 1               | 0.90625        | 71  |
| 0              | 1              | 1              | 1              | 0             | 0             | 1               | 0               | 0.90000        | 72  |
| 0              | 1              | 1              | 1              | 0             | 0             | 1               | 1               | 0.89375        | 73  |
| 0              | 1              | 1              | 1              | 0             | 1             | 0               | 0               | 0.88750        | 74  |
| 0              | 1              | 1              | 1              | 0             | 1             | 0               | 1               | 0.88125        | 75  |
| 0              | 1              | 1              | 1              | 0             | 1             | 1               | 0               | 0.87500        | 76  |
| 0              | 1              | 1              | 1              | 0             | 1             | 1               | 1               | 0.86875        | 77  |
| 0              | 1              | 1              | 1              | 1             | 0             | 0               | 0               | 0.86250        | 78  |
| 0              | 1              | 1              | 1              | 1             | 0             | 0               | 1               | 0.85625        | 79  |
| 0              | 1              | 1              | 1              | 1             | 0             | 1               | 0               | 0.85000        | 7A  |
| 0              | 1              | 1              | 1              | 1             | 0             | 1               | 1               | 0.84375        | 7B  |
| 0              | 1              | 1              | 1              | 1             | 1             | 0               | 0               | 0.83750        | 7C  |
| 0              | 1              | 1              | 1              | 1             | 1             | 0               | 1               | 0.83125        | 7D  |
| 0              | 1              | 1              | 1              | 1             | 1             | 1               | 0               | 0.82500        | 7E  |
| 0              | 1              | 1              | 1              | 1             | 1             | 1               | 1               | 0.81875        | 7F  |
| 1              | 0              | 0              | 0              | 0             | 0             | 0               | 0               | 0.81250        | 80  |
| 1              | 0              | 0              | 0              | 0             | 0             | 0               | 1               | 0.80625        | 81  |
| 1              | 0              | 0              | 0              | 0             | 0             | 1               | 0               | 0.80000        | 82  |
| 1              | 0              | 0              | 0              | 0             | 0             | 1               | 1               | 0.79375        | 83  |
| 1              | 0              | 0              | 0              | 0             | 1             | 0               | 0               | 0.78750        | 84  |
| 1              | 0              | 0              | 0              | 0             | 1             | 0               | 1               | 0.78125        | 85  |
| 1              | 0              | 0              | 0              | 0             | 1             | 1               | 0               | 0.77500        | 86  |
| 1              | 0              | 0              | 0              | 0             | 1             | 1               | 1               | 0.76875        | 87  |

Table 1: VRM11 VID Codes

| VID7<br>800 mV | VID6<br>400 mV | VID5<br>200 mV | VID4<br>100 mV | VID3<br>50 mV | VID2<br>25 mV | VID1<br>12.5 mV | VID0<br>6.25 mV | Voltage<br>(V) | HEX      |
|----------------|----------------|----------------|----------------|---------------|---------------|-----------------|-----------------|----------------|----------|
| 1              | 0              | 0              | 0              | 1             | 0             | 0               | 0               | 0.76250        | 88       |
| 1              | 0              | 0              | 0              | 1             | 0             | 0               | 1               | 0.75625        | 89       |
| 1              | 0              | 0              | 0              | 1             | 0             | 1               | 0               | 0.75000        | 8A       |
| 1              | 0              | 0              | 0              | 1             | 0             | 1               | 1               | 0.74375        | 8B       |
| 1              | 0              | 0              | 0              | 1             | 1             | 0               | 0               | 0.73750        | 8C       |
| 1              | 0              | 0              | 0              | 1             | 1             | 0               | 1               | 0.73125        | 8D       |
| 1              | 0              | 0              | 0              | 1             | 1             | 1               | 0               | 0.72500        | 8E       |
| 1              | 0              | 0              | 0              | 1             | 1             | 1               | 1               | 0.71875        | 8F       |
| 1              | 0              | 0              | 1              | 0             | 0             | 0               | 0               | 0.71250        | 90       |
| 1              | 0              | 0              | 1              | 0             | 0             | 0               | 1               | 0.70625        | 91       |
| 1              | 0              | 0              | 1              | 0             | 0             | 1               | 0               | 0.70000        | 92       |
| 1              | 0              | 0              | 1              | 0             | 0             | 1               | 1               | 0.69375        | 93       |
| 1              | 0              | 0              | 1              | 0             | 1             | 0               | 0               | 0.68750        | 94       |
| 1              | 0              | 0              | 1              | 0             | 1             | 0               | 1               | 0.68125        | 95       |
| 1              | 0              | 0              | 1              | 0             | 1             | 1               | 0               | 0.67500        | 96       |
| 1              | 0              | 0              | 1              | 0             | 1             | 1               | 1               | 0.66875        | 97       |
| 1              | 0              | 0              | 1              | 1             | 0             | 0               | 0               | 0.66250        | 98       |
| 1              | 0              | 0              | 1              | 1             | 0             | 0               | 1               | 0.65625        | 99       |
| 1              | 0              | 0              | 1              | 1             | 0             | 1               | 0               | 0.65000        | 9A       |
| 1              | 0              | 0              | 1              | 1             | 0             | 1               | 1               | 0.64375        | 9B       |
| 1              | 0              | 0              | 1              | 1             | 1             | 0               | 0               | 0.63750        | 9C       |
| 1              | 0              | 0              | 1              | 1             | 1             | 0               | 1               | 0.63125        | 9D       |
| 1              | 0              | 0              | 1              | 1             | 1             | 1               | 0               | 0.62500        | 9E       |
| 1              | 0              | 0              | 1              | 1             | 1             | 1               | 1               | 0.61875        | 9F       |
| 1              | 0              | 1              | 0              | 0             | 0             | 0               | 0               | 0.61250        | A0       |
| 1              | 0              | 1              | 0              | 0             | 0             | 0               | 1               | 0.60625        | A1       |
| 1              | 0              | 1              | 0              | 0             | 0             | 1               | 0               | 0.60000        | A2       |
| 1              | 0              | 1              | 0              | 0             | 0             | 1               | 1               | 0.59375        | A3       |
| 1              | 0              | 1              | 0              | 0             | 1             | 0               | 0               | 0.58750        | A4       |
| 1              | 0              | 1              | 0              | 0             | 1             | 0               | 1               | 0.58125        | A5       |
| 1              | 0              | 1              | 0              | 0             | 1             | 1               | 0               | 0.57500        | A6       |
| 1              | 0              | 1              | 0              | 0             | 1             | 1               | 1               | 0.56875        | A7       |
| 1              | 0              | 1              | 0              | 1             | 0             | 0               | 0               | 0.56250        | A8       |
| 1              | 0              | 1              | 0              | 1             | 0             | 0               | 1               | 0.55625        | A9       |
| 1              | 0              | 1              | 0              | 1             | 0             | 1               | 0               | 0.55000        | AA       |
| 1              | 0              | 1              | 0              | 1             | 0             | 1               | 1               | 0.54375        | AB       |
| 1              | 0              | 1              | 0              | 1             | 1             | 0               | 0               | 0.53750        | AC       |
| 1              | 0              | 1              | 0              | 1             | 1             | 0               | 1               | 0.53125        | AD       |
| 1              | 0              | 1              | 0              | 1             | 1             | 1               | 0               | 0.52500        | AE       |
| 1              | 0              | 1              | 0              | 1             | 1             | 1               | 1               | 0.51875        | AF       |
| 1              | 0              | 1              | 1              | 0             | 0             | 0               | 0               | 0.51250        | B0       |
| 1              | 0              | 1              | 1              | 0             | 0             | 0               | 1               | 0.50625        | B1       |
| 1              | 0              | 1              | 1              | 0             | 0             | 1               | 0               | 0.50000        | B2       |
| 1              | 1              | 1              | 1              | 1             | 1             | 1               | 0               | OFF            | FE       |
| 1              | 1              | 1              | 1              | 1             | 1             | 1               | 1               | OFF            | FF       |
|                | 1              | ı              | 1              | 1             | I             | 1               | 1               | OFF            | B3 to FE |

#### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated: 0°C < T\_A < 85°C; 4.75 V < V\_{CC} < 5.25 V; All DAC Codes;  $C_{VCC}$  = 0.1  $\mu F)$ 

| Parameter                                                        | Test Conditions                                | Min | Тур | Max        | Units   |
|------------------------------------------------------------------|------------------------------------------------|-----|-----|------------|---------|
| VRM10 DAC                                                        |                                                |     |     |            |         |
| System Voltage Accuracy                                          | 1.0 V < DAC < 1.6 V<br>0.83125 V < DAC < 1.0 V | -   | -   | ±0.5<br>±5 | %<br>mV |
| No Load Offset Voltage from Nominal DAC Specification            | With CS Input<br>ΔV <sub>IN</sub> = 0 V        | -   | -19 | -          | mV      |
| No Load Offset Voltage from Nominal DAC Specification (NCP5386A) | With CS Input<br>ΔV <sub>IN</sub> = 0 V        | -   | +20 | -          | mV      |
| No Load Offset Voltage from Nominal DAC Specification (NCP5386B) | With CS Input<br>ΔV <sub>IN</sub> = 0 V        | -   | 50  | -          | mV      |

#### Table 2: VRM10 VID Codes

| VID4<br>400 mV | VID3<br>200 mV | VID2<br>100 mV | VID1<br>50 mV | VID0<br>25 mV | VID5<br>12.5 mV | VID6<br>6.25 mV | Nominal DAC<br>Voltage (V) |
|----------------|----------------|----------------|---------------|---------------|-----------------|-----------------|----------------------------|
| 0              | 1              | 0              | 1             | 0             | 1               | 1               | 1.60000                    |
| 0              | 1              | 0              | 1             | 0             | 1               | 0               | 1.59375                    |
| 0              | 1              | 0              | 1             | 1             | 0               | 1               | 1.58750                    |
| 0              | 1              | 0              | 1             | 1             | 0               | 0               | 1.58125                    |
| 0              | 1              | 0              | 1             | 1             | 1               | 1               | 1.57500                    |
| 0              | 1              | 0              | 1             | 1             | 1               | 0               | 1.56875                    |
| 0              | 1              | 1              | 0             | 0             | 0               | 1               | 1.56250                    |
| 0              | 1              | 1              | 0             | 0             | 0               | 0               | 1.55625                    |
| 0              | 1              | 1              | 0             | 0             | 1               | 1               | 1.55000                    |
| 0              | 1              | 1              | 0             | 0             | 1               | 0               | 1.54375                    |
| 0              | 1              | 1              | 0             | 1             | 0               | 1               | 1.53750                    |
| 0              | 1              | 1              | 0             | 1             | 0               | 0               | 1.53125                    |
| 0              | 1              | 1              | 0             | 1             | 1               | 1               | 1.52500                    |
| 0              | 1              | 1              | 0             | 1             | 1               | 0               | 1.51875                    |
| 0              | 1              | 1              | 1             | 0             | 0               | 1               | 1.51250                    |
| 0              | 1              | 1              | 1             | 0             | 0               | 0               | 1.50625                    |
| 0              | 1              | 1              | 1             | 0             | 1               | 1               | 1.50000                    |
| 0              | 1              | 1              | 1             | 0             | 1               | 0               | 1.49375                    |
| 0              | 1              | 1              | 1             | 1             | 0               | 1               | 1.48750                    |
| 0              | 1              | 1              | 1             | 1             | 0               | 0               | 1.48125                    |
| 0              | 1              | 1              | 1             | 1             | 1               | 1               | 1.47500                    |
| 0              | 1              | 1              | 1             | 1             | 1               | 0               | 1.46875                    |
| 1              | 0              | 0              | 0             | 0             | 0               | 1               | 1.46250                    |
| 1              | 0              | 0              | 0             | 0             | 0               | 0               | 1.45625                    |
| 1              | 0              | 0              | 0             | 0             | 1               | 1               | 1.45000                    |
| 1              | 0              | 0              | 0             | 0             | 1               | 0               | 1.44375                    |
| 1              | 0              | 0              | 0             | 1             | 0               | 1               | 1.43750                    |
| 1              | 0              | 0              | 0             | 1             | 0               | 0               | 1.43125                    |
| 1              | 0              | 0              | 0             | 1             | 1               | 1               | 1.42500                    |
| 1              | 0              | 0              | 0             | 1             | 1               | 0               | 1.41875                    |
| 1              | 0              | 0              | 1             | 0             | 0               | 1               | 1.41250                    |
| 1              | 0              | 0              | 1             | 0             | 0               | 0               | 1.40625                    |
| 1              | 0              | 0              | 1             | 0             | 1               | 1               | 1.40000                    |
| 1              | 0              | 0              | 1             | 0             | 1               | 0               | 1.39375                    |

Table 2: VRM10 VID Codes

| VID4<br>400 mV | VID3<br>200 mV | VID2<br>100 mV | VID1<br>50 mV | VID0<br>25 mV | VID5<br>12.5 mV | VID6<br>6.25 mV | Nominal DAC<br>Voltage (V) |
|----------------|----------------|----------------|---------------|---------------|-----------------|-----------------|----------------------------|
| 1              | 0              | 0              | 1             | 1             | 0               | 1               | 1.38750                    |
| 1              | 0              | 0              | 1             | 1             | 0               | 0               | 1.38125                    |
| 1              | 0              | 0              | 1             | 1             | 1               | 1               | 1.37500                    |
| 1              | 0              | 0              | 1             | 1             | 1               | 0               | 1.36875                    |
| 1              | 0              | 1              | 0             | 0             | 0               | 1               | 1.36250                    |
| 1              | 0              | 1              | 0             | 0             | 0               | 0               | 1.35625                    |
| 1              | 0              | 1              | 0             | 0             | 1               | 1               | 1.35000                    |
| 1              | 0              | 1              | 0             | 0             | 1               | 0               | 1.34375                    |
| 1              | 0              | 1              | 0             | 1             | 0               | 1               | 1.33750                    |
| 1              | 0              | 1              | 0             | 1             | 0               | 0               | 1.33125                    |
| 1              | 0              | 1              | 0             | 1             | 1               | 1               | 1.32500                    |
| 1              | 0              | 1              | 0             | 1             | 1               | 0               | 1.31875                    |
| 1              | 0              | 1              | 1             | 0             | 0               | 1               | 1.31250                    |
| 1              | 0              | 1              | 1             | 0             | 0               | 0               | 1.30625                    |
| 1              | 0              | 1              | 1             | 0             | 1               | 1               | 1.30000                    |
| 1              | 0              | 1              | 1             | 0             | 1               | 0               | 1.29375                    |
| 1              | 0              | 1              | 1             | 1             | 0               | 1               | 1.28750                    |
| 1              | 0              | 1              | 1             | 1             | 0               | 0               | 1.28125                    |
| 1              | 0              | 1              | 1             | 1             | 1               | 1               | 1.27500                    |
| 1              | 0              | 1              | 1             | 1             | 1               | 0               | 1.26875                    |
| 1              | 1              | 0              | 0             | 0             | 0               | 1               | 1.26250                    |
| 1              | 1              | 0              | 0             | 0             | 0               | 0               | 1.25625                    |
| 1              | 1              | 0              | 0             | 0             | 1               | 1               | 1.25000                    |
| 1              | 1              | 0              | 0             | 0             | 1               | 0               | 1.24375                    |
| 1              | 1              | 0              | 0             | 1             | 0               | 1               | 1.23750                    |
| 1              | 1              | 0              | 0             | 1             | 0               | 0               | 1.23125                    |
| 1              | 1              | 0              | 0             | 1             | 1               | 1               | 1.22500                    |
| 1              | 1              | 0              | 0             | 1             | 1               | 0               | 1.21875                    |
| 1              | 1              | 0              | 1             | 0             | 0               | 1               | 1.21250                    |
| 1              | 1              | 0              | 1             | 0             | 0               | 0               | 1.20625                    |
| 1              | 1              | 0              | 1             | 0             | 1               | 1               | 1.20000                    |
| 1              | 1              | 0              | 1             | 0             | 1               | 0               | 1.19375                    |
| 1              | 1              | 0              | 1             | 1             | 0               | 1               | 1.18750                    |
| 1              | 1              | 0              | 1             | 1             | 0               | 0               | 1.18125                    |
| 1              | 1              | 0              | 1             | 1             | 1               | 1               | 1.17500                    |
| 1              | 1              | 0              | 1             | 1             | 1               | 0               | 1.16875                    |
| 1              | 1              | 1              | 0             | 0             | 0               | 1               | 1.16250                    |
| 1              | 1              | 1              | 0             | 0             | 0               | 0               | 1.15625                    |
| 1              | 1              | 1              | 0             | 0             | 1               | 1               | 1.15000                    |
| 1              | 1              | 1              | 0             | 0             | 1               | 0               | 1.14375                    |
| 1              | 1              | 1              | 0             | 1             | 0               | 1               | 1.13750                    |
| 1              | 1              | 1              | 0             | 1             | 0               | 0               | 1.13125                    |
| 1              | 1              | 1              | 0             | 1             | 1               | 1               | 1.12500                    |
| 1              | 1              | 1              | 0             | 1             | 1               | 0               | 1.11875                    |
| 1              | 1              | 1              | 1             | 0             | 0               | 1               | 1.11250                    |
| 1              | 1              | 1              | 1             | 0             | 0               | 0               | 1.10625                    |
| 1              | 1              | 1              | 1             | 0             | 1               | 1               | 1.10000                    |

Table 2: VRM10 VID Codes

| VID4<br>400 mV | VID3<br>200 mV | VID2<br>100 mV | VID1<br>50 mV | VID0<br>25 mV | VID5<br>12.5 mV | VID6<br>6.25 mV | Nominal DAC<br>Voltage (V) |
|----------------|----------------|----------------|---------------|---------------|-----------------|-----------------|----------------------------|
| 1              | 1              | 1              | 1             | 0             | 1               | 0               | 1.09375                    |
| 1              | 1              | 1              | 1             | 1             | 0               | 1               | OFF                        |
| 1              | 1              | 1              | 1             | 1             | 0               | 0               | OFF                        |
| 1              | 1              | 1              | 1             | 1             | 1               | 1               | OFF                        |
| 1              | 1              | 1              | 1             | 1             | 1               | 0               | OFF                        |
| 0              | 0              | 0              | 0             | 0             | 0               | 1               | 1.08750                    |
| 0              | 0              | 0              | 0             | 0             | 0               | 0               | 1.08125                    |
| 0              | 0              | 0              | 0             | 0             | 1               | 1               | 1.07500                    |
| 0              | 0              | 0              | 0             | 0             | 1               | 0               | 1.06875                    |
| 0              | 0              | 0              | 0             | 1             | 0               | 1               | 1.06250                    |
| 0              | 0              | 0              | 0             | 1             | 0               | 0               | 1.05625                    |
| 0              | 0              | 0              | 0             | 1             | 1               | 1               | 1.05000                    |
| 0              | 0              | 0              | 0             | 1             | 1               | 0               | 1.04375                    |
| 0              | 0              | 0              | 1             | 0             | 0               | 1               | 1.03750                    |
| 0              | 0              | 0              | 1             | 0             | 0               | 0               | 1.03125                    |
| 0              | 0              | 0              | 1             | 0             | 1               | 1               | 1.02500                    |
| 0              | 0              | 0              | 1             | 0             | 1               | 0               | 1.01875                    |
| 0              | 0              | 0              | 1             | 1             | 0               | 1               | 1.01250                    |
| 0              | 0              | 0              | 1             | 1             | 0               | 0               | 1.00625                    |
| 0              | 0              | 0              | 1             | 1             | 1               | 1               | 1.00000                    |
| 0              | 0              | 0              | 1             | 1             | 1               | 0               | 0.99375                    |
| 0              | 0              | 1              | 0             | 0             | 0               | 1               | 0.98750                    |
| 0              | 0              | 1              | 0             | 0             | 0               | 0               | 0.98125                    |
| 0              | 0              | 1              | 0             | 0             | 1               | 1               | 0.97500                    |
| 0              | 0              | 1              | 0             | 0             | 1               | 0               | 0.96875                    |
| 0              | 0              | 1              | 0             | 1             | 0               | 1               | 0.96250                    |
| 0              | 0              | 1              | 0             | 1             | 0               | 0               | 0.95625                    |
| 0              | 0              | 1              | 0             | 1             | 1               | 1               | 0.95000                    |
| 0              | 0              | 1              | 0             | 1             | 1               | 0               | 0.94375                    |
| 0              | 0              | 1              | 1             | 0             | 0               | 1               | 0.93750                    |
| 0              | 0              | 1              | 1             | 0             | 0               | 0               | 0.93125                    |
| 0              | 0              | 1              | 1             | 0             | 1               | 1               | 0.92500                    |
| 0              | 0              | 1              | 1             | 0             | 1               | 0               | 0.91875                    |
| 0              | 0              | 1              | 1             | 1             | 0               | 1               | 0.91250                    |
| 0              | 0              | 1              | 1             | 1             | 0               | 0               | 0.90625                    |
| 0              | 0              | 1              | 1             | 1             | 1               | 1               | 0.90000                    |
| 0              | 0              | 1              | 1             | 1             | 1               | 0               | 0.89375                    |
| 0              | 1              | 0              | 0             | 0             | 0               | 1               | 0.88750                    |
| 0              | 1              | 0              | 0             | 0             | 0               | 0               | 0.88125                    |
| 0              | 1              | 0              | 0             | 0             | 1               | 1               | 0.87500                    |
| 0              | 1              | 0              | 0             | 0             | 1               | 0               | 0.86875                    |
| 0              | 1              | 0              | 0             | 1             | 0               | 1               | 0.86250                    |
| 0              | 1              | 0              | 0             | 1             | 0               | 0               | 0.85625                    |
| 0              | 1              | 0              | 0             | 1             | 1               | 1               | 0.85000                    |
| 0              | 1              | 0              | 0             | 1             | 1               | 0               | 0.84375                    |
| 0              | 1              | 0              | 1             | 0             | 0               | 1               | 0.83750                    |
| 0              | 1              | 0              | 1             | 0             | 0               | 0               | 0.83125                    |

#### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated: 0°C < T\_A < 85°C; 4.75 V < V\_{CC} < 5.25 V; All DAC Codes;  $C_{VCC}$  = 0.1  $\mu F)$ 

| Parameter                                             | Test Conditions                         | Min | Тур | Max  | Units |
|-------------------------------------------------------|-----------------------------------------|-----|-----|------|-------|
| AMD DAC                                               |                                         |     |     |      |       |
| System Voltage Accuracy                               | 0.8 V < DAC < 1.55 V                    | -   | -   | ±0.5 | %     |
| No Load Offset Voltage from Nominal DAC Specification | With CS Input<br>ΔV <sub>IN</sub> = 0 V | -   | 20  | -    | mV    |

### **Table 3: AMD VID Codes**

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal V <sub>OUT</sub> (V) | Tolerance |
|------|------|------|------|------|------------------------------|-----------|
| 0    | 0    | 0    | 0    | 0    | 1.550                        | ±0.5 %    |
| 0    | 0    | 0    | 0    | 1    | 1.525                        | ±0.5 %    |
| 0    | 0    | 0    | 1    | 0    | 1.500                        | ±0.5 %    |
| 0    | 0    | 0    | 1    | 1    | 1.475                        | ±0.5 %    |
| 0    | 0    | 1    | 0    | 0    | 1.450                        | ±0.5 %    |
| 0    | 0    | 1    | 0    | 1    | 1.425                        | ±0.5 %    |
| 0    | 0    | 1    | 1    | 0    | 1.400                        | ±0.5 %    |
| 0    | 0    | 1    | 1    | 1    | 1.375                        | ±0.5 %    |
| 0    | 1    | 0    | 0    | 0    | 1.350                        | ±0.5 %    |
| 0    | 1    | 0    | 0    | 1    | 1.325                        | ±0.5 %    |
| 0    | 1    | 0    | 1    | 0    | 1.300                        | ±0.5 %    |
| 0    | 1    | 0    | 1    | 1    | 1.275                        | ±0.5 %    |
| 0    | 1    | 1    | 0    | 0    | 1.250                        | ±0.5 %    |
| 0    | 1    | 1    | 0    | 1    | 1.225                        | ±0.5 %    |
| 0    | 1    | 1    | 1    | 0    | 1.200                        | ±0.5 %    |
| 0    | 1    | 1    | 1    | 1    | 1.175                        | ±0.5 %    |
| 1    | 0    | 0    | 0    | 0    | 1.150                        | ±0.5 %    |
| 1    | 0    | 0    | 0    | 1    | 1.125                        | ±0.5 %    |
| 1    | 0    | 0    | 1    | 0    | 1.100                        | ±0.5 %    |
| 1    | 0    | 0    | 1    | 1    | 1.075                        | ±0.5 %    |
| 1    | 0    | 1    | 0    | 0    | 1.050                        | ±0.5 %    |
| 1    | 0    | 1    | 0    | 1    | 1.025                        | ±0.5 %    |
| 1    | 0    | 1    | 1    | 0    | 1.000                        | ±0.5 %    |
| 1    | 0    | 1    | 1    | 1    | 0.975                        | ±5.0 mV   |
| 1    | 1    | 0    | 0    | 0    | 0.950                        | ±5.0 mV   |
| 1    | 1    | 0    | 0    | 1    | 0.925                        | ±5.0 mV   |
| 1    | 1    | 0    | 1    | 0    | 0.900                        | ±5.0 mV   |
| 1    | 1    | 0    | 1    | 1    | 0.875                        | ±5.0 mV   |
| 1    | 1    | 1    | 0    | 0    | 0.850                        | ±5.0 mV   |
| 1    | 1    | 1    | 0    | 1    | 0.825                        | ±5.0 mV   |
| 1    | 1    | 1    | 1    | 0    | 0.800                        | ±5.0 mV   |
| 1    | 1    | 1    | 1    | 1    | Shutdown                     | -         |

#### TYPICAL CHARACTERISTICS



Figure 5. PWM Output Resistance vs. Ambient Temperature

Figure 6. ROSC Voltage vs. Ambient Temperature



Figure 7. Soft-start Current vs. Ambient Temperature

Figure 8. Supply Current vs. Ambient Temperature



Figure 9. RSA Gain vs. Ambient Temperature

Figure 10. UVLO Threshold vs. Ambient Temperature

#### TYPICAL CHARACTERISTICS



0.90 Start 0.88 S 0.86 ENABLE THRESHOLD ( 0.84 0.82 0.80 0.78 0.76 Stop 0.74 0 10 40 50 90 TA, AMBIENT TEMPERATURE (°C)

Figure 11. 12VMON Threshold vs. Ambient Temperature

Figure 12. Enable Threshold vs. Ambient Temperature







Figure 14. VDRP Source Current vs. Ambient Temperature



Figure 15. DAC Slew Rate vs. Ambient Temperature



Figure 16. VDRP Gain vs. Ambient Temperature

### TYPICAL CHARACTERISTICS





Figure 17. VDRP Offset vs. Ambient Temperature

Figure 18. VR\_RDY Thresholds vs. Ambient Temperature



Figure 19. PWM Output Resistance vs. Ambient Temperature

#### **FUNCTIONAL DESCRIPTION**

#### General

The NCP5386/A/B dual edge modulated multiphase PWM controller is specifically designed with the necessary features for a high current VR10, VR11 or AMD CPU and chipset power system. The IC consists of the following blocks: Precision Programmable DAC, Differential Remote Voltage Sense Amplifier, High Performance Voltage Error Amplifier, Differential Current Feedback Amplifiers, Precision Oscillator and Triangle Wave Generators, and PWM Comparators. Protection features include Undervoltage Lockout, Soft–Start, Overcurrent Protection, Overvoltage Protection, and Power Good Monitor.

#### Remote Output Sensing Amplifier (RSA)

A true differential amplifier allows the NCP5386/A/B to measure VCore voltage feedback with respect to the Vcore ground reference point by connecting the Vcore reference point to VS+, and the Vcore ground reference point to VS-. This configuration keeps ground potential differences between the local controller ground and the Vcore ground reference point from affecting regulation of Vcore between VCore and VCore ground reference points. The RSA also subtracts the DAC (minus  $V_{\rm ID}$  offset) voltage, thereby producing an unamplified output error voltage at the DIFFOUT pin. This output also has a 1.3 V bias voltage to allow both positive and negative error voltages.

#### **Precision Programmable DAC**

A precision programmable DAC is provided. This DAC has 0.5% accuracy over the entire operating temperature range of the part. The DAC can be programmed to support either Intel VR10 or VR11 or AMD K8 specifications. A program selection pin is provided to accomplish this. This pin also sets the startup mode of operation. Connect this pin to 1.25~V to select the VR11 DAC table and startup mode. Connect this pin to ground to select the VR10 DAC table and the VR11 startup mode. Connect this pin to  $V_{REF}$  to select the AMD DAC table and startup mode.

#### **High Performance Voltage Error Amplifier**

The error amplifier is designed to provide high slew rate and bandwidth. Although not required when operating as the controller of a voltage regulator, a capacitor from COMP to  $V_{FB}$  is required for stable unity gain test configurations.

#### Gate Driver Outputs and 1/2 Phase Operation

The part can be configured to run in 1– or 2–Phase mode. In 2–phase mode, phases 1 and 2 should be used to drive the external gate drivers as shown in the 2–phase Applications

Schematic. In 1-Phase mode, gate output G2 must be left open as shown in the 1-phase Applications Schematic. The CS2 and CS2N inputs should be connected to CS1N. The following truth table summarizes the modes of operation:

|         | Gate Output Connections |        |  |  |  |
|---------|-------------------------|--------|--|--|--|
| Mode    | G1                      | G2     |  |  |  |
| 1-Phase | Normal                  | OPEN   |  |  |  |
| 2-Phase | Normal                  | Normal |  |  |  |

These are the only allowable connection schemes to program the modes of operation.

#### **Differential Current Sense Amplifiers**

Two differential amplifiers are provided to sense the output current of each phase. The inputs of each current sense amplifier must be connected across the current sensing element of the phase controlled by the corresponding gate output (G1 or G2). If a phase is unused, the differential inputs to that phase's current sense amplifier must be shorted together and connected to CS1N as shown in the 1-Phase Application Schematics.

A voltage is generated across the current sense element (such as an inductor or sense resistor) by the current flowing in that phase. The output of the current sense amplifiers are used to control three functions. First, the output controls the adaptive voltage positioning, where the output voltage is actively controlled according to the output current. In this function, all of the current sense outputs are summed so that the total output current is used for output voltage positioning. Second, the output signal is fed to the current limit circuit. This again is the summed current of all phases in operation. Finally, the individual phase current is connected to the PWM comparator. In this way current balance is accomplished.

### **Oscillator and Triangle Wave Generator**

A programmable precision oscillator is provided. The oscillator's frequency is programmed by the resistance connected from the ROSC pin to ground. The user will usually form this resistance from two resistors in order to create a voltage divider that uses the ROSC output voltage as the reference for creating the current limit setpoint voltage. The oscillator frequency range is 100 kHz/phase to 1.0 MHz/phase. The oscillator generates up to 4 triangle waveforms (symmetrical rising and falling slopes) between 1.3 V and 2.3 V. The triangle waves have a phase delay between them such that for 2–phase operation the PWM outputs are separated by 180 angular degrees, respectively.

#### **PWM Comparators with Hysteresis**

Four PWM comparators receive the error amplifier output signal at their noninverting input. Each comparator receives one of the triangle waves offset by 1.3 V at it's inverting input. The output of the comparator generates the PWM outputs G1 and G2.

During steady state operation, the duty cycle will center on the valley of the triangle waveform, with steady state duty cycle calculated by  $V_{OUT}/V_{IN}$ . During a transient event, both high and low comparator output transitions shift phase to the points where the error amplifier output intersects the down and up ramp of the triangle wave.

#### **PROTECTION FEATURES**

#### **Undervoltage Lockout**

An undervoltage lockout (UVLO) senses the  $V_{CC}$  input. During powerup, the input voltage to the controller is monitored, and the PWM outputs and the soft–start circuit are disabled until the input voltage exceeds the threshold voltage of the UVLO comparator. The UVLO comparator incorporates hysteresis to avoid chattering, since  $V_{CC}$  is likely to decrease as soon as the converter initiates soft–start.

#### **Overcurrent Shutdown**

A programmable overcurrent function is incorporated within the IC. A comparator and latch makeup this function. The inverting input of the comparator is connected to the ILIM pin. The voltage at this pin sets the maximum output current the converter can produce. The ROSC pin provides a convenient and accurate reference voltage from which a resistor divider can create the overcurrent setpoint voltage. Although not actually disabled, tying the ILIM pin directly to the ROSC pin sets the limit above useful levels – effectively disabling overcurrent shutdown. The comparator noninverting input is the summed current information from the current sense

amplifiers. The overcurrent latch is set when the current information exceeds the voltage at the ILIM pin. The outputs are immediately disabled, the VR\_RDY and DRVON pins are pulled low, and the soft–start is pulled low. The outputs will remain disabled until the  $V_{CC}$  voltage is removed and re–applied, or the ENABLE input is brought low and then high.

#### **Overvoltage Protection and Power Good Monitor**

An output voltage monitor is incorporated. During normal operation, if the voltage at the DIFFOUT pin exceeds 1.3 V, the VR\_RDY pin goes low, the DRVON signal remains high, the PWM outputs are set low. The outputs will remain disabled until the  $V_{\rm CC}$  voltage is removed and reapplied. During normal operation, if the output voltage falls more than 300 mV below the DAC setting, the VR\_RDY pin will be set low until the output rises.

#### Soft-Start

The NCP5386 incorporates an externally programmable soft–start. The soft–start circuit works by controlling the ramp–up of the DAC voltage during powerup. The initial soft–start pin voltage is 0 V. The soft–start circuitry clamps the DAC input of the Remote Sense Amplifier to the SS pin voltage until the SS pin voltage exceeds the DAC setting minus VID offset thereafter. The soft–start pin is pulled to 0 V.

There are two possible soft–start modes: AMD and VR11. AMD mode simply ramps Vcore from 0 V directly to the DAC setting at the rate set by the capacitor connected to the SS pin. The VR11 mode ramps Vcore to 1.1 V at the SS capacitor charge rate, pauses at 1.1 V for 170  $\mu s$ , reads the VID pins to determine the DAC setting, then ramps Vcore to the final DAC setting at the Dynamic VID slew rate of 7.3 mV/ $\mu s$ . Typical AMD and VR11 soft–start sequences are shown in the following graphs.



Figure 20. DAC Servo Evaluation Circuit



Figure 21. Typical AMD Soft-Start Sequence to Vcore = 1.3 V



Figure 22. Typical VR10 & VR11 Soft-Start Sequence to Vcore = 1.3 V

#### APPLICATION INFORMATION

The NCP5386 is a high performance multiphase controller optimized to meet the Intel VR11 Specifications. The demo board for the NCP5386 is available by request. It is configured as a four phase solution with decoupling designed to provide a 1.0 m $\Omega$  load line under a 100 A step load. A schematic is available upon request from ON Semiconductor.

#### Startup Procedure

The demo board comes with a Socket 775 and requires an Intel dynamic load tool ( $V_{TT}$  Tool) available through a third party supplier, Cascade Systems. The web page is http://www.cascadesystems.net/.

Start by installing the test tool software. It's best to power the test tool from a separate ATX power supply. The test tool should be set to a valid VID code of  $0.5~\rm V$  or above in–order for the controller to start. Consult the  $V_{TT}$  help manual for more detailed instructions.

#### **Startup Sequence**

- 1. Make sure the V<sub>TT</sub> software is installed.
- 2. Powerup the PC or Laptop do not start the  $V_{TT}$  software.
- Insert the V<sub>TT</sub> Test Tool adapter into the socket and lock it down.
- 4. Insert the socket saver pin field into the bottom of the  $V_{TT}$  test tool.
- 5. Carefully line up the tool with the socket in the board and press tool into the board.
- 6. Connect the scope probe, or DMM to the voltage sense lines on the test tool. When using a scope probe it is best to isolate the scope from the AC ground. Make the ground connection on the scope probe as short as possible.
- 7. Connect the first ATX supply to the  $V_{TT}$  tool.
- 8. Powerup the first ATX supply to the  $V_{TT}$  tool.
- 9. Start the  $V_{TT}$  tool software in VR11 mode with the current limit set to 150 A.
- 10. Using the  $V_{TT}$  tool software, select a VID code that is 0.5 V or above.
- 11. Connect the second ATX supply to the demo
- 12. Set the VID DIP switches. All the VID switches should be up or open.
- Set the VR\_ENABLE DIP switch down or closed.
- 14. Set the VR10 DIP switch up or open.
- 15. Set the VID\_SEL switch up or open.

- 16. Start the second ATX supply by turning it on and setting the PSON DIP switch low. The green VID lights should light up to match the V<sub>TT</sub> tool VID setting.
- Set the VR\_ENABLE DIP switch up to start the NCP5386.
- 18. Check that the output voltage is about 19 mV below the VID setting.

#### Step Load Testing

The  $V_{TT}$  tool is used to generate the high  $d_i/d_t$  step load. Select the dynamic loading option in the  $V_{TT}$  test tool software. Set the desired step load size, frequency, duty, and slew rate. See Figures 23 and 24.



Figure 23. Typical Step Load Response



Figure 24. Typical Load Release Event

#### **Dynamic VID Testing**

The  $V_{TT}$  tool provides for VID stepping based on the Intel Requirements. Select the Dynamic VID option. Before enabling the test set the lowest VID to 0.5 V or greater and set the highest VID to a value that is greater than the lowest VID selection, then enable the test. See Figures 25 through 27.



Figure 25. 1.6 to 0.5 Dynamic VID Response



Figure 26. Dynamic VID Settling Time Rising



Figure 27. Dynamic VID Settling Time Falling

#### **Design Methodology**

### Decoupling the V<sub>CC</sub> Pin on the IC

An RC input filter is required as shown in the  $V_{CC}$  pin to minimize supply noise on the IC. The resistor should be sized such that it does not generate a large voltage drop between the 12 V supply and the IC. See the schematic values.

#### **Understanding Soft-Start**

The controller supports two different startup routines. An AMD ramp to the initial VID code, or a VR11 Ramp to the 1.1 V VID code, with a pause to capture the VID code then resume ramping to target value based on an internal slew rate limit. See Figures 28 and 29. The controller is designed to regulate to the voltage on the SS pin until it reaches the internal DAC voltage. The soft–start cap sets the initial ramp rate using a typical 5.0  $\mu A$  current. The typical value to use for the soft–start cap (SS), is typically set to 0.01  $\mu F$ . This results in a ramp time to 1.1 V of 2.2 ms based on Equation 1.

$$\begin{split} C_{SS} &\cong i_{SS} \frac{dt_{SS}}{dv_{SS}} \\ \frac{1.1 \cdot V}{2.2 \cdot ms} &= \frac{dv_{SS}}{dt_{SS}} \text{ and } i_{SS} = 5 \cdot \mu A \\ C_{SS} &= 0.01 \cdot \mu F \end{split} \tag{eq. 1}$$



Figure 28, VR11 Startup



Figure 29. AMD Startup

# Programming the Current Limit and the Oscillator Frequency

The demo board is set for an operating frequency of approximately 330 kHz. The OSC pin provides a 2.0 V reference voltage which is divided down with a resistor divider and fed into the current limit pin ILIM. Calculate the total series resistance to set the frequency and then calculate the individual values for current limit divider.

The series resistors RLIM1 and RLIM2 sink current to ground. This current is internally mirrored into a capacitor

to create an oscillator. The period is proportional to the resistance and frequency is inversely proportional to the resistance. The resistance may be estimated by equation 2.

$$R_{TOTAL} \cong 24686 \times F_{SW}^{-1.1549}$$
 (eq. 2)   
30.5 kΩ  $\cong 24686 \times 330^{-1.1549}$ 



Figure 30. ROSC vs. FOSC, 2 Phase

The current limit function is based on the total sensed current of all phases multiplied by a gain of 6. DCR sensed inductor current is function of the winding temperature. The best approach is to set the maximum current limit

based on the expected average maximum temperature of the inductor windings.

$$DCR_{Tmax} = DCR_{25C} \cdot (1 + 0.00393 \cdot C^{-1} (T_{max} - 25 \cdot C))$$
 (eq. 3)

Calculate the current limit voltage:

$$V_{\text{ILIMIT}} \cong 6 \cdot \left( I_{\text{MIN\_OCP}} \cdot \text{DCR}_{\text{Tmax}} + \frac{\text{DCR}_{\text{Tmax}} \cdot V_{\text{out}}}{2 \cdot V_{\text{IN}} \cdot F_{\text{s}}} \cdot \left( \frac{V_{\text{IN}} - V_{\text{OUT}}}{L} - (\text{N-1}) \cdot \frac{V_{\text{OUT}}}{L} \right) \right) \tag{eq. 4}$$

Solve for the individual resistors:

$$RLIM2 = \frac{VILIMIT \cdot RTOTAL}{2 \cdot V}$$
 (eq. 5) 
$$RLIM1 = R_{TOTAL} - R_{LIM2}$$
 (eq. 6)

#### **Final Equation for the Current Limit Threshold**

$$I_{LIMIT}(T_{inductor}) \cong \frac{\left(\frac{2 \cdot V \cdot RLIM2}{RLIM1 + RLIM2}\right)}{5.84 \cdot (DCR_{25C} \cdot (1 + 0.00393 \cdot C^{-1}(T_{Inductor} - 25 \cdot C))))} - \frac{V_{OUT}}{2 \cdot V_{IN} \cdot F_{S}} \cdot \left(\frac{V_{IN} - V_{OUT}}{L} - (N-1) \cdot \frac{V_{OUT}}{L}\right) \cdot \frac{V_{OUT}}{L} = \frac{V_{OUT}}{L} \cdot \frac{V_{OUT}}{L}$$

The inductors on the demo board have a DCR at  $25^{\circ}$ C of 0.75 m $\Omega$ . Selecting the closest available values of  $16.9 \text{ k}\Omega$  for RLIM1 and 13.7 k $\Omega$  for RLIM2 yield a nominal operating frequency of 330 kHz and an approximate current limit of 152 A at  $100^{\circ}$ C. The total sensed current can be observed as a scaled voltage at the VDRP pin added to a positive, no–load offset of approximately 1.3 V.

#### **Inductor Selection**

When using inductor current sensing it is recommended that the inductor does not saturate by more than 10% at maximum load. The inductor also must not go into hard saturation before current limit trips. The demo board includes a two phase output filter using the T50–8 core from Micrometals with 4turns and a DCR target of 0.75 m $\Omega$  @ 25°C. Smaller DCR values can be used, however, current sharing accuracy and droop accuracy decrease as DCR

decreases. Use the excel spreadsheet for regulation accuracy calculations for a specific value of DCR.

#### **Inductor Current Sense Compensation**

The NCP5386 uses the inductor current sensing method. This method uses an RC filter to cancel out the inductance

of the inductor and recover the voltage that is the result of the current flowing through the inductor's DCR. This is done by matching the RC time constant of the current sense filter to the L/DCR time constant. The first cut approach is to use a  $0.1~\mu F$  capacitor for C and then solve for R.

$$RSENSE(T) = \frac{L}{0.1 \cdot \mu F \cdot DCR_{25C} \cdot (1 + 0.00393 \cdot C^{-1} \cdot (T - 25 \cdot C))}$$
 (eq. 8)



Figure 31.

The demo board inductor measured 350 nH and 0.75 m $\Omega$  at room temp. The actual value used for R<sub>SENSE</sub> was 4.42 k $\Omega$  which matches the equation for R<sub>SENSE</sub> at approximately 50°C. Because the inductor value is a function of load and inductor temperature final selection of R is best done experimentally on the bench by monitoring the V<sub>DROOP</sub> pin and performing a step load test on the actual solution.

#### Simple Average PSPICE Model

A simple state average model shown in Figure 32 can be used to determine a stable solution and provide insight into the control system.



Figure 32.

A complex switching model is available by request which includes a more detailed board parasitic for this demo board.

#### **Compensation and Output Filter Design**

The values shown on the demo board are a good place to start for any similar output filter solution. The dynamic performance can then be adjusted by swapping out various individual components.

If the required output filter and switching frequency are significantly different, it's best to use the available PSPICE models to design the compensation and output filter from scratch.

The design target for this demo board was 1.0 m $\Omega$  out to 2.0 MHz. The phase switching frequency is currently set to 330 kHz. It can easily be seen that the board impedance of 0.75 m $\Omega$  between the load and the bulk capacitance has a large effect on the output filter. In this case the ten 560  $\mu$ F

bulk capacitors have an ESR of  $7.0~\text{m}\Omega$ . Thus the bulk ESR plus the board impedance is  $0.7~\text{m}\Omega+0.75~\text{m}\Omega$  or  $1.45~\text{m}\Omega$ . The actual output filter impedance does not drop to  $1.0~\text{m}\Omega$  until the ceramic breaks in at over 375~kHz. The controller must provide some loop gain slightly less than one out to a frequency in excess 300~kHz. At frequencies below where the bulk capacitance ESR breaks with the bulk capacitance, the DC–DC converter must have sufficiently high gain to control the output impedance completely. Standard Type–3 compensation works well with the NCP5386. RFB1 should be kept above  $50~\Omega$  for amplifier stability reasons.

The goal is to compensate the system such that the resulting gain generates constant output impedance from DC up to the frequency where the ceramic takes over holding the impedance below  $1.0~\text{m}\Omega$ . See the example of the locations of the poles and zeros that were set to optimize the model above.



Figure 33.

By matching the following equations a good set of starting compensation values can be found for a typical mixed bulk and ceramic capacitor type output filter.

$$\begin{split} \frac{1}{2\pi \cdot \text{CF} \cdot \text{RF}} &= \frac{1}{2\pi \cdot (\text{RBRD} + \text{ESRBulk}) \cdot \text{CBulk}} \\ \frac{1}{2\pi \cdot \text{CFBI} \cdot (\text{RFBI} + \text{RFB})} &= \frac{1}{2\pi \cdot \text{CCer} * (\text{RBRD} + \text{ESRBulk})} \end{split} \tag{eq. 9}$$

RFB is always set to 1.0 k $\Omega$  and RFB1 is usually set to  $100 \Omega$  for maximum phase boost. The value of RF is typically set to 4.0 k $\Omega$ .

#### **Droop Injection and Thermal Compensation**

The VDRP signal is generated by summing the sensed output currents for each phase and applying a gain of approximately six. VDRP is externally summed into the feedback network by the resistor RDRP. This induces an offset which is proportional to the output current thereby forcing the controlled resistive output impedance.

RRDP determines the target output impedance by the basic equation:

$$\begin{split} &\frac{V_{OUT}}{I_{OUT}} = Z_{OUT} = \frac{RFB \cdot DCR \cdot 6}{RDRP} \\ &RDRP = \frac{RFB \cdot DCR \cdot 6}{Z_{OUT}} \end{split} \tag{eq.}$$

The value of the inductor's DCR varies with temperature according to the following equation 10:

$$DCR_{Tmax} = DCR_{25C} \cdot (1 + 0.00393 \cdot C^{-1}(T_{max} - 25 \cdot C))$$
 (eq. 11)

The system can be thermally compensated to cancel this effect out to a great degree by adding an NTC (negative temperature coefficient resistor) in parallel with RFB to reduce the droop gain as the temperature increases. The NTC device is nonlinear. Putting a resistor in series with the NTC helps make the device appear more linear with temperature. The series resistor is split and inserted on both sides of the NTC to reduce noise injection into the feedback loop. The recommended value for RISO1 and RISO2 is approximately  $1.0 \text{ k}\Omega$ .

The output impedance varies with inductor temperature by the equation:

$$Z_{OUT(T)} = \frac{RFB \cdot DCR_{25C} \cdot (1 + 0.00393 \cdot C^{-1}(T_{max} - 25C)) \cdot 6}{R_{droop}}$$
 (eq. 12)

By including the NTC RT2 and the series isolation resistors the new equation becomes:

The NTC RT2 and the series isolation resistors the new equation becomes:
$$Z_{OUT(T)} = \frac{\frac{RFB \cdot (RISO1 + RT2(T) + RISO2)}{RFB + RISO1 + RT2(T) + RISO2} \cdot DCR_{25C} \cdot (1 + 0.00393 \cdot C^{-1}(T_{max} - 25C)) \cdot 6}{R_{droop}}$$
(eq. 13)

The typical equation of a NTC is based on a curve fit equation 13.

$$RT2(T) \, = \, RT2_{25C} \cdot e^{\, \beta} \Bigg[ \left( \frac{1}{273 \, + \, T} \right) \, - \left( \frac{1}{298} \right) \Bigg] \ \, (\text{eq. 14})$$

The demo board is populated with a 10 k $\Omega$  NTC with a Beta of 4300. Figure 34 shows the uncompensated and compensated output impedance versus temperature.



Figure 34. Uncompensated and Compensated Output Impedance vs. Temperature

ON Semiconductor provides an excel spreadsheet to help with the selection of the NTC. The actual selection of the NTC will be effected by the location of the output inductor with respect to the NTC and airflow, and should be verified with an actual system thermal solution.

#### **VRFAN**

Thermal monitoring provides one threshold sensitive comparator for thermal monitoring. The circuit consists of one comparator that compares the voltage on the NTC pin to an internal resistor divider connected to V<sub>CC</sub>.

The following equations can be used to find the temperature trip points.

$$RT1(T) \,=\, RT1_{25C} \cdot e^{\,\beta \left[ \left( \frac{1}{273\,+\,T} \right) \,-\, \left( \frac{1}{298} \right) \right]} \ \, (\text{eq. 15})$$

$$Ratio_{NTC}(T): \frac{RNTC2 + RT1(T)}{RNTC1 + RNTC2 + RT1(T)}$$
 (eq. 16)

The demo board contains a 68 K NTC for RT1 with a Beta of 4750. RNTC1 is populated with 15 k $\Omega$  and RNTC2 is populated with a zero ohm resistor. Figure 35 is a plot of Equation 16. The horizontal trip thresholds intersect the

Ratio<sub>NTC</sub> curve, at the respective activation and deactivation temperature.



Figure 35.

### OVP

The overvoltage protection threshold is not adjustable. OVP protection is enabled as soon as soft–start begins and is disabled when the part is disabled. When OVP is tripped, the controller commands all two gate drivers to enable their low side MOSFETs, and VR\_RDY transitions low. In order to recover from an OVP condition,  $V_{CC}$  must fall below the

UVLO threshold. See the state diagram for further details. The OVP circuit monitors the output of DIFFOUT. If the DIFFOUT signal reaches 180 mV above the nominal 1.3 V offset the OVP will trip. The DIFFOUT signal is the difference between the output voltage and the DAC voltage plus the 1.3 V internal offset. This results in the OVP tracking the DAC voltage even during a dynamic change in the VID setting during operation.

#### **Gate Driver and MOSFET Selection**

ON Semiconductor provides the companion gate driver IC (NCP3418B). The NCP3418B driver is optimized to work with a range of MOSFETs commonly used in CPU applications. The NCP3418B provides special functionality and is required for the high performance dynamic VID operation of the part. Contact your local ON Semiconductor applications engineer for MOSFET recommendations.

#### **Board Stackup**

The demo board follows the recommended Intel Stackup and copper thickness as shown.



Figure 36.

#### **Board Layout**

A complete Allegro ATX and BTX demo board layout file and schematics are available by request at www.onsemi.com and can be viewed using the Allegro Free Physical Viewer 15.x from the Cadence website http://www.cadence.com/.

Close attention should be paid to the routing of the sense traces and control lines that propagate away from the controller IC. Routing should follow the demo board example. For further information or layout review contact ON Semiconductor.

#### PACKAGE DIMENSIONS

#### QFN32 5\*5\*1 0.5 P CASE 485AF-01 **ISSUE O**



#### NOTES:

- DIMENSIONS AND TOLERANCING PER ASME Y14.5M. 1994.
- ASMIE 114:30M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM TERMINAL
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |         |       |  |  |  |  |  |
|-----|-------------|---------|-------|--|--|--|--|--|
| DIM | MIN         | NOM     | MAX   |  |  |  |  |  |
| Α   | 0.800       | 0.900   | 1.000 |  |  |  |  |  |
| A1  | 0.000       | 0.025   | 0.050 |  |  |  |  |  |
| А3  | 0.          | 200 REI | =     |  |  |  |  |  |
| b   | 0.180       | 0.250   | 0.300 |  |  |  |  |  |
| D   | 5           | .00 BSC | ;     |  |  |  |  |  |
| D2  | 3.500       | 3.650   | 3.800 |  |  |  |  |  |
| E   | 5           | .00 BSC | ;     |  |  |  |  |  |
| E2  | 3.500       | 3.650   | 3.800 |  |  |  |  |  |
| е   | 0.          | 500 BS0 | )     |  |  |  |  |  |
| K   | 0.200       |         |       |  |  |  |  |  |
| L   | 0.300       | 0.400   | 0.500 |  |  |  |  |  |



**BOTTOM VIEW** 

ON Semiconductor and unarre registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent- Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products reserves the right to make changes without further notice to any products herein. Scilled makes no warranty, representation or guarantee regarding the suitability in is products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your loca Sales Representative