### **ON Semiconductor**

### Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,



ON Semiconductor®

#### FDS6675

## Single P-Channel, Logic Level, PowerTrench™ MOSFET

#### **General Description**

This P-Channel Logic Level MOSFET is produced using ON Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance.

These devices are well suited for notebook computer applications: load switching and power management, battery charging circuits, and DC/DC conversion.

#### **Features**

- -11 A, -30 V.  $R_{DS(ON)}$  = 0.014  $\Omega$  @  $V_{GS}$  = -10 V,  $R_{DS(ON)}$  = 0.020  $\Omega$  @  $V_{GS}$  = -4.5 V.
- Low gate charge (30nC typical).
- $\blacksquare$  High performance trench technology for extremely low  $R_{\scriptscriptstyle DS(ON)}.$
- High power and current handling capability.







#### **Absolute Maximum Ratings**

 $T_A = 25^{\circ}C$  unless otherwise noted

| Symbol            | Parameter                              |             | FDS6675    |          |  |  |
|-------------------|----------------------------------------|-------------|------------|----------|--|--|
| V <sub>DSS</sub>  | Drain-Source Voltage                   |             | -30        |          |  |  |
| $V_{GSS}$         | Gate-Source Voltage                    |             | ±20        | V        |  |  |
| I <sub>D</sub>    | Drain Current - Continuous             | (Note 1a)   | -11        | А        |  |  |
|                   | - Pulsed                               |             | -50        |          |  |  |
| $P_{D}$           | Power Dissipation for Single Operation | (Note 1a)   | 2.5        | W        |  |  |
|                   |                                        | (Note 1b)   | 1.2        |          |  |  |
|                   |                                        | (Note 1c)   | 1          |          |  |  |
| $T_J$ , $T_{STG}$ | Operating and Storage Temperature Ran  | ige         | -55 to 150 | °C       |  |  |
| THERMA            | L CHARACTERISTICS                      | •           |            | <u>.</u> |  |  |
| $R_{\theta JA}$   | Thermal Resistance, Junction-to-Ambien | t (Note 1a) | 50         | °C/W     |  |  |
| R <sub>θJC</sub>  | Thermal Resistance, Junction-to-Case   | (Note 1)    | 25         | °C/W     |  |  |

| Symbol                                               | Parameter Conditions                     |                                                      |                       |     | Тур   | Max   | Units |  |
|------------------------------------------------------|------------------------------------------|------------------------------------------------------|-----------------------|-----|-------|-------|-------|--|
| OFF CHAF                                             | RACTERISTICS                             |                                                      |                       |     |       |       |       |  |
| BV <sub>DSS</sub>                                    | Drain-Source Breakdown Voltage           | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$     |                       | -30 |       |       | V     |  |
| $\Delta$ BV <sub>DSS</sub> / $\Delta$ T <sub>J</sub> | Breakdown Voltage Temp. Coefficient      | $I_D = -250 \mu\text{A}$ , Referenced to             | o 25 °C               |     | -22   |       | mV/°C |  |
| I <sub>DSS</sub>                                     | Zero Gate Voltage Drain Current          | $V_{DS} = -24 \text{ V}, \ V_{GS} = 0 \text{ V}$     |                       |     |       | -1    | μA    |  |
|                                                      |                                          |                                                      | T <sub>J</sub> = 55°C |     |       | -10   | μA    |  |
| I <sub>GSSF</sub>                                    | Gate - Body Leakage, Forward             | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$        |                       |     |       | 100   | nA    |  |
| I <sub>GSSR</sub>                                    | Gate - Body Leakage, Reverse             | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$       |                       |     |       | -100  | nA    |  |
| ON CHARA                                             | ACTERISTICS (Note 2)                     | <u>.</u>                                             |                       |     | •     | •     |       |  |
| $V_{GS(th)}$                                         | Gate Threshold Voltage                   | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$          |                       | -1  | -1.7  | -3    | V     |  |
| $\Delta V_{GS(th)}/\Delta T_{J}$                     | Gate Threshold Voltage Temp. Coefficient | $I_D = 250 \mu\text{A}$ , Referenced to              | 25 °C                 |     | 4.3   |       | mV/°C |  |
| R <sub>DS(ON)</sub>                                  | Static Drain-Source On-Resistance        | $V_{GS} = -10 \text{ V}, I_{D} = -11 \text{ A}$      |                       |     | 0.011 | 0.014 | Ω     |  |
|                                                      |                                          |                                                      | T <sub>J</sub> =125°C |     | 0.016 | 0.023 |       |  |
|                                                      |                                          | $V_{GS} = -4.5 \text{ V}, I_{D} = -9 \text{ A}$      |                       |     | 0.015 | 0.02  |       |  |
| I <sub>D(ON)</sub>                                   | On-State Drain Current                   | $V_{GS} = -10 \text{ V}, \ V_{DS} = -5 \text{ V}$    |                       | -50 |       |       | Α     |  |
| g <sub>FS</sub>                                      | Forward Transconductance                 | $V_{DS} = -10 \text{ V}, I_{D} = -11 \text{ A}$      |                       |     | 32    |       | S     |  |
| DYNAMIC                                              | CHARACTERISTICS                          |                                                      |                       |     |       |       |       |  |
| C <sub>iss</sub>                                     | Input Capacitance                        | $V_{DS} = -15 \text{ V}, \ V_{GS} = 0 \text{ V},$    |                       |     | 3000  |       | pF    |  |
| C <sub>oss</sub>                                     | Output Capacitance                       | f = 1.0 MHz                                          |                       |     | 870   |       | pF    |  |
| C <sub>rss</sub>                                     | Reverse Transfer Capacitance             |                                                      |                       | 360 |       | pF    |       |  |
| SWITCHIN                                             | G CHARACTERISTICS (Note 2)               |                                                      |                       |     |       |       |       |  |
| t <sub>D(on)</sub>                                   | Turn - On Delay Time                     | $V_{DS} = -15 \text{ V}, I_{D} = -1 \text{ A}$       |                       |     | 12    | 22    | ns    |  |
| t,                                                   | Turn - On Rise Time                      | $V_{GEN} = -10 \text{ V}, R_{GEN} = 6 \Omega$        |                       |     | 16    | 27    | ns    |  |
| t <sub>D(off)</sub>                                  | Turn - Off Delay Time                    |                                                      |                       |     | 50    | 80    | ns    |  |
| t,                                                   | Turn - Off Fall Time                     |                                                      |                       |     | 100   | 140   | ns    |  |
| $Q_g$                                                | Total Gate Charge                        | $V_{DS} = -15 \text{ V}, I_{D} = -11 \text{ A},$     |                       |     | 30    | 42    | nC    |  |
| $Q_{gs}$                                             | Gate-Source Charge                       | V <sub>GS</sub> = -5 V                               |                       |     | 9     |       | nC    |  |
| $Q_{gd}$                                             | Gate-Drain Charge                        |                                                      |                       |     | 11    |       | nC    |  |
| DRAIN-SO                                             | URCE DIODE CHARACTERISTICS AND MA        | XIMUM RATINGS                                        |                       |     |       |       |       |  |
| I <sub>s</sub>                                       | Maximum Continuous Drain-Source Diode Fo | orward Current                                       |                       |     |       | -2.1  | Α     |  |
| V <sub>SD</sub>                                      | Drain-Source Diode Forward Voltage       | $V_{GS} = 0 \text{ V}, I_{S} = -2.1 \text{ A}$ (Note | 2)                    |     | -0.72 | -1.2  | V     |  |

<sup>1.</sup>  $R_{g,u}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{g,c}$  is guaranteed by design while  $R_{gCA}$  is determined by the user's board design.



Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300 $\mu$ s, Duty Cycle  $\leq$  2.0%.

### **Typical Electrical Characteristics**





Figure 1. On-Region Characteristics.

Figure 2. On-Resistance Variation with Dain Current and Gate Voltage.





Figure 3. On-Resistance Variation with Temperature.

Figure 4. On-Resistance Variation with Gate-to-Source Voltage.





Figure 5. Transfer Characteristics.

Figure 6. Body Diode Forward Voltage
Variation with Source Current
and Temperature.

#### **Typical Electrical Characteristics** (continued)





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.





Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c.

Transient thermal response will change depending on the circuit board design.



### SO-8 Tape and Reel Data and Package Dimensions, continued

### SOIC(8lds) Embossed Carrier Tape





| Dimensions are in millimeter |                 |                 |                |                 |                 |                 |              |                 |               |               |                |                       |               |                 |
|------------------------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|--------------|-----------------|---------------|---------------|----------------|-----------------------|---------------|-----------------|
| Pkg type                     | Α0              | В0              | w              | D0              | D1              | E1              | E2           | F               | P1            | P0            | K0             | т                     | Wc            | Тс              |
| SOIC(8lds)<br>(12mm)         | 6.50<br>+/-0.10 | 5.30<br>+/-0.10 | 12.0<br>+/-0.3 | 1.55<br>+/-0.05 | 1.60<br>+/-0.10 | 1.75<br>+/-0.10 | 10.25<br>min | 5.50<br>+/-0.05 | 8.0<br>+/-0.1 | 4.0<br>+/-0.1 | 2.1<br>+/-0.10 | 0.450<br>+/-<br>0.150 | 9.2<br>+/-0.3 | 0.06<br>+/-0.02 |

Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481 rotational and lateral movement requirements (see sketches A, B, and C).



Sketch A (Side or Front Sectional View)
Component Rotation



Sketch B (Top View)
Component Rotation



Sketch C (Top View)

Component lateral movement

#### SOIC(8lds) Reel Configuration: Figure 4.0



|                                          |                |               |              |                                   |               |              |                                  | DETAIL AA     |                              |  |  |  |  |
|------------------------------------------|----------------|---------------|--------------|-----------------------------------|---------------|--------------|----------------------------------|---------------|------------------------------|--|--|--|--|
| Dimensions are in inches and millimeters |                |               |              |                                   |               |              |                                  |               |                              |  |  |  |  |
| Tape Size                                | Reel<br>Option | Dim A         | Dim B        | Dim C                             | Dim D         | Dim N        | Dim W1 Dim W                     |               | Dim W3 (LSL-USL)             |  |  |  |  |
| 12mm                                     | 7" Dia         | 7.00<br>177.8 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 5.906<br>150 | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 |  |  |  |  |
| 12mm                                     | 13" Dia        | 13.00<br>330  | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 7.00<br>178  | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 |  |  |  |  |

### SO-8 Tape and Reel Data and Package Dimensions, continued

# SOIC-8 (FS PKG Code S1)





Scale 1:1 on letter size paper
Dimensions shown below are in:
inches [millimeters]

Part Weight per unit (gram): 0.0774



ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative