## NLHV18T3244

## 18-Channel Level Shifter

The NLHV18T3244 is an 18-channel level translator designed for high voltage level shifting applications such as displays. The 18 channels are divided into twelve and two three channel groups, with each group controlled by the inverting inputs SEL1, SEL2 and, SEL3; respectively. The EN input is used to select the 'ON' or power saving shutdown modes.

Each channel consists of a high voltage output buffer. The output buffers use N -channel low side and P -channel high side transistors. The output signal on pins OUT1 to OUT18 is pulled by the transistors to the positive high or negative low voltage on the $\mathrm{V}_{\mathrm{Hx}}$ and $\mathrm{V}_{\mathrm{Lx}}$ power supply pins, respectively, depending on the voltage of the inverting pins.

## Features

- 18 Non-Inverting / Inverting Channels
- $\mathrm{V}_{\mathrm{H} 1}, \mathrm{~V}_{\mathrm{H} 2}$ Supply Range: 5 V to 25 V
- $\mathrm{V}_{\mathrm{L} 1}, \mathrm{~V}_{\mathrm{L} 2}$ Supply Range: -13 V to 0 V
- $\mathrm{V}_{\mathrm{Hx}}-\mathrm{V}_{\mathrm{Lx}}$ Difference Range: 5 V to 25 V
- $\mathrm{V}_{\mathrm{L} 1}$ and $\mathrm{V}_{\mathrm{L} 2}$ can be tied together or connected to independent supply voltages as long as $\mathrm{V}_{\mathrm{L} 1} \leq \mathrm{V}_{\mathrm{L} 2}$
- $\mathrm{V}_{\mathrm{D}}$ Supply Range: 2 V to 5.5 V
- Outputs Specified with 1000 pF Capacitive Loads
- Disable Function
- Low Standby Current
- No Glitch on Power-Up
- Available in: $5 \mathrm{~mm} \times 10 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, QFN50 Package


## Typical Applications

- OLED Drivers
- High Voltage Level Shifters
- Piezoelectric Motor Drivers

ON Semiconductor ${ }^{\circledR}$
http://onsemi.com

$\mathrm{A}=$ Assembly Location
$\mathrm{WL}=$ Wafer Lot
$\mathrm{YY}=$ Year
$\mathrm{WW}=$ Work Week
$\mathrm{G}=\mathrm{Pb}-$ Free Package

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.

NLHV18T3244


Figure 1. Simplified Schematic - Option I ( $\left.\mathrm{V}_{\mathrm{L} 1} \leq \mathrm{V}_{\mathrm{L} 2}\right)$

FUNCTION TABLE (X Input = ‘Don't Care, Hi-Z = High Impedance Tri-State Output)

| Input |  |  |  | Output |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EN | SEL1 | SEL2 | SEL3 | Block 1 (OUT1-OUT12) | Block 2 (OUT13- OUT15) | Block 3 (OUT16-0UT18) |
| GND | $X$ | $X$ | $X$ | Hi-Z | Hi-Z | Hi-Z |
| $V_{D}$ | GND | GND | GND | Normal | Normal | Normal |
| $V_{D}$ | GND | GND | $V_{D}$ | Normal | Normal | Inverted |
| $V_{D}$ | GND | $V_{D}$ | GND | Normal | Inverted | Normal |
| $V_{D}$ | GND | $V_{D}$ | $V_{D}$ | Normal | Inverted | Inverted |
| $V_{D}$ | $V_{D}$ | $G N D$ | $G N D$ | Inverted | Normal | Normal |
| $V_{D}$ | $V_{D}$ | $G N D$ | $V_{D}$ | Inverted | Normal | Inverted |
| $V_{D}$ | $V_{D}$ | $V_{D}$ | $G N D$ | Inverted | Inverted | Normal |
| $V_{D}$ | $V_{D}$ | $V_{D}$ | $V_{D}$ | Inverted | Inverted | Inverted |

## NLHV18T3244



Figure 2. Pin Assignments
(Top View)

PIN ASSIGNMENTS

| Pin Name | Pin Number | Pin Name | Pin Number | Pin Name | Pin Number |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OUT1 | 1 | OUT18 | 18 | IN8 | 35 |
| OUT2 | 2 | GND | 19 | IN7 | 36 |
| OUT3 | 3 | VH2 | 20 | IN6 | 37 |
| OUT4 | 4 | VL2 | 21 | IN5 | 38 |
| OUT5 | 5 | VH1 | 22 | IN4 | 39 |
| OUT6 | 6 | VL1 | 23 | IN3 | 40 |
| OUT7 | 7 | VD | 24 | IN2 | 41 |
| OUT8 | 8 | IN18 | 25 | IN1 | 42 |
| OUT9 | 9 | IN17 | 26 | GND | 43 |
| OUT10 | 10 | IN16 | 27 | SEL3 | 44 |
| OUT11 | 11 | IN15 | 28 | SEL2 | 45 |
| OUT12 | 12 | IN14 | 29 | SEL1 | 46 |
| OUT13 | 13 | IN13 | 30 | EN | 47 |
| OUT14 | 14 | IN12 | 31 | VD | 48 |
| OUT15 | 15 | IN11 | 32 | VL1 | 49 |
| OUT16 | 16 | IN10 | 33 | VH1 | 50 |
| OUT17 | 17 | IN9 | 34 | No Connect | Center Tap |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Condition | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{Hx}}$ | High-side DC Supply Voltage |  | -0.5 to +30 | V |
| $\mathrm{V}_{\text {Lx }}$ | Low-side DC Supply Voltage |  | -15 to +0.5 | V |
| $\begin{aligned} & \hline \mathrm{V}_{\mathrm{Hx}}- \\ & \mathrm{V}_{\mathrm{Lx}} \end{aligned}$ | Differential $\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}$ Voltage |  | 0 to +30 | V |
| $V_{D}$ | Logic Supply Voltage |  | -0.5 to +5.5 | V |
| $\mathrm{V}_{1}$ | Input (IN1 - IN18), Invert (SEL1 - SEL3) and Enable (EN) Control Pins |  | -0.5 to $V_{D}+0.5$ | V |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Pins (OUT1 - OUT18) |  | $\mathrm{V}_{\mathrm{Lx}}-0.5$ to $\mathrm{V}_{\mathrm{Hx}}+0.5$ | V |
| Iout | Continuous Output Current (OUT1 OUT18) | One channel is sinking or sourcing current while the remaining seventeen channels are disconnected (lout $=0 \mathrm{~A}$ ) | 100 | mA |
| $\mathrm{I}_{\mathrm{HX}}$ | DC Supply Current Through $\mathrm{V}_{\mathrm{HX}}$ |  | 100 | mA |
| lıx | DC Supply Current Through $\mathrm{V}_{\mathrm{LX}}$ |  | 100 | mA |
| $\mathrm{I}_{\mathrm{D}}$ | DC Supply Current Through $\mathrm{V}_{\mathrm{D}}$ |  | 50 | mA |
| $\mathrm{R}_{\text {өJA }}$ | Junction to Ambient Resistance | (Note 1) | 68 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{T}_{J}$ | Junction Temperature |  | +115 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. 4 layer PCB with $100 \mathrm{sq} . \mathrm{mm}, 1 \mathrm{oz}$. heat spreading including traces, JEDEC 51.7 equivalent.

## RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H} 1}$ | High-side DC Supply Voltage | 5 | 25 | V |
| $\mathrm{~V}_{\mathrm{H} 2}$ | High-side DC Supply Voltage (Note 2) | 5 | 25 | V |
| $\mathrm{~V}_{\mathrm{L} 1}$ | Low-side Negative DC Supply Voltage (Note 3) <br> $\left(\mathrm{V}_{\mathrm{L} 1} \leq \mathrm{V}_{\mathrm{L} 2}\right)$ | -13 | 0 | V |
| $\mathrm{~V}_{\mathrm{L} 2}$ | Low-side Negative DC Supply Voltage (Note 4) | $\mathrm{V}_{\mathrm{L} 1}$ | 0 | V |
| $\mathrm{~V}_{\mathrm{Hx}}-\mathrm{V}_{\mathrm{Lx}}$ | Differential $\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}$ Voltage | 5 | 25 | V |
| $\mathrm{~V}_{\mathrm{D}}$ | Logic Supply Voltage | 2 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{I}}$ | Input (IN1 - IN18), Invert (SEL1 - SEL3) and Enable (EN) | GND | $\mathrm{V}_{\mathrm{D}}$ | V |
| $\mathrm{V}_{\mathrm{OUT}}$ | Output Voltage (OUT1 - OUT18) | $\mathrm{V}_{\mathrm{Lx}}$ | $\mathrm{V}_{\mathrm{Hx}}$ | V |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\Delta \mathrm{t} / \Delta \mathrm{V}$ | Input Transition Rise or Rate <br> $\mathrm{V}_{\mathrm{l}}, \mathrm{V}_{\mathrm{IO}}$ from 30\% to 70\% of $\mathrm{V}_{\mathrm{D}} ; \mathrm{V}_{\mathrm{D}}=3.3 \pm 0.3 \mathrm{~V}$ | 0 | 10 | nS |

2. $\mathrm{V}_{\mathrm{H} 1}$ and $\mathrm{V}_{\mathrm{H} 2}$ can be connected together.
3. $\mathrm{V}_{\mathrm{L} 1}$ must be at the lowest DC supply voltage.
4. $\mathrm{V}_{\mathrm{L} 1}$ and $\mathrm{V}_{\mathrm{L} 2}$ can be connected together.

## NLHV18T3244

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{Hx}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{Lx}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=2\right.$ to 5.5 V and $\mathrm{EN}=\mathrm{V}_{\mathrm{D}}$; unless otherwise specified)

| Symbol | Parameter | Parameter | Test Conditions | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |

## POWER SUPPLY

| ID | Digital Supply Static Current | Enabled (EN = V ${ }_{\text {D }}$ ) | IN1 to $\mathrm{IN} 18=0 \mathrm{~V}$ or IN1 to $\mathrm{IN} 18=\mathrm{V}_{\mathrm{D}}$ |  | 2 |  | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Disabled (EN = 0 V), (Power Down) |  |  | 5 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H} 1}$ | Block 1 and 2 High Voltage Supply Static Current | Enabled (EN = V ${ }_{\text {D }}$ ) | IN1 to $\operatorname{IN} 18=0 \mathrm{~V}$ or IN1 to $\operatorname{IN} 18=V_{D}$ |  | 2 |  | mA |
|  |  | Disabled (EN = 0 V ), (Power Down) |  |  | 5 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H} 2}$ | Block 3 High Voltage Supply Static Current | Enabled ( $\mathrm{EN}=\mathrm{V}_{\mathrm{D}}$ ) | IN1 to $\operatorname{IN} 18=0 \mathrm{~V}$ or IN1 to $\mathrm{IN} 18=\mathrm{V}_{\mathrm{D}}$ |  | 2 |  | mA |
|  |  | Disabled (EN = 0 V ), (Power Down) |  |  | 5 |  | $\mu \mathrm{A}$ |
| L1 | Block 1 and 2 Low Voltage Supply Static Current | Enabled (EN = V ${ }_{\text {L }}$ ) | IN1 to $\operatorname{IN} 18=0 \mathrm{~V}$ or IN1 to $\operatorname{IN} 18=V_{D}$ |  | 2 |  | mA |
|  |  | Disabled (EN = 0 V ), (Power Down) |  |  | 5 |  | $\mu \mathrm{A}$ |
| IL2 | Block 3 Low Voltage Supply Static Current | Enabled (EN = V ${ }_{\text {D }}$ ) | IN1 to $\mathrm{IN} 18=0 \mathrm{~V}$ or IN 1 to $\mathrm{IN} 18=\mathrm{V}_{\mathrm{D}}$ |  | 2 |  | mA |
|  |  | Disabled (EN = 0 V), (Power Down) |  |  | 5 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{H} 1}$ | High-Side DC Supply 1 |  |  | 5 | 15 | 25 | V |
| $\mathrm{V}_{\mathrm{H} 2}$ | High-Side DC Supply 2 |  |  | 5 | 17 | 25 | V |
| $\mathrm{V}_{\mathrm{L} 1}$ | Low-Side DC Supply 1 |  | $\mathrm{V}_{\mathrm{L} 1} \leq \mathrm{V}_{\mathrm{L} 2}$ <br> $V_{L 1}$ must be the lowest voltage in all conditions | -13 | -5 | 0 | V |
| $\mathrm{V}_{\mathrm{L} 2}$ | Low-Side DC Supply 2 |  |  | $\mathrm{V}_{\mathrm{L} 1}$ | -5 | 0 | V |
| $\mathrm{V}_{\mathrm{Hx}}-\mathrm{V}_{\mathrm{L}}$ | Differential $\mathrm{V}_{\mathrm{Hx}}-\mathrm{V}_{\mathrm{L}}$ Voltage |  |  | 5 |  | 25 | V |

INPUT (IN1 - IN18, EN, SEL1 - SEL3)

| $\mathrm{V}_{\mathrm{IH}}$ | Logic '1' Input Voltage |  | $0.7 \times \mathrm{V}_{\mathrm{D}}$ |  |  | V |
| :---: | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Logic '0' Input Voltage |  |  |  | $0.3 \times \mathrm{V}_{\mathrm{D}}$ | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Logic ' 1 ' Input Current | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ |  | 0.1 | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Logic '0' Input Current | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IL}}$ |  | 0.1 | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 3.5 |  | pF |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 50 |  | $\mathrm{M} \Omega$ |

OUTPUT (OUT1 - OUT18)

| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\text {OUT }}$ High Voltage | $\mathrm{INx}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=20 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{Hx}-0.2}$ |  |  |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | $\mathrm{V}_{\text {OUT }}$ Low Voltage | $\mathrm{INx}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=20 \mathrm{~mA}$ |  | V |  |
| $\mathrm{R}_{\mathrm{OH}}$ | ON Resistance, $\mathrm{V}_{\mathrm{H}}$ to OUTx | $\mathrm{I}_{\mathrm{L}}=20 \mathrm{~mA}$ |  | 5 | 8.5 |
| $\mathrm{R}_{\mathrm{OL}}$ | ON Resistance, $\mathrm{V}_{\mathrm{L}}$ to OUTx | $\mathrm{I}_{\mathrm{L}}=20 \mathrm{~mA}$ | V |  |  |
| $\mathrm{I}_{\text {PEAK }}$ | Peak Output Current | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 5 | 7.5 |
| $\mathrm{I}_{\mathrm{OZ}}$ | Output Tri-state Mode Leakage Current | $\mathrm{INx}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=3.3 \mathrm{~V}, \mathrm{EN}=\mathrm{GND}$ |  | 1100 |  |

## NLHV18T3244

SWITCHING CHARACTERISTICS $\left(C_{\mathrm{L}}=1000 \mathrm{pF}, \mathrm{V}_{\mathrm{Hx}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{Lx}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=3.3 \mathrm{~V}\right.$ and $\mathrm{EN}=3.3 \mathrm{~V}$; unless otherwise specified)

| Symbol | Parameter | Test Conditions | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Time | Measured from 10\% to 90\% |  | 20 | 35 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time | Measured from 90\% to 10\% |  | 20 | 35 | ns |
| $\mathrm{t}_{\text {RFD }}$ | Output Rise and Fall Time Mismatch (per channel) |  |  | 5 |  | ns |
| ${ }_{\text {t }}$ K | Output Skew Matching (channel-to-channel) | Measured from 50\% to 50\% |  | 5 |  | ns |
| $t_{\text {d }}$ | Turn-On Propagation Delay | Measured from 50\% to 50\% |  | 55 |  | ns |
| $t_{\text {D- }}$ | Turn-Off Propagation Delay | Measured from 50\% to 50\% |  | 55 |  | ns |
| $t_{\text {DD }}$ | High-to-Low/Low-to-High Propagation Delay Mismatch (per channel) | Measured from 50\% to 50\% |  | 5 |  | ns |
| SC\#mAX | Maximum channels switched in 100 ns se quence | Delta between inputs of channels must be 100 ns if channels are switched in sequence |  |  | 6 |  |
| Con_OUT | Outputs connected together to increase drive capability |  |  |  | 3 |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum switching Frequency | For all $\mathrm{V}_{\mathrm{Hx}}$ and $\mathrm{V}_{\mathrm{Lx}}$ voltages |  |  | 100 | kHz |
| $t_{\text {EN }}$ | Enable Time | $\begin{aligned} & \text { Measured from 50\% EN to 50\% } \\ & \text { OUT_xx } \end{aligned}$ | 9.8 |  | 15 | $\mu \mathrm{S}$ |
| tois | Disable Time | Measured from 50\% EN to 50\% OUT_xx_Hi-Z |  | 2.2 |  | $\mu \mathrm{S}$ |

DATA RATES $\left(\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}, \mathrm{V}_{\mathrm{Hx}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{Lx}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=3.3 \mathrm{~V}\right.$ and $\mathrm{EN}=3.3 \mathrm{~V}$; unless otherwise specified)

| Channel | Conditions | Data Rate | Unit |
| :---: | :--- | :---: | :---: |
| IN1 - IN6 (Note 5) | Simultaneous Switching (Turn ON and OFF in sequence, 100 ns <br> between channels) | 120 | Hz |
|  | Per Channel | 56 | kHz |
| IN7- IN12 (Note 5) | Per Channel | 120 | Hz |
| IN13 - IN 15 (Note 5) | Per Channel | 120 | Hz |
| IN16 - IN18 (Note 5) | Simultaneous Switching <br> (Turn ON and OFF sequence, 100 ns between channels) | 120 | Hz |

5. While IN1 - IN6 are switching, IN1 - IN18 are not switching.

## APPLICATIONS INFORMATION

## Power-Up Sequence

The recommended power-up sequence of the power supplies is provided in Figure 3.


Figure 3. Power-Up Sequence

## Power Supply Guidelines

Supply voltage $\mathrm{V}_{\mathrm{L} 1}$ must be less than or equal to voltage $\mathrm{V}_{\mathrm{L} 2}$. The substrate is connected to $\mathrm{V}_{\mathrm{L} 1}$; thus, $\mathrm{V}_{\mathrm{L} 1}$ must be the at lowest voltage potential to ensure proper biasing of the internal level shifting circuits. In addition, setting $\mathrm{V}_{\mathrm{L} 1}$ to the lowest voltage ensures proper operation of the overvoltage and ESD protection circuits connected on the supply voltage and input/output lines, respectively.

For optimal performance, 0.1 and $1 \mu \mathrm{~F}$ decoupling capacitors are recommended for the $\mathrm{V}_{\mathrm{D}}, \mathrm{V}_{\mathrm{L} 1}, \mathrm{~V}_{\mathrm{L} 2}, \mathrm{~V}_{\mathrm{H} 1}$, and
$\mathrm{V}_{\mathrm{H} 2}$ power supply pins. High frequency ceramic or tantalum capacitors are good design choices to filter and bypass any noise signals on the supply voltage lines to the ground plane of the PCB. The noise immunity will be maximized by placing the capacitors as close as possible to the supply and ground pins, along with minimizing the PCB connection traces. In addition, a ferrite bead can be placed between the two decoupling capacitors to form a bi-directional LC Tee filter if additional noise immunity is required.

## NLHV18T3244

## Recommended PCB Options

## 2 Layer PCB

- Traces $=1.4 \mathrm{~mm}$ width, tin plating, copper 2 oz
- Routing of power lines will be in top layer
- In order to minimize inductance, returning current will be routed as close as possible to the power lines


## 4 Layer PCB

- Traces $=1.4 \mathrm{~mm}$ width, tin plating, copper 2 oz
- In order to reduce inductance, construction of layers will be as drawing below
- Power lines will be routed in top and returning current will be routed in inner1 right below the power lines


Figure 4. Recommended 4Layer PCB Options

## PCB Layout Instructions

- The power devices should be placed as close as possible to each other in order to reduce inductance
- Decoupling filter capacitors should be placed as close as possible to the device in order to reduce ripple on supply.
- The $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ and $\mathrm{V}_{\mathrm{D}}$ decoupling filter capacitors connected between the power supply and GND should be constructed from scaled capacitors. A small value
capacitor of $0.1 \mu \mathrm{~F}$, which filters high frequency, should be placed as close as possible to the device. A larger value capacitor of $1 \mu \mathrm{~F}$, which filters low frequency should be placed adjacent to the small capacitor, but farther away from the device.
- All output line should be far from each other to prevent cross talk
- All input lines should be matched in length to meet skew timing

ORDERING INFORMATION

| Device | Package | Shipping $^{\dagger}$ |
| :--- | :---: | :---: |
| NLHV18T3244MNTWG | QFN-50 | $2500 /$ Tape \& Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.


QFN50 10x5, 0.5P
CASE 485BW ISSUE O

DATE 21 JUL 2011
NOTES:

## SCALE 2:1




DETAILA ALTERNATE TERMINAL CONSTRUCTIONS


DETAIL B alternate construction

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSIONS: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.25 mm FROM TERMINAL TIP
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|  | MILLIMETERS |  |
| :---: | :---: | :---: |
| DIM | MIN | MAX |
| A | 0.80 | 1.00 |
| A1 | 0.00 | 0.05 |
| A3 | 0.20 REF |  |
| b | 0.18 |  |
| D | 5.00 |  |
| D2 | 3.20 |  |
| E | 10.00 |  |
| E2 | 8.20 |  |
| e | 0.50 |  |

GENERIC
MARKING DIAGRAM*

| XXXXXXXX |
| :---: |
| XXXXXXXX |
| AWLYYWWWG |

A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
$\mathrm{G}=\mathrm{Pb}-$ Free Package
*This information is generic. Please refer to device data sheet for actual part marking. $\mathrm{Pb}-$ Free indicator, " G " or microdot " v ", may or may not be present.

RECOMMENDED SOLDERING FOOTPRINT*


DIMENSIONS: MILLIMETERS
*For additional information on our Pb -Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON57518E | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontroled except when stamped "CONTROLLED COPY" in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | QFN50, 10x5, 0.5MM PITCH | PAGE 1 OF 1 |

ON Semiconductor and (ON) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the disclaims any and
rights of others.
onsemi, OnSeMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com
onsemi Website: www.onsemi.com

