# 1-of-8 Decoder/ Demultiplexer with LSTTL Compatible Inputs

# **High-Performance Silicon-Gate CMOS**

The MC74HCT138A is identical in pinout to the LS138. The HCT138A may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs.

The HCT138A decodes a three-bit Address to one-of-eight active-lot outputs. This device features three Chip Select inputs, two active-low and one active-high to facilitate the demultiplexing, cascading, and chip-selecting functions. The demultiplexing function is accomplished by using the Address inputs to select the desired device output; one of the Chip Selects is used as a data input while the other Chip Selects are held in their active states.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- TTL/NMOS Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1.0 μA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 122 FETs or 30.5 Equivalent Gates
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant





# ON Semiconductor®

www.onsemi.com





SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F

# **PIN ASSIGNMENT**

| A0 [  | 1 ● | 16 | o v <sub>cc</sub> |
|-------|-----|----|-------------------|
| A1 [  | 2   | 15 | ] Y0              |
| A2 [  | 3   | 14 | Y1                |
| CS2 [ | 4   | 13 | Y2                |
| cs3 [ | 5   | 12 | ] Y3              |
| CS1   | 6   | 11 | ] Y4              |
| Y7 [  | 7   | 10 | ] Y5              |
| GND [ | 8   | 9  | ] Y6              |
|       |     |    | •                 |

# **MARKING DIAGRAMS**





TSSOP-16

A = Assembly Location WL, L = Wafer Lot

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

| Design Criteria                 | Value | Units |
|---------------------------------|-------|-------|
| Internal Gate Count*            | 30.5  | ea.   |
| Internal Gate Propagation Delay | 1.5   | ns    |
| Internal Gate Power Dissipation | 5.0   | μW    |
| Speed Power Product             | .0075 | рJ    |

<sup>\*</sup>Equivalent to a two-input NAND gate.

#### **FUNCTION TABLE**

|     | Inputs |     |           |            |    |    |    |    | Ou        | tput | s  |    |    |
|-----|--------|-----|-----------|------------|----|----|----|----|-----------|------|----|----|----|
| CS' | 1CS2   | CS3 | <b>A2</b> | <b>A</b> 1 | A0 | Y0 | Y1 | Y2 | <b>Y3</b> | Y4   | Y5 | Y6 | Y7 |
| Х   | Χ      | I   | Χ         | Χ          | Χ  | Н  | Н  | Н  | Н         | Н    | Н  | Н  | Н  |
| Χ   | Н      | Χ   | Χ         | Χ          | Χ  | Н  | Н  | Н  | Н         | Н    | Н  | Н  | Н  |
| L   | Χ      | Χ   | Χ         | Χ          | Χ  | Н  | Н  | Н  | Η         | Н    | Н  | Н  | Н  |
| Н   | L      | L   | L         | L          | L  | L  | Н  | Н  | Н         | Н    | Н  | Н  | Н  |
| Н   | L      | L   | L         | L          | Н  | Н  | L  | Н  | Н         | Н    | Н  | Н  | Н  |
| Н   | L      | L   | L         | Η          | L  | Н  | Н  | L  | Н         | Н    | Н  | Н  | Н  |
| Н   | L      | L   | L         | Н          | Н  | Н  | Н  | Н  | L         | Н    | Н  | Н  | Н  |
| Н   | L      | L   | Н         | L          | L  | Н  | Н  | Н  | Н         | L    | Н  | Н  | Н  |
| Н   | L      | L   | Н         | L          | Н  | Н  | Н  | Н  | Н         | Н    | L  | Н  | Н  |
| Н   | L      | L   | Н         | Н          | L  | Н  | Н  | Н  | Н         | Н    | Н  | L  | Н  |
| Н   | L      | L   | Н         | Н          | Н  | Н  | Н  | Н  | Н         | Н    | Н  | Н  | L  |

H = high level (steady state)

L = low level (steady state)

X = don't care

# **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                  | Value                         | Unit |
|------------------|----------------------------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                      | -0.5 to +7.0                  | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                       | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                      | $-0.5$ to $V_{CC} + 0.5$      | V    |
| I <sub>in</sub>  | DC Input Current, per Pin                                                  | ±20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                 | ±25                           | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GND Pins                            | ±50                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air SOIC Package† TSSOP Package†                | 500<br>450                    | mW   |
| T <sub>stg</sub> | Storage Temperature                                                        | -65 to +150                   | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(TSSOP or SOIC Package) | 260                           | °C   |

cuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ).

Unused outputs must be left open.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance cir-

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: –7 mW/°C from 65° to 125°C TSSOP Package: –6.1 mW/°C from 65° to 125°C

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                            | Min         | Max             | Unit |
|------------------------------------|------------------------------------------------------|-------------|-----------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                | 2.0         | 6.0             | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0           | V <sub>CC</sub> | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | <b>-</b> 55 | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 1)                  | 0           | 500             | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                          |                                                   |                                                                        |                      | Guaranteed Limit |                        |            |      |
|--------------------------|---------------------------------------------------|------------------------------------------------------------------------|----------------------|------------------|------------------------|------------|------|
| Symbol                   | Parameter                                         | Test Conditions                                                        | V <sub>CC</sub><br>V | –55 to<br>25°C   | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C    | Unit |
| V <sub>IH</sub>          | Minimum High-Level Input<br>Voltage               | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out}  \le 20 \mu A$         | 4.5<br>5.5           | 2.0<br>2.0       | 2.0<br>2.0             | 2.0<br>2.0 | V    |
| V <sub>IL</sub>          | Maximum Low-Level Input<br>Voltage                | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out}  \le 20 \mu A$         | 4.5<br>5.5           | 0.8<br>0.8       | 0.8<br>0.8             | 0.8<br>0.8 | V    |
| V <sub>OH</sub>          | Minimum High-Level Output<br>Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$       | 4.5<br>5.5           | 4.4<br>5.4       | 4.4<br>5.4             | 4.4<br>5.4 | V    |
|                          |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 4.0 \text{ mA}$ | 4.5                  | 3.98             | 3.84                   | 3.7        |      |
| V <sub>OL</sub>          | Maximum Low–Level Output Voltage                  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$       | 4.5<br>5.5           | 0.1<br>0.1       | 0.1<br>0.1             | 0.1<br>0.1 | V    |
|                          |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 4.0 \text{ mA}$ | 4.5                  | 0.26             | 0.33                   | 0.4        |      |
| I <sub>in</sub>          | Maximum Input Leakage Current                     | $V_{in} = V_{CC}$ or GND                                               | 6.0                  | ±0.1             | ±1.0                   | ±1.0       | μΑ   |
| I <sub>CC</sub>          | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                           | 5.5                  | 4.0              | 40                     | 160        | μΑ   |
|                          | Additional Octoored County                        | V <sub>in</sub> = 2.4 V, Any One Input                                 |                      | ≥ <b>–55</b> °C  | 25°C to                | o 125°C    |      |
| $\Delta$ I <sub>CC</sub> | Additional Quiescent Supply<br>Current            | $V_{in} = V_{CC}$ or GND, Other Inputs $I_{out} = 0 \mu A$             | 5.5                  | 2.9              | 2                      | 4          | mA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                        |                                                                          | Gu             | Guaranteed Limit       |         |      |  |
|----------------------------------------|--------------------------------------------------------------------------|----------------|------------------------|---------|------|--|
| Symbol                                 | Parameter                                                                | –55 to<br>25°C | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C | Unit |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A to Output Y (Figures 1 and 4)         | 30             | 38                     | 45      | ns   |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, CS1 to Output Y (Figures 2 and 4)             | 27             | 34                     | 41      | ns   |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Output Transition Time, CS2 or CS3 to Output Y (Figures 3 and 4) | 30             | 38                     | 45      | ns   |  |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 2 and 4)             | 15             | 19                     | 22      | ns   |  |
| t <sub>r</sub> , t <sub>f</sub>        | Maximum Input Rise and Fall Time                                         | 500            | 500                    | 500     | ns   |  |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                | 10             | 10                     | 10      | pF   |  |

|                 |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|-----------------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Enabled Output)* | 51                                      | pF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# **EXPANDED LOGIC DIAGRAM**



# **SWITCHING WAVEFORMS**



Figure 1. Figure 2.



Figure 3.

# **TEST CIRCUIT**



\*Includes all probe and jig capacitance

Figure 4.

# **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup>    |
|------------------|-----------------------|--------------------------|
| MC74HCT138ADG    | SOIC-16<br>(Pb-Free)  | 48 Units / Rail          |
| MC74HCT138ADR2G  | SOIC-16<br>(Pb-Free)  | 2500 Units / Tape & Reel |
| MC74HCT138ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **MECHANICAL CASE OUTLINE**



**DATE 29 DEC 2006** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- PHOI HUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| C   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| 7   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0°     | 7°     | 0°    | 7°    |
| Р   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

| STYLE 1:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR EMITTER COLLECTOR COLLECTOR COLLECTOR | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | CATHODE NO CONNECTION ANODE CATHODE CATHODE ANODE NO CONNECTION CATHODE CATHODE NO CONNECTION                         | STYLE 3: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15. 16. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #3 BASE, #3 EMITTER, #3 COLLECTOR, #3 COLLECTOR, #4 BASE, #4 EMITTER, #4 COLLECTOR, #4                                                                                         | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15. | COLLECTOR, DYE COLLECTOR, #1 COLLECTOR, #2 COLLECTOR, #3 COLLECTOR, #3 COLLECTOR, #4 COLLECTOR, #4 EMITTER, #4 BASE, #3 EMITTER, #3 BASE, #2 EMITTER, #2 BASE, #1 EMITTER, #1 | SOLDERING FOOTPRINT  SX 6.40  H  SX  SX  SX  SX  SX  SX  SX  SX  SX |            |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------|
| STYLE 5:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | DRAIN, DYE #1 DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #2 SOURCE, #3 GATE, #2 SOURCE, #1 SOURCE, #1              | 3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.              | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | STYLE 7: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15.     | SOURCE N-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT SOURCE N-CH |                                                                 | 16<br>0.£                                                                                                                                                                     | 16X 1.12                                                            | 1.27 PITCH |

| DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                                             | PAGE 1 OF 1 |  |  |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

☐ 0.10 (0.004)

D

-T- SEATING PLANE



TSSOP-16 CASE 948F-01 ISSUE B

**DATE 19 OCT 2006** 



#### NOTES

- JIES:
  DIMENSIONING AND TOLERANCING PER
  ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD
  FLASH. PROTRUSIONS OR GATE BURRS.
  MOLD EL ROLL OF GATE BURDS SUAL NO.
- MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
- 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| C   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.18        | 0.28 | 0.007     | 0.011 |
| 7   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| М   | 0 °         | 8°   | 0 °       | 8 °   |

# **SOLDERING FOOTPRINT**

G



# **GENERIC MARKING DIAGRAM\***

168888888 XXXX XXXX **ALYW** 1<del>88888888</del>

XXXX = Specific Device Code Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-16    |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

**DETAIL E** 

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative