# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# 3296 (H) x 2472 (V) Interline CCD Image Sensor

#### Description

The KAI-08050 Image Sensor is an 8-megapixel CCD in a 4/3" optical format. Based on the TRUESENSE 5.5 micron Interline Transfer CCD Platform, the sensor features broad dynamic range, excellent imaging performance, and a flexible readout architecture that enables use of 1, 2, or 4 outputs. The sensor supports full resolution readout up to 16 frames per second, while a Region of Interest (ROI) mode supports partial readout of the sensor at even higher frame rates. A vertical overflow drain structure suppresses image blooming and enables electronic shuttering for precise exposure control.

The sensor shares common pin-out and electrical configurations with other devices based on the TRUESENSE 5.5 micron Interline Transfer Platform, allowing a single camera design to support multiple members of this sensor family.

**Table 1. GENERAL SPECIFICATIONS** 

| Parameter                                                                               | Typical Value                                                       |
|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Architecture                                                                            | Interline CCD; Progressive Scan                                     |
| Total Number of Pixels                                                                  | 3364 (H) x 2520 (V)                                                 |
| Number of Effective Pixels                                                              | 3320 (H) x 2496 (V)                                                 |
| Number of Active Pixels                                                                 | 3296 (H) x 2472 (V)                                                 |
| Pixel Size                                                                              | 5.5 μm (H) x 5.5 μm (V)                                             |
| Active Image Size                                                                       | 18.13 mm (H) x 13.60 mm (V)<br>22.66 mm (diag), 4/3" optical format |
| Aspect Ratio                                                                            | 4:3                                                                 |
| Number of Outputs                                                                       | 1, 2, or 4                                                          |
| Charge Capacity                                                                         | 20,000 electrons                                                    |
| Output Sensitivity                                                                      | 34 μV/e <sup>-</sup>                                                |
| Quantum Efficiency Mono (-ABA) Gen 2 Bayer: R, G, B (-FBA) *Gen 1 Bayer: R, G, B (-CBA) | 46%<br>30%, 37%, 39%<br>29%, 37%, 39%                               |
| Read Noise (f = 40 MHz)                                                                 | 12 electrons rms                                                    |
| Dark Current Photodiode VCCD                                                            | 7 electrons/s<br>100 electrons/s                                    |
| Dark Current Doubling Temp. Photodiode VCCD                                             | 7°C<br>9°C                                                          |
| Dynamic Range                                                                           | 64 dB                                                               |
| Charge Transfer Efficiency                                                              | 0.999999                                                            |
| Blooming Suppression                                                                    | > 300 X                                                             |
| Smear                                                                                   | -100 dB                                                             |
| Image Lag                                                                               | < 10 electrons                                                      |
| Maximum Pixel Clock Speed                                                               | 40 MHz                                                              |
| Maximum Frame Rates Quad Output Dual Output Single Output                               | 16 fps<br>8 fps<br>4 fps                                            |
| Package                                                                                 | 68 pin PGA                                                          |
| Cover Glass                                                                             | AR coated, 2 Sides                                                  |

NOTE: All parameters are specified at T =  $40^{\circ}$ C unless otherwise noted. \*discontinued



### ON Semiconductor®

www.onsemi.com



Figure 1. KAI-08050 CCD Image Sensor

#### **Features**

- Bayer Color Pattern Configuration
- Progressive Scan Readout
- Flexible Readout Architecture
- High Frame Rate
- High Sensitivity
- Low Noise Architecture
- Excellent Smear Performance
- Package Pin Reserved for Device Identification

## **Applications**

- Industrial Imaging
- Medical Imaging
- Security

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

# **ORDERING INFORMATION**

**Table 2. ORDERING INFORMATION** 

| Part Number         | Description                                                                                                                                | Marking Code                   |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| KAI-08050-ABA-JD-BA | Monochrome, Telecentric Microlens, PGA Package,<br>Sealed Clear Cover Glass with AR coating (both sides),<br>Standard Grade                | KAI-08050-ABA<br>Serial Number |
| KAI-08050-ABA-JD-AE | Monochrome, Telecentric Microlens, PGA Package,<br>Sealed Clear Cover Glass with AR coating (both sides),<br>Engineering Grade             |                                |
| KAI-08050-FBA-JD-BA | Gen2 Color (Bayer RGB), Telecentric Microlens,<br>PGA Package, Sealed Clear Cover Glass with AR coating<br>(both sides), Standard Grade    | KAI-08050-FBA<br>Serial Number |
| KAI-08050-FBA-JD-AE | Gen2 Color (Bayer RGB), Telecentric Microlens,<br>PGA Package, Sealed Clear Cover Glass with AR coating<br>(both sides), Engineering Grade |                                |

See the ON Semiconductor *Device Nomenclature* document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at www.onsemi.com.

#### **DEVICE DESCRIPTION**

#### **Architecture**



Figure 2. Block Diagram

#### **Dark Reference Pixels**

There are 12 dark reference rows at the top and 12 dark rows at the bottom of the image sensor. The dark rows are not entirely dark and so should not be used for a dark reference level. Use the 22 dark columns on the left or right side of the image sensor as a dark reference.

Under normal circumstances use only the center 20 columns of the 22 column dark reference due to potential light leakage.

#### **Dummy Pixels**

Within each horizontal shift register there are 11 leading additional shift phases. These pixels are designated as dummy pixels and should not be used to determine a dark reference level.

In addition, there is one dummy row of pixels at the top and bottom of the image.

#### **Active Buffer Pixels**

12 unshielded pixels adjacent to any leading or trailing dark reference regions are classified as active buffer pixels. These pixels are light sensitive but are not tested for defects and non–uniformities.

#### **Image Acquisition**

An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the individual silicon photodiodes. These photoelectrons are collected locally by the formation of potential wells at each photosite. Below photodiode saturation, the number of photoelectrons collected at each pixel is linearly dependent upon light level and exposure time and non-linearly dependent on wavelength. When the photodiodes charge capacity is reached, excess electrons are discharged into the substrate to prevent blooming.

#### **ESD Protection**

Adherence to the power-up and power-down sequence is critical. Failure to follow the proper power-up and

power-down sequences may cause damage to the sensor. See Power-Up and Power-Down Sequence section.

#### **Bayer Color Filter Pattern**



Figure 3. Bayer Color Filter Pattern

# **PHYSICAL DESCRIPTION**

# Pin Description and Device Orientation



Figure 4. Package Pin Designations - Top View

# **Table 3. PIN DESCRIPTION**

| Pin         Name         Description           1         V3B         Vertical CCD Clock, Phase 3, Bottom           3         V1B         Vertical CCD Clock, Phase 1, Bottom           4         V4B         Vertical CCD Clock, Phase 4, Bottom           5         VDDa         Output Amplifier Supply, Quadrant a           6         V2B         Vertical CCD Clock, Phase 2, Bottom           7         GND         Ground           8         VOUTa         Video Output, Quadrant a           9         Ra         Reset Gate, Quadrant a           10         RDa         Reset Drain, Quadrant a           11         H2SLa         Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a           12         OGa         Output Gate, Quadrant a           13         H1Ba         Horizontal CCD Clock, Phase 1, Barrier, Quadrant a           14         H2Ba         Horizontal CCD Clock, Phase 2, Barrier, Quadrant a           15         H2Sa         Horizontal CCD Clock, Phase 2, Storage, Quadrant a           16         H1Sa         Horizontal CCD Clock, Phase 1, Storage, Quadrant a           17         N/C         No Connect           18         SUB         Substrate           19         H2Sb         Horizontal                                                                                                                                                                                                                                                                                                                                                                   | rable | Table 3. PIN DESCRIPTION |                                     |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------|-------------------------------------|--|--|--|--|
| 3 V1B Vertical CCD Clock, Phase 1, Bottom 4 V4B Vertical CCD Clock, Phase 4, Bottom 5 VDDa Output Amplifier Supply, Quadrant a 6 V2B Vertical CCD Clock, Phase 2, Bottom 7 GND Ground 8 VOUTa Video Output, Quadrant a 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Storage, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 21 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 22 H2Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 24 OGb Output Gate, Quadrant b 25 Rb Reset Gate, Quadrant b 26 RDb Reset Drain, Quadrant b 27 GND Ground 28 VOUTb Video Output, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 29 VDDb Vertical CCD Clock, Phase 2, Bottom 30 V2B Vertical CCD Clock, Phase 4, Bottom 31 V1B Vertical CCD Clock, Phase 4, Bottom                                                                                                                                                                                                                                | Pin   | Name                     | Description                         |  |  |  |  |
| 4 V4B Vertical CCD Clock, Phase 4, Bottom 5 VDDa Output Amplifier Supply, Quadrant a 6 V2B Vertical CCD Clock, Phase 2, Bottom 7 GND Ground 8 VOUTa Video Output, Quadrant a 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Storage, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 10 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 11 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 12 H2Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 13 H2SLb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 14 H2Bb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 15 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 16 H1Bb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 17 H2Bb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 18 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 19 H2Sb Reset Gate, Quadrant b 10 Reset Drain, Quadrant b 11 H2SL H2Bb Voutb Video Output, Quadrant b 12 VDDb Output Amplifier Supply, Quadrant b 13 V2B Vertical CCD Clock, Phase 2, Bottom 14 V3B Vertical CCD Clock, Phase 4, Bottom 15 V3B Vertical CCD Clock, Phase 4, Bottom | 1     | V3B                      | Vertical CCD Clock, Phase 3, Bottom |  |  |  |  |
| 4 V4B Vertical CCD Clock, Phase 4, Bottom 5 VDDa Output Amplifier Supply, Quadrant a 6 V2B Vertical CCD Clock, Phase 2, Bottom 7 GND Ground 8 VOUTa Video Output, Quadrant a 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Storage, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 10 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 11 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 12 H2Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 13 H2SLb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 14 H2Bb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 15 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 16 H1Bb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 17 H2Bb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 18 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 19 H2Sb Reset Gate, Quadrant b 10 Reset Drain, Quadrant b 11 H2SL H2Bb Voutb Video Output, Quadrant b 12 VDDb Output Amplifier Supply, Quadrant b 13 V2B Vertical CCD Clock, Phase 2, Bottom 14 V3B Vertical CCD Clock, Phase 4, Bottom 15 V3B Vertical CCD Clock, Phase 4, Bottom |       |                          |                                     |  |  |  |  |
| 5 VDDa Output Amplifier Supply, Quadrant a 6 V2B Vertical CCD Clock, Phase 2, Bottom 7 GND Ground 8 VOUTa Video Output, Quadrant a 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 10 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 11 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 12 H2Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 13 H2SLb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 14 H2Sb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 15 H2Sb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 16 H2Sb Reset Gate, Quadrant b 17 QND Ground 18 VOUTb Video Output, Quadrant b 19 VDDb Output Amplifier Supply, Quadrant b 19 V2B Vertical CCD Clock, Phase 2, Bottom 10 V2B Vertical CCD Clock, Phase 4, Bottom 11 V1B Vertical CCD Clock, Phase 4, Bottom 12 V4B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                     | 3     | V1B                      | Vertical CCD Clock, Phase 1, Bottom |  |  |  |  |
| 6 V2B Vertical CCD Clock, Phase 2, Bottom 7 GND Ground 8 VOUTa Video Output, Quadrant a 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 21 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 22 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 24 OGb Output Gate, Quadrant b 25 Rb Reset Gate, Quadrant b 26 RDb Reset Drain, Quadrant b 27 GND Ground 28 VOUTb Video Output, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 30 V2B Vertical CCD Clock, Phase 2, Bottom 31 V1B Vertical CCD Clock, Phase 4, Bottom 32 V4B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                 | 4     | V4B                      | Vertical CCD Clock, Phase 4, Bottom |  |  |  |  |
| 7 GND Ground 8 VOUTa Video Output, Quadrant a 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H1Sa Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 19 H1Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 21 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 22 H2Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b 23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 24 OGb Output Gate, Quadrant b 25 Rb Reset Gate, Quadrant b 26 RDb Reset Drain, Quadrant b 27 GND Ground 28 VOUTb Video Output, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 30 V2B Vertical CCD Clock, Phase 4, Bottom 31 V1B Vertical CCD Clock, Phase 3, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                           | 5     | VDDa                     | Output Amplifier Supply, Quadrant a |  |  |  |  |
| 8       VOUTa       Video Output, Quadrant a         9       Ra       Reset Gate, Quadrant a         10       RDa       Reset Drain, Quadrant a         11       H2SLa       Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a         12       OGa       Output Gate, Quadrant a         13       H1Ba       Horizontal CCD Clock, Phase 1, Barrier, Quadrant a         14       H2Ba       Horizontal CCD Clock, Phase 2, Barrier, Quadrant a         15       H2Sa       Horizontal CCD Clock, Phase 2, Storage, Quadrant a         16       H1Sa       Horizontal CCD Clock, Phase 1, Storage, Quadrant a         17       N/C       No Connect         18       SUB       Substrate         19       H2Sb       Horizontal CCD Clock, Phase 1, Storage, Quadrant b         20       H1Sb       Horizontal CCD Clock, Phase 1, Storage, Quadrant b         21       H1Bb       Horizontal CCD Clock, Phase 1, Barrier, Quadrant b         22       H2Bb       Horizontal CCD Clock, Phase 2, Barrier, Quadrant b         23       H2SLb       Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b         24       OGb       Output Gate, Quadrant b         25       Rb       Reset Gate, Quadrant b         26       RDb                                                                                                                                                                                                                                                                                                                                                                          | 6     | V2B                      | Vertical CCD Clock, Phase 2, Bottom |  |  |  |  |
| 9 Ra Reset Gate, Quadrant a 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 21 H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b 22 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 24 OGb Output Gate, Quadrant b 25 Rb Reset Gate, Quadrant b 26 RDb Reset Drain, Quadrant b 27 GND Ground 28 VOUTb Video Output, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 30 V2B Vertical CCD Clock, Phase 2, Bottom 31 V1B Vertical CCD Clock, Phase 3, Bottom 32 V4B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                              | 7     | GND                      | Ground                              |  |  |  |  |
| 10 RDa Reset Drain, Quadrant a 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 10 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 11 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 12 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 13 H2SLb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 14 OGb Output Gate, Quadrant b 15 Rb Reset Gate, Quadrant b 16 H2Sb Reset Drain, Quadrant b 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 10 H1Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 11 H1Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 12 H2Bb Horizontal CCD Clock, Phase 2, Bottom 13 VOUTb Video Output, Quadrant b 14 VOUTb Video Output, Quadrant b 15 VOUTb Video Output, Quadrant b 16 VOEB Vertical CCD Clock, Phase 4, Bottom 17 V1B Vertical CCD Clock, Phase 3, Bottom 18 VOITb Vertical CCD Clock, Phase 3, Bottom 18 VOITb Vertical CCD Clock, Phase 3, Bottom                                                                                                                         | 8     | VOUTa                    | Video Output, Quadrant a            |  |  |  |  |
| 11 H2SLa Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant a 12 OGa Output Gate, Quadrant a 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a 14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a 15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a 16 H1Sa Horizontal CCD Clock, Phase 1, Storage, Quadrant a 17 N/C No Connect 18 SUB Substrate 19 H2Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b 10 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 11 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b 12 H2Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b 13 H2SLb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 14 H2SLb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b 15 Rb Reset Gate, Quadrant b 16 H2SLb Rorizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 17 H2SLb Rorizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b 18 H2SLb Reset Drain, Quadrant b 19 H2SLb Reset Drain, Quadrant b 19 H2SLb Reset Drain, Quadrant b 10 V1B Video Output, Quadrant b 11 V1B Vertical CCD Clock, Phase 2, Bottom 12 V4B Vertical CCD Clock, Phase 4, Bottom 13 V1B Vertical CCD Clock, Phase 4, Bottom 14 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                | 9     | Ra                       | Reset Gate, Quadrant a              |  |  |  |  |
| Storage, Last Phase, Quadrant a  12 OGa Output Gate, Quadrant a  13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a  14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a  15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a  16 H1Sa Horizontal CCD Clock, Phase 1, Storage, Quadrant a  17 N/C No Connect  18 SUB Substrate  19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  21 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  22 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  24 OGb Output Gate, Quadrant b  25 Rb Reset Gate, Quadrant b  26 RDb Reset Drain, Quadrant b  27 GND Ground  28 VOUTb Video Output, Quadrant b  29 VDDb Output Amplifier Supply, Quadrant b  30 V2B Vertical CCD Clock, Phase 1, Bottom  31 V1B Vertical CCD Clock, Phase 4, Bottom  33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10    | RDa                      | Reset Drain, Quadrant a             |  |  |  |  |
| 13 H1Ba Horizontal CCD Clock, Phase 1, Barrier, Quadrant a  14 H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a  15 H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a  16 H1Sa Horizontal CCD Clock, Phase 1, Storage, Quadrant a  17 N/C No Connect  18 SUB Substrate  19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  21 H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  22 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  24 OGb Output Gate, Quadrant b  25 Rb Reset Gate, Quadrant b  26 RDb Reset Drain, Quadrant b  27 GND Ground  28 VOUTb Video Output, Quadrant b  29 VDDb Output Amplifier Supply, Quadrant b  30 V2B Vertical CCD Clock, Phase 2, Bottom  31 V1B Vertical CCD Clock, Phase 4, Bottom  32 V4B Vertical CCD Clock, Phase 4, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 11    | H2SLa                    |                                     |  |  |  |  |
| Quadrant a  H2Ba Horizontal CCD Clock, Phase 2, Barrier, Quadrant a  H1Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a  H1Sa Horizontal CCD Clock, Phase 1, Storage, Quadrant a  N/C No Connect  SUB Substrate  H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  Reset Gate, Quadrant b  Reset Gate, Quadrant b  Reset Drain, Quadrant b  Reset Drain, Quadrant b  VOUTb Video Output, Quadrant b  VOUTb Video Output, Quadrant b  V2B Vertical CCD Clock, Phase 2, Bottom  V1B Vertical CCD Clock, Phase 1, Bottom  V4B Vertical CCD Clock, Phase 4, Bottom  V3B Vertical CCD Clock, Phase 4, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 12    | OGa                      | Output Gate, Quadrant a             |  |  |  |  |
| Quadrant a  H2Sa Horizontal CCD Clock, Phase 2, Storage, Quadrant a  H1Sa Horizontal CCD Clock, Phase 1, Storage, Quadrant a  N/C No Connect  SUB Substrate  H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  H2Sb Reset Gate, Quadrant b  Reset Gate, Quadrant b  Reset Drain, Quadrant b  The Reset Drain, Quadrant b  VOUTb Video Output, Quadrant b  VOUTb Video Output, Quadrant b  V2B Vertical CCD Clock, Phase 2, Bottom  V2B Vertical CCD Clock, Phase 1, Bottom  V4B Vertical CCD Clock, Phase 4, Bottom  V3B Vertical CCD Clock, Phase 4, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 13    | H1Ba                     |                                     |  |  |  |  |
| Storage, Quadrant a  Horizontal CCD Clock, Phase 1, Storage, Quadrant a  N/C No Connect  SUB Substrate  H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  Reset Gate, Quadrant b  Reset Gate, Quadrant b  Reset Drain, Quadrant b  Reset Drain, Quadrant b  VOUTb Video Output, Quadrant b  VOUTb Video Output, Quadrant b  V2B Vertical CCD Clock, Phase 2, Bottom  V1B Vertical CCD Clock, Phase 1, Bottom  V4B Vertical CCD Clock, Phase 4, Bottom  V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14    | H2Ba                     |                                     |  |  |  |  |
| Storage, Quadrant a  17 N/C No Connect  18 SUB Substrate  19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  21 H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  22 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  24 OGb Output Gate, Quadrant b  25 Rb Reset Gate, Quadrant b  26 RDb Reset Drain, Quadrant b  27 GND Ground  28 VOUTb Video Output, Quadrant b  29 VDDb Output Amplifier Supply, Quadrant b  30 V2B Vertical CCD Clock, Phase 2, Bottom  31 V1B Vertical CCD Clock, Phase 1, Bottom  32 V4B Vertical CCD Clock, Phase 4, Bottom  33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 15    | H2Sa                     |                                     |  |  |  |  |
| 18 SUB Substrate  19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  21 H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  22 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  24 OGb Output Gate, Quadrant b  25 Rb Reset Gate, Quadrant b  26 RDb Reset Drain, Quadrant b  27 GND Ground  28 VOUTb Video Output, Quadrant b  29 VDDb Output Amplifier Supply, Quadrant b  30 V2B Vertical CCD Clock, Phase 2, Bottom  31 V1B Vertical CCD Clock, Phase 1, Bottom  32 V4B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 16    | H1Sa                     |                                     |  |  |  |  |
| 19 H2Sb Horizontal CCD Clock, Phase 2, Storage, Quadrant b  20 H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  21 H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  22 H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  23 H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  24 OGb Output Gate, Quadrant b  25 Rb Reset Gate, Quadrant b  26 RDb Reset Drain, Quadrant b  27 GND Ground  28 VOUTb Video Output, Quadrant b  29 VDDb Output Amplifier Supply, Quadrant b  30 V2B Vertical CCD Clock, Phase 2, Bottom  31 V1B Vertical CCD Clock, Phase 1, Bottom  32 V4B Vertical CCD Clock, Phase 4, Bottom  33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 17    | N/C                      | No Connect                          |  |  |  |  |
| Storage, Quadrant b  H1Sb Horizontal CCD Clock, Phase 1, Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  Reset Gate, Quadrant b  Reset Gate, Quadrant b  Rob Reset Drain, Quadrant b  Round Video Output, Quadrant b  VOUTb Video Output, Quadrant b  V2B Vertical CCD Clock, Phase 2, Bottom  V4B Vertical CCD Clock, Phase 1, Bottom  V4B Vertical CCD Clock, Phase 4, Bottom  V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 18    | SUB                      | Substrate                           |  |  |  |  |
| Storage, Quadrant b  H1Bb Horizontal CCD Clock, Phase 1, Barrier, Quadrant b  H2Bb Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  Reset Gate, Quadrant b  Reset Gate, Quadrant b  GND Ground  VUIT Video Output, Quadrant b  VOUT Video Output, Quadrant b  V2B Vertical CCD Clock, Phase 2, Bottom  V1B Vertical CCD Clock, Phase 1, Bottom  V4B Vertical CCD Clock, Phase 4, Bottom  V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19    | H2Sb                     |                                     |  |  |  |  |
| Quadrant b  Horizontal CCD Clock, Phase 2, Barrier, Quadrant b  Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  OGb Output Gate, Quadrant b  Reset Gate, Quadrant b  Reset Drain, Quadrant b  GND Ground  VOUTb Video Output, Quadrant b  VDDb Output Amplifier Supply, Quadrant b  V2B Vertical CCD Clock, Phase 2, Bottom  V4B Vertical CCD Clock, Phase 1, Bottom  V3B Vertical CCD Clock, Phase 4, Bottom  V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20    | H1Sb                     |                                     |  |  |  |  |
| Quadrant b  H2SLb Horizontal CCD Clock, Phase 2, Storage, Last Phase, Quadrant b  Quadrant b  OGb Output Gate, Quadrant b  Reset Gate, Quadrant b  Reset Drain, Quadrant b  GND Ground  VOUTb Video Output, Quadrant b  VDDb Output Amplifier Supply, Quadrant b  V2B Vertical CCD Clock, Phase 2, Bottom  V4B Vertical CCD Clock, Phase 1, Bottom  V4B Vertical CCD Clock, Phase 4, Bottom  V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 21    | H1Bb                     |                                     |  |  |  |  |
| Storage, Last Phase, Quadrant b  24 OGb Output Gate, Quadrant b  25 Rb Reset Gate, Quadrant b  26 RDb Reset Drain, Quadrant b  27 GND Ground  28 VOUTb Video Output, Quadrant b  29 VDDb Output Amplifier Supply, Quadrant b  30 V2B Vertical CCD Clock, Phase 2, Bottom  31 V1B Vertical CCD Clock, Phase 1, Bottom  32 V4B Vertical CCD Clock, Phase 4, Bottom  33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 22    | H2Bb                     |                                     |  |  |  |  |
| 25 Rb Reset Gate, Quadrant b 26 RDb Reset Drain, Quadrant b 27 GND Ground 28 VOUTb Video Output, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 30 V2B Vertical CCD Clock, Phase 2, Bottom 31 V1B Vertical CCD Clock, Phase 1, Bottom 32 V4B Vertical CCD Clock, Phase 4, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 23    | H2SLb                    |                                     |  |  |  |  |
| 26 RDb Reset Drain, Quadrant b 27 GND Ground 28 VOUTb Video Output, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 30 V2B Vertical CCD Clock, Phase 2, Bottom 31 V1B Vertical CCD Clock, Phase 1, Bottom 32 V4B Vertical CCD Clock, Phase 4, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 24    | OGb                      | Output Gate, Quadrant b             |  |  |  |  |
| 27 GND Ground  28 VOUTb Video Output, Quadrant b  29 VDDb Output Amplifier Supply, Quadrant b  30 V2B Vertical CCD Clock, Phase 2, Bottom  31 V1B Vertical CCD Clock, Phase 1, Bottom  32 V4B Vertical CCD Clock, Phase 4, Bottom  33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 25    | Rb                       | Reset Gate, Quadrant b              |  |  |  |  |
| 28 VOUTb Video Output, Quadrant b 29 VDDb Output Amplifier Supply, Quadrant b 30 V2B Vertical CCD Clock, Phase 2, Bottom 31 V1B Vertical CCD Clock, Phase 1, Bottom 32 V4B Vertical CCD Clock, Phase 4, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 26    | RDb                      | Reset Drain, Quadrant b             |  |  |  |  |
| 29 VDDb Output Amplifier Supply, Quadrant b 30 V2B Vertical CCD Clock, Phase 2, Bottom 31 V1B Vertical CCD Clock, Phase 1, Bottom 32 V4B Vertical CCD Clock, Phase 4, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 27    | GND                      | Ground                              |  |  |  |  |
| 30 V2B Vertical CCD Clock, Phase 2, Bottom 31 V1B Vertical CCD Clock, Phase 1, Bottom 32 V4B Vertical CCD Clock, Phase 4, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 28    | VOUTb                    | Video Output, Quadrant b            |  |  |  |  |
| 31 V1B Vertical CCD Clock, Phase 1, Bottom 32 V4B Vertical CCD Clock, Phase 4, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 29    | VDDb                     | Output Amplifier Supply, Quadrant b |  |  |  |  |
| 32 V4B Vertical CCD Clock, Phase 4, Bottom 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 30    | V2B                      | Vertical CCD Clock, Phase 2, Bottom |  |  |  |  |
| 33 V3B Vertical CCD Clock, Phase 3, Bottom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 31    | V1B                      | Vertical CCD Clock, Phase 1, Bottom |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 32    | V4B                      | Vertical CCD Clock, Phase 4, Bottom |  |  |  |  |
| 34 ESD ESD Protection Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 33    | V3B                      | Vertical CCD Clock, Phase 3, Bottom |  |  |  |  |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 34    | ESD                      | ESD Protection Disable              |  |  |  |  |

| Pin                                                         | Name  | Description                                                       |  |  |  |
|-------------------------------------------------------------|-------|-------------------------------------------------------------------|--|--|--|
| 68                                                          | ESD   | ESD Protection Disable                                            |  |  |  |
| 67                                                          | V3T   | Vertical CCD Clock, Phase 3, Top                                  |  |  |  |
| 66                                                          | V4T   | Vertical CCD Clock, Phase 4, Top                                  |  |  |  |
| 65                                                          | V1T   | Vertical CCD Clock, Phase 1, Top                                  |  |  |  |
| 64                                                          | V2T   | Vertical CCD Clock, Phase 2, Top                                  |  |  |  |
| 63                                                          | VDDc  | Output Amplifier Supply, Quadrant c                               |  |  |  |
| 62                                                          | VOUTc | Video Output, Quadrant c                                          |  |  |  |
| 61                                                          | GND   | Ground                                                            |  |  |  |
| 60                                                          | RDc   | Reset Drain, Quadrant c                                           |  |  |  |
| 59                                                          | Rc    | Reset Gate, Quadrant c                                            |  |  |  |
| 58                                                          | OGc   | Output Gate, Quadrant c                                           |  |  |  |
| 57                                                          | H2SLc | Horizontal CCD Clock, Phase 2,<br>Storage, Last Phase, Quadrant c |  |  |  |
| 56                                                          | H2Bc  | Horizontal CCD Clock, Phase 2, Barrier,<br>Quadrant c             |  |  |  |
| 55                                                          | H1Bc  | Horizontal CCD Clock, Phase 1, Barrier, Quadrant c                |  |  |  |
| 54                                                          | H1Sc  | Horizontal CCD Clock, Phase 1,<br>Storage, Quadrant c             |  |  |  |
| 53                                                          | H2Sc  | Horizontal CCD Clock, Phase 2,<br>Storage, Quadrant c             |  |  |  |
| 52                                                          | SUB   | Substrate                                                         |  |  |  |
| 51                                                          | N/C   | No Connect                                                        |  |  |  |
| 50                                                          | H1Sd  | Horizontal CCD Clock, Phase 1,<br>Storage, Quadrant d             |  |  |  |
| 49                                                          | H2Sd  | Horizontal CCD Clock, Phase 2,<br>Storage, Quadrant d             |  |  |  |
| 48                                                          | H2Bd  | Horizontal CCD Clock, Phase 2, Barrier, Quadrant d                |  |  |  |
| 47                                                          | H1Bd  | Horizontal CCD Clock, Phase 1, Barrier, Quadrant d                |  |  |  |
| 46                                                          | OGd   | Output Gate, Quadrant d                                           |  |  |  |
| 45                                                          | H2SLd | Horizontal CCD Clock, Phase 2,<br>Storage, Last Phase, Quadrant d |  |  |  |
| 44                                                          | RDd   | Reset Drain, Quadrant d                                           |  |  |  |
| 43                                                          | Rd    | Reset Gate, Quadrant d                                            |  |  |  |
| 42                                                          | VOUTd | Video Output, Quadrant d                                          |  |  |  |
| 41                                                          | GND   | Ground                                                            |  |  |  |
| 40                                                          | V2T   | Vertical CCD Clock, Phase 2, Top                                  |  |  |  |
| 39                                                          | VDDd  | Output Amplifier Supply, Quadrant d                               |  |  |  |
| 38                                                          | V4T   | Vertical CCD Clock, Phase 4, Top                                  |  |  |  |
| 37                                                          | V1T   | Vertical CCD Clock, Phase 1, Top                                  |  |  |  |
| 36                                                          | DevID | Device Identification                                             |  |  |  |
| 35                                                          | V3T   | Vertical CCD Clock, Phase 3, Top                                  |  |  |  |
| Liked named pins are internally connected and should have a |       |                                                                   |  |  |  |

- Liked named pins are internally connected and should have a common drive signal.
   N/C pins (17, 51) should be left floating.

#### **IMAGING PERFORMANCE**

#### **Table 4. TYPICAL OPERATION CONDITIONS**

Unless otherwise noted, the Imaging Performance Specifications are measured using the following conditions.

| Description  | Condition                                       | Notes                                       |
|--------------|-------------------------------------------------|---------------------------------------------|
| Light Source | Continuous red, green and blue LED illumination | For monochrome sensor, only green LED used. |
| Operation    | Nominal operating voltages and timing           |                                             |

# Table 5. SPECIFICATIONS All Configurations

| Description                                             | Symbol           | Min.     | Nom.     | Max. | Units | Sampling<br>Plan | Temperature<br>Tested At<br>(°C) | Notes |
|---------------------------------------------------------|------------------|----------|----------|------|-------|------------------|----------------------------------|-------|
| Dark Field Global Non-Uniformity                        | DSNU             | -        | -        | 2    | mVpp  | Die              | 27, 40                           |       |
| Bright Field Global Non-Uniformity                      |                  | -        | 2        | 5    | %rms  | Die              | 27, 40                           | 1     |
| Bright Field Global Peak to Peak<br>Non-Uniformity      | PRNU             | _        | 5        | 15   | %рр   | Die              | 27, 40                           | 1     |
| Bright Field Center Non-Uniformity                      |                  | -        | 1        | 2    | %rms  | Die              | 27, 40                           | 1     |
| Maximum Photoresponse Nonlinearity                      | NL               | _        | 2        | -    | %     | Design           |                                  | 2     |
| Maximum Gain Difference Between Outputs                 | ΔG               | _        | 10       | -    | %     | Design           |                                  | 2     |
| Maximum Signal Error due to<br>Nonlinearity Differences | ΔNL              | _        | 1        | -    | %     | Design           |                                  | 2     |
| Horizontal CCD Charge Capacity                          | HNe              | -        | 55       | -    | ke-   | Design           |                                  |       |
| Vertical CCD Charge Capacity                            | VNe              | -        | 40       | -    | ke-   | Design           |                                  |       |
| Photodiode Charge Capacity                              | PNe              | -        | 20       | -    | ke-   | Die              | 27, 40                           | 3     |
| Horizontal CCD Charge Transfer Efficiency               | HCTE             | 0.999995 | 0.999999 | -    |       | Die              |                                  |       |
| Vertical CCD Charge Transfer<br>Efficiency              | VCTE             | 0.999995 | 0.999999 | -    |       | Die              |                                  |       |
| Photodiode Dark Current                                 | lpd              | -        | 7        | 70   | e/p/s | Die              | 40                               |       |
| Vertical CCD Dark Current                               | lvd              | -        | 100      | 300  | e/p/s | Die              | 40                               |       |
| Image Lag                                               | Lag              | -        | -        | 10   | e-    | Design           |                                  |       |
| Antiblooming Factor                                     | Xab              | 300      | -        | -    |       | Design           |                                  |       |
| Vertical Smear                                          | Smr              | -        | -100     | -    | dB    | Design           |                                  |       |
| Read Noise                                              | n <sub>e-T</sub> | -        | 12       | -    | e-rms | Design           |                                  | 4     |
| Dynamic Range                                           | DR               | -        | 64       | -    | dB    | Design           |                                  | 4, 5  |
| Output Amplifier DC Offset                              | V <sub>odc</sub> | -        | 9.4      | -    | V     | Die              | 27, 40                           |       |
| Output Amplifier Bandwidth                              | f_3db            | -        | 250      | -    | MHz   | Die              |                                  | 6     |
| Output Amplifier Impedance                              | R <sub>OUT</sub> | -        | 127      | -    | Ω     | Die              | 27, 40                           |       |
| Output Amplifier Sensitivity                            | ΔV/ΔΝ            | -        | 34       | -    | μV/e- | Design           |                                  |       |

<sup>1</sup> Per color

<sup>2.</sup> Value is over the range of 10% to 90% of photodiode saturation.

<sup>3.</sup> The operating value of the substrate voltage, VAB, will be marked on the shipping container for each device. The value of VAB is set such that the photodiode charge capacity is 680 mV.

<sup>4.</sup> At 40 MHz

<sup>5.</sup> Uses 20LOG (PNe/  $n_{e-T}$ )

<sup>6.</sup> Assumes 5 pF load.

# Table 6. KAI-08050-ABA CONFIGURATIONS WITH MAR GLASS

| Description                           | Symbol            | Min. | Nom. | Max. | Units | Sampling<br>Plan | Temperature<br>Tested At<br>(°C) | Notes |
|---------------------------------------|-------------------|------|------|------|-------|------------------|----------------------------------|-------|
| Peak Quantum Efficiency               | QE <sub>max</sub> | -    | 46   | -    | %     | Design           |                                  |       |
| Peak Quantum Efficiency<br>Wavelength | λQE               | -    | 480  | -    | nm    | Design           |                                  |       |

# Table 7. KAI-08050-FBA GEN2 COLOR CONFIGURATIONS WITH MAR GLASS

| Description                           |                      | Symbol            | Min. | Nom.              | Max. | Units | Sampling<br>Plan | Temperature<br>Tested At<br>(°C) | Notes |
|---------------------------------------|----------------------|-------------------|------|-------------------|------|-------|------------------|----------------------------------|-------|
| Peak Quantum Efficiency               | Blue<br>Green<br>Red | QE <sub>max</sub> | -    | 39<br>37<br>30    | -    | %     | Design           |                                  |       |
| Peak Quantum Efficiency<br>Wavelength | Blue<br>Green<br>Red | λQE               | -    | 460<br>530<br>605 | -    | nm    | Design           |                                  |       |

# **TYPICAL PERFORMANCE CURVES**

# **Quantum Efficiency**

Monochrome



Figure 5. KAI-08050-ABA, Monochrome Configuration - Quantum Efficiency

Gen2 Color (Bayer RGB) Quantum Efficiency with Microlens (Gen2 CFA vs. Gen1 CFA)



Figure 6. KAI-08050-FBA, Gen 2 Color with Microlens Quantum Efficiency

#### **Angular Quantum Efficiency**

For the curves marked "Horizontal", the incident light angle is varied in a plane parallel to the HCCD.

For the curves marked "Vertical", the incident light angle is varied in a plane parallel to the VCCD.

#### Monochrome with Microlens



Figure 7. Monochrome with Microlens Angular Quantum Efficiency

#### **Dark Current versus Temperature**



Figure 8. Dark Current versus Temperature

# Power - Estimated



Figure 9. Power

# **Frame Rates**



Figure 10. Frame Rates

#### **DEFECT DEFINITIONS**

Table 8. OPERATION CONDITIONS FOR DEFECT TESTING AT 40°C

| Description                 | Condition                                                             | Notes |
|-----------------------------|-----------------------------------------------------------------------|-------|
| Operational Mode            | Two outputs, using VOUTa and VOUTc, continuous readout                |       |
| HCCD Clock Frequency        | 10 MHz                                                                |       |
| Pixels Per Line             | 3520                                                                  | 1     |
| Lines Per Frame             | 1360                                                                  | 2     |
| Line Time                   | 354.9 μsec                                                            |       |
| Frame Time                  | 482.7 msec                                                            |       |
| Photodiode Integration Time | Mode A: PD_Tint = Frame Time = 482.7 msec, no electronic shutter used |       |
|                             | Mode B: PD_Tint = 33 msec, electronic shutter used                    |       |
| VCCD Integration Time       | 447.2 msec                                                            | 3     |
| Temperature                 | 40°C                                                                  |       |
| Light Source                | Continuous red, green and blue LED illumination                       | 4     |
| Operation                   | Nominal operating voltages and timing                                 |       |

- Horizontal overclocking used.
   Vertical overclocking used.
- VCCD Integration Time = 1260 lines x Line Time, which is the total time a pixel will spend in the VCCD registers.
   For monochrome sensor, only the green LED is used.

Table 9. DEFECT DEFINITIONS FOR TESTING AT 40°C

| Description                             | Definition                                                                                              | Standard Grade | Grade 2 | Notes |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------|----------------|---------|-------|
| Major dark field defective bright pixel | PD_Tint = Mode A → Defect ≥ 166 mV                                                                      | 80             | 80      | 1     |
|                                         | or                                                                                                      |                |         |       |
|                                         | PD_Tint = Mode B → Defect ≥ 12 mV                                                                       |                |         |       |
| Major bright field defective dark pixel | Defect ≥ 12%                                                                                            |                |         |       |
| Minor dark field defective bright pixel | PD_Tint = Mode A → Defect ≥ 86 mV                                                                       | 800            | 800     |       |
|                                         | or                                                                                                      |                |         |       |
|                                         | PD_Tint = Mode B → Defect ≥ 6 mV                                                                        |                |         |       |
| Cluster defect                          | A group of 2 to 10 contiguous major defective pixels, but no more than 3 adjacent defects horizontally. | 15             | n/a     | 2     |
| Cluster defect (grade 2)                | A group of 2 to 10 contiguous major defective pixels                                                    | n/a            | 15      | 2     |
| Column defect                           | A group of more than 10 contiguous major defective pixels along a single column                         | 0              | 0       | 2     |

- For the color device (KAI-08050-FBA), a bright field defective pixel deviates by 12% with respect to pixels of the same color.
   Column and cluster defects are separated by no less than two (2) good pixels in any direction (excluding single pixel defects).

Table 10. OPERATION CONDITIONS FOR DEFECT TESTING AT 27°C

| Description                 | Condition                                                             | Notes |
|-----------------------------|-----------------------------------------------------------------------|-------|
| Operational Mode            | Two outputs, using VOUTa and VOUTc, continuous readout                |       |
| HCCD Clock Frequency        | 20 MHz                                                                |       |
| Pixels Per Line             | 3520                                                                  | 1     |
| Lines Per Frame             | 1360                                                                  | 2     |
| Line Time                   | 177.8 μsec                                                            |       |
| Frame Time                  | 241.8 msec                                                            |       |
| Photodiode Integration Time | Mode A: PD_Tint = Frame Time = 241.8 msec, no electronic shutter used |       |
| (PD_Tint)                   | Mode B: PD_Tint = 33 msec, electronic shutter used                    |       |
| VCCD Integration Time       | 224.0 msec                                                            | 3     |
| Temperature                 | 27°C                                                                  |       |
| Light Source                | Continuous red, green and blue LED illumination                       | 4     |
| Operation                   | Nominal operating voltages and timing                                 |       |

- 1. Horizontal overclocking used.
- 2. Vertical overclocking used.
- 3. VCCD Integration Time = 1260 lines x Line Time, which is the total time a pixel will spend in the VCCD registers.
- 4. For monochrome sensor, only the green LED is used.

Table 11. DEFECT DEFINITIONS FOR TESTING AT 27°C

| Description                             | Definition                                                                                              | Standard Grade | Grade 2 | Notes |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------|----------------|---------|-------|
| Major dark field defective bright pixel | PD_Tint = Mode A → Defect ≥ 26 mV                                                                       | 80             | 80      | 1     |
|                                         | or                                                                                                      |                |         |       |
|                                         | PD_Tint = Mode B → Defect ≥ 4 mV                                                                        |                |         |       |
| Major bright field defective dark pixel | Defect ≥ 12%                                                                                            |                |         |       |
| Cluster defect                          | A group of 2 to 10 contiguous major defective pixels, but no more than 3 adjacent defects horizontally. | 15             | n/a     | 2     |
| Cluster defect (grade 2)                | A group of 2 to 10 contiguous major defective pixels                                                    | n/a            | 15      | 2     |
| Column defect                           | A group of more than 10 contiguous major defective pixels along a single column                         | 0              | 0       | 2     |

<sup>1.</sup> For the color device (KAI-08050-FBA), a bright field defective pixel deviates by 12% with respect to pixels of the same color.

#### **Defect Map**

The defect map supplied with each sensor is based upon testing at an ambient (27°C) temperature. Minor point

defects are not included in the defect map. All defective pixels are reference to pixel 1, 1 in the defect maps. See Figure 11: Regions of interest for the location of pixel 1,1.

<sup>2.</sup> Column and cluster defects are separated by no less than two (2) good pixels in any direction (excluding single pixel defects).

#### **TEST DEFINITIONS**

# **Test Regions of Interest**

Image Area ROI: Pixel (1, 1) to Pixel (3320, 2496)
Active Area ROI: Pixel (13, 13) to Pixel (3308, 2484)
Center ROI: Pixel (1611, 1199) to Pixel (1710, 1298)
Only the Active Area ROI pixels are used for performance and defect tests.

#### Overclocking

The test system timing is configured such that the sensor is overclocked in both the vertical and horizontal directions.

See Figure 11 for a pictorial representation of the regions of interest.



Figure 11. Regions of Interest

#### **Tests**

Dark Field Global Non-Uniformity

This test is performed under dark field conditions. The sensor is partitioned into 768 sub regions of interest, each of which is 103 by 103 pixels in size. The average signal level of each of the 768 sub regions of interest is calculated. The signal level of each of the sub regions of interest is calculated using the following formula:

Signal of ROI[i] = (ROI Average in counts – Horizontal overclock average in counts) \* mV per count

Where i = 1 to 768. During this calculation on the 768 sub regions of interest, the maximum and minimum signal levels

GlobalNon–Uniformity =  $100 \times ($ 

Units: %rms.

Active Area Signal = Active Area Average - Dark Column Average

Global Peak to Peak Non-Uniformity

This test is performed with the imager illuminated to a level such that the output is at 70% of saturation (approximately 476 mV). Prior to this test being performed the substrate voltage has been set such that the charge capacity of the sensor is 680 mV. The sensor is partitioned into 768 sub regions of interest, each of which is 103 by 103

Units: %pp

Center Non-Uniformity

This test is performed with the imager illuminated to a level such that the output is at 70% of saturation (approximately 476 mV). Prior to this test being performed

Units: %rms.

Center ROI Signal = Center ROI Average - Dark Column Average

Dark Field Defect Test

This test is performed under dark field conditions. The sensor is partitioned into 768 sub regions of interest, each of which is 103 by 103 pixels in size. In each region of interest, the median value of all pixels is found. For each region of interest, a pixel is marked defective if it is greater than or equal to the median value of that region of interest plus the defect threshold specified in the "Defect Definitions" section.

Bright Field Defect Test

This test is performed with the imager illuminated to a level such that the output is at approximately 476 mV. Prior are found. The dark field global uniformity is then calculated as the maximum signal found minus the minimum signal level found.

Units: mVpp (millivolts peak to peak)

Dark Field Global Non-Uniformity

This test is performed with the imager illuminated to a level such that the output is at 70% of saturation (approximately 476 mV). Prior to this test being performed the substrate voltage has been set such that the charge capacity of the sensor is 680 mV. Global non-uniformity is defined as

ActiveAreaStandardDeviation ActiveAreaSignal

pixels in size. The average signal level of each of the 768 sub regions of interest (ROI) is calculated. The signal level of each of the sub regions of interest is calculated using the following formula:

Signal of ROI[i] = (ROI Average in counts – Horizontal overclock average in counts) \* mV per count

Where i = 1 to 768. During this calculation on the 768 sub regions of interest, the maximum and minimum signal levels are found. The global peak to peak uniformity is then calculated as:

 $GlobalNon-Uniformity = 100 \times \frac{MaximumSignal - MinimumSignal}{ActiveAreaSignal}$ 

the substrate voltage has been set such that the charge capacity of the sensor is 680 mV. Defects are excluded for the calculation of this test. This test is performed on the center 100 by 100 pixels of the sensor. Center uniformity is defined as:

Center ROI Uniformity =  $100 \times \left( \frac{\text{Center ROI Standard Deviation}}{\text{Center ROI Signal}} \right)$ 

to this test being performed the substrate voltage has been set such that the charge capacity of the sensor is 680 mV. The average signal level of all active pixels is found. The bright and dark thresholds are set as:

Dark defect threshold = Active Area Signal \* threshold Bright defect threshold = Active Area Signal \* threshold

The sensor is then partitioned into 768 sub regions of interest, each of which is 103 by 103 pixels in size. In each region of interest, the average value of all pixels is found. For each region of interest, a pixel is marked defective if it is greater than or equal to the median value of that region of interest plus the bright threshold specified or if it is less than or equal to the median value of that region of interest minus the dark threshold specified.

Example for major bright field defective pixels:

- Average value of all active pixels is found to be 476 mV
- Dark defect threshold: 476 mV \* 12 % = 57 mV
- Bright defect threshold: 476 mV \* 12 % = 57 mV
- Region of interest #1 selected. This region of interest is pixels 13, 13 to pixels 115, 115.
  - Median of this region of interest is found to be 470 mV.

- Any pixel in this region of interest that is ≥ (470 + 57 mV) 527 mV in intensity will be marked defective.
- Any pixel in this region of interest that is ≤ (470 – 57 mV) 413 mV in intensity will be marked defective.
- All remaining 768 sub regions of interest are analyzed for defective pixels in the same manner.

#### **OPERATION**

**Table 12. ABSOLUTE MAXIMUM RATINGS** 

| Description           | Symbol           | Minimum | Maximum | Units | Notes |
|-----------------------|------------------|---------|---------|-------|-------|
| Operating Temperature | T <sub>OP</sub>  | -50     | +70     | °C    | 1     |
| Humidity              | RH               | +5      | +90     | %     | 2     |
| Output Bias Current   | l <sub>out</sub> |         | 60      | mA    | 3     |
| Off-chip Load         | CL               |         | 10      | pF    |       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Noise performance will degrade at higher temperatures.
- 2. T = 25°C. Excessive humidity will degrade MTTF.
- 3. Total for all outputs. Maximum current is -15 mA for each output. Avoid shorting output pins to ground or any low impedance source during operation. Amplifier bandwidth increases at higher current and lower load capacitance at the expense of reduced gain (sensitivity).

Table 13. ABSOLUTE MAXIMUM VOLTAGE RATINGS BETWEEN PINS AND GROUND

| Description                            | Minimum   | Maximum    | Units | Notes |
|----------------------------------------|-----------|------------|-------|-------|
| VDDα, VOUΤα                            | -0.4      | 17.5       | V     | 1     |
| RDα                                    | -0.4      | 15.5       | V     | 1     |
| V1B, V1T                               | ESD - 0.4 | ESD + 24.0 | V     |       |
| V2B, V2T, V3B, V3T, V4B, V4T           | ESD - 0.4 | ESD + 14.0 | V     |       |
| H1Sα, H1Bα, H2Sα, H2Bα, H2SLα, Rα, OGα | ESD - 0.4 | ESD + 14.0 | V     | 1     |
| ESD                                    | -10.0     | 0.0        | V     |       |
| SUB                                    | -0.4      | 40.0       | V     | 2     |

<sup>1.</sup>  $\alpha$  denotes a, b, c or d

#### Power-Up and Power-Down Sequence

Adherence to the power-up and power-down sequence is critical. Failure to follow the proper power-up and power-down sequences may cause damage to the sensor.



Figure 12. Power-Up and Power-Down Sequence

#### Notes:

- 1. Activate all other biases when ESD is stable and SUB is above 3 V
- 2. Do not pulse the electronic shutter until ESD is stable
- 3. VDD cannot be +15 V when SUB is 0 V
- 4. The image sensor can be protected from an accidental improper ESD voltage by current

limiting the SUB current to less than 10 mA. SUB and VDD must always be greater than GND. ESD must always be less than GND. Placing diodes between SUB, VDD, ESD and ground will protect the sensor from accidental overshoots of SUB, VDD and ESD during power on and power off. See the figure below.

<sup>2.</sup> Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions.

The VCCD clock waveform must not have a negative overshoot more than 0.4 V below the ESD voltage.

> 0.0V ESD - 0.4V All VCCD Clocks absolute maximum overshoot of 0.4 V

Figure 13.

Example of external diode protection for SUB, VDD and ESD.  $\alpha$  denotes a, b, c or d



Figure 14.

#### **Table 14. DC BIAS OPERATING CONDITIONS**

| Description             | Pins  | Symbol | Minimum | Nominal | Maximum | Units | Maximum DC<br>Current | Notes   |
|-------------------------|-------|--------|---------|---------|---------|-------|-----------------------|---------|
| Reset Drain             | RDα   | RD     | +11.8   | +12.0   | +12.2   | V     | 10 μΑ                 | 1       |
| Output Gate             | OGα   | OG     | -2.2    | -2.0    | -1.8    | V     | 10 μΑ                 | 1       |
| Output Amplifier Supply | VDDα  | VDD    | +14.5   | +15.0   | +15.5   | V     | 11.0 mA               | 1,2     |
| Ground                  | GND   | GND    | 0.0     | 0.0     | 0.0     | V     | –1.0 mA               |         |
| Substrate               | SUB   | VSUB   | +5.0    | VAB     | VDD     | V     | 50 μΑ                 | 3, 8    |
| ESD Protection Disable  | ESD   | ESD    | -9.2    | -9.0    | Vx_L    | V     | 50 μΑ                 | 6, 7, 9 |
| Output Bias Current     | VOUTα | lout   | -3.0    | -7.0    | -10.0   | mA    |                       | 1, 4, 5 |

- 1.  $\alpha$  denotes a, b, c or d
- The maximum DC current is for one output. Idd = lout + Iss. See Figure 15.
- The operating value of the substrate voltage, VAB, will be marked on the shipping container for each device. The value of VAB is set such that the photodiode charge capacity is the nominal PNe (see Specifications).

  An output load sink must be applied to each VOUT pin to activate each output amplifier.
- 5. Nominal value required for 40 MHz operation per output. May be reduced for slower data rates and lower noise.
- Adherence to the power-up and power-down sequence is critical. See Power-Up and Power-Down Sequence section.
- 7. ESD maximum value must be less than or equal to V1 L + 0.4 V and V2 L + 0.4 V
- 8. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions
- 9. Where Vx\_L is the level set for V1\_L, V2\_L, V3\_L, or V4\_L in the application.



Figure 15. Output Amplifier

#### **AC Operating Conditions**

Table 15. CLOCK LEVELS

| Description                     | Pins <sup>1</sup> | Symbol           | Level     | Minimum  | Nominal | Maximum  | Units | Capacitance <sup>2</sup> |
|---------------------------------|-------------------|------------------|-----------|----------|---------|----------|-------|--------------------------|
| Vertical CCD Clock,             | V1B, V1T          | V1_L             | Low       | -8.2     | -8      | -7.8     | V     | 43 nF (6)                |
| Phase 1                         |                   | V1_M             | Mid       | -0.2     | 0       | 0.2      |       |                          |
|                                 |                   | V1_H             | High      | 11.5     | 12      | 12.5     |       |                          |
| Vertical CCD Clock,             | V2B, V2T          | V2_L             | Low       | -8.2     | -8      | -7.8     | V     | 43 nF (6)                |
| Phase 2                         |                   | V2_H             | High      | -0.2     | 0       | 0.2      |       |                          |
| Vertical CCD Clock,             | V3B, V3T          | V3_L             | Low       | -8.2     | -8      | -7.8     | V     | 43 nF (6)                |
| Phase 3                         |                   | V3_H             | High      | -0.2     | 0       | 0.2      |       |                          |
| Vertical CCD Clock,             | V4B, V4T          | V4_L             | Low       | -8.2     | -8      | -7.8     | V     | 43 nF (6)                |
| Phase 4                         |                   | V4_H             | High      | -0.2     | 0       | 0.2      |       |                          |
| Horizontal CCD Clock,           | H1Sα              | H1S_L            | Low       | -5.2 (7) | -4      | -3.8     | V     | 280 pF (6)               |
| Phase 1 Storage                 |                   | H1S_A            | Amplitude | 3.8      | 4       | +5.2 (7) |       |                          |
| Horizontal CCD Clock,           | Η1Βα              | H1B_L            | Low       | -5.2 (7) | -4      | -3.8     | V     | 190 pF (6)               |
| Phase 1 Barrier                 |                   | H1B_A            | Amplitude | 3.8      | 4       | +5.2 (7) |       |                          |
| Horizontal CCD Clock,           | H2Sα              | H2S_L            | Low       | -5.2 (7) | -4      | -3.8     | V     | 280 pF (6)               |
| Phase 2 Storage                 |                   | H2S_A            | Amplitude | 3.8      | 4       | +5.2 (7) |       |                          |
| Horizontal CCD Clock,           | Н2Вα              | H2B_L            | Low       | -5.2 (7) | -4      | -3.8     | V     | 190 pF (6)               |
| Phase 2 Barrier                 |                   | H2B_A            | Amplitude | 3.8      | 4       | +5.2 (7) |       |                          |
| Horizontal CCD Clock,           | H2SLα             | H2SL_L           | Low       | -5.2     | -5      | -4.8     | V     | 20 pF (6)                |
| Last Phase <sup>3</sup>         |                   | H2SL_A           | Amplitude | 4.8      | 5       | 5.2      |       |                          |
| Reset Gate                      | Rα                | R_L <sup>4</sup> | Low       | -3.5     | -2      | -1.5     | V     | 16 pF (6)                |
|                                 |                   | R_H              | High      | 2.5      | 3       | 4        |       |                          |
| Electronic Shutter <sup>5</sup> | SUB               | VES              | High      | 29       | 30      | 40       | V     | 3 nF (6)                 |

- 1.  $\alpha$  denotes a, b, c or d
- 2. Capacitance is total for all like named pins
- 3. Use separate clock driver for improved speed performance.
- Reset low should be set to –3 volts for signal levels greater than 40,000 electrons.
   Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions
- 6. Capacitance values are estimated
- 7. If the minimum horizontal clock low level is used (-5.2 V), then the maximum horizontal clock amplitude should be used (5.2 V amplitude) to create a -5.2 V to 0.0 V clock. If a 5 volt clock driver is used, the horizontal low level should be set to -5.0 V and the high level should be a set to 0.0 V.

The figure below shows the DC bias (VSUB) and AC clock (VES) applied to the SUB pin. Both the DC bias and AC clock are referenced to ground.



Figure 16.

#### **Device Identification**

The device identification pin (DevID) may be used to determine which Truesense Imaging 5.5 micron pixel interline CCD sensor is being used.

#### **Table 16. DEVICE IDENTIFICATION**

| Description           | Pins  | Symbol | Minimum | Nominal | Maximum | Units | Maximum DC<br>Current | Notes   |
|-----------------------|-------|--------|---------|---------|---------|-------|-----------------------|---------|
| Device Identification | DevID | DevID  | 8,000   | 10,000  | 12,000  | Ω     | 50 μΑ                 | 1, 2, 3 |

- 1. Nominal value subject to verification and/or change during release of preliminary specifications.
- 2. If the Device Identification is not used, it may be left disconnected.
- 3. Values specified are for 40°C.

#### Recommended Circuit

Note that V1 must be a different value than V2.



Figure 17. Device Identification Recommended Circuit

# **TIMING**

**Table 17. REQUIREMENTS AND CHARACTERISTICS** 

| Description            | Symbol                            | Minimum | Nominal | Maximum | Units | Notes               |
|------------------------|-----------------------------------|---------|---------|---------|-------|---------------------|
| Photodiode Transfer    | t <sub>pd</sub>                   | 1.0     | -       | -       | μs    |                     |
| VCCD Leading Pedestal  | t <sub>3p</sub>                   | 4.0     | -       | -       | μs    |                     |
| VCCD Trailing Pedestal | t <sub>3d</sub>                   | 4.0     | -       | -       | μs    |                     |
| VCCD Transfer Delay    | t <sub>d</sub>                    | 1.0     | -       | -       | μs    |                     |
| VCCD Transfer          | t <sub>v</sub>                    | 2.0     | -       | -       | μs    |                     |
| VCCD Clock Cross-over  | VVCR                              | 75      |         | 100     | %     |                     |
| VCCD Rise, Fall Times  | t <sub>VR</sub> , t <sub>VF</sub> | 5       | -       | 10      | %     | 2, 3                |
| HCCD Delay             | t <sub>hs</sub>                   | 0.2     | -       | -       | μs    |                     |
| HCCD Transfer          | t <sub>e</sub>                    | 25.0    | -       | -       | ns    |                     |
| Shutter Transfer       | t <sub>sub</sub>                  | 1.0     | -       | -       | μs    |                     |
| Shutter Delay          | t <sub>hd</sub>                   | 1.0     | -       | -       | μs    |                     |
| Reset Pulse            | t <sub>r</sub>                    | 2.5     | -       | -       | ns    |                     |
| Reset – Video Delay    | t <sub>rv</sub>                   | -       | 2.2     | -       | ns    |                     |
| H2SL – Video Delay     | t <sub>hv</sub>                   | -       | 3.1     | -       | ns    |                     |
| Line Time              | t <sub>line</sub>                 | 45.5    | -       | -       | μs    | Dual HCCD Readout   |
|                        |                                   | 87.6    | -       | -       |       | Single HCCD Readout |
| Frame Time             | t <sub>frame</sub>                | 57.4    | -       | _       | ms    | Quad HCCD Readout   |
|                        |                                   | 114.8   | -       | _       |       | Dual HCCD Readout   |
|                        |                                   | 220.7   | -       | -       |       | Single HCCD Readout |

Refer to timing diagrams as shown in Figures 18, 19, 20, 21 and 22.
 Refer to Figure 22: VCCD Clock Edge Alignment
 Relative to the pulse width

# **Timing Diagrams**

The timing sequence for the clocked device pins may be represented as one of seven patterns (P1-P7) as shown in the table below. The patterns are defined in Figure 18 and

Figure 19. Contact ON Semiconductor Application Engineering for other readout modes.

Table 18.

| Device Pin        | Quad Readout | Dual Readout<br>VOUTa, VOUTb        | Dual Readout<br>VOUTa, VOUTc        | Single Readout<br>VOUTa             |  |  |  |  |
|-------------------|--------------|-------------------------------------|-------------------------------------|-------------------------------------|--|--|--|--|
| V1T               | P1T          | P1B                                 | P1T                                 | P1B                                 |  |  |  |  |
| V2T               | P2T          | P4B                                 | P2T                                 | P4B                                 |  |  |  |  |
| V3T               | P3T          | P3B                                 | P3T                                 | P3B                                 |  |  |  |  |
| V4T               | P4T          | P2B                                 | P4T                                 | P2B                                 |  |  |  |  |
| V1B               |              | P <sup>-</sup>                      | 1B                                  |                                     |  |  |  |  |
| V2B               |              | P                                   | 2B                                  |                                     |  |  |  |  |
| V3B               |              | P:                                  | 3B                                  |                                     |  |  |  |  |
| V4B               |              | P <sup>2</sup>                      | 4B                                  |                                     |  |  |  |  |
| H1Sa              |              | F                                   | 25                                  |                                     |  |  |  |  |
| H1Ba              |              |                                     |                                     |                                     |  |  |  |  |
| H2Sa2             | P6           |                                     |                                     |                                     |  |  |  |  |
| H2Ba              |              |                                     |                                     |                                     |  |  |  |  |
| Ra                |              | P7                                  |                                     |                                     |  |  |  |  |
| H1Sb              | I            | P5                                  | P5                                  |                                     |  |  |  |  |
| H1Bb              |              |                                     | P6                                  |                                     |  |  |  |  |
| H2Sb <sup>2</sup> | I            | P6                                  |                                     | P6                                  |  |  |  |  |
| H2Bb              |              |                                     |                                     | P5                                  |  |  |  |  |
| Rb                | I            | P7                                  | P7 <sup>1</sup> or Off <sup>3</sup> | P7 <sup>1</sup> or Off <sup>3</sup> |  |  |  |  |
| H1Sc              | P5           | P5 <sup>1</sup> or Off <sup>3</sup> | P5                                  | P5 <sup>1</sup> or Off <sup>3</sup> |  |  |  |  |
| H1Bc              |              |                                     |                                     |                                     |  |  |  |  |
| H2Sc <sup>2</sup> | P6           | P6 <sup>1</sup> or Off <sup>3</sup> | P6                                  | P6 <sup>1</sup> or Off <sup>3</sup> |  |  |  |  |
| H2Bc              |              |                                     |                                     |                                     |  |  |  |  |
| Rc                | P7           | P7 <sup>1</sup> or Off <sup>3</sup> | P7                                  | P7 <sup>1</sup> or Off <sup>3</sup> |  |  |  |  |
| H1Sd              | P5           | P5 <sup>1</sup> or Off <sup>3</sup> | P5 P5 <sup>1</sup> or Off           |                                     |  |  |  |  |
| H1Bd              |              |                                     | P6                                  | 1                                   |  |  |  |  |
| H2Sd <sup>2</sup> | P6           | P6 <sup>1</sup> or Off <sup>3</sup> | P6                                  | P6 <sup>1</sup> or Off <sup>3</sup> |  |  |  |  |
| H2Bd              |              |                                     | P5                                  |                                     |  |  |  |  |
| Rd                | P7           | P7 <sup>1</sup> or Off <sup>3</sup> | P7 <sup>1</sup> or Off <sup>3</sup> | P7 <sup>1</sup> or Off <sup>3</sup> |  |  |  |  |

| # Lines/Frame (Minimum) | 1260 | 2520 | 1260 | 2520 |
|-------------------------|------|------|------|------|
| # Pixels/Line (Minimum) | 1693 |      | 33   | 86   |

<sup>1.</sup> For optimal performance of the sensor. May be clocked at a lower frequency. If clocked at a lower frequency, the frequency selected should be a multiple of the frequency used on the a and b register.

<sup>2.</sup> H2SLx follows the same pattern as H2Sx For optimal speed performance, use a separate clock driver.

<sup>3.</sup> Off = +5 V. Note that there may be operating conditions (high temperature and/or very bright light sources) that will cause blooming from the unused c/d register into the image area.

#### **Photodiode Transfer Timing**

A row of charge is transferred to the HCCD on the falling edge of V1 as indicated in the P1 pattern below. Using this timing sequence, the leading dummy row or line is combined with the first dark row in the HCCD. The "Last Line" is dependent on readout mode – either 632 or 1264 minimum counts required. It is important to note that, in

general, the rising edge of a vertical clock (patterns P1–P4) should be coincident or slightly leading a falling edge at the same time interval. This is particularly true at the point where P1 returns from the high (3<sup>rd</sup> level) state to the mid–state when P4 transitions from the low state to the high state.



Figure 18. Photodiode Transfer Timing

#### Line and Pixel Timing

Each row of charge is transferred to the output, as illustrated below, on the falling edge of H2SL (indicated as P6 pattern). The number of pixels in a row is dependent on

readout mode – either 853 or 1706 minimum counts required.



Figure 19. Line and Pixel Timing

# **Pixel Timing Detail**



Figure 20. Pixel Timing Detail

#### Frame/Electronic Shutter Timing

The SUB pin may be optionally clocked to provide electronic shuttering capability as shown below.

The resulting photodiode integration time is defined from the falling edge of SUB to the falling edge of V1 (P1 pattern).



Figure 21. Frame/Electronic Shutter Timing

# **VCCD Clock Edge Alignment**



Figure 22. VCCD Clock Edge Alignment

# Line and Pixel Timing – Vertical Binning by 2



Figure 23. Line and Pixel Timing – Vertical Binning by 2

#### STORAGE AND HANDLING

**Table 19. STORAGE CONDITIONS** 

| Description         | Symbol          | Minimum | Maximum | Units | Notes |
|---------------------|-----------------|---------|---------|-------|-------|
| Storage Temperature | T <sub>ST</sub> | -55     | +80     | °C    | 1     |
| Humidity            | RH              | 5       | 90      | %     | 2     |

<sup>1.</sup> Long term storage toward the maximum temperature will accelerate color filter degradation.

For information on ESD and cover glass care and cleanliness, please download the *Image Sensor Handling and Best Practices* Application Note (AN52561/D) from www.onsemi.com.

For information on soldering recommendations, please download the Soldering and Mounting Techniques Reference Manual (SOLDERRM/D) from www.onsemi.com.

For quality and reliability information, please download the *Quality & Reliability* Handbook (HBD851/D) from www.onsemi.com.

For information on device numbering and ordering codes, please download the *Device Nomenclature* technical note (TND310/D) from <a href="https://www.onsemi.com">www.onsemi.com</a>.

For information on Standard terms and Conditions of Sale, please download <u>Terms and Conditions</u> from <u>www.onsemi.com</u>.

<sup>2.</sup> T = 25°C. Excessive humidity will degrade MTTF.

#### **MECHANICAL INFORMATION**

#### **Completed Assembly**



Figure 24. Completed Assembly

#### Notes:

- 1. See Ordering Information for marking code.
- 2. No materials to interfere with clearance through guide holes.
- 3. The center of the active image is nominally at the center of the package.
- 4. Die rotation < 0.5 degrees

- 5. Internal traces may be exposed on sides of package. Do not allow metal to contact sides of ceramic package.
- 6. Recommended mounting screws: 1.6 X 0.35 mm (ISO Standard); 0 80 (Unified Fine Thread Standard)
- 7. Units: millimeters

# **MAR Cover Glass**





Figure 25. MAR Cover Glass

# Notes:

- 1. Dust/Scratch count 12 micron maximum
- 2. Units: mm

#### **Cover Glass Transmission**



Figure 26. Cover Glass Transmission

ON Semiconductor and ware trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor datas sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative