

# 54ACQ/74ACQ153 • 54ACTQ/74ACTQ153 Quiet Series Dual 4-Input Multiplexer

#### **General Description**

#### The 'ACQ/'ACTQ153 is a high-speed dual 4-input multiplexer with common select inputs and individual enable inputs for each section. It can select two lines of data from four sources. The two buffered outputs present data in the true (non-inverted) form. In addition to multiplexer operation, the 'ACQ/'ACTQ153 can act as a function generator and generate any two functions of three variables.

#### Features

- Outputs source/sink 24 mA
- 'ACTQ153 has TTL-compatible inputs
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Improved latch-up immunity

The information for the 'ACQ153 is advanced information only.



© 1995 National Semiconductor Corporation TL/F/10244

RRD-B30M75/Printed in U. S. A.

54ACQ/74ACQ153 • 54ACTQ/74ACTQ153 Quiet Series Dual 4-Input Multiplexer

June 1990

#### **Functional Description**

The 'ACQ/'ACTQ153 is a dual 4-input multiplexer. It can select two bits of data from up to four sources under the control of the common Select inputs (S<sub>0</sub>, S<sub>1</sub>). The two 4-input multiplexer circuits have individual active-LOW Enables ( $\overline{E}_a, \overline{E}_b$ ) which can be used to strobe the outputs indepedently. When the Enables ( $\overline{E}_a, \overline{E}_b$ ) are HIGH, the corresponding outputs Z<sub>a</sub>, Z<sub>b</sub>) are forced LOW. The 'ACQ/'ACTQ153 is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the Select inputs. The logic equations for the outputs are shown below.

$$\begin{split} Z_a &= \overline{E}_a \bullet (I_{0a} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{1a} \bullet \overline{S}_1 \bullet S_0 + I_{2a} \bullet S_1 \bullet S_0) \\ Z_b &= \overline{E}_b \bullet (I_{0b} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{3a} \bullet S_1 \bullet S_0) \\ Z_b &= \overline{E}_b \bullet (I_{0b} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{1b} \bullet \overline{S}_1 \bullet S_0 + I_{1b} \bullet S_1 \bullet S_0) \end{split}$$

#### **Truth Table**

| mut            | пта            | DIC |                |                |                |                |        |
|----------------|----------------|-----|----------------|----------------|----------------|----------------|--------|
|                | ect<br>outs    |     | Inp            | uts (a d       | or b)          |                | Output |
| S <sub>0</sub> | S <sub>1</sub> | Ē   | I <sub>0</sub> | I <sub>1</sub> | l <sub>2</sub> | I <sub>3</sub> | z      |
| х              | x              | н   | х              | x              | x              | x              | L      |
| L              | L              | L   | L              | Х              | Х              | Х              | L      |
| L              | L              | L   | н              | X              | Х              | Х              | н      |
| н              | L              | L   | х              | L              | x              | х              | L      |
| н              | L              | L   | х              | н              | x              | x              | н      |
| L              | н              | L   | Х              | X              | L              | Х              | L      |
| L              | н              | L   | Х              | X              | н              | Х              | н      |
| н              | н              | L   | Х              | X              | Х              | L              | L      |
| н              | н              | L   | х              | X              | X              | н              | н      |

## Logic Diagram



#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                     | -0.5V to +7.0V                         |
|-------------------------------------------------------|----------------------------------------|
| DC Input Diode Current (I <sub>IK</sub> )             |                                        |
| $V_{I} = -0.5V$                                       | -20 mA                                 |
| $V_{I} = V_{CC} + 0.5V$                               | + 20 mA                                |
| DC Input Voltage (VI)                                 | $-0.5V$ to $V_{\mbox{CC}}$ $+$ 0.5V    |
| DC Output Diode Current (IOK)                         |                                        |
| $V_{O} = -0.5V$                                       | -20 mA                                 |
| $V_{O} = V_{CC} + 0.5V$                               | + 20 mA                                |
| DC Output Voltage (V <sub>O</sub> )                   | $-0.5V$ to to $V_{\mbox{CC}}$ $+$ 0.5V |
| DC Output Source                                      |                                        |
| or Sink Current (I <sub>O</sub> )                     | ±50 mA                                 |
| DC V <sub>CC</sub> or Ground Current                  |                                        |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ±50 mA                                 |
| Storage Temperature (T <sub>STG</sub> )               | -65°C to +150°C                        |
| DC Latch-Up Source or                                 |                                        |
| Sink Current                                          | $\pm$ 300 mA                           |
| Junction Temperature (T <sub>J</sub> )                |                                        |
| CDIP                                                  | 175°C                                  |
| PDIP                                                  | 140°C                                  |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT™ circuits outside databook specifications.

DC Characteristics for 'ACT Family Devices

# Recommended Operating Conditions

#### Supply Voltage (V<sub>CC</sub>) 2.0V to 6.0V 'ACQ 'ACTQ 4.5V to 5.5V Input Voltage (VI) 0V to V<sub>CC</sub> Output Voltage (V<sub>O</sub>) 0V to V<sub>CC</sub> Operating Temperature (T<sub>A</sub>) 74ACQ/ACTQ $-40^{\circ}$ C to $+85^{\circ}$ C 54ACQ/ACTQ -55°C to +125°C Minimum Input Edge Rate $\Delta V / \Delta t$ 'ACQ Devices $V_{\text{IN}}$ from 30% to 70% of $V_{\text{CC}}$ 125 mV/ns V<sub>CC</sub> @3.0V, 4.5V, 5.5V Minimum Input Edge Rate $\Delta V / \Delta t$ 'ACTQ Devices VIN from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns

|                 |                                      |                        | 74A                     | сто          | 54ACTQ                              | 74ACTQ                             |       |                                                                                                                                      |
|-----------------|--------------------------------------|------------------------|-------------------------|--------------|-------------------------------------|------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Parameter                            | V <sub>CC</sub><br>(V) | <b>T</b> <sub>A</sub> = | + 25°C       | T <sub>A</sub> =<br>−55°C to +125°C | T <sub>A</sub> =<br>−40°C to +85°C | Units | Conditions                                                                                                                           |
|                 |                                      |                        | Тур                     |              | Guaranteed L                        | imits                              |       |                                                                                                                                      |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage  | 4.5<br>5.5             | 1.5<br>1.5              | 2.0<br>2.0   | 2.0<br>2.0                          | 2.0<br>2.0                         | V     | $\begin{array}{l} V_{OUT}=0.1V\\ \text{or} \ V_{CC}-0.1V \end{array}$                                                                |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage   | 4.5<br>5.5             | 1.5<br>1.5              | 0.8<br>0.8   | 0.8<br>0.8                          | 0.8<br>0.8                         | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                                                                                               |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 4.5<br>5.5             | 4.49<br>5.49            | 4.4<br>5.4   | 4.4<br>5.4                          | 4.4<br>5.4                         |       | $I_{OUT} = -50 \ \mu A$                                                                                                              |
|                 |                                      | 4.5<br>5.5             |                         | 3.86<br>4.86 | 3.70<br>4.70                        | 3.76<br>4.76                       | V     | $\label{eq:VIN} \begin{array}{c} {}^{*}V_{IN} = V_{IL} \text{ or } V_{IH} \\ -24 \text{ mA} \\ I_{OH} \\ -24 \text{ mA} \end{array}$ |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | 4.5<br>5.5             | 0.001<br>0.001          | 0.1<br>0.1   | 0.1<br>0.1                          | 0.1<br>0.1                         |       | I <sub>OUT</sub> = 50 μA                                                                                                             |
|                 |                                      | 4.5<br>5.5             |                         | 0.36<br>0.36 | 0.50<br>0.50                        | 0.44<br>0.44                       | v     | $V_{\rm IN} = V_{\rm IL} \text{ or } V_{\rm IH}$ $V_{\rm IOL} = V_{\rm IL} \text{ or } V_{\rm IH}$ $V_{\rm IOL} = 24 \text{ mA}$     |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current     | 5.5                    |                         | ±0.1         | ±1.0                                | ±1.0                               | μA    | $V_{I} = V_{CC}, GND$                                                                                                                |

\*All outputs loaded; thresholds on input associated with output under test.

†Maximum test duration 2.0 ms, one output loaded at a time.

|                  |                                             |                        | 74A              | ста    | 54ACTQ                              | 74ACTQ                             |       |                                                      |
|------------------|---------------------------------------------|------------------------|------------------|--------|-------------------------------------|------------------------------------|-------|------------------------------------------------------|
| Symbol           | Parameter                                   | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> =<br>−55°C to +125°C | T <sub>A</sub> =<br>−40°C to +85°C | Units | Conditions                                           |
|                  |                                             |                        | Тур              |        | Guaranteed L                        | imits                              |       |                                                      |
| ICCT             | Maximum<br>I <sub>CC</sub> /Input           | 5.5                    | 0.6              |        | 1.6                                 | 1.5                                | mA    | $V_{\rm I} = V_{\rm CC} - 2.1 V$                     |
| I <sub>OLD</sub> | †Minimum Dynamic                            | 5.5                    |                  |        | 50                                  | 75                                 | mA    | $V_{OLD} = 1.65 V Max$                               |
| I <sub>IHD</sub> | Output Current                              | 5.5                    |                  |        | -50                                 | -75                                | mA    | $V_{OHD} = 3.85V$ Min                                |
| ICC              | Maximum Quiescent<br>Supply Curent          | 5.5                    |                  | 8.0    | 160.0                               | 80.0                               | μΑ    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND (Note 1) |
| V <sub>OLP</sub> | Maximum High Level<br>Output Noise          | 5.0                    | 1.1              | 1.5    |                                     |                                    | v     | <i>Figures 1, 2</i><br>(Note 2, 3)                   |
| V <sub>OLV</sub> | Maximum Low Level<br>Output Noise           | 5.0                    | -0.6             | -1.2   |                                     |                                    | v     | Figures 1, 2                                         |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage | 5.0                    | 1.9              | 2.2    |                                     |                                    | v     | (Notes 2, 4)                                         |
| V <sub>ILD</sub> | †Maximum Low Level<br>Dynamic Input Voltage | 5.0                    | 1.2              | 0.8    |                                     |                                    | v     | (Notes 2, 4)                                         |

\*All outputs loaded; thresholds on input associated with output under test.

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: I<sub>CC</sub> for 54ACTQ @ 25°C is identical to 74ACTQ @ 25°C.

Note 2: Worst case package.

Note 3: Max number of Data Inputs defined as (n). n - 1 Data Inputs are driven 0V to 5V. One Data Input @ V<sub>IN</sub> = GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) Inputs switching 0V to 5V ('ACTQ). Input-under-test switching: 5V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### **AC Electrical Characteristics**

|                  | Parameter                                             | V <sub>CC</sub> *<br>(V) | $\label{eq:tau} \begin{array}{r} \textbf{74ACTQ} \\ \textbf{T_A} = +25^\circ \textbf{C} \\ \textbf{C_L} = 50 \ \textbf{pF} \end{array}$ |     |      | $54ACTQ$ $T_A = -55^{\circ}C$ $to + 125^{\circ}C$ $C_L = 50 \text{ pF}$ |     | $74ACTQ$ $T_A = -40^{\circ}C$ $to +85^{\circ}C$ $C_L = 50 \text{ pF}$ |      | Units |
|------------------|-------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------------------------------------------------------------------------|-----|-----------------------------------------------------------------------|------|-------|
| Symbol           |                                                       |                          |                                                                                                                                         |     |      |                                                                         |     |                                                                       |      |       |
|                  |                                                       |                          | Min                                                                                                                                     | Тур | Мах  | Min                                                                     | Мах | Min                                                                   | Мах  |       |
| t <sub>PLH</sub> | Propagation Delay<br>S <sub>n</sub> to Z <sub>n</sub> | 5.0                      | 3.0                                                                                                                                     | 7.0 | 11.5 |                                                                         |     | 2.0                                                                   | 13.5 | ns    |
| t <sub>PHL</sub> | Propagation Delay $S_n$ to $Z_n$                      | 5.0                      | 3.0                                                                                                                                     | 7.0 | 11.5 |                                                                         |     | 2.5                                                                   | 13.5 | ns    |
| t <sub>PLH</sub> | Propagation Delay $\overline{E}_n$ to $Z_n$           | 5.0                      | 2.0                                                                                                                                     | 6.5 | 10.5 |                                                                         |     | 2.0                                                                   | 12.5 | ns    |
| t <sub>PHL</sub> | Propagation Delay $\overline{E}_n$ to $Z_n$           | 5.0                      | 3.0                                                                                                                                     | 6.0 | 9.5  |                                                                         |     | 2.5                                                                   | 11.0 | ns    |
| t <sub>PLH</sub> | Propagation Delay<br>I <sub>n</sub> to Z <sub>n</sub> | 5.0                      | 2.5                                                                                                                                     | 5.5 | 9.5  |                                                                         |     | 2.0                                                                   | 11.0 | ns    |
| t <sub>PHL</sub> | Propagation Delay<br>I <sub>n</sub> to Z <sub>n</sub> | 5.0                      | 2.0                                                                                                                                     | 5.5 | 9.5  |                                                                         |     | 2.0                                                                   | 11.0 | ns    |

\*Voltage Range 5.0 is 5.0V  $\pm 0.5V$ 

## Capacitance

| Symbol          | Parameter                        | Тур  | Units | Conditions      |
|-----------------|----------------------------------|------|-------|-----------------|
| C <sub>IN</sub> | Input Capacitance                | 4.5  | pF    | $V_{CC} = 5.0V$ |
| C <sub>PD</sub> | Power Dissipation<br>Capacitance | 65.0 | pF    | $V_{CC} = 5.0V$ |

#### **FACT Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT.

- Equipment:
- Hewlet Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscilloscope

Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50 pF,  $500\Omega$ .
- 2. Deskew the word generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. Swap out the channels that have more than 150 ps of skew until all channels being used are within 150 ps. It is important to deskew the word generator channels before testing. This will ensure that the outputs switch simultaneously.
- Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- 4. Set V<sub>CC</sub> to 5.0V.
- Set the word generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and affect the results of the measurement.



#### FIGURE 1. Quiet Output Noise Voltage Waveforms

Note A.  $V_{OHV}$  and  $V_{OLP}$  are measured with respect to ground reference. Note B. Input pulses have the following characteristics: f=1 MHz,  $t_r=3$  ns,  $t_f=3$  ns, skew <150 ps.

- Set the word generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH or AC devices. Verify levels with a digital volt meter.
- VOLP/VOLV and VOHP/VOHV:
  - Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
  - Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the HL transition. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the LH transition.
  - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.
- $V_{ILD}$  and  $V_{IHD}$ :
  - Monitor one of the switching outputs using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
  - First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>.
  - Next increase the input HIGH voltage level on the word generator, V<sub>IH</sub> until the output begins to oscillate. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>.
  - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.













National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.