# 5.5V, 2A, 2.4MHz, Synchronous Step-Down Module, AEC-Q100 Qualified #### **DESCRIPTION** The MPM3807C is an easy-to-use, fully integrated, synchronous step-down power module with built-in MOSFET switches and an inductor. The device can achieve up to 2A of continuous output current ( $I_{OUT}$ ) with excellent load and line regulation. The constant-on-time (COT) control scheme provides fast transient response and eases loop stabilization. Fault protections include cycle-by-cycle current limiting and thermal shutdown. An open-drain power good (PG) signal indicates whether the output exceeds 90% of its nominal voltage. The MPM3807C is well-suited for a wide range of applications including high-performance digital signal processors (DSPs), advanced driver assistance system (ADAS) sensors, portable and mobile devices, and other space-constrained, low-power systems. The MPM3807C requires a minimal number of readily available, standard external components. It is available in a small QFN-15 (3mmx4mmx1.6mm) package. #### **FEATURES** - Designed for Automotive Applications: - Wide 2.5V to 5.5V Operating Input Voltage (V<sub>IN</sub>) Range - Up to 2A Output Current (I<sub>OUT</sub>) - 1% Feedback (FB) Accuracy - -40°C to +150°C Operating T<sub>J</sub> Range - o Available in AEC-Q100 Grade 1 - High Performance for Improved Thermals: - $\circ$ 70mΩ and 40mΩ Integrated Internal Power MOSFETs - · Optimized for EMC and EMI: - Forced Continuous Conduction Mode (FCCM) across the Full Load Range - 2.4MHz Switching Frequency (f<sub>SW</sub>) - MeshConnect<sup>TM</sup> Flip-Chip Package - Optimized for Board Size and BOM: - Integrated Internal Power MOSFETs - Integrated Compensation Network - Available in a QFN-15 (3mmx4mmx1.6mm) Package - Fixed Output Options <sup>(1)</sup>: 0.8V, 1V, 1.1V, 1.2V, 1.25V, 1.5V, 1.8V, 2.5V, 2.8V, 3.3V - Additional Features: - EN for Power Sequencing - Power Good (PG) - o 100% Duty Cycle - External Soft Start (SS) Control - Output Discharge - Output Over-Voltage Protection - Short-Circuit Protection (SCP) with Hiccup Mode - Available in a Wettable Flank Package #### APPLICATIONS - Camera Modules - ADAS Sensors - Automotive Infotainment - Automotive V2X All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. #### Note: See the Ordering Information section on page 3 for the exact availability of each fixed output version. Additional output voltages may be available. Contact MPS for details. ## **TYPICAL APPLICATION** Figure 1: Typical Application (Adjustable Output) **Figure 2: Typical Application (Fixed Output)** 2 #### ORDERING INFORMATION | Part Number* (2) | Output Voltage | Package | Top<br>Marking | MSL<br>Rating** | |------------------------|----------------|------------------------|----------------|-----------------| | MPM3807CGLE-AEC1*** | Adjustable | QFN-15 (3mmx4mmx1.6mm) | See Below | 1 | | MPM3807CGLE-12-AEC1*** | Fixed 1.2V | QFN-15 (3mmx4mmx1.6mm) | See Below | 1 | | MPM3807CGLE-18-AEC1*** | Fixed 1.8V | QFN-15 (3mmx4mmx1.6mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPM3807CGLE-AEC1-Z). \*\*Moisture Sensitivity Level Rating \*\*\*Wettable flank #### Note: 2) Additional output voltages may be available. Contact MPS for details. ## **TOP MARKING (MPM3807CGLE-AEC1)** **MPYW** <u>3</u>807 CLLL ME MP: MPS prefix Y: Year code W: Week code 3807: First four digits of the part number C: FCCM LLL: Lot number M: Module E: Wettable flank frame # TOP MARKING (MPM3807CGLE-12-AEC1) <u>MPYW</u> 3807 CLLL **ME12** MP: MPS prefix Y: Year code W: Week code 3807: First four digits of the part number C: FCCM LLL: Lot number M: Module E: Wettable flank frame 12: 1.2V fixed output version of MPM3807C # **TOP MARKING (MPM3807CGLE-18-AEC1)** MPYW 3807 CLLL ME18 MP: MPS prefix Y: Year code W: Week code 3807: First four digits of the part number C: FCCM LLL: Lot number M: Module E: Wettable flank frame 18: 1.8V fixed output version of MPM3807C ## **PACKAGE REFERENCE** #### PIN FUNCTIONS | Pin# | Name | Description | |---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB | <b>Feedback pin.</b> For the adjustable output version, the output voltage (V <sub>OUT</sub> ) is set by an external resistor divider from the output to GND, tapped to the FB pin. To set the regulation voltage, V <sub>FB</sub> is compared to the internal V <sub>REF</sub> (about 0.6V). For the fixed output version, float this pin. | | 2 | PG | <b>Power good indicator.</b> The output of the PG pin is an open drain. Connect PG to a voltage source using an external resistor. PG is pulled high when $V_{FB}$ exceeds 90% of $V_{REF}$ ; PG is pulled low to GND if $V_{FB}$ drops below 85% of $V_{REF}$ . Float this pin if it is not used. | | 3 | VIN | <b>Input supply.</b> The MPM3807C operates from a 2.5V to 5.5V input. Connect a decoupling capacitor to the VIN pin to prevent large voltage spikes from appearing at the input. | | 4, 5, 6 | SW | <b>Switch output.</b> The SW pin is the drain of the internal, high-side P-channel MOSFET. SW is internally connected to the power inductor. | | 7, 8, 9 | OUT | <b>Power output.</b> Connect the load to the OUT pin. Use an output capacitor to reduce the voltage ripple. | | 10, 11 | GND | <b>IC ground.</b> Connect the GND pin to the negative terminals of the input and output capacitors with a large copper area. In addition, use several vias to connect to the GND plane. | | 12 | EN | <b>Enable.</b> Pull the EN pin below the falling threshold (0.65V) to shut down the chip. Pull EN above the rising threshold (0.9V) to enable the chip. There is an internal $2M\Omega$ resistor connected from EN to ground. | | 13 | SS | <b>Soft start.</b> Connect a capacitor from the SS pin to GND to set the soft-start time and avoid an inrush current at start-up. The minimum recommended soft-start capacitance (Css) is 1nF. | | 14 | OUT_S | Output sense. OUT_S is the sense pin for $V_{\text{OUT}}$ and the discharge path to a 150 $\Omega$ resistor load. | | 15 | DNC | <b>Do not connect.</b> The DNC pad is internally connected to the SW pin. Do not route or place vias under this area. | ## ABSOLUTE MAXIMUM RATINGS (3) | All pins | 0.3V to +6.5V | |------------------------------|--------------------------------| | Continuous power dissipation | $(T_A = 25^{\circ}C)^{(4)(8)}$ | | QFN-15 (3mmx4mmx1.6mm) | 2.4W | | Operating junction temperatu | re150°C | | Lead temperature | 260°C | | Storage temperature | 65°C to +150°C | #### Electrostatic Discharge (ESD) Rating Human body model (HBM) ...... Class 2 (5) Charged device model (CDM) ...... Class 2b (6) ## **Recommended Operating Conditions** | Input voltage (V <sub>IN</sub> ) | 2.5V to 5.5V | |------------------------------------|--------------------| | Output voltage (V <sub>OUT</sub> ) | | | Load current range | 0A to 2A | | Operating junction temp (T | راً)40°C to +150°C | #### Thermal Resistance $\theta_{JA}$ $\theta_{JC}$ | QFN-15 (3mmx4mmx1. | 6mm) | | | |--------------------|------|----|---------------------| | JESD51-7 | 65 | 14 | °C/W <sup>(7)</sup> | | EVM3807C-LE-00A | 53 | 10 | °C/W <sup>(8)</sup> | #### Notes: - 3) Exceeding these ratings may damage the device. - 4) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J$ (MAX), the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 5) Per AEC-Q100-002 - 6) Per AEC-Q100-011 - 7) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application, the value of θ<sub>JC</sub> shows the thermal resistance from junction-to-case bottom. - Measured on MPS's MPM3807C standard EVB, 6.3cmx6.3cm, 4-layer, 2oz cooper PCB. The value of θ<sub>JC</sub> shows the thermal resistance from junction-to-case top. ## **ELECTRICAL CHARACTERISTICS** $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | | |----------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------|--------|------|-------|-------|--| | Input Supply | Cymbol | Condition | 141111 | 1.36 | IVIGA | Omis | | | Under-voltage lockout | | | | | | | | | (UVLO) rising threshold | Vuvlo_rising | | | 2.3 | 2.45 | V | | | V <sub>IN</sub> UVLO falling threshold | Vuvlo_falling | | | 2.1 | | V | | | V <sub>IN</sub> UVLO hysteresis | Vuvlo_Hys | | | 0.2 | | V | | | V <sub>IN</sub> quiescent current | ΙQ | $V_{EN} = 2V$ , $V_{FB} = 0.63V$ , $V_{IN} = 3.6V$ , $T_J = 25^{\circ}C$ | | 460 | 650 | μΑ | | | | | V <sub>EN</sub> = 0V, T <sub>J</sub> = 25°C | | 0.01 | 1 | | | | V <sub>IN</sub> shutdown current | Ishdn | $V_{EN} = 0V$ , $T_J = -40$ °C to $+125$ °C (9) | | | 3 | μΑ | | | | | $V_{EN} = 0V$ , $T_{J} = -40$ °C to +150°C | | | 20 | | | | V <sub>IN</sub> over-voltage protection (OVP) rising threshold | VINOVP_RISING | After V <sub>OUT</sub> OVP is enabled | | 6.15 | | V | | | V <sub>IN</sub> OVP falling threshold | V <sub>INOVP_FALLING</sub> | | | 5.95 | | V | | | V <sub>IN</sub> OVP hysteresis | VINOVP_HYS | | | 0.2 | | V | | | Frequency, Switches and Ir | nductor | | I. | | l | | | | Switching frequency | fsw | | 2000 | 2400 | 2640 | kHz | | | Minimum on time (9) | ton_min | V <sub>IN</sub> = 5V | | 50 | | ns | | | Minimum off time (9) | toff_min | V <sub>IN</sub> = 5V | | 80 | | ns | | | Maximum duty cycle | D <sub>MAX</sub> | | | 100 | | % | | | | | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 0V$ or $6V$ , $T_J = 25$ °C | | 0.0 | 1 | | | | Switch leakage current | Isw_Lkg | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 0V$ or $6V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$ $^{(9)}$ | | | 30 | μA | | | High-side (HS) switch on resistance | Ron_Hs | V <sub>IN</sub> = 5V | | 70 | 100 | mΩ | | | Low-side (LS) switch on resistance | R <sub>ON_LS</sub> | V <sub>IN</sub> = 5V | | 40 | 60 | mΩ | | | Integrated inductor value (9) | L | | 376 | 470 | 564 | nΗ | | | Integrated inductor DC resistance | $R_L$ | | | 25 | 65 | mΩ | | | Integrated inductor saturation current (9) | I <sub>L_SAT</sub> | | 4.8 | 5.4 | | Α | | | Output and Regulation | | | | | | | | | FB voltage (adjustable | \/ | T <sub>J</sub> = 25°C | 0.594 | 0.6 | 0.606 | V | | | output version) | $V_{FB}$ | T <sub>J</sub> = -40°C to +150°C | 0.591 | 0.6 | 0.609 | V | | | Output regulation voltage | | 1.2V fixed output | 1.176 | 1.2 | 1.224 | V | | | (fixed output version) | Vout_reg | 1.8V fixed output | 1.764 | 1.8 | 1.836 | V | | | | | Adjustable output version | | 50 | 100 | nA | | | FB input current | I <sub>FB</sub> | 1.2V fixed output | | 3 | 8 | μA | | | | | 1.8V fixed output | | 5 | 10 | | | | V <sub>OUT</sub> discharge resistance | R <sub>DIS</sub> | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 1.2V | | 150 | | Ω | | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------|----------------------------|-------------------------------------------------------------------------------------------------|------|------|------|-----------------| | EN | | | | • | | • | | EN rising threshold | V <sub>EN_</sub> RISING | | | 0.9 | 1.2 | V | | EN falling threshold | VEN_FALLING | | 0.4 | 0.65 | | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | | | 0.25 | | V | | EN turn on delay | | EN high to SW active | | 100 | | μs | | EN turn off delay | | EN low to stop switching | | 30 | | μs | | EN pull down resistor | | | | 2 | | МΩ | | EN input current | 1 | $V_{EN} = 2V$ | | 1.2 | | μA | | EN input current | len | V <sub>EN</sub> = 0V | | 0 | | μA | | Soft Start | | | | | | | | Soft-start current | I <sub>SS</sub> | | 1.5 | 3 | 4.5 | μA | | PG | | | | | | | | PG rising threshold | PG <sub>VTH_RISING</sub> | FB rising edge | 87% | 90% | 93% | V <sub>FB</sub> | | PG falling threshold | PG <sub>VTH_FALLING</sub> | FB falling edge | 82% | 85% | 88% | V <sub>FB</sub> | | PG logic high voltage | $V_{PG\_HIGH}$ | $V_{IN} = 5V$ , $V_{FB} = 0.6V$ | 4.9 | | | V | | PG sink current capability | V <sub>PG_LOW</sub> | Sink 1mA | | | 0.4 | V | | PG rising deglitch | tpgood_r | | | 80 | | μs | | PG falling deglitch | tpgood_f | | | 80 | | μs | | PG leakage current (high) | | 5V logic high | | | 100 | nA | | PG self-bias | | $V_{IN} = 0V$ , $V_{EN} = 0V$ , PG is pulled up between 3V and 5.5V via a $100k\Omega$ resistor | | | 0.7 | V | | Protections | | | | | | | | HS peak current limit | ILIMIT_HS | | 2.5 | 3.5 | 4.5 | Α | | LS valley current limit | I <sub>LIMIT_LS</sub> | | 1 | 2 | 3 | Α | | LS reverse current limit | I <sub>LIMIT_REVERSE</sub> | Current flows from SW to GND | | 1.2 | | Α | | Thermal shutdown (9) | T <sub>SD</sub> | | | 170 | | °C | | Thermal shutdown hysteresis (9) | T <sub>SD_HYS</sub> | | | 20 | | °C | | Output over voltage threshold | Vove | | 110% | 115% | 120% | V <sub>FB</sub> | | Output OVP hysteresis | Vovp_hys | | | 10% | | V <sub>FB</sub> | | OVP delay | | | | 2 | | μs | #### Note <sup>9)</sup> Not tested in production. Guaranteed by design and characterization. #### TYPICAL CHARACTERISTICS $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. EN UVLO Threshold vs. Temperature Shutdown Current vs. Temperature **Quiescent Current vs. Temperature** V<sub>FB</sub> vs. Temperature Switching Frequency vs. Temperature 8 ## TYPICAL CHARACTERISTICS (continued) $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. 9 # TYPICAL CHARACTERISTICS (continued) $V_{IN} = 3.6V$ , $T_J = -40$ °C to +150°C, unless otherwise noted. ### Soft-Start Current vs. Temperature #### TYPICAL PERFORMANCE CHARACTERISTICS CH2: V<sub>OUT/AC</sub> CH4: I<sub>OUT</sub> # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 3.3V$ , $V_{OUT} = 1.2V$ , $C_{OUT} = 22\mu F$ , $T_A = 25$ °C, unless otherwise noted. ### **PG Shutdown through EN** $I_{OUT} = 2A$ #### **Load Transient Response** $I_{OUT} = 0A$ to 1A, $1A/\mu s$ ## **Load Transient Response** $I_{OUT} = 1 \text{ to } 2A, 1A/\mu s$ ## **FUNCTIONAL BLOCK DIAGRAM** Figure 3: Functional Block Diagram (Adjustable Output Version) Figure 4: Functional Block Diagram (Fixed Output Version) #### **OPERATION** The MPM3807C employs input voltage $(V_{IN})$ feed-forward and constant-on-time (COT) control to stabilize the switching frequency $(f_{SW})$ across the entire $V_{IN}$ range. The device can achieve 2A of output current $(I_{OUT})$ across a 2.5V to 5.5V $V_{IN}$ range, with excellent load and line regulation. The output voltage $(V_{OUT})$ can be regulated to as low as 0.6V. A 100% maximum duty cycle can be reached in low-dropout mode. # Constant-On-Time (COT) Control and Forced Continuous Conduction Mode (FCCM) COT control provides a simpler control loop and faster transient response. The MPM3807C's switching cycles have a fixed minimum off time ( $t_{OFF\_MIN}$ ) to prevent inductor current ( $I_L$ ) runaway during load transients. If the low-side MOSFET (LS-FET) turns on, it remains on for at least $t_{OFF\_MIN}$ (typically 80ns). The high-side MOSFET (HS-FET) turns on once the feedback (FB) voltage ( $V_{FB}$ ) drops below the reference voltage ( $V_{REF}$ ). This indicates an insufficient $V_{OUT}$ . Input voltage feed-forward allows the device to maintain a nearly constant $f_{SW}$ across the input range and load range. The $f_{SW}$ on time ( $t_{ON}$ ) can be calculated with Equation (1): $$t_{ON} = \frac{V_{OUT}}{V_{IN}} \times 400 \text{ns} \tag{1}$$ To improve frequency stability and reduce the output voltage ripple, the MPM3807C operates in forced continuous conduction mode (FCCM) (see Figure 5). FCCM has a constant f<sub>SW</sub>. Figure 5: FCCM #### **Enable (EN) Control** The enable (EN) pin is a digital control pin that turns the MPM3807C on and off. Pull EN above 0.9V to turn the converter on; pull EN below 0.65V or float EN to turn it off. Pulling EN to GND also disables the device. There is an internal $2M\Omega$ resistor connected between EN and GND. #### **Output Discharge** If the MPM3807C shuts down, the device initiates output discharge mode. The internal discharge MOSFET provides a resistive discharge path for the output capacitor (C2) between the OUT\_S pin and GND. To block the output discharge path, add an external capacitor between V<sub>OUT</sub> and the OUT\_S pin (see the Output Discharge Blocking section on page 21). #### Soft Start (SS) The MPM3807C features external soft start. To avoid overshoot during start-up, the SS pin ramps up $V_{\text{OUT}}$ at a controlled slew rate. The SS pin's charge current is typically $3\mu\text{A}$ . The soft-start time ( $t_{\text{SS}}$ ) is determined by the external soft-start capacitor ( $C_{\text{SS}}$ ). $t_{\text{SS}}$ can be calculated with Equation (2): $$t_{SS}(ms) = \frac{C_{SS}(nF) \times 0.6V}{I_{SS}(\mu A)}$$ (2) Where $I_{SS}$ is the internal soft-start charge current (3µA). It is recommended that $C_{SS}$ be at least 1nF. The MPM3807C has a pre-biased start-up function. Once EN is pulled above 0.9V, the converter starts up, regardless of any pre-biased voltage on the output. Pre-biased start-up works even while the output discharge path is blocked. #### **Peak Current Limit and Valley Current Limit** Both the HS-FET and LS-FET feature current-limit protection. If $I_{\rm L}$ reaches the HS-FET's peak current limit ( $I_{\rm LIMIT\_PEAK}$ , typically 3.5A), the HS-FET turns off and the LS-FET turns on to discharge the energy. The HS-FET does not turn on again until $I_{\rm L}$ drops below the valley current limit ( $I_{\rm LIMIT\_VALLEY}$ , typically 2A). This prevents current runaway during overload and short-circuit events. $I_{\rm LIMIT\_VALLEY}$ is blocked unless the HS-FET turns off due to $I_{\rm LIMIT\_PEAK}$ being triggered. # Short-Circuit Protection (SCP) and SCP Recovery When a short-circuit condition occurs, the MPM3807C reaches its current limit immediately. Meanwhile, V<sub>OUT</sub> drops until V<sub>FB</sub> falls below 50% of V<sub>REF</sub>. The MPM3807C considers this an output dead short and triggers short-circuit protection (SCP) with hiccup mode to periodically restart the part. In hiccup mode. the output power stage is disabled and the SS voltage (V<sub>SS</sub>) is discharged. Once V<sub>SS</sub> is discharged completely, the device initiates a new soft start. This process repeats until the fault condition is removed. #### **Over-Voltage Protection (OVP)** The MPM3807C monitors $V_{FB}$ to detect overvoltage (OV) conditions. If $V_{FB}$ exceeds 115% of $V_{REF}$ , then the converter enters its dynamic regulation period. During this period, the LS-FET remains on until the LS-FET current reaches -1.2A. This process discharges $V_{OUT}$ to keep $V_{OUT}$ within its normal range. If the OV condition still remains after this process, there is a 1.5 $\mu$ s delay, and then the LS-FET turns on again. Once $V_{FB}$ falls below 105% of $V_{REF}$ , the converter exits the regulation period. If the dynamic regulation period cannot prevent $V_{OUT}$ from increasing, and a 6.1V $V_{IN}$ is detected, then OVP is triggered, and the device stops switching until $V_{IN}$ drops below 6V. Once $V_{IN}$ drops below 6V, the MPM3807C resumes normal operation. #### **Power Good (PG) Indicator** The MPM3807C has a power good (PG) output to indicate whether the converter is operating normally after start-up. PG is the open drain of an internal MOSFET. It is recommended that this MOSFET's maximum on resistance (R<sub>DS(ON)</sub>) be below 400 $\Omega$ . PG can be connected to V<sub>IN</sub> or an external voltage source via an external resistor (10k $\Omega$ to 100k $\Omega$ ). Once V<sub>IN</sub> is applied, the MOSFET turns on, and PG is pulled to GND before soft start is ready. After $V_{FB}$ reaches 90% of $V_{REF}$ , PG is pulled high by the external voltage source. If $V_{FB}$ drops to 85% of $V_{REF}$ , then the PG voltage ( $V_{PG}$ ) is pulled to GND to indicate an output failure. If VIN and EN are not available, and PG is pulled up via an external power supply, then the PG pin self-biases and asserts. If a $100k\Omega$ pull-up resistor is being used, then $V_{PG}$ should be below 0.7V. #### APPLICATION INFORMATION #### **Setting the Output Voltage** The external resistor divider sets the MPM3807C's adjustable output voltage ( $V_{OUT}$ ). $V_{OUT}$ can be set from 0.6V to ( $V_{IN}$ - 0.5V). Select a feedback (FB) resistor (R4, typically between $10k\Omega$ and $100k\Omega$ ) to reduce the $V_{OUT}$ leakage current. Then R5 can be calculated with Equation (3): $$R5 = \frac{R4}{\frac{V_{OUT}}{0.6} - 1}$$ (3) Figure 6 shows the FB network. Figure 6: Feedback Network Table 1 shows the recommended resistor values for common output voltages. Table 1: Resistor Values for Common Output Voltages | V <sub>OUT</sub> (V) | R4 (kΩ) | R5 (kΩ) | |----------------------|-----------|----------| | 1 | 30.9 (1%) | 47 (1%) | | 1.2 | 100 (1%) | 100 (1%) | | 1.8 | 36 (1%) | 18 (1%) | | 2.5 | 51 (1%) | 16 (1%) | | 3.3 | 68 (1%) | 15 (1%) | For the fixed output version of the MPM3807C, an external resistor divider is not required. In this scenario, the FB pin can be floated. #### Frequency Scaling at Low Input Voltages Under heavy-load conditions, the HS-FET voltage decreases as $t_{\text{ON}}$ increases and the duty cycle is extended. If $t_{\text{OFF\_MIN}}$ is reached at a low $V_{\text{IN}}$ and under heavy-load conditions, then $f_{\text{SW}}$ scales down. To maintain a constant $f_{\text{SW}}$ during heavy-load operation, a larger $V_{\text{OUT}}$ is required for a larger $V_{\text{IN}}$ . For a 1.8V $V_{\text{OUT}}$ at a 2A load, $V_{\text{IN}}$ should be above 2.9V to keep $f_{\text{SW}}$ above 2MHz. If the frequency begins to scale down, $V_{\text{IN}}$ can be estimated with Equation (4): $$V_{IN} = \frac{V_{OUT} + R_{ON\_HS} \times I_{OUT}}{1 - \frac{t_{OFF\_MIN}}{400 \times 10^{-9}}}$$ (4) Where the maximum t<sub>OFF\_MIN</sub> is 125ns. (10) #### Note: 10) Guaranteed by design and bench characterization. Not tested in production. #### **Selecting the Input Capacitor** The step-down converter has a discontinuous input current (I<sub>IN</sub>), and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, it is recommended to use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are strongly recommended due to their low ESR and small temperature coefficients. For most applications, a 10µF capacitor is sufficient. Higher output voltages may require a 22µF capacitor to increase system stability. The input capacitor (C1) requires an adequate ripple current rating to absorb the switching $I_{IN}$ . C1's RMS current rating (I<sub>C1</sub>) can be estimated with Equation (5): $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (5) The worst-case scenario occurs at $V_{IN} = 2 \times V_{OUT}$ , which can be calculated with Equation (6): $$I_{C1} = \frac{I_{LOAD}}{2} \tag{6}$$ For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. C1 can be an electrolytic, tantalum, or ceramic capacitor. When using electrolytic or tantalum capacitors, place a small, high-quality, $0.1\mu F$ ceramic capacitor as close to the IC as possible. When using ceramic capacitors, ensure that the capacitor has enough capacitance to prevent an excessive voltage ripple at the input. The input voltage ripple ( $\Delta V_{IN}$ ) can be estimated with Equation (7): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (7) #### **Selecting the Output Capacitor** The output capacitor (C2) stabilizes the DC $V_{OUT}$ . It is recommended to use ceramic capacitors for C2. Low-ESR capacitors are recommended, as they effectively limit the output voltage ripple ( $\Delta V_{OUT}$ ). $\Delta V_{OUT}$ can be estimated with Equation (8): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C2}\right) \tag{8}$$ Where $L_1$ is the inductance, and $R_{ESR}$ is C2's equivalent series resistance (ESR). When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of $\Delta V_{OUT}$ . For simplification, $\Delta V_{OUT}$ can be estimated with Equation (9): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \tag{9}$$ Ceramic capacitors with X7R or X5R dielectrics are highly recommended due to their low ESR and small temperature coefficients. For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, $\Delta V_{OUT}$ can be estimated with Equation (10): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$ (10) C2's characteristics can also affect the stability of the regulation system. #### **Output Discharge Blocking** If the device is disabled, an internal resistive discharge path between the OUT\_S pin and GND is enabled to discharge C2. The discharge path can be blocked by adding an external capacitor between V<sub>OUT</sub> and the OUT\_S pin (see Figure 7). Figure 7: Circuit with Vout Discharge Blocking This function is only supported by the adjustable output version. For fixed output versions, the OUT\_S pin must be connected directly to $V_{\text{OUT}}$ to regulate the output voltage. To avoid influencing the loop and load transient response, select a ≥10nF blocking capacitor. It is recommended to use a 10nF to 100nF blocking capacitor. A larger-value blocking capacitor does not have an impact on loop performance, but a larger-value capacitor is physically larger and is typically unnecessary to achieve the best possible results. ### **PCB Layout Guidelines** (11) Using a power module with an integrated inductor simplifies the PCB layout design, but some considerations should be taken to ensure proper operation. A 4-layer layout is recommended to improve EMC and thermal performance (although the device can operate sufficiently with a 2-layer PCB). For the best results, refer to Figure 8 and follow the guidelines below: - 1. Place the high-current paths (GND and VIN) very close to the device with short, direct, and wide traces. - 2. Use large copper areas to minimize conduction loss and thermal stress. - 3. Place the ceramic input capacitors as close to the VIN pin as possible. - Place several vias close to the GND terminal of the capacitor, and close to the GND pin on the IC, to minimize high-frequency noise. - Place the feedback resistors as close as possible to the FB pin to ensure that the trace that connects to the FB pin is as short as possible. - 6. Use multiple vias to connect the power planes to the internal layer. #### Note: 11) The recommended PCB layout is based on Figure 9. **Top Layer** Mid-Layer 1 Mid-Layer 2 Bottom Layer and Bottom Silk Figure 8: Recommended PCB Layout ## TYPICAL APPLICATION CIRCUITS Figure 9: Typical Application Circuit (Adjustable Output Version, Vout = 1.2V) Figure 10: Typical Application Circuit (Adjustable Output Version, Vout = 1.8V) ## TYPICAL APPLICATION CIRCUITS (continued) Figure 11: Typical Application Circuit (Fixed Output Version, Vout = 1.2V) Figure 12: Typical Application Circuit (Fixed Output Version, Vout = 1.8V) ### **PACKAGE INFORMATION** # QFN-15 (3mmx4mmx1.6mm) #### Wettable Flank 0.75 0.60 BSC **BSC** PIN 1 ID 0.15x45° TYP 0.60 0.70 NOTE 2 0.60 0.70 0.70 -0.25 REF 0.60 BSC 0.25 0.85 0.20 REF 0.95 **TOP VIEW** **BOTTOM VIEW** #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO CONNECT TO THIS AREA ELECTRICALLY OR MECHANICALLY. - 3) THE LEAD SIDE IS WETTABLE. - 4) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 5) JEDEC REFERENCE IS MO-220. - 6) DRAWING IS NOT TO SCALE. RECOMMENDED LAND PATTERN # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |----------------------------------------------------------------------------------|---------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MPM3807CGLE-<br>AEC1-Z<br>MPM3807CGLE-12-<br>AEC1-Z<br>MPM3807CGLE-18-<br>AEC1-Z | QFN-15<br>(3mmx4mmx1.6mm) | 2500 | N/A | N/A | 13in | 12mm | 8mm | ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 10/18/2022 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.