## 28/40/44-Pin, Low-Power, High-Performance Microcontrollers with XLP Technology

## Description

These PIC18(L)F26/45/46K40 microcontrollers feature Analog, Core Independent Peripherals and Communication Peripherals, combined with eXtreme Low-Power (XLP) technology for a wide range of general purpose and low-power applications. These 28/40/44-pin devices are equipped with a 10-bit ADC with Computation (ADCC) automating Capacitive Voltage Divider (CVD) techniques for advanced touch sensing, averaging, filtering, oversampling and performing automatic threshold comparisons. They also offer a set of Core Independent Peripherals such as Complementary Waveform Generator (CWG), Windowed Watchdog Timer (WWDT), Cyclic Redundancy Check (CRC)/Memory Scan, Zero-Cross Detect (ZCD) and Peripheral Pin Select (PPS), providing for increased design flexibility and lower system cost.

## Core Features

- C Compiler Optimized RISC Architecture
- Operating Speed:
- DC - 64 MHz clock input over the full $\mathrm{V}_{\mathrm{DD}}$ range
- 62.5 ns minimum instruction cycle
- Programmable 2-Level Interrupt Priority
- 31-Level Deep Hardware Stack
- Three 8-Bit Timers (TMR2/4/6) with Hardware Limit Timer (HLT)
- Four 16-Bit Timers (TMR0/1/3/5)
- Low-Current Power-on Reset (POR)
- Power-up Timer (PWRT)
- Brown-out Reset (BOR)
- Low-Power BOR (LPBOR) Option
- Windowed Watchdog Timer (WWDT):
- Watchdog Reset on too long or too short interval between watchdog clear events
- Variable prescaler selection
- Variable window size selection
- All sources configurable in hardware or software


## Memory

- Up to 64K bytes Program Flash Memory
- Up to 3728 Bytes Data SRAM Memory
- 1024 Bytes Data EEPROM
- Programmable Code Protection
- Direct, Indirect and Relative Addressing modes


## Operating Characteristics

- Operating Voltage Ranges:
- $\quad 1.8 \mathrm{~V}$ to 3.6 V (PIC18LF26/45/46K40 )
- $\quad 2.3 \mathrm{~V}$ to 5.5 V ( PIC18F26/45/46K40)
- Temperature Range:
- Industrial: $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
- Extended: $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$


## Power-Saving Operation Modes

- Doze: CPU and Peripherals Running at Different Cycle Rates (typically CPU is lower)
- Idle: CPU Halted While Peripherals Operate
- Sleep: Lowest Power Consumption
- Peripheral Module Disable (PMD):
- Ability to selectively disable hardware module to minimize active power consumption of unused peripherals


## eXtreme Low-Power (XLP) Features

- Sleep mode: $50 \mathrm{nA} @ 1.8 \mathrm{~V}$, typical
- Windowed Watchdog Timer: 500 nA @ 1.8V, typical
- Secondary Oscillator: $500 \mathrm{nA} @ 32 \mathrm{kHz}$
- Operating Current:
- $8 \mathrm{uA} @ 32 \mathrm{kHz}, 1.8 \mathrm{~V}$, typical
- $32 \mathrm{uA} / \mathrm{MHz} @ 1.8 \mathrm{~V}$, typical


## Digital Peripherals

- Complementary Waveform Generator (CWG):
- Rising and falling edge dead-band control
- Full-bridge, half-bridge, 1-channel drive
- Multiple signal sources
- Capture/Compare/PWM (CCP) modules:
- Two CCPs
- 16-bit resolution for Capture/Compare modes
- 10-bit resolution for PWM mode
- 10-Bit Pulse-Width Modulators (PWM):
- Two 10-bit PWMs
- Serial Communications:
- Two Enhanced USART (EUSART) with Auto-Baud Detect, Auto-wake-up on Start. RS-232, RS-485, LIN compatible
- SPI
- $\quad I^{2} C$, SMBus and PMBus ${ }^{\text {TM }}$ compatible
- Up to 35 I/O Pins and One Input Pin:
- Individually programmable pull-ups
- Slew rate control
- Interrupt-on-change on most pins
- Input level selection control
- Programmable CRC with Memory Scan:
- Reliable data/program memory monitoring for Fail-Safe operation (e.g., Class B)
- Calculate CRC over any portion of Flash or EEPROM
- High-speed or background operation
- Hardware Limit Timer (TMR2/4/6+HLT):
- Hardware monitoring and Fault detection
- Peripheral Pin Select (PPS):
- Enables pin mapping of digital I/O
- Data Signal Modulator (DSM)


## Analog Peripherals

- 10-Bit Analog-to-Digital Converter with Computation (ADC ${ }^{2}$ ):
- 35 external channels
- Conversion available during Sleep
- Four internal analog channels
- Internal and external trigger options
- Automated math functions on input signals:
- Averaging, filter calculations, oversampling and threshold comparison
- 8-bit hardware acquisition timer
- Hardware Capacitive Voltage Divider (CVD) Support:
- 8-bit precharge timer
- Adjustable sample and hold capacitor array
- Guard ring digital output drive
- Zero-Cross Detect (ZCD):
- Detect when AC signal on pin crosses ground
- 5-Bit Digital-to-Analog Converter (DAC):
- Output available externally
- Programmable 5-bit voltage (\% of $\mathrm{V}_{\mathrm{DD}}$ )
- Internal connections to comparators, Fixed Voltage Reference and ADC
- Two Comparators (CMP):
- Four external inputs
- External output via PPS
- Fixed Voltage Reference (FVR) module:
$-1.024 \mathrm{~V}, 2.048 \mathrm{~V}$ and 4.096 V output levels


## Clocking Structure

- High-Precision Internal Oscillator Block (HFINTOSC):
- Selectable frequencies up to 64 MHz
- $\pm 1 \%$ at calibration
- 32 kHz Low-Power Internal Oscillator (LFINTOSC)
- External 32 kHz Crystal Oscillator (SOSC)
- External High-frequency Oscillator Block:
- Three crystal/resonator modes
- Digital Clock Input mode
- $4 x$ PLL with external sources
- Fail-Safe Clock Monitor:
- Allows for safe shutdown if external clock stops
- Oscillator Start-up Timer (OST)


## Programming/Debug Features

- In-Circuit Serial Programming ${ }^{\text {TM }}$ (ICSP ${ }^{\text {TM }}$ ) via Two Pins
- In-Circuit Debug (ICD) with Three Breakpoints via Two Pins
- Debug Integrated On-Chip


## PIC18(L)F26/45/46K40 Family Types

Table 1. Devices included in this data sheet

| Device | $\begin{aligned} & \text { Program Memory Flash } \\ & \text { (bytes) } \end{aligned}$ |  |  | $\begin{aligned} & \frac{n}{n} \\ & \underline{o} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \infty \\ & \frac{0}{0} \\ & \frac{0}{0} \\ & \frac{0}{0} \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & \frac{0}{i} \\ & \frac{2}{6} \end{aligned}$ | U <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> $\mathbf{N}$ |  | $\begin{aligned} & \text { © } \\ & \hline 0 \end{aligned}$ | $\stackrel{5}{6}$ |  |  |  |  | $\begin{aligned} & \text { bo } \\ & \frac{0}{4} \\ & \text { on } \\ & \hline 1 \end{aligned}$ | $\begin{aligned} & \bar{a} \\ & 0 \\ & U \\ & \end{aligned}$ | $\frac{\infty}{\circ}$ |  |  | $\begin{aligned} & \text { E. } \\ & 00 \\ & 0 . \\ & \stackrel{0}{\circ} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC18(L)F26K40 | 64k | 3615 | 1024 | 25 | 4 | 2 | 24 | 1 | 1 | 2/2 | 1 | 0 | 1 | 3 | Y | Y | 2 | 2 | Y | Y | Y | 1 |
| PIC18(L)F45K40 | 32k | 2048 | 256 | 36 | 4 | 2 | 35 | 1 | 1 | 2/2 | 1 | 0 | 1 | 3 | Y | Y | 2 | 2 | Y | Y | Y | 1 |
| PIC18(L)F46K40 | 64k | 3615 | 1024 | 36 | 4 | 2 | 35 | 1 | 1 | 2/2 | 1 | 0 | 1 | 3 | Y | Y | 2 | 2 | Y | Y | Y | 1 |

Table 2. Devices not included in this data sheet

| Device |  |  |  | $\begin{aligned} & \infty \\ & \frac{5}{\infty} \\ & \underline{o} \end{aligned}$ |  | $\begin{aligned} & \mathscr{y} \\ & \frac{0}{0} \\ & \text { O} \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ |  |  |  | 5 3 0 2 $\vdots$ 0 0 $\frac{0}{2}$ 0 0 | $\begin{aligned} & \text { ט } \\ & 0 \end{aligned}$ | $\sum_{\infty}^{5}$ |  |  |  |  |  | $\begin{aligned} & \bar{\alpha} \\ & \frac{D}{U} \\ & \end{aligned}$ | on |  |  | E 0 0 0. 0. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC18(L)F24K40 | 16k | 1024 | 256 | 25 | 4 | 2 | 24 | 1 | 1 | 2/2 | 1 | 0 | 1 | 3 | Y | Y | 1 | 1 | Y | Y | Y | 1 |
| PIC18(L)F25K40 | 32k | 2048 | 256 | 25 | 4 | 2 | 24 | 1 | 1 | 2/2 | 1 | 0 | 1 | 3 | Y | Y | 1 | 1 | Y | Y | Y | 1 |
| PIC18(L)F27K40 | 128k | 3615 | 1024 | 25 | 4 | 2 | 24 | 1 | 1 | 2/2 | 1 | 0 | 1 | 3 | Y | Y | 2 | 2 | Y | Y | Y | 1 |
| PIC18(L)F47K40 | 128k | 3615 | 1024 | 36 | 4 | 2 | 35 | 1 | 1 | 2/2 | 1 | 0 | 1 | 3 | Y | Y | 2 | 2 | Y | Y | Y | 1 |
| PIC18(L)F65K40 | 32k | 2048 | 1024 | 60 | 5 | 3 | 45 | 1 | 1 | 5/2 | 1 | 2 | 1 | 4 | Y | Y | 5 | 2 | Y | Y | Y | 1 |

## PIC18(L)F26/45/46K40

| Device |  | $\begin{aligned} & \sum_{0}^{0} \\ & \frac{0}{0} \\ & \frac{0}{0} \\ & \frac{\mathbb{N}}{0} 0 \\ & \stackrel{0}{0} \end{aligned}$ |  | $\begin{aligned} & \stackrel{n}{0} \\ & \stackrel{\rightharpoonup}{0} \end{aligned}$ |  | $\begin{aligned} & \underline{y} \\ & \frac{0}{0} \\ & \frac{0}{5} \\ & 0 \\ & \vdots \\ & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \frac{0}{0} \end{aligned}$ |  |  | O | $\stackrel{5}{2}$ |  |  |  | 댕 0 0 0 0 0 0 0 0 3 3 0 0 0 | $\begin{aligned} & \text { b } \\ & \frac{k}{\mathbf{6}} \\ & \mathbf{Z} \\ & \hline \end{aligned}$ | $\begin{aligned} & \overline{0} \\ & 0 \\ & N \\ & \underline{N} \end{aligned}$ | $\frac{\infty}{n}$ |  |  | $\begin{aligned} & \text { So } \\ & 0.0 \\ & \text { O} \\ & \hline 0 . \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIC18(L)F66K40 | 64k | 3562 | 1024 | 60 | 5 | 3 | 45 | 1 | 1 | 5/2 | 1 | 2 | 1 | 4 | Y | Y | 5 | 2 | Y | Y | Y | 1 |
| PIC18(L)F67K40 | 128k | 3562 | 1024 | 60 | 5 | 3 | 47 | 1 | 1 | 5/2 | 1 | 2 | 1 | 4 | Y | Y | 5 | 2 | Y | Y | Y | 1 |

Note: Debugging Methods: (I) - Integrated on Chip.
Data Sheet Index:

1. DS40001843 PIC18(L)F24/25K40 Data Sheet, 28-Pin, 8 -bit Flash Microcontrollers
2. DS40001816 PIC18(L)F26/45/46K40 Data Sheet, 28/40/44-Pin, 8-bit Flash Microcontrollers
3. DS40001844 PIC18(L)F27/47K40 Data Sheet, 28/40/44-Pin, 8-bit Flash Microcontrollers
4. DS40001842 PIC18(L)F65/66K40 Data Sheet, 64-Pin, 8-bit Flash Microcontrollers
5. DS40001841 PIC18(L)F67K40 Data Sheet, 64-Pin, 8-bit Flash Microcontrollers

Pin Diagrams
Figure 1. 28-pin SPDIP, SSOP, SOIC

| $\overline{M C L R} / V_{\text {PP/RE3 }} 1$ | 28 RB7/ICSPDAT |
| :---: | :---: |
| RA0-2 | 27 RB6/ICSPCLK |
|  |  |
| RA2-4 | 25 RB4 |
| RA3 ${ }^{5}$ | 24 -RB3 |
| RA4 ${ }^{6}$ | 23 -RB2 |
| RA5-7 | 22 -RB1 |
| Vss-18 | 21 -Rbo |
| RA7П9 | $20 . \mathrm{Vdo}$ |
| RA6-10 | 19 Vss |
| RC0-11 | 18 -RC7 |
| RC1-12 | 17 $\mathrm{RC6}$ |
| RC2-13 | 16 RRC5 |
| RC3-14 | 15 -RC4 |

Figure 2. 28-pin QFN, UQFN


Rev. 00-0000288 | 62320017 |
| :---: |

Note: It is recommended that the exposed bottom pad be connected to $\mathrm{V}_{\mathrm{SS}}$, however it must not be the only $\mathrm{V}_{\mathrm{SS}}$ connection to the device.
Figure 3. 40-pin PDIP

| $\overline{\text { MCLR }}$ VPP/RE3 ${ }^{1}$ | $40 \square$ RB7/ICSPDAT | Remomememan |
| :---: | :---: | :---: |
| RAO- 2 | 39 RB6/ICSPCLK |  |
| RA1 3 | 38 -RB6 |  |
| RA2-4 | 37 RB4 |  |
| RA3 ${ }^{5}$ | 36 R RB3 |  |
| RA4-6 | 35-RB2 |  |
| RA5-7 | 34-RB1 |  |
| RE0С8 | 33 RB6 |  |
| RE1-9 | $32 \mathrm{~V} \mathrm{Vd}^{\text {d }}$ |  |
| RE2-10 | 31 ]Vss |  |
| Vod 11 | 30 RRD7 |  |
| Vss-12 | 29 -RD6 |  |
| RA7 13 | 28 -RD5 |  |
| RA6-14 | 27 R R 4 |  |
| RCO-15 | 26 -RC7 |  |
| RC1-16 | 25 -RC6 |  |
| RC2-17 | $24 . \mathrm{RC} 5$ |  |
| RC3-18 | 23 RRC4 |  |
| RDO-19 | 22 RD3 |  |
| RD1-20 | $21]$ RD2 |  |

Figure 4. 40-pin UQFN


Note: It is recommended that the exposed bottom pad be connected to $\mathrm{V}_{\mathrm{SS}}$, however it must not be the only $\mathrm{V}_{\mathrm{SS}}$ connection to the device.
Figure 5. 44-pin TQFP



## PIC18(L)F26/45/46K40

Figure 6. 44-pin QFN


Note: It is recommended that the exposed bottom pad be connected to $\mathrm{V}_{\mathrm{SS}}$, however it must not be the only $\mathrm{V}_{\mathrm{SS}}$ connection to the device.

## Pin Allocation Tables

Table 1. 28-Pin Allocation Table

| I/O(2) | 28-Pin SPDIP, SOIC, SSOP | 28-Pin <br> (U)QFN | A/D | Reference | Comparator | Timers | CCP | CWG | ZCD | Interrupt | EUSART | DSM | MSSP | $\begin{aligned} & \text { Pull- } \\ & \text { up } \end{aligned}$ | Basic |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RAO | 2 | 27 | ANAO | - | C1INO-C2INO- | - | - | - | - | IOCAO | - | - | - | Y | - |
| RA1 | 3 | 28 | ANA1 | - | C1IN1-C2IN1- | - | - | - | - | IOCA1 | - | - | - | Y | - |
| RA2 | 4 | 1 | ANA2 | DAC10UT1 <br> Vref- (DAC) <br> Vref- (ADC) | C1IN0+ C2INO+ | - | - | - | - | IOCA2 | - | - | - | Y | - |
| RA3 | 5 | 2 | ANA3 | Vref+ (DAC) <br> Vref+ (ADC) | C1IN1+ | - | - | - | - | IOCA3 | - | MDCARL ${ }^{(1)}$ | - | Y | - |
| RA4 | 6 | 3 | ANA4 | - | - | TOCKI ${ }^{(1)}$ | - | - | - | IOCA4 | - | MDCARH ${ }^{(1)}$ | - | Y | - |
| RA5 | 7 | 4 | ANA5 | - | - | - | - | - | - | IOCA5 | - | MDSRC ${ }^{(1)}$ | $\overline{\mathrm{SS}}{ }^{(1)}$ | Y | - |
| RA6 | 10 | 7 | ANA6 | - | - | - | - | - | - | IOCA6 | - | - | - | Y | $\begin{gathered} \text { CLKOUT } \\ \text { OSC2 } \end{gathered}$ |
| RA7 | 9 | 6 | ANA7 | - | - | - | - | - | - | IOCA7 | - | - | - | Y | $\begin{aligned} & \text { OSC1 } \\ & \text { CLKIN } \end{aligned}$ |
| RB0 | 21 | 18 | ANB0 | - | C2IN1+ | - | - | CWG1 ${ }^{(1)}$ | ZCDIN | IOCB0 <br> INTO(1) | - | - | - | Y | - |


| I/O(2) | 28-Pin <br> SPDIP, <br> SOIC, <br> SSOP | 28-Pin <br> (U)QFN | A/D | Reference | Comparator | Timers | CCP | CWG | ZCD | Interrupt | EUSART | DSM | MSSP | Pullup | Basic |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RB1 | 22 | 19 | ANB1 | - | C1IN3-C2IN3- | - | - | - | - | $\begin{aligned} & \text { IOCB1 } \\ & \text { INT1(1) } \end{aligned}$ | - | - | - | Y | - |
| RB2 | 23 | 20 | ANB2 | - | - | - | - | - | - | $\begin{aligned} & \text { IOCB2 } \\ & \text { INT2 }^{(1)} \end{aligned}$ | - | - | - | Y | - |
| RB3 | 24 | 21 | ANB3 | - | C1IN2-C2IN2- | - | - | - | - | IOCB3 | - | - | - | Y | - |
| RB4 | 25 | 22 | ANB4 | - | - | T5G ${ }^{(1)}$ | - | - | - | IOCB4 | - | - | - | Y | - |
| RB5 | 26 | 23 | ANB5 | - | - | T1G ${ }^{(1)}$ | - | - | - | IOCB5 | - | - | - | Y | - |
| RB6 | 27 | 24 | ANB6 | - | - | - | - | - | - | IOCB6 | - | - | - | Y | ICSPCLK |
| RB7 | 28 | 25 | ANB7 | DAC1OUT2 | - | T6IN ${ }^{(1)}$ | - | - | - | IOCB7 | - | - | - | Y | ICSPDAT |
| RC0 | 11 | 8 | ANC0 | - | - | $\begin{gathered} \text { T1CKI }{ }^{(1)} \\ \text { T3CKI } 1 \text { (1) } \\ \text { T3G }(1) \end{gathered}$ | - | - | - | IOCC0 | - | - | - | Y | SOSCO |
| RC1 | 12 | 9 | ANC1 | - | - | - | CCP2 ${ }^{(1)}$ | - | - | IOCC1 | - | - | - | Y | $\begin{aligned} & \text { SOSCIN } \\ & \text { SOSCI } \end{aligned}$ |
| RC2 | 13 | 10 | ANC2 | - | - | T5CKI ${ }^{(1)}$ | $\mathrm{CCP1}{ }^{(1)}$ | - | - | IOCC2 | - | - | - | Y | - |
| RC3 | 14 | 11 | ANC3 | - | - | T2IN ${ }^{(1)}$ | - | - | - | IOCC3 | - | - | $\begin{gathered} \operatorname{SCK}_{1}(1) \\ \operatorname{SCL1}(3,4) \end{gathered}$ | Y | - |
| RC4 | 15 | 12 | ANC4 | - | - | - | - | - | - | IOCC4 | - | - | $\begin{gathered} \text { SDI1(1) } \\ \text { SDA1 }(3,4) \end{gathered}$ | Y | - |
| RC5 | 16 | 13 | ANC5 | - | - | T4IN ${ }^{(1)}$ | - | - | - | $10 \mathrm{CC5}$ | - | - | - | Y | - |
| RC6 | 17 | 14 | ANC6 | - | - | - | - | - | - | IOCC6 | CK1 ${ }^{(1,3)}$ | - | - | Y | - |
| RC7 | 18 | 15 | ANC7 | - | - | - | - | - | - | $10 \mathrm{CC7}$ | $\begin{gathered} \text { RX1/ } \\ \text { DT1 } 1(1,3) \end{gathered}$ | - | - | Y | - |
| RE3 | 1 | 26 | - | - | - | - | - | - | - | IOCE3 | - | - | - | Y | Vpp/MCLR |
| VSS | 19 | 16 | - | - | - | - | - | - | - | - | - | - | - | - | VSS |
| VDD | 20 | 17 | - | - | - | - | - | - | - | - | - | - | - | - | VDD |
| VSS | 8 | 5 | - | - | - | - | - | - | - | - | - | - | - | - | VSS |
| OUT ${ }^{(2)}$ | - | - | ADGRDA ADGRDB | - | $\begin{aligned} & \text { C10UT } \\ & \text { C2OUT } \end{aligned}$ | TMR0 | CCP1 <br> CCP2 <br> PWM3 <br> PWM4 | CWG1A CWG1B <br> CWG1C <br> CWG1D | - | - | $\begin{gathered} \text { TX1/ } \\ \text { CK1 }^{1}(3) \\ \text { DT1 } 13) \end{gathered}$ | DSM | $\begin{aligned} & \text { SDO1 } \\ & \text { SCK1 } \end{aligned}$ | - | - |

## Note:

1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which PORT pins may be used for this signal.
2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table.
3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
4. These pins are configured for ${ }^{2}$ C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the ${ }^{2} \mathrm{C}$ specific or SMBus input buffer thresholds.

Table 2. 40/44-Pin Allocation Table

| I/O(2) | $\begin{gathered} \text { 40- } \\ \text { Pin } \\ \text { PDIP } \end{gathered}$ | $\begin{gathered} \text { 40- } \\ \text { Pin } \\ \text { UQFN } \end{gathered}$ | 44- <br> Pin <br> QFN | $\begin{array}{\|c\|} \hline \text { 44- } \\ \text { Pin } \\ \text { TQFP } \end{array}$ | A/D | Reference | Comparator | Timers | CCP | CWG | ZCD | Interrupt | EUSART | DSM | MSSP | $\begin{gathered} \text { Pull- } \\ \text { up } \end{gathered}$ | Basic |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RA0 | 2 | 17 | 19 | 19 | ANAO | - | C1INO-C2INO- | - | - | - | - | IOCAO | - | - | - | Y | - |
| RA1 | 3 | 18 | 20 | 20 | ANA1 | - | C1IN1-C2IN1- | - | - | - | - | IOCA1 | - | - | - | Y | - |
| RA2 | 4 | 19 | 21 | 21 | ANA2 | DAC1OUT1 <br> Vref(DAC5) | $\begin{aligned} & \text { C1INO+ } \\ & \text { C2IN0+ } \end{aligned}$ | - | - | - | - | IOCA2 | - | - | - | Y | - |

PIC18(L)F26/45/46K40

| $1 / 0^{(2)}$ | 40- <br> Pin <br> PDIP |  | 44- <br> Pin <br> QFN | 44- <br> Pin <br> TQFP | A/D | Reference | Comparator | Timers | CCP | CWG | ZCD | Interrupt | EUSART | DSM | MSSP | $\begin{aligned} & \text { Pull- } \\ & \text { up } \end{aligned}$ | Basic |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | Vref- (ADC) |  |  |  |  |  |  |  |  |  |  |  |
| RA3 | 5 | 20 | 22 | 22 | ANA3 | Vref+ <br> (DAC5) <br> Vref+ <br> (ADC) | C1IN1+ | - | - | - | - | IOCA3 | - | MDCARL ${ }^{(1)}$ | - | Y | - |
| RA4 | 6 | 21 | 23 | 23 | ANA4 | - | - | TOCKı ${ }^{(1)}$ | - | - | - | IOCA4 | - | MDCARH ${ }^{(1)}$ | - | Y | - |
| RA5 | 7 | 22 | 24 | 24 | ANA5 | - | - | - | - | - | - | IOCA5 | - | MDSRC ${ }^{(1)}$ | $\overline{\mathrm{SS1}}{ }^{(1)}$ | Y | - |
| RA6 | 14 | 29 | 33 | 31 | ANA6 | - | - | - | - | - | - | IOCA6 | - | - | - | Y | $\begin{gathered} \text { CLKOUT } \\ \text { OSC2 } \end{gathered}$ |
| RA7 | 13 | 28 | 32 | 30 | ANA7 | - | - | - | - | - | - | IOCA7 | - | - | - | Y | $\begin{aligned} & \text { OSC1 } \\ & \text { CLKIN } \end{aligned}$ |
| RB0 | 33 | 8 | 9 | 8 | ANB0 | - | C2IN1+ | - | - | CWG1 ${ }^{(1)}$ | ZCDIN | $\begin{aligned} & \text { IOCB0 } \\ & \text { INTO(1) } \end{aligned}$ | - | - | $\overline{\mathrm{SS2}}{ }^{(1)}$ | Y | - |
| RB1 | 34 | 9 | 10 | 9 | ANB1 | - | C1IN3-C2IN3- | - | - | - | - | $\begin{aligned} & \text { IOCB1 } \\ & \operatorname{INT} 1^{(1)} \end{aligned}$ | - | - | $\begin{aligned} & \operatorname{SCK}^{(1)} \\ & \operatorname{SCL2}^{(3,4)} \end{aligned}$ | Y | - |
| RB2 | 35 | 10 | 11 | 10 | ANB2 | - | - | - | - | - | - | $\begin{gathered} \text { IOCB2 } \\ \text { INT2 }^{(1)} \end{gathered}$ | - | - | $\begin{gathered} \mathrm{SDI}^{(1)} \\ \mathrm{SDA}^{(3,4)} \end{gathered}$ | Y | - |
| RB3 | 36 | 11 | 12 | 11 | ANB3 | - | $\begin{aligned} & \text { C1IN2- } \\ & \text { C2IN2- } \end{aligned}$ | - | - | - | - | IOCB3 | - | - | - | Y | - |
| RB4 | 37 | 12 | 14 | 14 | ANB4 | - | - | T5G(1) | - | - | - | IOCB4 | - | - | - | Y | - |
| RB5 | 38 | 13 | 15 | 15 | ANB5 | - | - | T1G ${ }^{(1)}$ | - | - | - | IOCB5 | - | - | - | Y | - |
| RB6 | 39 | 14 | 16 | 16 | ANB6 | - | - | - | - | - | - | IOCB6 | CK2 ${ }^{(1,3)}$ | - | - | Y | ICSPCLK |
| RB7 | 40 | 15 | 17 | 17 | ANB7 | DAC1OUT2 | - | T6IN ${ }^{(1)}$ | - | - | - | IOCB7 | $\begin{gathered} \mathrm{RX} 2 / \\ \mathrm{DT}^{(1,3)} \end{gathered}$ | - | - | Y | ICSPDAT |
| RC0 | 15 | 30 | 34 | 32 | ANC0 | - | - | $\begin{gathered} \text { T1CKI }{ }^{(1)} \\ \text { T3CKI }{ }^{(1)} \\ \text { T3G }{ }^{(1)} \end{gathered}$ | - | - | - | IOCC0 | - | - | - | Y | SOSCO |
| RC1 | 16 | 31 | 35 | 35 | ANC1 | - | - | - | CCP2 ${ }^{(1)}$ | - | - | IOCC1 | - | - | - | Y | $\begin{aligned} & \text { SOSCIN } \\ & \text { SOSCI } \end{aligned}$ |
| RC2 | 17 | 32 | 36 | 36 | ANC2 | - | - | T5CKı ${ }^{(1)}$ | CCP1 ${ }^{(1)}$ | - | - | IOCC2 | - | - | - | Y | - |
| RC3 | 18 | 33 | 37 | 37 | ANC3 | - | - | T2IN ${ }^{(1)}$ | - | - | - | IOCC3 | - | - | $\begin{gathered} \operatorname{SCK}_{1}(1) \\ \operatorname{SCL1}^{(3,4)} \end{gathered}$ | Y | - |
| RC4 | 23 | 38 | 42 | 42 | ANC4 | - | - | - | - | - | - | IOCC4 | - | - | $\begin{gathered} \mathrm{SDI} 1^{(1)} \\ \mathrm{SDA}^{(3,4)} \end{gathered}$ | - | - |
| RC5 | 24 | 39 | 43 | 43 | ANC5 | - | - | $\mathrm{T} 4 \mathrm{IN}{ }^{(1)}$ | - | - | - | IOCC5 | - | - | - | Y | - |
| RC6 | 25 | 40 | 44 | 44 | ANC6 | - | - | - | - | - | - | IOCC6 | CK1 ${ }^{(1,3)}$ | - | - | Y | - |
| RC7 | 26 | 1 | 1 | 1 | ANC7 | - | - | - | - | - | - | IOCC7 | $\begin{gathered} \mathrm{RX1/} \\ \operatorname{DT}^{(1,3)} \end{gathered}$ | - | - | Y | - |
| RD0 | 19 | 34 | 38 | 38 | AND0 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RD1 | 20 | 35 | 39 | 39 | AND1 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RD2 | 21 | 36 | 40 | 40 | AND2 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RD3 | 22 | 37 | 41 | 41 | AND3 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RD4 | 27 | 2 | 2 | 2 | AND4 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RD5 | 28 | 3 | 3 | 3 | AND5 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RD6 | 29 | 4 | 4 | 4 | AND6 | - | - | - | - | - | - | - | - | - | - | Y | - |

PIC18(L)F26/45/46K40

| IV(2) | $\begin{array}{\|c\|} \hline 40- \\ \text { Pin } \\ \text { PDIP } \end{array}$ | $\begin{gathered} 40- \\ \text { Pin } \\ \text { UQFN } \end{gathered}$ | $\begin{aligned} & 44- \\ & \text { Pin } \\ & \text { QFN } \end{aligned}$ | $\begin{gathered} \text { 44- } \\ \text { Pin } \\ \text { TQFP } \end{gathered}$ | A/D | Reference | Comparator | Timers | CCP | cwG | ZCD | Interrupt | EUSART | DSM | MSSP | $\left\lvert\, \begin{gathered} \text { Pull- } \\ \text { up } \end{gathered}\right.$ | Basic |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RD7 | 30 | 5 | 5 | 5 | AND7 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RE0 | 8 | 23 | 25 | 25 | ANEO | - | - | - | - | - | - | - | - | - | - | Y | - |
| RE1 | 9 | 24 | 26 | 26 | ANE1 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RE2 | 10 | 25 | 27 | 27 | ANE2 | - | - | - | - | - | - | - | - | - | - | Y | - |
| RE3 | 1 | 16 | 18 | 18 | - | - | - | - | - | - | - | IOCE3 | - | - | - | Y | Vpp/ $\overline{\text { MCLR }}$ |
| VSS | 12 | 6 | 6 | 6 | - | - | - | - | - | - | - | - | - | - | - | - | VSS |
| $V_{\text {DD }}$ | 11 | 7 | 7 | 7 | - | - | - | - | - | - | - | - | - | - | - | - | VDD |
| $V_{\text {DD }}$ | 32 | 26 | 28 | 28 | - | - | - | - | - | - | - | - | - | - | - | - | VSS |
| $\mathrm{V}_{\text {SS }}$ | 31 | 27 | 30 | 29 | - | - | - | - | - | - | - | - | - | - | - | - | VSS |
| OUT(2) | - | - | - | - | ADGRDA ADGRDB | - | $\begin{aligned} & \text { C1OUT } \\ & \text { C2OUT } \end{aligned}$ | TMR0 | CCP1 <br> CCP2 <br> PWM3 <br> PWM4 | CWG1A <br> CWG1B <br> CWG1C <br> CWG1D | - | - |  | DSM | $\begin{aligned} & \text { SDO1 } \\ & \text { SCK1 } \\ & \text { SDO2 } \\ & \text { SCK2 } \end{aligned}$ | - | - |

## Note:

1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which PORT pins may be used for this signal.
2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table.
3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
4. These pins are configured for ${ }^{2}$ C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the ${ }^{2}$ C specific or SMBus input buffer thresholds.

## Table of Contents

Description. .....  1
Core Features. ..... 1
Memory ..... 1
Operating Characteristics. .....  2
Power-Saving Operation Modes ..... 2
eXtreme Low-Power (XLP) Features. ..... 2
Digital Peripherals ..... 2
Analog Peripherals ..... 3
Clocking Structure ..... 3
Programming/Debug Features ..... 4
PIC18(L)F26/45/46K40 Family Types ..... 4
Pin Diagrams .....  5
Pin Allocation Tables. ..... 8

1. Device Overview. ..... 21
1.1. New Core Features. ..... 21
1.2. Other Special Features. ..... 22
1.3. Details on Individual Family Members. ..... 22
1.4. Register and Bit naming conventions. ..... 26
2. Guidelines for Getting Started with PIC18(L)F26/45/46K40 Microcontrollers ..... 28
2.1. Basic Connection Requirements ..... 28
2.2. Power Supply Pins ..... 28
2.3. Master Clear ( $\overline{\mathrm{MCLR}})$ Pin. ..... 29
2.4. ICSP ${ }^{\text {TM }}$ Pins ..... 30
2.5. External Oscillator Pins ..... 30
2.6. Unused I/Os ..... 32
3. Device Configuration ..... 33
3.1. Configuration Words ..... 33
3.2. Code Protection. ..... 33
3.3. Write Protection ..... 33
3.4. User ID. ..... 33
3.5. Device ID and Revision ID. ..... 34
3.6. Register Summary - Configuration Words ..... 35
3.7. Register Definitions: Configuration Words ..... 35
3.8. Register Summary - Device and Revision ..... 46
3.9. Register Definitions: Device and Revision. ..... 46
4. Oscillator Module (with Fail-Safe Clock Monitor) ..... 49
4.1. Overview. ..... 49
4.2. Clock Source Types ..... 50
4.3. Clock Switching ..... 55
4.4. Fail-Safe Clock Monitor ..... 58
4.5. Register Summary - OSC ..... 60
4.6. Register Definitions: Oscillator Control. ..... 60
5. Reference Clock Output Module. ..... 70
5.1. Clock Source. ..... 70
5.2. Programmable Clock Divider. ..... 71
5.3. Selectable Duty Cycle ..... 71
5.4. Operation in Sleep Mode. ..... 72
5.5. Register Summary: Reference CLK. ..... 73
5.6. Register Definitions: Reference Clock ..... 73
6. Power-Saving Operation Modes ..... 76
6.1. Doze Mode. ..... 76
6.2. Sleep Mode ..... 77
6.3. Peripheral Operation in Power-Saving Modes ..... 80
6.4. Register Summary - Power Savings Control. ..... 81
6.5. Register Definitions: Power Savings Control. ..... 81
7. (PMD) Peripheral Module Disable ..... 85
7.1. Disabling a Module ..... 85
7.2. Enabling a Module. ..... 85
7.3. Register Summary - PMD. ..... 86
7.4. Register Definitions: Peripheral Module Disable ..... 86
8. Resets ..... 94
8.1. Power-on Reset (POR) ..... 94
8.2. Brown-out Reset (BOR) ..... 95
8.3. Low-Power Brown-out Reset (LPBOR). ..... 97
8.4. MCLR ..... 97
8.5. Windowed Watchdog Timer (WWDT) Reset. ..... 98
8.6. RESET Instruction ..... 98
8.7. Stack Overflow/Underflow Reset ..... 98
8.8. Programming Mode Exit. ..... 99
8.9. Power-up Timer (PWRT) ..... 99
8.10. Start-up Sequence ..... 99
8.11. Determining the Cause of a Reset ..... 100
8.12. Power Control (PCONO) Register. ..... 101
8.13. Register Summary - BOR Control and Power Control ..... 102
8.14. Register Definitions: Power Control. ..... 102
9. (WWDT) Windowed Watchdog Timer. ..... 106
9.1. Independent Clock Source ..... 107
9.2. WWDT Operating Modes ..... 108
9.3. Time-out Period ..... 108
9.4. Watchdog Window. ..... 108
9.5. Clearing the WWDT ..... 109
9.6. Operation During Sleep ..... 109
9.7. Register Summary - WDT Control. ..... 111
9.8. Register Definitions: Windowed Watchdog Timer Control. ..... 111
10. Memory Organization. ..... 117
10.1. Program Memory Organization. ..... 117
10.2. PIC18 Instruction Cycle ..... 123
10.3. Data Memory Organization ..... 126
10.4. Data Addressing Modes. ..... 131
10.5. Data Memory and the Extended Instruction Set. ..... 134
10.6. PIC18 Instruction Execution and the Extended Instruction Set ..... 136
10.7. Register Summary: Memory and Status ..... 137
10.8. Register Definitions: Memory and Status. ..... 137
11. (NVM) Nonvolatile Memory Control. ..... 152
11.1. Program Flash Memory. ..... 153
11.2. User ID, Device ID and Configuration Word Access. ..... 166
11.3. Data EEPROM Memory. ..... 166
11.4. Register Summary: NVM Control. ..... 171
11.5. Register Definitions: Nonvolatile Memory ..... 171
12. 8x8 Hardware Multiplier. ..... 179
12.1. Introduction ..... 179
12.2. Operation. ..... 179
12.3. Register Summary $-8 \times 8$ Hardware Multiplier. ..... 182
12.4. Register Definitions: $8 \times 8$ Hardware Multiplier. ..... 182
13. (CRC) Cyclic Redundancy Check Module with Memory Scanner. ..... 184
13.1. CRC Module Overview. ..... 184
13.2. CRC Functional Overview. ..... 184
13.3. CRC Polynomial Implementation. ..... 185
13.4. CRC Data Sources ..... 186
13.5. CRC Check Value. ..... 186
13.6. CRC Interrupt. ..... 187
13.7. Configuring the CRC ..... 187
13.8. Program Memory Scan Configuration ..... 188
13.9. Scanner Interrupt. ..... 188
13.10. Scanning Modes ..... 188
13.11. Register Summary - CRC ..... 192
13.12. Register Definitions: CRC and Scanner Control. ..... 192
14. Interrupts ..... 204
14.1. Mid-Range Compatibility ..... 204
14.2. Interrupt Priority ..... 204
14.3. Interrupt Response ..... 204
14.4. INTCON Registers ..... 206
14.5. PIR Registers. ..... 206
14.6. PIE Registers ..... 206
14.7. IPR Registers. ..... 206
14.8. INTn Pin Interrupts ..... 206
14.9. TMRO Interrupt. ..... 206
14.10. Interrupt-on-Change. ..... 206
14.11. Context Saving During Interrupts ..... 207
14.12. Register Summary - Interrupt Control ..... 208
14.13. Register Definitions: Interrupt Control. ..... 208
15. I/O Ports. ..... 234
15.1. I/O Priorities ..... 235
15.2. PORTx Registers ..... 235
15.3. PORTE Registers. ..... 238
15.4. Register Summary - Input/Output. ..... 240
15.5. Register Definitions: Port Control. ..... 241
16. Interrupt-on-Change. ..... 282
16.1. Features. ..... 282
16.2. Overview ..... 282
16.3. Block Diagram. ..... 283
16.4. Enabling the Module ..... 283
16.5. Individual Pin Configuration. ..... 283
16.6. Interrupt Flags ..... 284
16.7. Clearing Interrupt Flags ..... 284
16.8. Operation in Sleep. ..... 284
16.9. Register Summary - Interrupt-on-Change ..... 285
16.10. Register Definitions: Interrupt-on-Change Control. ..... 285
17. (PPS) Peripheral Pin Select Module. ..... 298
17.1. PPS Inputs ..... 298
17.2. PPS Outputs ..... 300
17.3. Bidirectional Pins ..... 301
17.4. PPS Lock. ..... 301
17.5. PPS One-Way Lock ..... 302
17.6. Operation During Sleep. ..... 302
17.7. Effects of a Reset. ..... 302
17.8. Register Summary - PPS ..... 303
17.9. Register Definitions: PPS Input and Output Selection. ..... 304
18. TimerO Module ..... 308
18.1. Timer0 Operation ..... 309
18.2. Clock Selection. ..... 309
18.3. Timer0 Output and Interrupt ..... 310
18.4. Operation During Sleep. ..... 311
18.5. Register Summary - Timer0 ..... 312
18.6. Register Definitions: Timer0 Control. ..... 312
19. Timer1 Module with Gate Control ..... 316
19.1. Timer1 Operation ..... 317
19.2. Clock Source Selection. ..... 318
19.3. Timer1 Prescaler. ..... 319
19.4. Secondary Oscillator. ..... 319
19.5. Timer1 Operation in Asynchronous Counter Mode. ..... 320
19.6. Timer1 16-Bit Read/Write Mode ..... 320
19.7. Timer1 Gate ..... 321
19.8. Timer1 Interrupt. ..... 326
19.9. Timer1 Operation During Sleep ..... 326
19.10. CCP Capture/Compare Time Base ..... 326
19.11. CCP Special Event Trigger ..... 327
19.12. Peripheral Module Disable. ..... 327
19.13. Register Summary - Timer1 ..... 328
19.14. Register Definitions: Timer1 ..... 328
20. Timer2 Module. ..... 335
20.1. Timer2 Operation ..... 336
20.2. Timer2 Output ..... 337
20.3. External Reset Sources ..... 337
20.4. Timer2 Interrupt ..... 338
20.5. Operating Modes ..... 339
20.6. Operation Examples ..... 341
20.7. Timer2 Operation During Sleep ..... 351
20.8. Register Summary - Timer2. ..... 352
20.9. Register Definitions: Timer2 Control. ..... 352
21. Capture/Compare/PWM Module. ..... 360
21.1. CCP Module Configuration ..... 360
21.2. Capture Mode ..... 361
21.3. Compare Mode ..... 363
21.4. PWM Overview ..... 364
21.5. Register Summary - CCP Control. ..... 369
21.6. Register Definitions: CCP Control. ..... 369
22. (PWM) Pulse-Width Modulation ..... 375
22.1. Fundamental Operation ..... 376
22.2. PWM Output Polarity. ..... 376
22.3. PWM Period ..... 376
22.4. PWM Duty Cycle ..... 377
22.5. PWM Resolution ..... 377
22.6. Operation in Sleep Mode ..... 378
22.7. Changes in System Clock Frequency ..... 378
22.8. Effects of Reset ..... 378
22.9. Setup for PWM Operation using PWMx Output Pins ..... 378
22.10. Setup for PWM Operation to Other Device Peripherals. ..... 379
22.11. Register Summary - Registers Associated with PWM ..... 380
22.12. Register Definitions: PWM Control ..... 380
23. (ZCD) Zero-Cross Detection Module ..... 384
23.1. External Resistor Selection ..... 385
23.2. ZCD Logic Output. ..... 385
23.3. ZCD Logic Polarity. ..... 385
23.4. ZCD Interrupts. ..... 385
23.5. Correction for $Z_{\text {CPINV }}$ Offset. ..... 386
23.6. Handling $V_{\text {PEAK }}$ Variations. ..... 388
23.7. Operation During Sleep ..... 388
23.8. Effects of a Reset. ..... 388
23.9. Disabling the ZCD Module ..... 389
23.10. Register Summary: ZCD Control ..... 390
23.11. Register Definitions: ZCD Control. ..... 390
24. (CWG) Complementary Waveform Generator Module ..... 392
24.1. Fundamental Operation. ..... 392
24.2. Operating Modes ..... 392
24.3. Start-up Considerations ..... 403
24.4. Clock Source. ..... 403
24.5. Selectable Input Sources ..... 404
24.6. Output Control. ..... 404
24.7. Dead-Band Control ..... 404
24.8. Rising Edge and Reverse Dead Band ..... 405
24.9. Falling Edge and Forward Dead Band ..... 405
24.10. Dead-Band Jitter ..... 406
24.11. Auto-Shutdown ..... 407
24.12. Operation During Sleep ..... 409
24.13. Configuring the CWG ..... 410
24.14. Register Summary - CWG Control. ..... 411
24.15. Register Definitions: CWG Control ..... 411
25. (DSM) Data Signal Modulator Module ..... 421
25.1. DSM Operation ..... 422
25.2. Modulator Signal Sources. ..... 423
25.3. Carrier Signal Sources. ..... 423
25.4. Carrier Synchronization ..... 424
25.5. Carrier Source Polarity Select. ..... 426
25.6. Programmable Modulator Data. ..... 426
25.7. Modulated Output Polarity ..... 426
25.8. Operation in Sleep Mode. ..... 426
25.9. Effects of a Reset. ..... 427
25.10. Peripheral Module Disable ..... 427
25.11. Register Summary - DSM. ..... 428
25.12. Register Definitions: Modulation Control. ..... 428
26. (MSSP) Master Synchronous Serial Port Module. ..... 434
26.1. SPI Mode Overview. ..... 434
26.2. SPI Mode Operation ..... 436
26.3. $I^{2} \mathrm{C}$ Mode Overview. ..... 444
26.4. ${ }^{2} \mathrm{C}$ Mode Operation ..... 448
26.5. $I^{2} \mathrm{C}$ Slave Mode Operation. ..... 452
26.6. $I^{2} \mathrm{C}$ Master Mode ..... 470
26.7. Baud Rate Generator ..... 484
26.8. Register Summary: MSSP Control. ..... 486
26.9. Register Definitions: MSSP Control ..... 486
27. (EUSART) Enhanced Universal Synchronous Asynchronous Receiver Transmitter498
27.1. EUSART Asynchronous Mode ..... 500
27.2. EUSART Baud Rate Generator (BRG). ..... 506
27.3. EUSART Synchronous Mode. ..... 515
27.4. EUSART Operation During Sleep ..... 520
27.5. Register Summary - EUSART ..... 522
27.6. Register Definitions: EUSART Control ..... 522
28. (FVR) Fixed Voltage Reference ..... 532
28.1. Independent Gain Amplifiers ..... 532
28.2. FVR Stabilization Period. ..... 532
28.3. Register Summary - FVR ..... 534
28.4. Register Definitions: FVR Control. ..... 534
29. Temperature Indicator Module ..... 537
29.1. Circuit Operation ..... 537
29.2. Minimum Operating $V_{D D}$. ..... 538
29.3. Temperature Output ..... 538
29.4. ADC Acquisition Time ..... 538
30. (DAC) 5-Bit Digital-to-Analog Converter Module ..... 539
30.1. Output Voltage Selection. ..... 540
30.2. Ratiometric Output Level. ..... 540
30.3. DAC Voltage Reference Output. ..... 541
30.4. Operation During Sleep ..... 541
30.5. Effects of a Reset. ..... 541
30.6. Register Summary - DAC Control. ..... 542
30.7. Register Definitions: DAC Control. ..... 542
31. (ADC ${ }^{2}$ ) Analog-to-Digital Converter with Computation Module ..... 545
31.1. ADC Configuration ..... 546
31.2. ADC Operation ..... 551
31.3. ADC Acquisition Requirements ..... 555
31.4. Capacitive Voltage Divider (CVD) Features ..... 557
31.5. Computation Operation. ..... 562
31.6. Register Summary - ADC Control. ..... 569
31.7. Register Definitions: ADC Control. ..... 569
32. (CMP) Comparator Module ..... 592
32.1. Comparator Overview ..... 592
32.2. Comparator Control ..... 593
32.3. Comparator Hysteresis ..... 594
32.4. Operation With Timer1 Gate ..... 594
32.5. Comparator Interrupt. ..... 595
32.6. Comparator Positive Input Selection ..... 595
32.7. Comparator Negative Input Selection. ..... 596
32.8. Comparator Response Time ..... 596
32.9. Analog Input Connection Considerations ..... 597
32.10. CWG1 Auto-Shutdown Source. ..... 597
32.11. ADC Auto-Trigger Source. ..... 598
32.12. Even Numbered Timers Reset. ..... 598
32.13. Operation in Sleep Mode ..... 598
32.14. Register Summary - Comparator ..... 599
32.15. Register Definitions: Comparator Control. ..... 599
33. (HLVD) High/Low-Voltage Detect. ..... 605
33.1. Operation. ..... 605
33.2. Setup ..... 606
33.3. Current Consumption ..... 606
33.4. HLVD Start-up Time ..... 606
33.5. Applications ..... 608
33.6. Operation During Sleep. ..... 609
33.7. Operation During Idle and Doze Modes. ..... 609
33.8. Effects of a Reset. ..... 609
33.9. Register Summary - HLVD ..... 610
33.10. Register Definitions: HLVD Control. ..... 610
34. Register Summary ..... 613
35. In-Circuit Serial Programming ${ }^{\text {TM }}$ (ICSP ${ }^{\text {TM }}$ ) ..... 621
35.1. High-Voltage Programming Entry Mode. ..... 621
35.2. Low-Voltage Programming Entry Mode ..... 621
35.3. Common Programming Interfaces. ..... 621
36. Instruction Set Summary ..... 624
36.1. Standard Instruction Set. ..... 624
36.2. Extended Instruction Set. ..... 703
37. Development Support. ..... 716
37.1. MPLAB $X$ Integrated Development Environment Software. ..... 716
37.2. MPLAB XC Compilers ..... 717
37.3. MPASM Assembler. ..... 717
37.4. MPLINK Object Linker/MPLIB Object Librarian. ..... 718
37.5. MPLAB Assembler, Linker and Librarian for Various Device Families. ..... 718
37.6. MPLAB X SIM Software Simulator ..... 718
37.7. MPLAB REAL ICE In-Circuit Emulator System. ..... 718
37.8. MPLAB ICD 3 In-Circuit Debugger System ..... 719
37.9. PICkit 3 In-Circuit Debugger/Programmer. ..... 719
37.10. MPLAB PM3 Device Programmer. ..... 719
37.11. Demonstration/Development Boards, Evaluation Kits, and Starter Kits ..... 719
37.12. Third-Party Development Tools ..... 720
38. Electrical Specifications ..... 721
38.1. Absolute Maximum Ratings ${ }^{(\dagger)}$ ..... 721
38.2. Standard Operating Conditions ..... 721
38.3. DC Characteristics ..... 723
38.4. AC Characteristics ..... 733
39. DC and AC Characteristics Graphs and Tables ..... 755
39.1. Graphs ..... 756
40. Packaging Information ..... 775
40.1. Package Details. ..... 777
41. Revision History. ..... 800
The Microchip Web Site. ..... 801
Customer Change Notification Service. ..... 801
Customer Support ..... 801
Product Identification System ..... 802
Microchip Devices Code Protection Feature ..... 802
Legal Notice. ..... 803
Trademarks ..... 803
Quality Management System Certified by DNV. ..... 804
Worldwide Sales and Service ..... 805

## 1. Device Overview

This document contains device specific information for the following devices:

| • PIC18F26K40 | • PIC18LF26K40 |
| :--- | :--- |
| • PIC18F45K40 | • PIC18LF45K40 |
| • PIC18F46K40 | • PIC18LF46K40 |

This family offers the advantages of all PIC18 microcontrollers - namely, high computational performance at an economical price - with the addition of high-endurance Program Flash Memory. In addition to these features, the PIC18(L)F26/45/46K40 family introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power sensitive applications.

### 1.1 New Core Features

### 1.1.1 XLP Technology

All of the devices in the PIC18(L)F26/45/46K40 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include:

- Alternate Run Modes: By clocking the controller from the secondary oscillator or the internal oscillator block, power consumption during code execution can be reduced by as much as $90 \%$.
- Multiple Idle Modes: The controller can also run with its CPU core disabled but the peripherals still active. In these states, power consumption can be reduced even further, to as little as $4 \%$ of normal operation requirements.
- On-the-fly Mode Switching: The power-managed modes are invoked by user code during operation, allowing the user to incorporate power-saving ideas into their application's software design.
- Peripheral Module Disable: Modules that are not being used in the code can be selectively disabled using the PMD module. This further reduces the power consumption.


### 1.1.2 Multiple Oscillator Options and Features

All of the devices in the PIC18(L)F26/45/46K4Ofamily offer several different oscillator options. The PIC18(L)F26/45/46K40 family can be clocked from several different sources:

- HFINTOSC
- $\quad 1-64 \mathrm{MHz}$ precision digitally controlled internal oscillator
- LFINTOSC
- $\quad 31 \mathrm{kHz}$ internal oscillator
- EXTOSC
- External clock (EC)
- Low-power oscillator (LP)
- Medium power oscillator (XT)
- High-power oscillator (HS)
- SOSC
- Secondary oscillator circuit operating at 31 kHz
- A Phase Lock Loop (PLL) frequency multiplier ( 4 x ) is available to the External Oscillator modes enabling clock speeds of up to 64 MHz
- Fail-Safe Clock Monitor: This option constantly monitors the main clock source against a reference signal provided by the LFINTOSC. If a clock failure occurs, the controller is switched to the internal oscillator block, allowing for continued operation or a safe application shutdown.


### 1.2 Other Special Features

- Memory Endurance: The Flash cells for both program memory and data EEPROM are rated to last for many thousands of erase/write cycles - up to 10 K for program memory and 100 K for EEPROM. Data retention without refresh is conservatively estimated to be greater than 40 years.
- Self-programmability: These devices can write to their own program memory spaces under internal software control. By using a boot loader routine located in the protected Boot Block at the top of program memory, it becomes possible to create an application that can update itself in the field.
- Extended Instruction Set: The PIC18(L)F26/45/46K40 family includes an optional extension to the PIC18 instruction set, which adds eight new instructions and an Indexed Addressing mode. This extension, enabled as a device configuration option, has been specifically designed to optimize reentrant application code originally developed in high-level languages, such as C.
- Enhanced Peripheral Pin Select: The Peripheral Pin Select (PPS) module connects peripheral inputs and outputs to the device I/O pins. Only digital signals are included in the selections. All analog inputs and outputs remain fixed to their assigned pins.
- Enhanced Addressable EUSART: This serial communication module is capable of standard RS-232 operation and provides support for the LIN bus protocol. Other enhancements include automatic baud rate detection and a 16 -bit Baud Rate Generator for improved resolution. When the microcontroller is using the internal oscillator block, the EUSART provides stable operation for applications that talk to the outside world without using an external crystal (or its accompanying power requirement).
- 10 -bit A/D Converter with Computation: This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period and thus, reduce code overhead. It has a new module called $A D C^{2}$ with computation features, which provides a digital filter and threshold interrupt functions.
- Windowed Watchdog Timer (WWDT):
- Timer monitoring of overflow and underflow events
- Variable prescaler selection
- Variable window size selection
- All sources configurable in hardware or software


### 1.3 Details on Individual Family Members

Devices in the PIC18(L)F26/45/46K40 family are available in 28/40/44-pin packages. The block diagram for this device is shown in Figure 1-1.

The devices have the following differences:

1. Program Flash Memory
2. Data Memory SRAM
3. Data Memory EEPROM
4. A/D channels
5. I/O ports
6. Enhanced USART
7. Input Voltage Range/Power Consumption

All other features for devices in this family are identical. These are summarized in the following Device Features table.

The pinouts for all devices are listed in the pin summary tables.
Table 1-1. Device Features

| Features | PIC18(L)F26K40 | PIC18(L)F45K40 | PIC18(L)F46K40 |
| :---: | :---: | :---: | :---: |
| Program Memory (Bytes) | 65536 | 32768 | 65536 |
| Program Memory (Instructions) | 32768 | 16384 | 32768 |
| Data Memory (Bytes) | 3720 | 2048 | 3720 |
| Data EEPROM Memory (Bytes) | 1024 | 256 | 1024 |
| I/O Ports | A, B, C, $\mathrm{E}^{(1)}$ | A,B,C,D,E | A,B,C,D,E |
| Capture/Compare/PWM Modules (CCP) | 2 | 2 | 2 |
| 10-Bit Pulse-Width Modulator (PWM) | 2 | 2 | 2 |
| 10-Bit Analog-to-Digital Module (ADC ${ }^{2}$ ) with Computation Accelerator | 4 internal <br> 24 external | 4 internal 35 external | 4 internal 35 external |
| Packages | 28-pin SPDIP 28-pin SOIC <br> 28-pin SSOP <br> 28-pin QFN <br> 28-pin UQFN | 40-pin PDIP <br> 40-pin UQFN <br> 44-pin QFN <br> 44-pin TQFP | 40-pin PDIP <br> 40-pin UQFN <br> 44-pin QFN <br> 44-pin TQFP |
| Interrupt Sources | 36 |  |  |
| Timers (16-/8-bit) | 4/3 |  |  |
| Serial Communications | $\begin{aligned} & 2 \text { MSSP, } \\ & 2 \text { EUSART } \end{aligned}$ |  |  |
| Enhanced Complementary Waveform Generator (ECWG) | 1 |  |  |
| Zero-Cross Detect (ZCD) | 1 |  |  |
| Data Signal Modulator (DSM) | 1 |  |  |
| Peripheral Pin Select (PPS) | Yes |  |  |
| Peripheral Module Disable (PMD) | Yes |  |  |
| 16-bit CRC with NVMSCAN | Yes |  |  |
| Programmable High/Low-Voltage Detect (HLVD) | Yes |  |  |
| Programmable Brown-out Reset (BOR) | Yes |  |  |
| Resets (and Delays) | POR, BOR, RESET Instruction, |  |  |


| Features | PIC18(L)F26K40 | PIC18(L)F45K40 | PIC18(L)F46K40 |
| :---: | :---: | :---: | :---: |
|  | Stack Overflow, <br> Stack Underflow, $\overline{M C L R}$, WWDT, (PWRT, OST) |  |  |
| Instruction Set | 75 Instructions; 83 with Extended Instruction Set enabled |  |  |
| Operating Frequency | DC - 64 MHz |  |  |
| Note 1: RE3 is an input only pin. |  |  |  |

Figure 1-1. PIC18(L)F26/45/46K40 Family Block Diagram


Note 1: RE3 is only available when $\overline{M C L R}$ functionality is disabled.
2: OSC1/CLKIN and OSC2/CLKOUT are only available in select oscillator modes.
3: PORTD and PORTE<2:0> not implemented on 28-pin devices.

### 1.4 Register and Bit naming conventions

### 1.4.1 Register Names

When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance, and control identifier. The control registers section will show just one instance of all the register names with an ' $x$ ' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one.

### 1.4.2 Bit Names

There are two variants for bit names:

- Short name: Bit function abbreviation
- Long name: Peripheral abbreviation + short name


### 1.4.2.1 Short Bit Names

Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant.

Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is RegisterNamebits.ShortName. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction COG1CONObits.EN $=1$.

Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore plus the name of the register in which the bit resides to avoid naming contentions.

### 1.4.2.2 Long Bit Names

Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN.

Long bit names are useful in both C and assembly programs. For example, in C the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF
COG1CONO, G1EN instruction.

### 1.4.2.3 Bit Fields

Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CONO register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode:

COG1CONObits.MD $=0 \times 5$;
Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name MD2 and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode:

## Example 1:

```
MOVLW ~ (1<<G1MD1)
ANDWF COG1CONO,F
MOVLW 1<<G1MD2 | 1<<G1MD0
IORWF COG1CONO,F
```


## Example 2:

```
BSF COG1CON0,G1MD2
BCF COG1CON0,G1MD1
BSF COG1CONO,G1MD0
```


### 1.4.3 Register and Bit Naming Exceptions

### 1.4.3.1 Status, Interrupt, and Mirror Bits

Status, interrupt enables, interrupt flags, and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant.

### 1.4.3.2 Legacy Peripherals

There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to the following:

- EUSART
- MSSP


## 2. Guidelines for Getting Started with PIC18(L)F26/45/46K40 Microcontrollers

### 2.1 Basic Connection Requirements

Getting started with the PIC18(L)F26/45/46K40 family of 8-bit microcontrollers requires attention to a minimal set of device pin connections before proceeding with development.

The following pins must always be connected:

- $\quad$ All $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ pins (see Power Supply Pins)
- $\overline{M C L R}$ pin (see Master Clear (MCLR) Pin)

These pins must also be connected if they are being used in the end application:

- ICSPCLK/ICSPDAT pins used for In-Circuit Serial Programming ${ }^{\text {TM }}$ (ICSP ${ }^{\text {TM }}$ ) and debugging purposes (see ICSP ${ }^{\text {TM }}$ Pins)
- OSCI and OSCO pins when an external oscillator source is used (see External Oscillator Pins)

Additionally, the following pins may be required:

- $\quad \mathrm{V}_{\text {REF }}+/ \mathrm{V}_{\text {REF }}-$ pins are used when external voltage reference for analog modules is implemented The minimum mandatory connections are shown in the figure below.

Figure 2-1. Recommended Minimum Connections


### 2.2 Power Supply Pins

### 2.2.1 Decoupling Capacitors

The use of decoupling capacitors on every pair of power supply pins ( $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ ) is required.
Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: A $0.1 \mu \mathrm{~F}(100 \mathrm{nF}), 10-20 \mathrm{~V}$ capacitor is recommended. The capacitor should be a low-ESR device, with a resonance frequency in the range of 200 MHz and higher. Ceramic capacitors are recommended.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the
device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is no greater than 0.25 inch ( 6 mm ).
- Handling high-frequency noise: If the board is experiencing high-frequency noise (upward of tens of MHz ), add a second ceramic type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of $0.01 \mu \mathrm{~F}$ to $0.001 \mu \mathrm{~F}$. Place this second capacitor next to each primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible (e.g., $0.1 \mu \mathrm{~F}$ in parallel with $0.001 \mu \mathrm{~F}$ ).
- Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB trace inductance.


### 2.2.2 Tank Capacitors

On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits, including microcontrollers, to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from $4.7 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$.

### 2.3 Master Clear (MCLR) Pin

The $\overline{M C L R}$ pin provides two specific device functions: Device Reset, and Device Programming and Debugging. If programming and debugging are not required in the end application, a direct connection to $V_{D D}$ may be all that is required. The addition of other components, to help increase the application's resistance to spurious Resets from voltage sags, may be beneficial. A typical configuration is shown in Figure 2-1. Other circuit designs may be implemented, depending on the application's requirements.

During programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels $\left(\mathrm{V}_{\mathrm{IH}}\right.$ and $\left.\mathrm{V}_{\mathrm{IL}}\right)$ and fast signal transitions must not be adversely affected. Therefore, specific values of R1 and C1 will need to be adjusted based on the application and PCB requirements. For example, it is recommended that the capacitor, C 1 , be isolated from the $\overline{\mathrm{MCLR}}$ pin during programming and debugging operations by using a jumper (Figure 2-2). The jumper is replaced for normal run-time operations.
Any components associated with the $\overline{M C L R}$ pin should be placed within 0.25 inch ( 6 mm ) of the pin.
Figure 2-2. Example of MCLR Pin Connections


## Note:

1. $R 1 \leq 10 \mathrm{k} \Omega$ is recommended. A suggested starting value is $10 \mathrm{k} \Omega$. Ensure that the $\overline{M C L R}$ pin $V_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ specifications are met.
2. $\mathrm{R} 2 \leq 470 \Omega$ will limit any current flowing into $\overline{\mathrm{MCLR}}$ from the extended capacitor, C 1 , in the event of $\overline{M C L R}$ pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the $\overline{M C L R}$ pin $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ specifications are met.

### 2.4 ICSP $^{\text {TM }}$ Pins

The ICSPCLK and ICSPDAT pins are used for In-Circuit Serial Programming ${ }^{\text {TM }}$ (ICSP ${ }^{\text {TM }}$ ) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of ohms, not to exceed $100 \Omega$.

Pull-up resistors, series diodes and capacitors on the ICSPCLK and ICSPDAT pins are not recommended as they can interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits, and pin input voltage high $\left(\mathrm{V}_{\mathrm{IH}}\right)$ and input low $\left(\mathrm{V}_{\mathrm{IL}}\right)$ requirements.
For device emulation, ensure that the "Communication Channel Select" (i.e., ICSPCLK/ICSPDAT pins), programmed into the device, matches the physical connections for the ICSP to the Microchip debugger/ emulator tool.

For more information on available Microchip development tools connection requirements, refer to the "Development Support" section.

## Related Links

Development Support

### 2.5 External Oscillator Pins

Many microcontrollers have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator.

The oscillator circuit should be placed on the same side of the board as the device. Place the oscillator circuit close to the respective oscillator pins with no more than 0.5 inch ( 12 mm ) between the circuit components and the pins. The load capacitors should be placed next to the oscillator itself, on the same side of the board.

Use a grounded copper pour around the oscillator circuit to isolate it from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed.

Layout suggestions are shown in the following figure. In-line packages may be handled with a singlesided layout that completely encompasses the oscillator pins. With fine-pitch packages, it is not always possible to completely surround the pins and components. A suitable solution is to tie the broken guard sections to a mirrored ground layer. In all cases, the guard trace(s) must be returned to ground.

Figure 2-3. Suggested Placement of the Oscillator Circuit


Fine-Pitch (Dual-Sided) Layouts:


In planning the application's routing and I/O assignments, ensure that adjacent port pins, and other signals in close proximity to the oscillator, are benign (i.e., free of high frequencies, short rise and fall times, and other similar noise).

For additional information and design guidance on oscillator circuits, refer to these Microchip Application Notes, available at the corporate website (www.microchip.com):

- AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC ${ }^{\text {TM }}$ and PICmicro ${ }^{\circledR}$ Devices"
- AN849, "Basic PICmicro ${ }^{\circledR}$ Oscillator Design"
- AN943, "Practical PICmicro ${ }^{\circledR}$ Oscillator Analysis and Design"
- AN949, "Making Your Oscillator Work"


## Related Links

Oscillator Module (with Fail-Safe Clock Monitor)

### 2.6 Unused I/Os

Unused I/O pins should be configured as outputs and driven to a logic low state. Alternatively, connect a $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ resistor to $\mathrm{V}_{\mathrm{SS}}$ on unused pins to drive the output to logic low.

## 3. Device Configuration

Device configuration consists of Configuration Words, Code Protection, Device ID and Rev ID.

### 3.1 Configuration Words

There are six Configuration Word bits that allow the user to setup the device with several choices of oscillators, Resets and memory protection options. These are implemented as Configuration Word 1 through Configuration Word 6 at 300000h through 30000Bh.

Important: The DEBUG bit in Configuration Words is managed automatically by device development tools including debuggers and programmers. For normal device operation, this bit should be maintained as a ' 1 '.

### 3.2 Code Protection

Code protection allows the device to be protected from unauthorized access. Program memory protection and data memory are controlled independently. Internal access to the program memory is unaffected by any code protection setting.

### 3.2.1 Program Memory Protection

The entire program memory space is protected from external reads and writes by the $\overline{\mathrm{CP}}$ bit. When $\overline{\mathrm{CP}}=$ 0 , external reads and writes of program memory are inhibited and a read will return all '0's. The CPU can continue to read program memory, regardless of the protection bit settings. Self-writing the program memory is dependent upon the write protection setting.

### 3.2.2 Data memory protection

The entire Data EEPROM Memory space is protected from external reads and writes by the CPD bit. When $\overline{\mathrm{CPD}}=0$, external reads and writes of Data EEPROM Memory are inhibited and a read will return all '0's. The CPU can continue to read Data EEPROM Memory regardless of the protection bit settings.

### 3.3 Write Protection

Write protection allows the device to be protected from unintended self-writes. Applications, such as boot loader software, can be protected while allowing other regions of the program memory to be modified.
The WRT bits define the size of the program memory block that is protected.

### 3.4 User ID

Eight words in the memory space (200000h-200000Fh) are designated as ID locations where the user can store checksum or other code identification numbers. These locations are readable and writable during normal execution. See the "User ID, Device ID and Configuration Word Access" section for more information on accessing these memory locations. For more information on checksum calculation, see the "PIC18(L)F26/45/46K40 Memory Programming Specification", (DS40001772).

## Related Links

User ID, Device ID and Configuration Word Access

### 3.5 Device ID and Revision ID

The 16 -bit device ID word is located at $0 \times 3$ FFFFE and the 16 -bit revision ID is located at $0 \times 3$ FFFFC. These locations are read-only and cannot be erased or modified.

Development tools, such as device programmers and debuggers, may be used to read the Device ID, Revision ID and Configuration Words. Refer to the "Nonvolatile Memory (NVM) Control" section for more information on accessing these locations.

## Related Links

(NVM) Nonvolatile Memory Control

### 3.6 Register Summary - Configuration Words

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x300000 | CONFIG1 | 7:0 |  | RSTOSC[2:0] |  |  | FEXTOSC[2:0] |  |  |
|  |  | 15:8 |  | FCMEN |  | CSWEN |  |  | CLKOUTEN |
| $0 \times 3$ | CON | 7:0 | BOREN[1:0] | LPBOREN |  |  |  | PWRTE | MCLRE |
|  |  | 15:8 | XINST | DEBUG | STVREN | PPS1WAY | ZCD | BORV[1:0] |  |
|  |  | 7:0 |  | WDTE[1:0] | WDTCPS[4:0] |  |  |  |  |
|  |  | 15:8 |  | WDTCCS[2:0] |  |  | WDTCWS[2:0] |  |  |
| 0x300006 | CONFIG4 | 7:0 |  |  |  | WRT3 | WRT2 | WRT1 | WRT0 |
|  |  | 15:8 |  | LVP | SCANE |  | WRTD | WRTB | WRTC |
| 0x300008 | CONFIG5 | 7:0 |  |  |  |  |  | $\overline{\text { CPD }}$ | $\overline{\mathrm{CP}}$ |
|  |  | 15:8 |  |  |  |  |  |  |  |
| 0x30000A | CONFIG6 | 7:0 |  |  |  | EBTR3 | EBTR2 | EBTR1 | EBTR0 |
|  |  | 15:8 |  |  |  |  |  | EBTRB |  |

### 3.7 Register Definitions: Configuration Words

### 3.7.1 CONFIG1

Name: CONFIG1
Offset: 0x300000
Configuration word 1
Oscillators

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | FCMEN |  | CSWEN |  |  | CLKOUTEN |
| Access |  | R/W |  |  | R/W |  |  | R/W |
| Reset |  | 1 |  |  | 1 |  |  | 1 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  |  |  | RSTOSC[2:0] |  |  | FEXTOSC[2:0] |  |  |
| Access |  | R/W | R/W | R/W |  | R/W | R/W | R/W |
| Reset |  | 1 | 1 | 1 |  | 1 | 1 | 1 |

Bit 13 - FCMEN Fail-Safe Clock Monitor Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Fail Safe Clock Monitor enabled |
| 0 | Fail Safe Clock Monitor disabled |

Bit 11 - CSWEN Clock Switch Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Writing to NOSC and NDIV is allowed |
| 0 | The NOSC and NDIV bits cannot be changed by user software |

Bit 8 - $\overline{\text { CLKOUTEN }}$ Clock Out Enable bit
If $\operatorname{FEXTOSC}=\mathrm{HS}, \mathrm{XT}$, LP, then this bit is ignored.
Otherwise:

| Value | Description |
| :--- | :--- |
| 1 | CLKOUT function is disabled; I/O function on OSC2 |
| 0 | CLKOUT function is enabled; Fosc/4 clock appears at OSC2 |

Bits 6:4-RSTOSC[2:0] Power-up Default Value for COSC bits
This value is the Reset default value for COSC and selects the oscillator first used by user software.
Refer to COSC operation.

| Value | Description |
| :--- | :--- |
| 111 | EXTOSC operating per FEXTOSC bits (device manufacturing default) |
| 110 | HFINTOSC with HFFRQ $=4 \mathrm{MHz}$ and CDIV $=4: 1$ |
| 101 | LFINTOSC |
| 100 | SOSC |
| 011 | Reserved |
| 010 | EXTOSC with $4 \times$ PLL, with EXTOSC operating per FEXTOSC bits |
| 001 | Reserved |
| 000 | HFINTOSC with HFFRQ $=64 \mathrm{MHz}$ and CDIV $=1: 1$. Resets COSC/NOSC to $\mathrm{b}^{\prime} 110^{\prime}$. |

Bits 2:0 - FEXTOSC[2:0] FEXTOSC External Oscillator Mode Selection bits

| Value | Description |
| :--- | :--- |
| 111 | EC (external clock) above 8 MHz |
| 110 | EC (external clock) for 500 kHz to 8 MHz |
| 101 | EC (external clock) below 500 kHz |
| 100 | Oscillator not enabled |
| 011 | Reserved (do not use) |
| 010 | HS (crystal oscillator) above 8 MHz |
| 001 | XT (crystal oscillator) above 500 kHz , below 8 MHz |
| 000 | LP (crystal oscillator) optimized for 32.768 kHz |

## Related Links

OSCFRQ
OSCCON2

### 3.7.2 CONFIG2

Name: CONFIG2
Offset: 0x300002
Configuration Word 2
Supervisor


Bit 15 - $\overline{\text { XINST }}$ Extended Instruction Set Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Extended Instruction Set and Indexed Addressing mode disabled (Legacy mode) |
| 0 | Extended Instruction Set and Indexed Addressing mode enabled |

Bit 13 - $\overline{\text { DEBUG }}$ Debugger Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Background debugger disabled |
| 0 | Background debugger enabled |

Bit 12 - STVREN Stack Overflow/Underflow Reset Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Stack Overflow or Underflow will cause a Reset |
| 0 | Stack Overflow or Underflow will not cause a Reset |

Bit 11 - PPS1WAY PPSLOCKED bit One-Way Set Enable bit

| Value | Description |
| :--- | :--- |
| 1 | The PPSLOCKED bit can only be set once after an unlocking sequence is executed; once <br> PPSLOCK is set, all future changes to PPS registers are prevented |
| 0 | The PPSLOCKED bit can be set and cleared as needed (provided an unlocking sequence is <br> executed) |

Bit 10 - $\overline{\text { ZCD }}$ ZCD Disable bit

| Value | Description |
| :--- | :--- |
| 1 | ZCD disabled. ZCD can be enabled by setting the ZCDSEN bit of ZCDCON |
| 0 | ZCD always enabled, PMDx[ZCDMD] bit is ignored |

Bits 9:8-BORV[1:0] Brown-out Reset Voltage Selection bit PIC18F device:

| Value | Description |
| :--- | :--- |
| 11 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 2.45 V |
| 10 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 2.45 V |
| 01 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 2.7 V |
| 00 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 2.85 V |

## PIC18LF device:

| Value | Description |
| :--- | :--- |
| 11 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 1.90 V |
| 10 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 2.45 V |
| 01 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 2.7 V |
| 00 | Brown-out Reset Voltage $\left(\mathrm{V}_{\mathrm{BOR}}\right)$ set to 2.85 V |

Bits 7:6 - BOREN[1:0] Brown-out Reset Enable bits
When enabled, Brown-out Reset Voltage ( $\mathrm{V}_{\mathrm{BOR}}$ ) is set by BORV bit

| Value | Description |
| :--- | :--- |
| 11 | Brown-out Reset enabled, SBOREN bit is ignored |
| 10 | Brown-out Reset enabled while running, disabled in Sleep; SBOREN is ignored |
| 01 | Brown-out Reset enabled according to SBOREN |
| 00 | Brown-out Reset disabled |

Bit 5 - $\overline{\text { LPBOREN }}$ Low-Power BOR Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Low-Power Brown-out Reset is disabled |
| 0 | Low-Power Brown-out Reset is enabled |

Bit 1 - PWRTE Power-up Timer Enable bit

| Value | Description |
| :--- | :--- |
| 1 | PWRT disabled |
| 0 | PWRT enabled |

Bit 0 - MCLRE Master Clear (MCLR) Enable bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| $x$ | If $\mathrm{LVP}=1$ | $R E 3$ pin function is $\overline{\mathrm{MCLR}}$ |
| 1 | If LVP $=0$ | $\overline{\text { MCLR }}$ pin is $\overline{M C L R}$ |
| 0 | If LVP $=0$ | $\overline{\text { MCLR }}$ pin function is port defined function |

Note: BORV - The higher voltage setting is recommended for operation at or above 16 MHz .

## Related Links

PMD2

### 3.7.3 CONFIG3

Name: CONFIG3
Offset: 0x300004
Configuration Word 3
Windowed Watchdog Timer

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | WDTCCS[2:0] |  |  | WDTCWS[2:0] |  |  |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 1 | 1 | 1 | 1 | 1 | 1 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  |  | WDTE[1:0] |  | WDTCPS[4:0] |  |  |  |  |
| Access |  | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 13:11 - WDTCCS[2:0] WDT Input Clock Selector bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| $x$ | WDTE=00 | These bits have no effect |
| 111 | WDTE $\neq 00$ | Software Control |
| 110 to | WDTE $=00$ | Reserved (Default to LFINTOSC) |
| 010 |  |  |
| 001 | WDTE 00 | WDT reference clock is the 31.25 kHz MFINTOSC |
| 000 | WDTE $\neq 00$ | WDT reference clock is the 31.0 kHz LFINTOSC (default value) |

Bits 10:8 - WDTCWS[2:0] WDT Window Select bits

| WDTCWS | WDTCON1[WINDOW] at POR |  |  | Software control of | Keyed access <br> (Vequired? |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 111 | 111 | n/a | Window delay <br> Percent of time | Window opening <br> Percent of time | SINDOW |
| 110 | 110 | n/a | 100 | Yes | No |
| 101 | 101 | 25 | 75 |  |  |
| 100 | 100 | 37.5 | 62.5 |  |  |
| 011 | 011 | 50 | 50 | No |  |
| 010 | 010 | 62.5 | 37.5 |  | Yes |
| 001 | 001 | 75 | 25 |  |  |
| 000 | 000 | 87.5 | 12.5 |  |  |

Bits 6:5 - WDTE[1:0] WDT Operating Mode bits

## PIC18(L)F26/45/46K40

| Value | Description |
| :--- | :--- |
| 11 | WDT enabled regardless of Sleep; SEN bit in WDTCON0 is ignored |
| 10 | WDT enabled while Sleep $=0$, suspended when Sleep $=1$; SEN bit in WDTCON0 is ignored |
| 01 | WDT enabled/disabled by SEN bit in WDTCON0 0 |
| 00 | WDT disabled, SEN bit in WDTCONO is ignored |

Bits 4:0 - WDTCPS[4:0] WDT Period Select bits

| WDTCPS | WDTCONO[WDTPS] at POR |  |  |  | Software Control of WDTPS? |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Value | Divider Ratio |  | Typical Time Out $\left(F_{\mathrm{IN}}=31 \mathrm{kHz}\right)$ |  |
| 11111 | 01011 | 1:65536 | $2^{16}$ | 2s | Yes |
| $\begin{gathered} 11110 \\ \ldots \\ 10011 \end{gathered}$ | $\begin{gathered} 11110 \\ \ldots \\ 10011 \end{gathered}$ | 1:32 | $2^{5}$ | 1 ms | No |
| 10010 | 10010 | 1:8388608 | $2^{23}$ | 256s |  |
| 10001 | 10001 | 1:4194304 | $2^{22}$ | 128s |  |
| 10000 | 10000 | 1:2097152 | $2^{21}$ | 64s |  |
| 01111 | 01111 | 1:1048576 | $2^{20}$ | 32s |  |
| 01110 | 01110 | 1:524299 | $2^{19}$ | 16s |  |
| 01101 | 01101 | 1:262144 | $2^{18}$ | 8 s |  |
| 01100 | 01100 | 1:131072 | $2^{17}$ | 4 s |  |
| 01011 | 01011 | 1:65536 | $2^{16}$ | 2s |  |
| 01010 | 01010 | 1:32768 | $2^{15}$ | 1 s |  |
| 01001 | 01001 | 1:16384 | $2^{14}$ | 512 ms | Yes |
| 01000 | 01000 | 1:8192 | $2^{13}$ | 256 ms |  |
| 00111 | 00111 | 1:4096 | $2^{12}$ | 128 ms |  |
| 00110 | 00110 | 1:2048 | $2^{11}$ | 64 ms |  |
| 00101 | 00101 | 1:1024 | $2^{10}$ | 32 ms |  |
| 00100 | 00100 | 1:512 | $2^{9}$ | 16 ms |  |
| 00011 | 00011 | 1:256 | $2^{8}$ | 8 ms |  |
| 00010 | 00010 | 1:128 | $2^{7}$ | 4 ms |  |
| 00001 | 00001 | 1:64 | $2^{6}$ | 2 ms |  |
| 00000 | 00000 | 1:32 | $2^{5}$ | 1 ms |  |

### 3.7.4 CONFIG4

Name: CONFIG4
Offset: 0x300006
Configuration Word 4
Memory Write Protection


Bit 13 - LVP Low-Voltage Programming Enable bit
The LVP bit cannot be written (to zero) while operating from the LVP programming interface. The purpose of this rule is to prevent the user from dropping out of LVP mode while programming from LVP mode, or accidentally eliminating LVP mode from the Configuration state.

| Value | Description |
| :--- | :--- |
| 1 | Low-voltage programming enabled. $\overline{\text { MCLR }} / V_{\text {PP }}$ pin function is $\overline{\text { MCLR. MCLRE Configuration }}$ <br> 0$\quad \mathrm{HV}$ on $\overline{\text { MCLR }} / V_{\text {PP }}$ must be used for programming |

Bit 12 - SCANE Scanner Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Scanner module is available for use, PMDO[SCANMD] bit enables the module |
| 0 | Scanner module is NOT available for use, PMDO[SCANMD] bit is ignored |

Bit 10 - WRTD Data EEPROM Write Protection bit

| Value | Description |
| :--- | :--- |
| 1 | Data EEPROM NOT write-protected |
| 0 | Data EEPROM write-protected |

Bit 9 - WRTB Boot Block Write Protection bit

| Value | Description |
| :--- | :--- |
| 1 | Boot Block NOT write-protected |
| 0 | Boot Block write-protected |

Bit 8 - WRTC Configuration Register Write Protection bit

| Value | Description |
| :--- | :--- |
| 1 | Configuration Registers NOT write-protected |
| 0 | Configuration Registers write-protected |

Bits 0, 1, 2, 3 - WRTn User NVM Self-Write Protection bits

| Value | Description |
| :--- | :--- |
| 1 | Corresponding Memory Block NOT write-protected |
| 0 | Corresponding Memory Block write-protected |

## Related Links

Program Memory Organization

### 3.7.5 CONFIG5

Name: CONFIG5
Offset: 0x300008
Configuration Word 5
Code Protection


Access
Reset


Bit 1 - CPD Data NVM (DFM) Memory Code Protection bit

| Value | Description |
| :--- | :--- |
| 1 | Data NVM code protection disabled |
| 0 | Data NVM code protection enabled |
| Bit $\mathbf{0 - C P}$ | User NVM Program Memory Code Protection bit |
| Value | Description |
| 1 | User NVM code protection disabled |
| 0 | User NVM code protection enabled |

### 3.7.6 CONFIG6

Name: CONFIG6
Offset: 0x30000A
Configuration Word 6
Memory Read Protection


Bit 9 - EBTRB Table Read Protection bit

| Value | Description |
| :--- | :--- |
| 1 | Memory Boot Block NOT protected from table reads executed in other blocks |
| 0 | Memory Boot Block protected from table reads executed in other blocks |

Bits 0, 1, 2, 3 - EBTRn Table Read Protection bits

| Value | Description |
| :--- | :--- |
| 1 | Corresponding Memory Block NOT protected from table reads executed in other blocks |
| 0 | Corresponding Memory Block protected from table reads executed in other blocks |

## Related Links

Program Memory Organization

### 3.8 Register Summary - Device and Revision

| Offset | Name | Bit Pos. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x3FFFFFC | REVISION ID | 7:0 | MJRREV[1:0] | MNRREV[5:0] |  |  |  |
|  |  | 15:8 | 1010[3:0] |  |  | MJRREV[5:2] |  |
| 0x3FFFFFE | DEVICE ID | 7:0 | DEV[7:0] |  |  |  |  |
|  |  | 15:8 | DEV[15:8] |  |  |  |  |

### 3.9 Register Definitions: Device and Revision

### 3.9.1 DEVICE ID

Name: DEVICE ID
Offset: 0x3FFFFE

Device ID Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DEV[15:8] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | q | q | q | q | q | q | q | q |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | DEV[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | q | q | q | q | q | q | q | q |

Bits 15:0 - DEV[15:0]
Device ID bits

| Device | Device ID |
| :---: | :---: |
| PIC18F26K40 | 6980h |
| PIC18F45K40 | 6940 h |
| PIC18F46K40 | 6920 h |
| PIC18LF26K40 | 6A60h |
| PIC18LF45K40 | 6A20h |
| PIC18LF46K40 | $6 A 00 \mathrm{~h}$ |

### 3.9.2 REVISION ID

Name: REVISION ID
Offset: 0x3FFFFC

Revision ID Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1010[3:0] |  |  |  | MJRREV[5:2] |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 1 | 0 | 1 | 0 | q | q | q | q |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | MJRREV[1:0] |  | MNRREV[5:0] |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | q | q | q | q | q | q | q | q |

Bits 15:12-1010[3:0] Read as '1010'
These bits are fixed with value ' 1010 ' for all devices in this family.
Bits 11:6 - MJRREV[5:0] Major Revision ID bits
These bits are used to identify a major revision. A major revision is indicated by an all-layer revision (A0, $B 0, C 0$, etc.).

Revision A = b'00 0000'
Bits 5:0 - MNRREV[5:0] Minor Revision ID bits
These bits are used to identify a minor revision.

## 4. Oscillator Module (with Fail-Safe Clock Monitor)

### 4.1 Overview

The oscillator module has multiple clock sources and selection features that allow it to be used in a wide range of applications while maximizing performance and minimizing power consumption. Figure 4-1 illustrates a block diagram of the oscillator module.
Clock sources can be supplied from external oscillators, quartz-crystal resonators and ceramic resonators. In addition, the system clock source can be supplied from one of two internal oscillators and PLL circuits, with a choice of speeds selectable via software. Additional clock features include:

- Selectable system clock source between external or internal sources via software.
- Fail-Safe Clock Monitor (FSCM) designed to detect a failure of the external clock source (LP, XT, HS, ECH, ECM, ECL) and switch automatically to the internal oscillator.
- Oscillator Start-up Timer (OST) ensures stability of crystal oscillator sources.

The RSTOSC bits of Configuration Word 1 determine the type of oscillator that will be used when the device runs after Reset, including when it is first powered up.
If an external clock source is selected, the FEXTOSC bits of Configuration Word 1 must be used in conjunction with the RSTOSC bits to select the External Clock mode.

The external oscillator module can be configured in one of the following clock modes, by setting the FEXTOSC<2:0> bits of Configuration Word 1:

- ECL - External Clock Low-Power mode (below 500 kHz )
- ECM - External Clock Medium Power mode ( 500 kHz to 8 MHz )
- ECH - External Clock High-Power mode (above 8 MHz )
- LP - 32 kHz Low-Power Crystal mode
- XT - Medium Gain Crystal or Ceramic Resonator Oscillator mode (between 500 kHz and 8 MHz )
- HS - High Gain Crystal or Ceramic Resonator mode (above 4 MHz )

The ECH, ECM, and ECL Clock modes rely on an external logic level signal as the device clock source. The LP, XT, and HS Clock modes require an external crystal or resonator to be connected to the device. Each mode is optimized for a different frequency range. The internal oscillator block produces low and high-frequency clock sources, designated LFINTOSC and HFINTOSC. Multiple device clock frequencies may be derived from these clock sources.

Figure 4-1. Simplified PIC ${ }^{\circledR}$ MCU Clock Source Block Diagram


## Related Links

CONFIG1

### 4.2 Clock Source Types

Clock sources can be classified as external or internal.
External clock sources rely on external circuitry for the clock source to function. Examples are: oscillator modules (ECH, ECM, ECL mode), quartz crystal resonators or ceramic resonators (LP, XT and HS modes).

Internal clock sources are contained within the oscillator module. The internal oscillator block has two internal oscillators that are used to generate internal system clock sources. The High-Frequency Internal Oscillator (HFINTOSC) can produce 1, 2, 4, 8, 12, 16, 32,48 and 64 MHz clock. The frequency can be controlled through the OSCFRQ register. The Low-Frequency Internal Oscillator (LFINTOSC) generates a fixed 31 kHz frequency.

A 4 x PLL is provided that can be used in conjunction with the external clock.
The system clock can be selected between external or internal clock sources via the NOSC bits. The system clock can be made available on the OSC2/CLKOUT pin for any of the modes that do not use the OSC2 pin. The clock out functionality is governed by the CLKOUTEN bit in the CONFIG1H register. If enabled, the clock out signal is always at a frequency of $\mathrm{F}_{\mathrm{OSc}} / 4$.

## Related Links

OSCFRQ
4x PLL

Clock Switching

### 4.2.1 External Clock Sources

An external clock source can be used as the device system clock by performing one of the following actions:

- Program the RSTOSC<2:0> and FEXTOSC<2:0> bits in the Configuration Words to select an external clock source that will be used as the default system clock upon a device Reset.
- Write the NOSC<2:0> and NDIV<3:0> bits to switch the system clock source.


## Related Links

Clock Switching

### 4.2.1.1 EC Mode

The External Clock (EC) mode allows an externally generated logic level signal to be the system clock source. When operating in this mode, an external clock source is connected to the OSC1 input. OSC2/ CLKOUT is available for general purpose I/O or CLKOUT. The following figure shows the pin connections for EC mode.

EC mode has three power modes to select from through Configuration Words:

- ECH - High power, above 8 MHz
- ECM - Medium power, $500 \mathrm{kHz}-8 \mathrm{MHz}$
- ECL - Low power, below 500 kHz

The Oscillator Start-up Timer (OST) is disabled when EC mode is selected. Therefore, there is no delay in operation after a Power-on Reset (POR) or wake-up from Sleep. Because the PIC ${ }^{\circledR} \mathrm{MCU}$ design is fully static, stopping the external clock input will have the effect of halting the device while leaving all data intact. Upon restarting the external clock, the device will resume operation as if no time had elapsed.

Figure 4-2. External Clock (EC) Mode Operation


Note:

1. Output depends upon CLKOUTEN bit of the Configuration Words (CONFIG1H).

### 4.2.1.2 LP, XT, HS Modes

The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 4-3). The three modes select a low, medium or high gain setting of the internal inverter-amplifier to support various resonator types and speed.

LP Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is designed to drive only 32.768 kHz tuning-fork type crystals (watch crystals).
XT Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification (above $500 \mathrm{kHz}-8 \mathrm{MHz}$ ).

HS Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting (above 8 MHz ).

Figure 4-3 and Figure 4-4 show typical circuits for quartz crystal and ceramic resonators, respectively.
Figure 4-3. Quartz Crystal Operation (LP, XT or HS Mode)


## Note:

1. A series resistor $\left(R_{S}\right)$ may be required for quartz crystals with low drive level.
2. The value of $R_{F}$ varies with the Oscillator mode selected (typically between $2 M \Omega$ to $10 M \Omega$ ).

Figure 4-4. Ceramic Resonator Operation

## (XT or HS Mode)



## Note:

1. A series resistor $\left(R_{S}\right)$ may be required for ceramic resonators with low drive level.
2. The value of $R_{F}$ varies with the Oscillator mode selected (typically between $2 M \Omega$ to $10 M \Omega$ ).
3. An additional parallel feedback resistor $\left(R_{P}\right)$ may be required for proper ceramic resonator operation.

### 4.2.1.3 Oscillator Start-up Timer (OST)

If the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) counts 1024 oscillations from OSC1. This occurs following a Power-on Reset (POR), or a wake-up from Sleep. The OST ensures that the oscillator circuit, using a quartz crystal resonator or ceramic resonator, has started and is providing a stable system clock to the oscillator module.

### 4.2.1.4 4x PLL

The oscillator module contains a 4 x PLL that can be used with the external clock sources to provide a system clock source. The input frequency for the PLL must fall within specifications.
The PLL can be enabled for use by one of two methods:

1. Program the RSTOSC bits in the Configuration Word 1 to ' 010 ' (enable EXTOSC with $4 x$ PLL).
2. Write the NOSC bits to ' 010 ' (enable EXTOSC with $4 x$ PLL).

## Related Links

PLL Specifications

### 4.2.1.5 Secondary Oscillator

The secondary oscillator is a separate oscillator block that can be used as an alternate system clock source. The secondary oscillator is optimized for 32.768 kHz , and can be used with an external crystal oscillator connected to the SOSCI and SOSCO device pins, or an external clock source connected to the SOSCIN pin. The secondary oscillator can be selected during run-time using clock switching.
Figure 4-5. Quartz Crystal Operation (Secondary Oscillator)


## Note:

1. Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
2. Always verify oscillator performance over the $V_{D D}$ and temperature range that is expected for the application.
3. For oscillator design assistance, reference the following Microchip Application Notes:

- AN826, "Crystal Oscillator Basics and Crystal Selection for PIC ${ }^{\circledR}$ and PIC ${ }^{\circledR}$ Devices" (DS00826)
- AN849, "Basic PIC ${ }^{\circledR}$ Oscillator Design" (DS00849)
- AN943, "Practical PIC ${ }^{\circledR}$ Oscillator Analysis and Design" (DS00943)
- AN949, "Making Your Oscillator Work" (DS00949)
- TB097, "Interfacing a Micro Crystal MS1V-T1K 32.768 kHz Tuning Fork Crystal to a PIC16F690/SS" (DS91097)
- AN1288, "Design Practices for Low-Power External Oscillators" (DS01288)


## Related Links

Clock Switching

### 4.2.2 Internal Clock Sources

The device may be configured to use the internal oscillator block as the system clock by performing one of the following actions:

- Program the RSTOSC<2:0> bits in Configuration Words to select the INTOSC clock as the default system clock upon a device Reset.
- Write the NOSC<2:0> bits to switch the system clock source to the internal oscillator during runtime.

In INTOSC mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT is available for general purpose I/O or CLKOUT.
The function of the OSC2/CLKOUT pin is determined by the CLKOUTEN bit in Configuration Words.
The internal oscillator block has two independent oscillators that can produce two internal system clock sources.

1. The HFINTOSC (High-Frequency Internal Oscillator) is factory-calibrated and operates from 1 to 64 MHz . The frequency of HFINTOSC can be selected through the OSCFRQ Frequency Selection register, and fine-tuning can be done via the OSCTUNE register.
2. The LFINTOSC (Low-Frequency Internal Oscillator) is factory-calibrated and operates at 31 kHz .

## Related Links

Clock Switching
OSCFRQ
OSCTUNE

### 4.2.2.1 HFINTOSC

The High-Frequency Internal Oscillator (HFINTOSC) is a precision digitally-controlled internal clock source that produces a stable clock up to 64 MHz . The HFINTOSC can be enabled through one of the following methods:

- Programming the RSTOSC<2:0> bits in Configuration Word 1 to ' $110^{\prime}$ ( $\mathrm{Fosc}_{\mathrm{OS}}=1 \mathrm{MHz}$ ) or ' 000 ’ ( $F_{\text {osc }}=64 \mathrm{MHz}$ ) to set the oscillator upon device Power-up or Reset.
- Write to the $\mathrm{NOSC}<2: 0>$ bits during run-time.

The HFINTOSC frequency can be selected by setting the HFFRQ<3:0> bits.
The NDIV<3:0> bits allow for division of the HFINTOSC output from a range between 1:1 and 1:512.

## Related Links

Clock Switching

### 4.2.2.2 MFINTOSC

The module provides two ( 500 kHz and 31.25 kHz ) constant clock outputs. These clocks are digital divisors of the HFINTOSC clock. Dynamic divider logic is used to provide constant MFINTOSC clock rates for all settings of HFINTOSC.

The MFINTOSC cannot be used to drive the system but it is used to clock certain modules such as the Timers and WWDT.

### 4.2.2.3 LFINTOSC

The Low-Frequency Internal Oscillator (LFINTOSC) is a factory-calibrated 31 kHz internal clock source.
The LFINTOSC is the frequency for the Power-up Timer (PWRT), Windowed Watchdog Timer (WWDT) and Fail-Safe Clock Monitor (FSCM).
The LFINTOSC is enabled through one of the following methods:

- Programming the RSTOSC<2:0> bits of Configuration Word 1 to enable LFINTOSC.
- Write to the NOSC<2:0> bits during run-time.


## Related Links

Clock Switching

### 4.2.2.4 ADCRC (also referred to as FRC)

The ADCRC is an oscillator dedicated to the ADC ${ }^{2}$ module. The ADCRC oscillator can be manually enabled using the ADOEN bit. The ADCRC runs at a fixed frequency of 600 kHz . ADCRC is automatically enabled if it is selected as the clock source for the ADC ${ }^{2}$ module.

### 4.2.3 Oscillator Status and Adjustments

### 4.2.3.1 Internal Oscillator Frequency Adjustment

The internal oscillator is factory-calibrated. This internal oscillator can be adjusted in software by writing to the OSCTUNE register.

The default value of the OSCTUNE register is 00 h . The value is a 6 -bit two's complement number. A value of 1 Fh will provide an adjustment to the maximum frequency. A value of 20 h will provide an adjustment to the minimum frequency.

When the OSCTUNE register is modified, the oscillator frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred.

OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depend on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), WWDT, Fail-Safe Clock Monitor (FSCM) and peripherals, are not affected by the change in frequency.

## Related Links

OSCTUNE

### 4.2.3.2 Oscillator Status and Manual Enable

The Ready status of each oscillator (including the ADCRC oscillator) is displayed in OSCSTAT. The oscillators (but not the PLL) may be explicitly enabled through OSCEN.

## Related Links

OSCSTAT
OSCEN

### 4.2.3.3 HFOR and MFOR Bits

The HFOR and MFOR bits indicate that the HFINTOSC and MFINTOSC is ready. These clocks are always valid for use at all times, but only accurate after they are ready.

When a new value is loaded into the OSCFRQ register, the HFOR and MFOR bits will clear, and set again when the oscillator is ready. During pending OSCFRQ changes the MFINTOSC clock will stall at a high or a low state, until the HFINTOSC resumes operation.

### 4.3 Clock Switching

The system clock source can be switched between external and internal clock sources via software using the New Oscillator Source (NOSC) bits. The following clock sources can be selected using the following:

- External oscillator
- Internal Oscillator Block (INTOSC)


Important: The Clock Switch Enable bit in Configuration Word 1 can be used to enable or disable the clock switching capability. When cleared, the NOSC and NDIV bits cannot be changed by user software. When set, writing to NOSC and NDIV is allowed and would switch the clock frequency.

### 4.3.1 New Oscillator Source (NOSC) and New Divider Selection Request (NDIV) Bits

The New Oscillator Source (NOSC) and New Divider Selection Request (NDIV) bits select the system clock source and frequency that are used for the CPU and peripherals.

When new values of NOSC and NDIV are written to OSCCON1, the current oscillator selection will continue to operate while waiting for the new clock source to indicate that it is stable and ready. In some cases, the newly requested source may already be in use, and is ready immediately. In the case of a divider-only change, the new and old sources are the same, so the source will be ready immediately. The device may enter Sleep while waiting for the switch.
When the new oscillator is ready, the New Oscillator Ready (NOSCR) bit is set and also the Clock Switch Interrupt Flag (CSWIF) bit of PIR1 sets. If Clock Switch Interrupts are enabled (CSWIE = 1), an interrupt will be generated at that time. The Oscillator Ready (ORDY) bit can also be polled to determine when the oscillator is ready in lieu of an interrupt.

Important: The CSWIF interrupt will not wake the system from Sleep.

If the Clock Switch Hold (CSWHOLD) bit is clear, the oscillator switch will occur when the New Oscillator is Ready bit (NOSCR) is set, and the interrupt (if enabled) will be serviced at the new oscillator setting.
If CSWHOLD is set, the oscillator switch is suspended, while execution continues using the current (old) clock source. When the NOSCR bit is set, software should:

- Set CSWHOLD $=0$ so the switch can complete, or
- Copy COSC into NOSC to abandon the switch.

If DOZE is in effect, the switch occurs on the next clock cycle, whether or not the CPU is operating during that cycle.

Changing the clock post-divider without changing the clock source (i.e., changing Fosc from 1 MHz to 2 MHz ) is handled in the same manner as a clock source change, as described previously. The clock source will already be active, so the switch is relatively quick. CSWHOLD must be clear (CSWHOLD $=0$ ) for the switch to complete.
The current COSC and CDIV are indicated in the OSCCON2 register up to the moment when the switch actually occurs, at which time OSCCON2 is updated and ORDY is set. NOSCR is cleared by hardware to indicate that the switch is complete.

## Related Links

Clock Switch and Sleep

### 4.3.2 PLL Input Switch

Switching between the PLL and any non-PLL source is managed as described above. The input to the PLL is established when NOSC selects the PLL, and maintained by the COSC setting.
When NOSC and COSC select the PLL with different input sources, the system continues to run using the COSC setting, and the new source is enabled per NOSC. When the new oscillator is ready (and CSWHOLD = 0), system operation is suspended while the PLL input is switched and the PLL acquires lock. This provides a truly glitch-free clock switch operation.

Important: If the PLL fails to lock, the FSCM will trigger.

### 4.3.3 Clock Switch and Sleep

If OSCCON1 is written with a new value and the device is put to Sleep before the switch completes, the switch will not take place and the device will enter Sleep mode.

When the device wakes from Sleep and the CSWHOLD bit is clear, the device will wake with the 'new' clock active, and the clock switch interrupt flag bit (CSWIF) will be set.

When the device wakes from Sleep and the CSWHOLD bit is set, the device will wake with the 'old' clock active and the new clock will be requested again.

Figure 4-6. Clock Switch (CSWHOLD = 0)


## Note:

1. CSWIF is asserted coincident with NOSCR; interrupt is serviced at OSC\#2 speed.
2. The assertion of NOSCR is hidden from the user because it appears only for the duration of the switch.

Figure 4-7. Clock Switch (CSWHOLD = 1)


## Note:

1. CSWIF is asserted coincident with NOSCR, and may be cleared before or after clearing CSWHOLD $=0$.

Figure 4-8. Clock Switch Abandoned


## Note:

1. CSWIF may be cleared before or after rewriting OSCCON1; CSWIF is not automatically cleared.
2. ORDY = 0 if OSCCON1 does not match OSCCON2; a new switch will begin.

### 4.4 Fail-Safe Clock Monitor

The Fail-Safe Clock Monitor (FSCM) allows the device to continue operating should the external oscillator fail. The FSCM is enabled by setting the FCMEN bit in the Configuration Words. The FSCM is applicable to all external Oscillator modes (LP, XT, HS, ECL/M/H and Secondary Oscillator).

Figure 4-9. FSCM Block Diagram


### 4.4.1 Fail-Safe Detection

The FSCM module detects a failed oscillator by comparing the external oscillator to the FSCM sample clock. The sample clock is generated by dividing the LFINTOSC by 64. See Figure 4-9. Inside the fail detector block is a latch. The external clock sets the latch on each falling edge of the external clock. The sample clock clears the latch on each rising edge of the sample clock. A failure is detected when an entire half-cycle of the sample clock elapses before the external clock goes low.

### 4.4.2 Fail-Safe Operation

When the external clock fails, the FSCM overwrites the COSC bits to select HFINTOSC (3'b110). The frequency of HFINTOSC would be determined by the previous state of the HFFRQ bits and the NDIV/ CDIV bits. The bit flag OSCFIF of the PIR1 register is set. Setting this flag will generate an interrupt if the OSCFIE bit of the PIE1 register is also set. The device firmware can then take steps to mitigate the problems that may arise from a failed clock. The system clock will continue to be sourced from the internal clock source until the device firmware successfully restarts the external oscillator and switches back to external operation, by writing to the NOSC and NDIV bits.

### 4.4.3 Fail-Safe Condition Clearing

The Fail-Safe condition is cleared after a Reset, executing a SLEEP instruction or changing the NOSC and NDIV bits. When switching to the external oscillator or PLL, the OST is restarted. While the OST is running, the device continues to operate from the INTOSC selected in OSCCON1. When the OST times out, the Fail-Safe condition is cleared after successfully switching to the external clock source. The OSCFIF bit should be cleared prior to switching to the external clock source. If the Fail-Safe condition still exists, the OSCFIF flag will again become set by hardware.

### 4.4.4 Reset or Wake-up from Sleep

The FSCM is designed to detect an oscillator failure after the Oscillator Start-up Timer (OST) has expired. The OST is used after waking up from Sleep and after any type of Reset. The OST is not used with the EC Clock modes so that the FSCM will be active as soon as the Reset or wake-up has completed.

Figure 4-10. FSCM Timing Diagram


Note: The system clock is normally at a much higher frequency than the sample clock. The relative frequencies in this example have been chosen for clarity.

### 4.5 Register Summary - OSC

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0ED8 | OSCCON1 | 7:0 |  | NOSC[2:0] |  |  | NDIV[3:0] |  |  |
| 0x0ED9 | OSCCON2 | 7:0 |  | cosc[2:0] |  |  | CDIV[3:0] |  |  |
| 0x0EDA | OSCCON3 | 7:0 | CSWHOLD | SOSCPWR |  | ORDY | NOSCR |  |  |
| 0x0EDB | OSCSTAT | 7:0 | EXTOR | HFOR | MFOR | LFOR | SOR | ADOR | PLLR |
| 0x0EDC | OSCEN | 7:0 | EXTOEN | HFOEN | MFOEN | LFOEN | SOSCEN | ADOEN |  |
| 0x0EDD | OSCTUNE | 7:0 |  |  | HFTUN[5:0] |  |  |  |  |
| 0x0EDE | OSCFRQ | 7:0 |  |  |  |  | HFFRQ[3:0] |  |  |

### 4.6 Register Definitions: Oscillator Control

### 4.6.1 OSCCON1

Name: OSCCON1
Offset: 0xED8

Oscillator Control Register1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | SC[20] |  | NDIV[3:0] |  |  |  |
| Access |  | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  | f | f | $f$ | f | f | f | f |

Bits 6:4 - NOSC[2:0] New Oscillator Source Request bits ${ }^{(1,2,3)}$
The setting requests a source oscillator and PLL combination per Table 4-2.
Table 4-1. Default Oscillator Settings

| CONFIG1[RSTOSC] | SFR Reset Values (fff fffi) |  |  | Initial Fosc Frequency |
| :---: | :---: | :---: | :---: | :---: |
|  | NOSC/COSC | NDIVICDIV | OSCFRQ |  |
| 111 | 111 | 0000 | 4 MHz | EXTOSC per FEXTOSC |
| 110 | 110 | 0010 |  | $\mathrm{F}_{\text {OSC }}=1 \mathrm{MHz}(4 \mathrm{MHz} / 4)$ |
| 101 | 101 | 0000 |  | LFINTOSC |
| 100 | 100 | 0000 |  | SOSC |
| 011 | Reserved |  |  |  |
| 010 | 010 | 0000 | 4 MHz | EXTOSC + 4xPLL ${ }^{(4)}$ |
| 001 | Reserved |  |  |  |
| 000 | 110 | 0000 | 64 MHz | $\mathrm{F}_{\text {OSC }}=64 \mathrm{MHz}$ |

Table 4-2. NOSC Bit Settings

| NOSC<2:0> | Clock Source |
| :---: | :---: |
| 111 | EXTOSC |
| 110 | HFINTOSC(6) |
| 101 | LFINTOSC |
| 100 | SOSC |
| 011 | Reserved |
| 010 | EXTOSC $+4 \times$ PLL(7) |
| 001 | Reserved |
| 000 | Reserved |

Bits 3:0 - NDIV[3:0] New Divider Selection Request bits ${ }^{(2,3)}$
The setting determines the new postscaler division ratio per Table 4-3.

Table 4-3. NDIV Bit Settings

| NDIV $\langle 3: 0>$ | Clock Divider |
| :--- | :--- |
| $1111-1010$ | Reserved |
| 1001 | 512 |
| 1000 | 256 |
| 0111 | 128 |
| 0110 | 64 |
| 0101 | 32 |
| 0100 | 16 |
| 0011 | 8 |
| 0010 | 4 |
| 0001 | 2 |
| 0000 | 1 |

## Note:

1. The default value ( $\mathrm{f} / \mathrm{f}$ ) is determined by the CONFIG1[RSTOSC] Configuration bits. See Table 4-1.
2. If NOSC is written with a reserved value (Table 4-2), the operation is ignored and NOSC is not written.
3. When CONFIG1[CSWEN] = 0 , this register is read-only and cannot be changed from the POR value.
4. EXTOSC must meet the PLL specifications.
5. EXTOSC configured by CONFIG1[FEXTOSC].
6. HFINTOSC frequency is set with the HFFRQ bits.
7. EXTOSC must meet the PLL specifications.

## Related Links

CONFIG1
PLL Specifications

### 4.6.2 OSCCON2

Name: OSCCON2
Offset: 0xED9

Oscillator Control Register 2

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | COSC[2:0] |  |  | CDIV[3:0] |  |  |  |
| Access |  | R | R | R | R | R | R | R |
| Reset |  | q | q | q | q | q | q | q |

Bits 6:4-COSC[2:0] Current Oscillator Source Select bits (read-only) ${ }^{(1,2)}$
Indicates the current source oscillator and PLL combination as shown in the following table.
Table 4-4. COSC Bit Settings

| COSC/NOSC | Clock Source |
| :---: | :---: |
| 111 | EXTOSC(3) |
| 110 | HFINTOSC(4) |
| 101 | LFINTOSC |
| 100 | SOSC |
| 011 | Reserved |
| 010 | EXTOSC + 4x PLL(5) |
| 001 | Reserved |
| 000 | Reserved |

Bits 3:0 - CDIV[3:0] Current Divider Select bits (read-only) ${ }^{(1,2)}$
Indicates the current postscaler division ratio as shown in the follwing table.
Table 4-5. CDIV Bit Settings

| CDIV/NDIV | Clock Divider |
| :--- | :--- |
| $1111-1010$ | Reserved |
| 1001 | 512 |
| 1000 | 256 |
| 0111 | 128 |
| 0110 | 64 |
| 0101 | 32 |
| 0100 | 16 |
| 0011 | 8 |
| 0010 | 4 |


| CDIV/NDIV | Clock Divider |
| :--- | :--- |
| 0001 | 2 |
| 0000 | 1 |

## Note:

1. The POR value is the value present when user code execution begins.
2. The Reset value ( $q / q$ ) is the same as the NOSC/NDIV bits.
3. EXTOSC configured by the CONFIG1[FEXTOSC] bits.
4. HFINTOSC frequency is set with the HFFRQ bits.
5. EXTOSC must meet the PLL specifications.

## Related Links

CONFIG1
PLL Specifications

### 4.6.3 OSCCON3

Name: OSCCON3
Offset: 0xEDA

Oscillator Control Register 3

| Bit | 7 | 6 | 5 | 4 | 2 | 1 | 0 |  |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CSWHOLD | SOSCPWR |  | ORDY | NOSCR |  |  |  |
| Access | R/W/HC | R/W |  |  |  |  |  |  |
| Reset | 0 | 0 | RO | RO |  |  |  |  |

Bit 7 - CSWHOLD Clock Switch Hold bit

| Value | Description |
| :--- | :--- |
| 1 | Clock switch will hold (with interrupt) when the oscillator selected by NOSC is ready |
| 0 | Clock switch may proceed when the oscillator selected by NOSC is ready; when NOSCR <br> becomes ' 1 ', the switch will occur |

Bit 6 - SOSCPWR Secondary Oscillator Power Mode Select bit

| Value | Description |
| :--- | :--- |
| 1 | Secondary oscillator operating in High-Power mode |
| 0 | Secondary oscillator operating in Low-Power mode |

Bit 4 - ORDY Oscillator Ready bit (read-only)

| Value | Description |
| :--- | :--- |
| 1 | OSCCON1 $=$ OSCCON2; the current system clock is the clock specified by NOSC |
| 0 | A clock switch is in progress |

Bit 3 - NOSCR New Oscillator is Ready bit (read-only) ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | A clock switch is in progress and the oscillator selected by NOSC indicates a "ready" <br> condition |
| 0 | A clock switch is not in progress, or the NOSC-selected oscillator is not yet ready |

## Note:

1. If CSWHOLD $=0$, the user may not see this bit set because the bit is set for less than one instruction cycle.

### 4.6.4 OSCSTAT

Name: OSCSTAT
Offset: 0xEDB

Oscillator Status Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EXTOR | HFOR | MFOR | LFOR | SOR | ADOR | PLLR |
| Access | RO | RO | RO | RO | RO | RO | RO |
| Reset | q | q | q | q | q | q | q |

Bit 7 - EXTOR EXTOSC (external) Oscillator Ready bit

| Value | Description |
| :--- | :--- |
| 1 | The oscillator is ready to be used |
| 0 | The oscillator is not enabled, or is not yet ready to be used |

Bit 6 - HFOR HFINTOSC Oscillator Ready bit

| Value | Description |
| :--- | :--- |
| 1 | The oscillator is ready to be used |
| 0 | The oscillator is not enabled, or is not yet ready to be used |

Bit 5 - MFOR MFINTOSC Oscillator Ready bit

| Value | Description |
| :--- | :--- |
| 1 | The oscillator is ready to be used |
| 0 | The oscillator is not enabled, or is not yet ready to be used |

Bit 4 - LFOR LFINTOSC Oscillator Ready bit

| Value | Description |
| :--- | :--- |
| 1 | The oscillator is ready to be used |
| 0 | The oscillator is not enabled, or is not yet ready to be used |

Bit 3 - SOR Secondary (Timer1) Oscillator Ready bit

| Value | Description |
| :--- | :--- |
| 1 | The oscillator is ready to be used |
| 0 | The oscillator is not enabled, or is not yet ready to be used |

Bit 2 - ADOR ADC Oscillator Ready bit

| Value | Description |
| :--- | :--- |
| 1 | The oscillator is ready to be used |
| 0 | The oscillator is not enabled, or is not yet ready to be used | | Bit $\mathbf{0}$ - PLLR | PLL Ready bit |
| :--- | :--- |
| Value | Description |
| 1 | The PLL is ready to be used |
| 0 | The PLL is not enabled, the required input source is not ready, or the PLL is not locked. |

## PIC18(L)F26/45/46K40

### 4.6.5 OSCFRQ

Name: OSCFRQ
Offset: 0xEDE

HFINTOSC Frequency Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | HFFRQ[3:0] |  |  |  |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | q | q | q | q |

Bits 3:0 - HFFRQ[3:0] HFINTOSC Frequency Selection bits

| HFFRQ | Nominal Freq (MHz) |
| :---: | :---: |
| 1001 |  |
| 1010 |  |
| 1111 |  |
| 1110 | Reserved |
| 1101 |  |
| 1100 |  |
| 1011 |  |
| $1000{ }^{(1)}$ | 64 |
| 0111 | 48 |
| 0110 | 32 |
| 0101 | 16 |
| 0100 | 12 |
| 0011 | 8 |
| 0010(1) | 4 |
| 0001 | 2 |
| 0000 | 1 |

## Note:

1. Refer to Table 4-1 for more information.

### 4.6.6 OSCTUNE

Name: OSCTUNE
Offset: 0xEDD

HFINTOSC Tuning Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | HFTUN[5:0] |  |  |  |  |  |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 5:0 - HFTUN[5:0] HFINTOSC Frequency Tuning bits

| Value | Description |
| :--- | :--- |
| 011111 | Maximum frequency |
| 000000 | Center frequency. Oscillator module is running at the calibrated frequency (default value). |
| 100000 | Minimum frequency |

### 4.6.7 OSCEN

Name: OSCEN
Offset: 0xEDC

Oscillator Manual Enable Register

| Bit | 7 | 6 | 5 | 4 |  | 3 | 2 | 1 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EXTOEN | HFOEN | MFOEN | LFOEN | SOSCEN | ADOEN |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

Bit 7 - EXTOEN External Oscillator Manual Request Enable bit

| Value | Description |
| :--- | :--- |
| 1 | EXTOSC is explicitly enabled, operating as specified by CONFIG1[FEXTOSC] |
| 0 | EXTOSC is only enabled if requested by a peripheral |

Bit 6 - HFOEN HFINTOSC Oscillator Manual Request Enable bit

| Value | Description |
| :--- | :--- |
| 1 | HFINTOSC is explicitly enabled, operating as specified by OSCFRQ |
| 0 | HFINTOSC is only enabled if requested by a peripheral |

Bit 5 - MFOEN MFINTOSC ( $500 \mathrm{kHz} / 31.25 \mathrm{kHz}$ ) Oscillator Manual Request Enable bit (Derived from HFINTOSC)

| Value | Description |
| :--- | :--- |
| 1 | MFINTOSC is explicitly enabled |
| 0 | MFINTOSC is only enabled if requested by a peripheral |

Bit 4 - LFOEN LFINTOSC ( 31 kHz ) Oscillator Manual Request Enable bit

| Value | Description |
| :--- | :--- |
| 1 | LFINTOSC is explicitly enabled |
| 0 | LFINTOSC is only enabled if requested by a peripheral |

Bit 3 - SOSCEN Secondary Oscillator Manual Request Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Secondary Oscillator is explicitly enabled, operating as specified by SOSCPWR |
| 0 | Secondary Oscillator is only enabled if requested by a peripheral |

Bit 2 - ADOEN ADC Oscillator Manual Request Enable bit

| Value | Description |
| :--- | :--- |
| 1 | ADC oscillator is explicitly enabled |
| 0 | ADC oscillator is only enabled if requested by a peripheral |

## 5. Reference Clock Output Module

The reference clock output module provides the ability to send a clock signal to the clock reference output pin (CLKR). The reference clock output can also be routed internally as a signal for other peripherals, such as the Data Signal Modulator (DSM), Memory Scanner, and Timer module.

The reference clock output module has the following features:

- Selectable clock source using the CLKRCLK register
- Programmable clock divider
- Selectable duty cycle

Figure 5-1. Clock Reference Block Diagram


Figure 5-2. Clock Reference Timing


### 5.1 Clock Source

The clock source of the reference clock peripheral is selected with the CLK bits. The available clock sources are listed in the following table:

Table 5-1. CLKR Clock Sources

| CLK | Clock Source |
| :---: | :---: |
| 111 | Reserved |
| 110 | Reserved |
| 101 | Reserved |
| 100 | SOSC |
| 011 | MFINTOSC $(500 \mathrm{kHz})$ |
| 010 | LFINTOSC $(31 \mathrm{kHz})$ |
| 001 | HFINTOSC |
| 000 | FOSC |

### 5.1.1 Clock Synchronization

The CLKR output signal is ensured to be glitch-free when the EN bit is set to start the module and enable the CLKR output.

When the reference clock output is disabled, the output signal will be disabled immediately.
Clock dividers and clock duty cycles can be changed while the module is enabled but doing so may cause glitches to occur on the output. To avoid possible glitches, clock dividers and clock duty cycles should be changed only when the EN bit is clear.

### 5.2 Programmable Clock Divider

The module takes the clock input and divides it based on the value of the DIV bits.
The following configurations are available:

- Base Fosc value
- Fosc divided by 2
- Fosc divided by 4
- Fosc divided by 8
- Fosc divided by 16
- Fosc divided by 32
- Fosc divided by 64
- Fosc divided by 128

The clock divider values can be changed while the module is enabled. However, in order to prevent glitches on the output, the DIV bits should only be changed when the module is disabled ( $\mathrm{EN}=0$ ).

### 5.3 Selectable Duty Cycle

The DC bits are used to modify the duty cycle of the output clock. A duty cycle of $0 \%, 25 \%, 50 \%$, or $75 \%$ can be selected for all clock rates when the DIV value is not 0 b 000 . When $\mathrm{DIV}=0 \mathrm{~b} 000$ then the duty cycle defaults to $50 \%$ for all values of DC except 0 b 00 in which case the duty cycle is $0 \%$ (constant low output).
The duty cycle can be changed while the module is enabled. However, in order to prevent glitches on the output, the DC bits should only be changed when the module is disabled ( $\mathrm{EN}=0$ ).

### 5.4 Operation in Sleep Mode

The reference clock module continues to operate and provide a signal output in Sleep for all clock source selections except $\mathrm{F}_{\text {OSC }}$ (CLK=0).

### 5.5 Register Summary: Reference CLK



### 5.6 Register Definitions: Reference Clock

Long bit name prefixes for the Reference Clock peripherals are shown in the following table. Refer to the "Long Bit Names" section for more information.

Table 5-2. TABLE 5-1:

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| CLKR | CLKR |

## Related Links

Long Bit Names

### 5.6.1 CLKRCON

Name: CLKRCON
Offset: 0xF3E

Reference Clock Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EN |  |  | DC[1:0] |  | DIV[2:0] |  |  |
| Access | R/W |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 |  |  | 1 | 0 | 0 | 0 | 0 |

## Bit 7 - EN

Reference Clock Module Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Reference clock module enabled |
| 0 | Reference clock module is disabled |

Bits 4:3 - DC[1:0]
Reference Clock Duty Cycle bits ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 11 | Clock outputs duty cycle of $75 \%$ |
| 10 | Clock outputs duty cycle of $50 \%$ |
| 01 | Clock outputs duty cycle of $25 \%$ |
| 00 | Clock outputs duty cycle of $0 \%$ |

Bits 2:0 - DIV[2:0]
Reference Clock Divider bits

| Value | Description |
| :--- | :--- |
| 111 | Base clock value divided by 128 |
| 110 | Base clock value divided by 64 |
| 101 | Base clock value divided by 32 |
| 100 | Base clock value divided by 16 |
| 011 | Base clock value divided by 8 |
| 010 | Base clock value divided by 4 |
| 001 | Base clock value divided by 2 |
| 000 | Base clock value |

## Note:

1. Bits are valid for reference clock divider values of two or larger, the base clock cannot be further divided.

### 5.6.2 CLKRCLK

Name: CLKRCLK
Offset: 0xF3F

Clock Reference Clock Selection MUX


Bits 2:0 - CLK[2:0] CLKR Clock Selection bits See the Clock Sources table.

## 6. Power-Saving Operation Modes

The purpose of the Power-Down modes is to reduce power consumption. There are three Power-Down modes:

- Doze mode
- Sleep mode
- Idle mode


### 6.1 Doze Mode

Doze mode allows for power saving by reducing CPU operation and program memory (PFM) access, without affecting peripheral operation. Doze mode differs from Sleep mode because the bandgap and system oscillators continue to operate, while only the CPU and PFM are affected. The reduced execution saves power by eliminating unnecessary operations within the CPU and memory.
When the Doze Enable bit is set (DOZEN = 1), the CPU executes only one instruction cycle out of every N cycles as defined by the DOZE bits. For example, if DOZE $=001$, the instruction cycle ratio is $1: 4$. The CPU and memory execute for one instruction cycle and then lay idle for three instruction cycles. During the unused cycles, the peripherals continue to operate at the system clock speed.

### 6.1.1 Doze Operation

The Doze operation is illustrated in Figure 6-1 . For this example:

- Doze enabled (DOZEN = 1)
- DOZE = 001 (1:4) ratio
- Recover-on-Interrupt enabled ( $\mathrm{ROI}=1$ )

As with normal operation, the PFM fetches for the next instruction cycle. The Q-clocks to the peripherals continue throughout.
Figure 6-1. DOZE MODE OPERATION EXAMPLE (DOZE<2:0> = 001, 1:4)


Note 1: Multi-cycle instructions are executed to completion before fetching 0004h.
2: If the pre-fetched instruction clears GIE, the ISR will not occur, but DOZEN is still cleared and the CPU will resume execution at full speed.

### 6.1.2 Interrupts During Doze

If an interrupt occurs and the Recover-On-Interrupt bit is clear ( $\mathrm{ROI}=0$ ) at the time of the interrupt, the Interrupt Service Routine (ISR) continues to execute at the rate selected by DOZE<2:0>. Interrupt latency is extended by the DOZE<2:0> ratio.
If an interrupt occurs and the ROI bit is set $(\mathrm{ROI}=1)$ at the time of the interrupt, the DOZEN bit is cleared and the CPU executes at full speed. The prefetched instruction is executed and then the interrupt vector sequence is executed. In Figure 6-1, the interrupt occurs during the $2^{\text {nd }}$ instruction cycle of the Doze
period, and immediately brings the CPU out of Doze. If the Doze-On-Exit (DOE) bit is set (DOE = 1) when the RETFIE operation is executed, DOZEN is set, and the CPU executes at the reduced rate based on the DOZE<2:0> ratio.

## Figure 6-2. Doze Software Example

```
//Mainline operation
bool somethingToDo = FALSE:
void main()
{
initializeSystem();
// DOZE = 64:1 (for example)
// ROI = 1;
GIE = 1; // enable interrupts
while (1)
{
// If ADC completed, process data
if (somethingToDo)
{
doSomething();
DOZEN = 1; // resume low-power
}
// Data interrupt handler
void interrupt()
{
// DOZEN = 0 because ROI = 1
if (ADIF)
{
somethingToDo = TRUE;
DOE = 0; // make main() go fast
ADIF = 0;
// else check other interrupts...
if (TMROIF)
{
timerTick++;
DOE = 1; // make main() go slow
TMROIF = 0;
}
}
```


### 6.2 Sleep Mode

Sleep mode is entered by executing the SLEEP instruction, while the Idle Enable (IDLEN) bit of the CPUDOZE register is clear (IDLEN $=0$ ).

Upon entering Sleep mode, the following conditions exist:

1. WDT will be cleared but keeps running if enabled for operation during Sleep
2. The $\overline{P D}$ bit of the STATUS register is cleared
3. The TO bit of the STATUS register is set
4. The CPU clock is disabled
5. LFINTOSC, SOSC, HFINTOSC and ADCRC are unaffected and peripherals using them may continue operation in Sleep.
6. I/O ports maintain the status they had before Sleep was executed (driving high, low, or highimpedance)
7. Resets other than WDT are not affected by Sleep mode

Refer to individual chapters for more details on peripheral operation during Sleep.
To minimize current consumption, the following conditions should be considered:

- I/O pins should not be floating
- External circuitry sinking current from I/O pins
- Internal circuitry sourcing current from I/O pins
- Current draw from pins with internal weak pull-ups
- Modules using any oscillator

I/O pins that are high-impedance inputs should be pulled to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ externally to avoid switching currents caused by floating inputs.

Examples of internal circuitry that might be sourcing current include modules such as the DAC and FVR modules.

### 6.2.1 Wake-up from Sleep

The device can wake-up from Sleep through one of the following events:

1. External Reset input on $\overline{M C L R}$ pin, if enabled
2. BOR Reset, if enabled
3. Low-Power Brown-Out Reset (LPBOR), if enabled
4. POR Reset
5. Windowed Watchdog Timer, if enabled
6. All interrupt sources except clock switch interrupt can wake-up the part.

The first five events will cause a device Reset. The last one event is considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to "Determining the Cause of a Reset".

When the SLEEP instruction is being executed, the next instruction (PC + 2) is prefetched. For the device to wake-up through an interrupt event, the corresponding Interrupt Enable bit must be enabled, as well as the Peripheral Interrupt Enable bit (PEIE = 1), for every interrupt not in PIR0. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

The WDT is cleared when the device wakes-up from Sleep, regardless of the source of wake-up.
Upon a wake from a Sleep event, the core will wait for a combination of three conditions before beginning execution. The conditions are:

- PFM Ready
- COSC-Selected Oscillator Ready
- BOR Ready (unless BOR is disabled)


### 6.2.2 Wake-up Using Interrupts

When global interrupts are disabled (GIE cleared) and any interrupt source, with the exception of the clock switch interrupt, has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction
- SLEEP instruction will execute as a NOP
- WDT and WDT prescaler will not be cleared
- $\overline{T O}$ bit of the STATUS register will not be set
- $\overline{P D}$ bit of the STATUS register will not be cleared
- If the interrupt occurs during or after the execution of a SLEEP instruction
- SLEEP instruction will be completely executed
- Device will immediately wake-up from Sleep
- WDT and WDT prescaler will be cleared
- $\overline{T O}$ bit of the STATUS register will be set
- $\overline{\mathrm{PD}}$ bit of the STATUS register will be cleared

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the $\overline{P D}$ bit. If the $\overline{P D}$ bit is set, the SLEEP instruction was executed as a NOP.

Figure 6-3. WAKE-UP FROM SLEEP THROUGH INTERRUPT


## Note:

1. External clock. High, Medium, Low mode assumed.
2. CLKOUT is shown here for timing reference.
3. $\mathrm{T}_{\text {OST }}=1024 \mathrm{~T}_{\text {OSC }}$. This delay does not apply to EC and INTOSC Oscillator modes.
4. $\mathrm{GIE}=1$ assumed. In this case after wake-up, the processor calls the ISR at 0004 h . If GIE = 0 , execution will continue in-line.

### 6.2.3 Low-Power Sleep Mode

The PIC18F26/45/46K40 device family contains an internal Low Dropout (LDO) voltage regulator, which allows the device I/O pins to operate at voltages up to 5.5 V while the internal device logic operates at a lower voltage. The LDO and its associated reference circuitry must remain active when the device is in Sleep mode.
The PIC18F26/45/46K40devices allows the user to optimize the operating current in Sleep, depending on the application requirements.
Low-Power Sleep mode can be selected by setting the VREGPM bit of the VREGCON register.

### 6.2.3.1 Sleep Current vs. Wake-up Time

In the default operating mode, the LDO and reference circuitry remain in the normal configuration while in Sleep. The device is able to exit Sleep mode quickly since all circuits remain active. In Low-Power Sleep mode, when waking-up from Sleep, an extra delay time is required for these circuits to return to the normal configuration and stabilize.
The Low-Power Sleep mode is beneficial for applications that stay in Sleep mode for long periods of time. The Normal mode is beneficial for applications that need to wake from Sleep quickly and frequently.

### 6.2.3.2 Peripheral Usage in Sleep

Some peripherals that can operate in Sleep mode will not operate properly with the Low-Power Sleep mode selected. The Low-Power Sleep mode is intended for use with these peripherals:

- Brown-out Reset (BOR)
- Windowed Watchdog Timer (WWDT)
- External interrupt pin/Interrupt-On-Change pins
- Peripherals that run off external secondary clock source

It is the responsibility of the end user to determine what is acceptable for their application when setting the VREGPM settings in order to ensure operation in Sleep.

Important: The PIC18F26/45/46K40 devices do not have a configurable Low-Power Sleep mode. PIC18LF26/45/46K40 devices are unregulated and are always in the lowest power state when in Sleep, with no wake-up time penalty. These devices have a lower maximum $V_{D D}$ and I/O voltage than the PIC18F26/45/46K40.

### 6.2.4 Idle Mode

When IDLEN is set (IDLEN = 1), the SLEEP instruction will put the device into Idle mode. In Idle mode, the CPU and memory operations are halted, but the peripheral clocks continue to run. This mode is similar to Doze mode, except that in IDLE both the CPU and PFM are shut off.

Important: If CLKOUTEN is enabled (CLKOUTEN $=0$, Configuration Word 1 H ), the output will continue operating while in Idle.

### 6.2.4.1 Idle and Interrupts

IDLE mode ends when an interrupt occurs (even if GIE = 0), but IDLEN is not changed. The device can re-enter IDLE by executing the SLEEP instruction.

If Recover-On-Interrupt is enabled $(\mathrm{ROI}=1)$, the interrupt that brings the device out of Idle also restores full-speed CPU execution when doze is also enabled.

### 6.2.4.2 Idle and WWDT

When in Idle, the WWDT Reset is blocked and will instead wake the device. The WWDT wake-up is not an interrupt, therefore ROI does not apply.

Important: The WWDT can bring the device out of Idle, in the same way it brings the device out of Sleep. The DOZEN bit is not affected.

### 6.3 Peripheral Operation in Power-Saving Modes

All selected clock sources and the peripherals running off them are active in both IDLE and DOZE mode. Only in Sleep mode, both the $\mathrm{F}_{\text {OSC }}$ and $\mathrm{F}_{\text {OSC }} / 4$ clocks are unavailable. All the other clock sources are active, if enabled manually or through peripheral clock selection before the part enters Sleep.

### 6.4 Register Summary - Power Savings Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0ED7 | CPUDOZE | 7:0 | IDLEN | DOZEN | ROI | DOE | DOZE[2:0] |  |
| $\begin{gathered} \text { 0x0ED8 } \\ \ldots \\ 0 \times 0 E D E \end{gathered}$ | Reserved |  |  |  |  |  |  |  |
| 0x0EDF | VREGCON | 7:0 |  |  |  |  | VREGPM | Reserved |

### 6.5 Register Definitions: Power Savings Control

### 6.5.1 VREGCON

Name: VREGCON
Offset: 0xEDF

Voltage Regulator Control Register ${ }^{(1)}$

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | VREGPM | Reserved |
| Access |  |  |  |  |  |  | R/W R/W |  |
| Reset |  |  |  |  |  |  | 0 | 1 |

Bit 1 - VREGPM Voltage Regulator Power Mode Selection bit

| Value | Description |
| :--- | :--- |
| 1 | Low-Power Sleep mode enabled in Sleep. <br>  <br> Draws lowest current in Sleep, slower wake-up |
| 0 | Normal Power mode enabled in Sleep. ${ }^{(2)}$ |
|  | Draws higher current in Sleep, faster wake-up |

Bit 0 - Reserved Read as ' 1 '. Maintain this bit set.

## Note:

1. F devices only.
2. See Electrical Specifications.

## Related Links

Electrical Specifications

### 6.5.2 CPUDOZE

Name: CPUDOZE
Offset: 0xED7

Doze and Idle Register

| Bit | 7 | 6 |  | 5 |  | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IDLEN | DOZEN | ROI | DOE |  | DOZE[2:0] |  |  |  |
| Access | R/W | R/W/HC/HS | R/W | R/W |  | R/W | R/W |  |  |
| Reset | 0 | 0 | 0 | 0 |  | 0 | 0 | 0 |  |

Bit 7 - IDLEN Idle Enable bit
Reset States: $\mathrm{POR} / \mathrm{BOR}=0$ All Other Resets $=\mathrm{u}$

| Value | Description |
| :--- | :--- |
| 1 | A SLEEP instruction inhibits the CPU clock, but not the peripheral clock(s) |
| 0 | A SLEEP instruction places the device into full Sleep mode |

Bit 6 - DOZEN
Doze Enable bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | The CPU executes instruction cycles according to DOZE setting |
| 0 | The CPU executes all instruction cycles (fastest, highest power operation) |

Bit 5 - ROI Recover-On-Interrupt bit

| Value | Description |
| :--- | :--- |
| 1 | Entering the Interrupt Service Routine (ISR) makes DOZEN $=0$, bringing the CPU to full- <br> speed operation |
| 0 | Interrupt entry does not change DOZEN |
| Bit 4-DOE | Doze-On-Exit bit |
| Value Description <br> 1 Executing RETFIE makes DOZEN = 1, bringing the CPU to reduced speed operation <br> 0 RETFIE does not change DOZEN |  |$.$

Bits 2:0 - DOZE[2:0] Ratio of CPU Instruction Cycles to Peripheral Instruction Cycles

| Value | Description |
| :--- | :--- |
| 111 | $1: 256$ |
| 110 | $1: 128$ |
| 101 | $1: 64$ |
| 100 | $1: 32$ |
| 011 | $1: 16$ |
| 010 | $1: 8$ |
| 001 | $1: 4$ |
| 000 | $1: 2$ |

## Note:

1. When $\mathrm{ROI}=1$ or $\mathrm{DOE}=1$, DOZEN is changed by hardware interrupt entry and/or exit.

## 7. (PMD) Peripheral Module Disable

This module provides the ability to selectively enable or disable a peripheral. Disabling a peripheral places it in its lowest possible power state. The user can disable unused modules to reduce the overall power consumption.

The PIC18(L)F26/45/46K40 devices address this requirement by allowing peripheral modules to be selectively enabled or disabled. Disabling a peripheral places it in the lowest possible power mode.

Important: All modules are ON by default following any system Reset.

### 7.1 Disabling a Module

A peripheral can be disabled by setting the corresponding peripheral disable bit in the PMDx register. Disabling a module has the following effects:

- The module is held in Reset and does not function.
- All the SFRs pertaining to that peripheral become "unimplemented"
- Writing is disabled
- Reading returns $0 \times 00$
- Module outputs are disabled


## Related Links

I/O Priorities

### 7.2 Enabling a Module

Clearing the corresponding module disable bit in the PMDx register, re-enables the module and the SFRs will reflect the Power-on-Reset values.

Important: There should be no reads/writes to the module SFRs for at least two instruction cycles after it has been re-enabled.

### 7.3 Register Summary - PMD

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0EE1 | PMD0 | 7:0 | SYSCMD | FVRMD | HLVDMD | CRCMD | SCANMD | NVMMD | CLKRMD | IOCMD |
| 0x0EE2 | PMD1 | 7:0 |  | TMR6MD | TMR5MD | TMR4MD | TMR3MD | TMR2MD | TMR1MD | TMROMD |
| 0x0EE3 | PMD2 | 7:0 |  | DACMD | ADCMD |  |  | CMP2MD | CMP1MD | ZCDMD |
| 0x0EE4 | PMD3 | 7:0 |  |  |  |  | PWM4MD | PWM3MD | CCP2MD | CCP1MD |
| 0x0EE5 | PMD4 | 7:0 | UART2MD | UART1MD | MSSP2MD | MSSP1MD |  |  |  | CWG1MD |
| 0x0EE6 | PMD5 | 7:0 |  |  |  |  |  |  |  | DSMMD |

### 7.4 Register Definitions: Peripheral Module Disable

### 7.4.1 PMDO

Name: PMD0
Offset: 0xEE1

PMD Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SYSCMD | FVRMD | HLVDMD | CRCMD | SCANMD | NVMMD | CLKRMD | IOCMD |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - SYSCMD Disable Peripheral System Clock Network bit
Disables the System clock network ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | System clock network disabled (Fosc) |
| 0 | System clock network enabled |

Bit 6 - FVRMD Disable Fixed Voltage Reference bit

| Value | Description |
| :--- | :--- |
| 1 | FVR module disabled |
| 0 | FVR module enabled |

Bit 5 - HLVDMD Disable High-Low-Voltage Detect bit

| Value | Description |
| :--- | :--- |
| 1 | HLVD module disabled |
| 0 | HLVD module enabled |

Bit 4 - CRCMD Disable CRC Engine bit

| Value | Description |
| :--- | :--- |
| 1 | CRC module disabled |
| 0 | CRC module enabled |

Bit 3 - SCANMD Disable NVM Memory Scanner bit
Disables the Scanner module ${ }^{(2)}$

| Value | Description |
| :--- | :--- |
| 1 | NVM Memory Scan module disabled |
| 0 | NVM Memory Scan module enabled |

Bit 2 - NVMMD NVM Module Disable bit
Disables the NVM module ${ }^{(3)}$

| Value | Description |
| :--- | :--- |
| 1 | All Memory reading and writing is disabled; NVMCON registers cannot be written |
| 0 | NVM module enabled |

Bit 1 - CLKRMD Disable Clock Reference bit

| Value | Description |
| :--- | :--- |
| 1 | CLKR module disabled |
| 0 | CLKR module enabled |

Bit 0 - IOCMD Disable Interrupt-on-Change bit, All Ports

| Value | Description |
| :--- | :--- |
| 1 | IOC module(s) disabled |
| 0 | IOC module(s) enabled |

## Note:

1. Clearing the SYSCMD bit disables the system clock ( $F_{\mathrm{OSC}}$ ) to peripherals, however peripherals clocked by Foscl4 are not affected.
2. Subject to SCANE bit in Configuration Word 4.
3. When enabling $N V M$, a delay of up to $1 \mu s$ is required before accessing data.

## Related Links

CONFIG4

### 7.4.2 PMD1

Name: PMD1
Offset: 0xEE2

PMD Control Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TMR6MD | TMR5MD | TMR4MD | TMR3MD | TMR2MD | TMR1MD | TMROMD |
| Access |  | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6 - TMRnMD Disable Timer n bit

| Value | Description |
| :--- | :--- |
| 1 | TMRn module disabled |
| 0 | TMRn module enabled |

### 7.4.3 PMD2

Name: PMD2
Offset: 0xEE3

PMD Control Register 2

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DACMD | ADCMD |  |  | CMP2MD | CMP1MD | ZCDMD |
| Access |  | R/W | R/W |  |  | R/W | R/W | R/W |
| Reset |  | 0 | 0 |  |  | 0 | 0 | 0 |

Bit 6 - DACMD Disable DAC bit

| Value | Description |
| :--- | :--- |
| 1 | DAC module disabled |
| 0 | DAC module enabled |

Bit 5 - ADCMD Disable ADC bit

| Value | Description |
| :--- | :--- |
| 1 | ADC module disabled |
| 0 | ADC module enabled |

Bits 1, 2 - CMPnMD Disable Comparator CMPn bit

| Value | Description |
| :--- | :--- |
| 1 | CMPn module disabled |
| 0 | CMPn module enabled |

Bit $\mathbf{0}$ - ZCDMD Disable Zero-Cross Detect module bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | ZCD module disabled |
| 0 | ZCD module enabled |

## Note:

1. Subject to ZCD bit in Configuration Word 2.

## Related Links

CONFIG2

### 7.4.4 PMD3

Name: PMD3
Offset: 0xEE4

PMD Control Register 3


Bit 3 - PWM4MD Disable Pulse-Width Modulator PWM4 bit

| Value | Description |
| :--- | :--- |
| 1 | PWM4 module disabled |
| 0 | PWM4 module enabled |

Bit 2 - PWM3MD Disable Pulse-Width Modulator PWM3 bit

| Value | Description |
| :--- | :--- |
| 1 | PWM3 module disabled |
| 0 | PWM3 module enabled |

Bit 1 - CCP2MD Disable Pulse-Width Modulator CCP2 bit

| Value | Description |
| :--- | :--- |
| 1 | CCP2 module disabled |
| 0 | CCP2 module enabled |

Bit 0 - CCP1MD Disable Pulse-Width Modulator CCP1 bit

| Value | Description |
| :--- | :--- |
| 1 | CCP1 module disabled |
| 0 | CCP1 module enabled |

### 7.4.5 PMD4

Name: PMD4
Offset: 0xEE5

PMD Control Register 4

| Bit | 7 | 6 | 5 | 3 | 2 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | UART2MD | UART1MD | MSSP2MD | MSSP1MD |  |  | CWG1MD |
| Access | R/W | R/W | R/W | R/W |  | 0 |  |
| Reset | 0 | 0 | 0 | 0 |  |  | 0 |

Bit 7 - UART2MD Disable EUSART2 bit

| Value | Description |
| :--- | :--- |
| 1 | EUSART2 module disabled |
| 0 | EUSART2 module enabled |

Bit 6 - UART1MD Disable EUSART1 bit

| Value | Description |
| :--- | :--- |
| 1 | EUSART1 module disabled |
| 0 | EUSART1 module enabled |

Bit 5 - MSSP2MD Disable MSSP2 bit

| Value | Description |
| :--- | :--- |
| 1 | MSSP2 module disabled |
| 0 | MSSP2 module enabled |

Bit 4 - MSSP1MD Disable MSSP1 bit

| Value | Description |
| :--- | :--- |
| 1 | MSSP1 module disabled |
| 0 | MSSP1 module enabled |

Bit 0 - CWG1MD Disable CWG1 Module bit

| Value | Description |
| :--- | :--- |
| 1 | CWG1 module disabled |
| 0 | CWG1 module enabled |

### 7.4.6 PMD5

Name: PMD5
Offset: 0xEE6

PMD Control Register 5


Bit 0 - DSMMD Disable Data Signal Modulator bit

| Value | Description |
| :--- | :--- |
| 1 | DSM module disabled |
| 0 | DSM module enabled |

## 8. Resets

There are multiple ways to reset this device:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- Low-Power Brown-Out Reset (LPBOR)
- MCLR Reset
- WDT Reset
- RESET instruction
- Stack Overflow
- Stack Underflow
- Programming mode exit

To allow $V_{D D}$ to stabilize, an optional Power-up Timer can be enabled to extend the Reset time after a BOR or POR event.

A simplified block diagram of the On-Chip Reset Circuit is shown in the block diagram below.
Figure 8-1. Simplified Block Diagram of On-Chip Reset Circuit


Note: See "BOR Operating Conditions" table for BOR active conditions.

### 8.1 Power-on Reset (POR)

The POR circuit holds the device in Reset until $\mathrm{V}_{\mathrm{DD}}$ has reached an acceptable level for minimum operation. Slow rising $V_{D D}$, fast operating speeds or analog performance may require greater than minimum $V_{D D}$. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met.

### 8.2 Brown-out Reset (BOR)

The BOR circuit holds the device in Reset when $V_{D D}$ reaches a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented.

The Brown-out Reset module has four operating modes controlled by the BOREN $<1: 0>$ bits in Configuration Words. The four operating modes are:

- BOR is always on
- BOR is off when in Sleep
- BOR is controlled by software
- BOR is always off

Refer to "BOR Operating Conditions" table for more information.
The Brown-out Reset voltage level is selectable by configuring the BORV<1:0> bits in Configuration Words.
$A V_{D D}$ noise rejection filter prevents the $B O R$ from triggering on small events. If $V_{D D}$ falls below $V_{B O R}$ for $a$ duration greater than parameter $\mathrm{T}_{\mathrm{BORDC}}$, the device will reset.

## Related Links

CONFIG2
Reset, WDT, Oscillator Start-up Timer, Power-up Timer, Brown-Out Reset and Low-Power Brown-Out Reset Specifications

### 8.2.1 BOR is Always On

When the BOREN bits of Configuration Words are programmed to ' 11 ', the BOR is always on. The device start-up will be delayed until the BOR is ready and $V_{D D}$ is higher than the BOR threshold.
BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep.

### 8.2.2 BOR is OFF in Sleep

When the BOREN bits of Configuration Words are programmed to ' 10 ', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and $V_{D D}$ is higher than the BOR threshold.
BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready.

### 8.2.3 BOR Controlled by Software

When the BOREN bits of Configuration Words are programmed to ' 01 ', the BOR is controlled by the SBOREN bit. The device start-up is not delayed by the BOR ready condition or the $V_{D D}$ level.
BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit.

BOR protection is unchanged by Sleep.

Table 8-1. BOR Operating Modes

| BOREN<1:0> | SBOREN | Device Mode | BOR Mode | Instruction Execution upon: |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Release of POR | Wake-up from Sleep |
| 11 | X | X | Active | Wait for release of BOR (BORRDY = 1) | Begins immediately |
| 10 | X | Awake | Active | Wait for release of BOR $(\text { BORRDY }=1)$ | N/A |
|  |  | Sleep | Hibernate | N/A | Wait for release of BOR (BORRDY = 1) |
| 01 | 1 | X | Active | Wait for release of BOR$(\text { BORRDY = 1) }$ | Begins immediately |
|  | 0 | X | Hibernate |  |  |
| 00 | X | X | Disabled | Begins immediately |  |

## Note:

1. In this specific case, "Release of POR" and "Wake-up from Sleep", there is no delay in start-up. The BOR ready flag, (BORRDY =1), will be set before the CPU is ready to execute instructions because the $B O R$ circuit is forced on by the $B O R E N<1: 0>$ bits

Figure 8-2. Brown-out Situations


Note: $T_{\text {PWRT }}$ delay only if $\overline{\text { PWRTE }}$ bit is programmed to ' 0 '.

### 8.2.4 BOR and Bulk Erase

BOR is forced ON during PFM Bulk Erase operations to make sure that the system code protection cannot be compromised by reducing $\mathrm{V}_{\mathrm{DD}}$.

During Bulk Erase, the BOR is enabled at 2.45 V , even if it is configured to some other value. If $\mathrm{V}_{\mathrm{DD}}$ falls, the erase cycle will be aborted, but the device will not be reset.

### 8.3 Low-Power Brown-out Reset (LPBOR)

The Low-Power Brown-out Reset (LPBOR) provides an additional BOR circuit for low power operation. Refer to the figure below to see how the BOR interacts with other modules.
The LPBOR is used to monitor the external $V_{D D}$ pin. When too low of a voltage is detected, the device is held in Reset.

Figure 8-3. LPBOR, BOR, POR Relationship


### 8.3.1 Enabling LPBOR

The LPBOR is controlled by the LPBOREN bit of Configuration Word 2. When the device is erased, the LPBOR module defaults to disabled.

## Related Links

CONFIG2

### 8.3.1.1 LPBOR Module Output

The output of the LPBOR module is a signal indicating whether or not a Reset is to be asserted. This signal is OR'd together with the Reset signal of the BOR module to provide the generic BOR signal, which goes to the PCONO register and to the power control block.

## 8.4 $\overline{M C L R}$

The MCLR is an optional external input that can reset the device. The $\overline{M C L R}$ function is controlled by the MCLRE bit of Configuration Words and the LVP bit of Configuration Words (see table below). The RMCLR bit in the PCONO register will be set to ' 0 ' if a MCLR has occurred.

Table 8-2. $\overline{M C L R}$ Configuration

| MCLRE | LVP | MCLR |
| :---: | :---: | :---: |
| $x$ | 1 | Enabled |
| 1 | 0 | Enabled |
| 0 | 0 | Disabled |

### 8.4.1 $\overline{M C L R}$ Enabled

When $\overline{M C L R}$ is enabled and the pin is held low, the device is held in Reset. The MCLR pin is connected to $V_{D D}$ through an internal weak pull-up.
The device has a noise filter in the $\overline{M C L R}$ Reset path. The filter will detect and ignore small pulses.

Important: An internal Reset event (RESET instruction, BOR, WWDT, POR, STKOVF, STKUNF) does not drive the $\overline{M C L R}$ pin low.

### 8.4.2 $\overline{M C L R}$ Disabled

When $\overline{\mathrm{MCLR}}$ is disabled, the $\overline{\mathrm{MCLR}}$ becomes input-only and pin functions such as internal weak pull-ups are under software control.

## Related Links

I/O Priorities

### 8.5 Windowed Watchdog Timer (WWDT) Reset

The Windowed Watchdog Timer generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period or window set. The $\overline{T O}$ and $\overline{\mathrm{PD}}$ bits in the STATUS register and the $\overline{\mathrm{RWDT}}$ bit are changed to indicate a WDT Reset. The WDTWV bit indicates if the WDT Reset has occurred due to a timeout or a window violation.

## Related Links

STATUS
(WWDT) Windowed Watchdog Timer

### 8.6 RESET Instruction

A RESET instruction will cause a device Reset. The $\overline{R I}$ bit will be set to ' 0 '. See Table $8-3$ for default conditions after a RESET instruction has occurred.

### 8.7 Stack Overflow/Underflow Reset

The device can reset when the Stack Overflows or Underflows. The STKOVF or STKUNF bits register indicate the Reset condition. These Resets are enabled by setting the STVREN bit in Configuration Words.

## Related Links

CONFIG2

### 8.8 Programming Mode Exit

Upon exit of Programming mode, the device will behave as if a POR had just occurred.

### 8.9 Power-up Timer (PWRT)

The Power-up Timer provides a nominal 66 ms (2048 cycles of LFINTOSC) time out on POR or Brownout Reset.

The device is held in Reset as long as PWRT is active. The PWRT delay allows additional time for the $V_{D D}$ to rise to an acceptable level. The Power-up Timer is enabled by clearing the PWRTE bit in Configuration Words.

The Power-up Timer starts after the release of the POR and BOR.
For additional information, refer to Application Note AN607, "Power-up Trouble Shooting" (DS00000607).

### 8.10 Start-up Sequence

Upon the release of a POR or BOR, the following must occur before the device will begin executing:

1. Power-up Timer runs to completion (if enabled).
2. Oscillator start-up timer runs to completion (if required for selected oscillator source).
3. $\overline{\mathrm{MCLR}}$ must be released (if enabled).

The total time out will vary based on oscillator configuration and Power-up Timer configuration.
The Power-up Timer and oscillator start-up timer run independently of $\overline{M C L R}$ Reset. If $\overline{M C L R}$ is kept low long enough, the Power-up Timer and oscillator Start-up Timer will expire. Upon bringing MCLR high, the device will begin execution after 10 Fosc cycles (see figure below). This is useful for testing purposes or to synchronize more than one device operating in parallel.

Figure 8-4. Reset Start-up Sequence


### 8.11 Determining the Cause of a Reset

Upon any Reset, multiple bits in the STATUS and PCONO registers are updated to indicate the cause of the Reset. The following table shows the Reset conditions of these registers.

Table 8-3. Reset Condition for Special Registers

| Condition | Program Counter | STATUS Register ${ }^{(2,3)}$ | PCONO <br> Register |
| :---: | :---: | :---: | :---: |
| Power-on Reset | 0 | -110 0000 | 0011 110x |
| Brown-out Reset | 0 | -110 0000 | $001111 u 0$ |
| $\overline{\mathrm{MCLR}}$ Reset during normal operation | 0 | -uuu uauu | uuuu Ouuu |
| $\overline{\text { MCLR Reset during Sleep }}$ | 0 | -10u uuuu | uuuu Ouuu |
| WDT Time-out Reset | 0 | -Ouu uuuu | uuu0 uaur |
| WDT Wake-up from Sleep | PC + 2 | -00u uuuu | uauu uaur |


| Condition | Program <br> Counter | STATUS <br> Register(2,3) | PCON0 <br> Register |
| :--- | :---: | :---: | :---: |
| WWDT Window Violation Reset | 0 | -uuu uuuu | uu0u uuuu |
| Interrupt Wake-up from Sleep | PC +2(1) | $-10 u$ Ouuu | uuuu uuuu |
| RESET Instruction Executed | 0 | - uuu uuuu | uuuu u0uu |
| Stack Overflow Reset (STVREN = 1) | 0 | - uuu uuuu | 1uuu uuuu |
| Stack Underflow Reset (STVREN =1) | 0 | - uuu uuuu | uluu uuuu |
| Data Protection (Fuse fault) | 0 | $---u$ uuuu | uuuu uuuu |
| VREG or ULP Ready fault | 0 | ---11000 | 0011 001u |

Legend: $u=$ unchanged, $x=$ unknown, $-=$ unimplemented bit, reads as ' 0 '.

## Note:

1. When the wake-up is due to an interrupt and Global Interrupt Enable bit (GIE) is set, the return address is pushed on the stack and PC is loaded with the corresponding interrupt vector (depending on source, high or low priority) after execution of PC +2 .
2. If a Status bit is not implemented, that bit will be read as ' 0 '.
3. Status bits $Z, C, D C$ are reset by POR/BOR.

### 8.12 Power Control (PCON0) Register

The Power Control (PCONO) register contains flag bits to differentiate between a:

- Brown-out Reset (BOR)
- Power-on Reset (POR)
- Reset Instruction Reset (RI)
- MCLR Reset (RMCLR)
- Watchdog Timer Reset ( $\overline{\mathrm{RWDT}})$
- Watchdog Window Violation (WDTWV)
- Stack Underflow Reset (STKUNF)
- Stack Overflow Reset (STKOVF)

The Power Control register bits are shown in PCONO.
Hardware will change the corresponding register bit during the Reset process; if the Reset was not caused by the condition, the bit remains unchanged (Table 8-3).
Software should reset the bit to the inactive state after restart (hardware will not reset the bit).
Software may also set any PCONO bit to the active state, so that user code may be tested, but no Reset action will be generated.

### 8.13 Register Summary - BOR Control and Power Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0EEO | BORCON | 7:0 | SBOREN |  |  |  |  |  |  | BORRDY |
| 0x0EE1 <br> 0x0FD6 | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0FD7 | PCON0 | 7:0 | STKOVF | STKUNF | WDTWV | RWDT | RMCLR | RI | $\overline{\text { POR }}$ | $\overline{\text { BOR }}$ |

### 8.14 Register Definitions: Power Control

### 8.14.1 BORCON

Name: BORCON
Offset: 0xEEO

Brown-out Reset Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SBOREN |  |  |  |  |  |  | BORRDY |
| Access | R/W |  |  |  |  |  |  | R |
| Reset | 1 |  |  |  |  |  |  | q |

Bit 7 - SBOREN Software Brown-out Reset Enable bit
Reset States: $\mathrm{POR} / \mathrm{BOR}=1$
All Other Resets $=\mathrm{u}$

| Value | Condition | Description |
| :--- | :--- | :--- |
| - | If BOREN $\neq 01$ | SBOREN is read/write, but has no effect on the BOR. |
| 1 | If BOREN $=01$ | BOR Enabled |
| 0 | If BOREN $=01$ | BOR Disabled |

Bit 0 - BORRDY Brown-out Reset Circuit Ready Status bit
Reset States: POR/BOR = q
All Other Resets $=\mathrm{u}$

| Value | Description |
| :--- | :--- |
| 1 | The Brown-out Reset Circuit is active and armed |
| 0 | The Brown-out Reset Circuit is disabled or is warming up |

## Related Links

CONFIG2

### 8.14.2 PCONO

Name: PCON0
Offset: 0xFD7

Power Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | STKOVF | STKUNF | WDTWV | RWDT | $\overline{\text { RMCLR }}$ | $\overline{\mathrm{RI}}$ | $\overline{\text { POR }}$ | $\overline{\mathrm{BOR}}$ |
| Access | R/W/HS | R/W/HS | R/W/HC | R/W/HC | R/W/HC | R/W/HC | R/W/HC | R/W/HC |
| Reset | 0 | 0 | 1 | 1 | 1 | 1 | 0 | q |

Bit 7 - STKOVF Stack Overflow Flag bit
Reset States: $\mathrm{POR} / \mathrm{BOR}=0$
All Other Resets $=q$

| Value | Description |
| :--- | :--- |
| 1 | A Stack Overflow occurred (more CALLs than fit on the stack) |
| 0 | A Stack Overflow has not occurred or set to '0' by firmware |

Bit 6 - STKUNF Stack Underflow Flag bit
Reset States: POR/BOR = 0
All Other Resets $=\mathrm{q}$

| Value | Description |
| :--- | :--- |
| 1 | A Stack Underflow occurred (more RETURNs than CALLs) |
| 0 | A Stack Underflow has not occurred or set to '0' by firmware |

Bit 5 - $\overline{\text { WDTWV Watchdog Window Violation Flag bit }}$
Reset States: POR/BOR = 1
All Other Resets $=\mathrm{q}$

| Value | Description |
| :--- | :--- |
| 1 | A WDT window violation has not occurred or set to ' 1 ' by firmware |
| 0 | A CLRWDT instruction was issued when the WDT Reset window was closed (set to '0' in |
|  | hardware when a WDT window violation Reset occurs) |

Bit 4 - $\overline{\text { RWDT }}$ WDT Reset Flag bit
Reset States: POR/BOR = 1
All Other Resets = q

| Value | Description |
| :--- | :--- |
| 1 | A WDT overflow/time-out Reset has not occurred or set to ‘'1' by firmware |
| 0 | A WDT overflow/time-out Reset has occurred (set to '0' in hardware when a WDT Reset <br> occurs) |

Bit 3 - $\overline{\text { RMCLR }} \overline{\text { MCLR Reset Flag bit }}$
Reset States: POR/BOR = 1
All Other Resets $=\mathrm{q}$

| Value | Description |
| :--- | :--- |
| 1 | A $\overline{M C L R}$ Reset has not occurred or set to '1' by firmware |
| 0 | A $\overline{M C L R}$ Reset has occurred (set to '0' in hardware when a MCLR Reset occurs) |

Bit $2 \mathbf{-} \overline{\mathbf{R I}}$ RESET Instruction Flag bit
Reset States: POR/BOR = 1
All Other Resets $=q$

| Value | Description |
| :--- | :--- |
| 1 | A RESET instruction has not been executed or set to ' 1 ' by firmware |
| 0 | A RESET instruction has been executed (set to ' 0 ' in hardware upon executing a RESET <br> instruction) |

Bit 1 - $\overline{\text { POR }}$ Power-on Reset Status bit
Reset States: POR/BOR $=0$
All Other Resets = u

| Value | Description |
| :--- | :--- |
| 1 | No Power-on Reset occurred or set to ' 1 ' by firmware |
| 0 | A Power-on Reset occurred (set to ' 0 ' in hardware when a Power-on Reset occurs) |

Bit 0 - $\overline{\mathbf{B O R}}$ Brown-out Reset Status bit
Reset States: POR/BOR = q
All Other Resets $=\mathrm{u}$

| Value | Description |
| :--- | :--- |
| 1 | No Brown-out Reset occurred or set to ' 1 ' by firmware |
| 0 | A Brown-out Reset occurred (set to ' 0 ' in hardware when a Brown-out Reset occurs) |

## 9. (WWDT) Windowed Watchdog Timer

The Watchdog Timer (WDT) is a system timer that generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The Watchdog Timer is typically used to recover the system from unexpected events. The Windowed Watchdog Timer (WWDT) differs in that CLRWDT instructions are only accepted when they are performed within a specific window during the time-out period.

The WWDT has the following features:

- Selectable clock source
- Multiple operating modes
- WWDT is always on
- WWDT is off when in Sleep
- WWDT is controlled by software
- WWDT is always off
- Configurable time-out period is from 1 ms to 256 s (nominal)
- Configurable window size from $12.5 \%$ to $100 \%$ of the time-out period
- Multiple Reset conditions

Figure 9-1. Windowed Watchdog Timer Block Diagram


### 9.1 Independent Clock Source

The WWDT can derive its time base from either the 31 kHz LFINTOSC or 31.25 kHz MFINTOSC internal oscillators, depending on the value of WDTE Configuration bits.

If WDTE $=2$ ' b 1 x , then the clock source will be enabled depending on the WDTCCS Configuration bits.
If WDTE $=2$ 'b01, the SEN bit should be set by software to enable WWDT, and the clock source is enabled by the WDTCS bits.

Time intervals in this chapter are based on a minimum nominal interval of 1 ms . See "Electrical Specifications" for LFINTOSC and MFINTOSC tolerances.

## Related Links

## CONFIG3

Internal Oscillator Parameters(1)

### 9.2 WWDT Operating Modes

The Windowed Watchdog Timer module has four operating modes controlled by the WDTE bits in Configuration Words. See Table 9-1.

### 9.2.1 WWDT Is Always On

When the WDTE bits of Configuration Words are set to ' 11 ', the WWDT is always on.
WWDT protection is active during Sleep.

### 9.2.2 WWDT Is Off in Sleep

When the WDTE bits of Configuration Words are set to ' 10 ', the WWDT is on, except in Sleep.
WWDT protection is not active during Sleep.

### 9.2.3 WWDT Controlled by Software

When the WDTE bits of Configuration Words are set to ' 01 ', the WWDT is controlled by the SEN bit.
WWDT protection is unchanged by Sleep. See the following table for more details.
Table 9-1. WWDT Operating Modes

| WDTE<1:0> | SEN | Device Mode | WWDT Mode |
| :---: | :---: | :---: | :---: |
| 11 | X | X | Active |
| 10 | X | Awake | Active |
|  | 01 | 1 | Sleep |
|  |  | X | Disabled |
| 00 | X | X | Active |
|  | X | Disabled |  |

### 9.3 Time-out Period

If the WDTCPS Configuration bits default to 0b11111, then the WDTPS bits set the time-out period from 1 ms to 256 seconds (nominal). If any value other than the default value is assigned to WDTCPS Configuration bits, then the timer period will be based on the WDTCPS bits in the CONFIG3 register. After a Reset, the default time-out period is 2 s .

## Related Links

## CONFIG3

### 9.4 Watchdog Window

The Windowed Watchdog Timer has an optional Windowed mode that is controlled by the WDTCWS Configuration bits and WINDOW bits. In the Windowed mode, the CLRWDT instruction must occur within the allowed window of the WDT period. Any CLRWDT instruction that occurs outside of this window will
trigger a window violation and will cause a WWDT Reset, similar to a WWDT time out. See Figure 9-2 for an example.

The window size is controlled by the WINDOW Configuration bits, or the WINDOW bits, if WDTCWS = 111.

The five Most Significant bits of the WDTTMR register are used to determine whether the window is open, as defined by the WINDOW bits.

In the event of a window violation, a Reset will be generated and the WDTWV bit of the PCON0 register will be cleared. This bit is set by a POR or can be set in firmware.

## Related Links

PCON0

### 9.5 Clearing the WWDT

The WWDT is cleared when any of the following conditions occur:

- Any Reset
- Valid CLRWDT instruction is executed
- Device enters Sleep
- Exit Sleep by Interrupt
- WWDT is disabled
- Oscillator Start-up Timer (OST) is running
- Any write to the WDTCONO or WDTCON1 registers


### 9.5.1 CLRWDT Considerations (Windowed Mode)

When in Windowed mode, the WWDT must be armed before a CLRWDT instruction will clear the timer. This is performed by reading the WDTCONO register. Executing a CLRWDT instruction without performing such an arming action will trigger a window violation regardless of whether the window is open or not.
See Table 9-2 for more information.

### 9.6 Operation During Sleep

When the device enters Sleep, the WWDT is cleared. If the WWDT is enabled during Sleep, the WWDT resumes counting. When the device exits Sleep, the WWDT is cleared again.

The WWDT remains clear until the Oscillator Start-up Timer (OST) completes, if enabled.
When a WWDT time-out occurs while the device is in Sleep, no Reset is generated. Instead, the device wakes up and resumes operation. The TO and PD bits in the STATUS register are changed to indicate the event. The RWDT bit in the PCON0 register can also be used.
Table 9-2. WWDT Clearing Conditions

| Conditions |  |
| :--- | :---: |
| WDTE $=00$ | WWDT |
| WDTE $=01$ and SEN $=0$ |  |
| WDTE $=10$ and enter Sleep | Cleared |
| CLRWDT Command |  |


| Conditions |  |
| :--- | :---: |
| Oscillator Fail Detected |  |
| Exit Sleep + System Clock = SOSC, EXTRC, INTOSC, EXTCLK |  |
| Exit Sleep + System Clock = XT, HS, LP |  |
| Change INTOSC divider (IRCF bits) | Cleared until the end of OST |

Figure 9-2. Window Period and Delay


## Related Links

Oscillator Start-up Timer (OST)
STATUS
PCON0
Memory Organization

### 9.7 Register Summary - WDT Control



### 9.8 Register Definitions: Windowed Watchdog Timer Control

### 9.8.1 WDTCONO

Name: WDTCONO
Offset: 0xED2

## Watchdog Timer Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | WDTPS[4:0] |  |  |  |  | SEN |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | q | q | q | q | q | 0 |

Bits 5:1 - WDTPS[4:0] Watchdog Timer Prescale Select bits ${ }^{(1)}$
Bit Value = Prescale Rate

| Value | Description |
| :--- | :--- |
| 1111 to | Reserved. Results in minimum interval (1 ms) |
| 10011 |  |
| 10010 | $1: 8388608\left(2^{23}\right)$ (Interval 256s nominal) |
| 10001 | $1: 4194304\left(2^{22}\right)$ (Interval 128s nominal) |
| 10000 | $1: 2097152\left(2^{21}\right)$ (Interval 64s nominal) |
| 01111 | $1: 1048576\left(2^{20}\right)$ (Interval 32s nominal) |
| 01110 | $1: 524288\left(2^{19}\right)$ (Interval 16s nominal) |
| 01101 | $1: 262144\left(2^{18}\right)$ (Interval 8s nominal) |
| 01100 | $1: 131072\left(2^{17}\right)$ (Interval 4s nominal) |
| 01011 | $1: 65536$ (Interval 2s nominal) (Reset value) |
| 01010 | $1: 32768$ (Interval 1s nominal) |
| 01001 | $1: 16384$ (Interval 512 ms nominal) |
| 01000 | $1: 8192$ (Interval 256 ms nominal) |
| 00111 | $1: 4096$ (Interval 128 ms nominal) |
| 00110 | $1: 2048$ (Interval 64 ms nominal) |
| 00101 | $1: 1024$ (Interval 32 ms nominal) |
| 00100 | $1: 512$ (Interval 16 ms nominal) |
| 00011 | $1: 256$ (Interval 8 ms nominal) |
| 00010 | $1: 128$ (Interval 4 ms nominal) |
| 00001 | $1: 64$ (Interval 2 ms nominal) |
| 00000 | $1: 32$ (Interval 1 ms nominal) |

Bit 0 - SEN Software Enable/Disable for Watchdog Timer bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| - | If WDTE $=1 \mathrm{x}$ | This bit is ignored |
| 1 | If WDTE $=01$ | WDT is turned on |
| 0 | If WDTE $=01$ | WDT is turned off |
| - | If WDTE $=00$ | This bit is ignored |

## Note:

1. Times are approximate. WDT time is based on 31 kHz LFINTOSC.
2. When WDTCPS in CONFIG3 = 11111, the Reset value (q) of WDTPS is ' 01011 '. Otherwise, the Reset value of WDTPS is equal to WDTCPS in CONFIG3.
3. When WDTCPS in CONFIG3L $\neq 11111$, these bits are read-only.

### 9.8.2 WDTCON1

Name: WDTCON1
Offset: 0xED3

Watchdog Timer Control Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | WDTCS[2:0] |  |  | WINDOW[2:0] |  |  |
| Access | R/W | R/W | R/W |  | R/W | R/W |  |  |
| Reset | q | q | q |  | q | q | q |  |

Bits 6:4 - WDTCS[2:0] Watchdog Timer Clock Select bits

| Value | Description |
| :--- | :--- |
| 111 to | Reserved |
| 010 |  |
| 001 | MFINTOSC 31.25 kHz |
| 000 | LFINTOSC 31 kHz |

Bits 2:0 - WINDOW[2:0] Watchdog Timer Window Select bits

| WINDOW | Window delay Percent of time | Window opening Percent of time |
| :---: | :---: | :---: |
| 111 | N/A | 100 |
| 110 | 12.5 | 87.5 |
| 101 | 25 | 75 |
| 100 | 37.5 | 62.5 |
| 011 | 50 | 50 |
| 010 | 62.5 | 37.5 |
| 001 | 75 | 25 |
| 000 | 87.5 | 12.5 |

## Note:

1. If WDTCCS in CONFIG3 $=111$, the Reset value of WDTCS is ' 000 '.
2. The Reset value (q) of WINDOW is determined by the value of WDTCWS in the CONFIG3 register.
3. If WDTCCS in CONFIG3 $\neq 111$, these bits are read-only.
4. If WDTCWS in CONFIG3 $\neq 111$, these bits are read-only.

### 9.8.3 WDTPS

Name: WDTPS
Offset: 0xED4

WWDT Prescale Select Register (Read-Only)

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PSCNTH[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | PSCNTL[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - PSCNTH[7:0] Prescale Select High Byte bits ${ }^{(1)}$
Bits 7:0 - PSCNTL[7:0] Prescale Select Low Byte bits ${ }^{(1)}$

## Note:

1. The 18 -bit WDT prescale value, PSCNT<17:0> includes the WDTPSL, WDTPSH and the lower bits of the WDTTMR registers. PSCNT<17:0> is intended for debug operations and should be read during normal operation.

### 9.8.4 WDTTMR

Name: WDTTMR
Offset: 0xED6

WDT Timer Register (Read-Only)

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WDTTMR[4:0] |  |  |  |  | STATE | PSCNT[1:0] |  |
| Access | R | R | R | R | R | R | R | R |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:3 - WDTTMR[4:0] Watchdog Window Value bits

| WINDOW | WDT Window State |  | Open Percent |
| :---: | :---: | :---: | :---: |
|  | Closed | Open |  |
| 111 | N/A | $00000-11111$ | 100 |
| 110 | $00000-00011$ | $00100-11111$ | 87.5 |
| 101 | $00000-00111$ | $01000-11111$ | 75 |
| 100 | $00000-01011$ | $01100-11111$ | 62.5 |
| 011 | $00000-01111$ | $10000-11111$ | 50 |
| 010 | $00000-10011$ | $10100-11111$ | 37.5 |
| 001 | $00000-10111$ | $11000-11111$ | 25 |
| 000 | $00000-11011$ | $11100-11111$ | 12.5 |

Bit 2 - STATE WDT Armed Status bit

| Value | Description |
| :--- | :--- |
| 1 | WDT is armed |
| 0 | WDT is not armed |

Bits 1:0 - PSCNT[1:0] Prescale Select Upper Byte bits ${ }^{(1)}$

## Note:

1. The 18-bit WDT prescale value, PSCNT<17:0> includes the WDTPSL, WDTPSH and the lower bits of the WDTTMR registers. PSCNT<17:0> is intended for debug operations and should be read during normal operation.

## 10. Memory Organization

There are three types of memory in PIC18 enhanced microcontroller devices:

- Program Memory
- Data RAM
- Data EEPROM

In Harvard architecture devices, the data and program memories use separate buses which allows for concurrent access of the two memory spaces. The data EEPROM, for practical purposes, can be regarded as a peripheral device, since it is addressed and accessed through a set of control registers.

Additional detailed information on the operation of the Program Flash Memory and Data EEPROM Memory is provided in the Nonvolatile Memory (NVM) Control Section.

## Related Links

(NVM) Nonvolatile Memory Control

### 10.1 Program Memory Organization

PIC18 microcontrollers implement a 21-bit Program Counter, which is capable of addressing a 2 Mbyte program memory space. Accessing a location between the upper boundary of the physically implemented memory and the 2 Mbyte address will return all ' 0 's (a NOP instruction).

Refer to the following tables for device memory maps and code protection Configuration bits associated with the various sections of PFM.

PIC18 devices have two interrupt vectors. The Reset vector address is at 0000h and the interrupt vector addresses are at 0008h and 0018h.

Figure 10-1. Program and Data Memory Map

| Address | Device |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | PIC18(L)Fx4K40 | PIC18(L)F25/45K40 | PIC18(L)F65K40 | PIC18(L)Fx6K40 | PIC18(L)Fx7K40 |
| Note 1 | Stack (31 Levels) |  |  |  |  |
| 00 0000h | Reset Vecor |  |  |  |  |
| ... | ... |  |  |  |  |
| 00 0008h | Interrupt Vecor High |  |  |  |  |
| .. | ... |  |  |  |  |
| 00 0018h | Interrupt Vecor Low |  |  |  |  |
| ... | ... |  |  |  |  |
| $\begin{gathered} 00 \text { 001Ah } \\ \text { to } \\ 00 \text { 3FFFh } \\ \hline \end{gathered}$ | $\begin{gathered} \hline \text { Program Flash } \\ \text { Memory } \\ (8 \mathrm{KW}) \\ \hline \end{gathered}$ | Program Flash Memory (16 KW) | Program Flash Memory (16 KW) | Program Flash Memory (32 KW) | Program Flash Memory ( 64 KW ) |
| $\begin{gathered} 004000 \mathrm{~h} \\ \text { to } \\ 00 \text { 7FFFh } \\ \hline \end{gathered}$ |  |  |  |  |  |
| 00 8000h to 00 FFFFh | Not | $\begin{gathered} \text { Not } \\ \text { Present }{ }^{(2)} \end{gathered}$ | Not Present ${ }^{(2)}$ |  |  |
| $\begin{gathered} 01 \text { 0000h } \\ \text { to } \\ 01 \text { FFFFh } \end{gathered}$ | Present ${ }^{(2)}$ |  |  | Not Present ${ }^{(2)}$ |  |
| $\begin{aligned} & 02 \text { 0000h } \\ & \text { to } \\ & \text { 1F FFFFh } \end{aligned}$ |  |  |  |  | Not Present ${ }^{(2)}$ |
| $\begin{gathered} 200000 \mathrm{~h} \\ \text { to } \\ 20000 \mathrm{Fh} \\ \hline \end{gathered}$ | User IDs (8 Words) ${ }^{(3)}$ |  |  |  |  |
| $\begin{gathered} 200010 \mathrm{~h} \\ \text { to } \\ 2 F \text { FFFFh } \\ \hline \end{gathered}$ | Reserved |  |  |  |  |
| $\begin{aligned} & 300000 \mathrm{~h} \\ & \text { to } \\ & 30000 \mathrm{Bh} \\ & \hline \end{aligned}$ | Configuration Words (6 Words) ${ }^{(3)}$ |  |  |  |  |
| $\begin{aligned} & 30 \text { 000Ch } \\ & \text { to } \\ & 30 \text { FFFFh } \end{aligned}$ | Reserved |  |  |  |  |
| $\begin{aligned} & 310000 \mathrm{~h} \\ & \text { to } \\ & 3100 \mathrm{FFh} \\ & \hline \end{aligned}$ | Data EEPROM (256 Bytes) |  | Data EEPROM (1024 Bytes) |  |  |
| $\begin{aligned} & 310100 \mathrm{~h} \\ & \text { to } \\ & 31 \text { 01FFh } \\ & \hline \end{aligned}$ | Unimp | mented |  |  |  |  |  |
| $\begin{gathered} 30 \text { 000Ch } \\ \text { to } \\ 30 \text { FFFF } \end{gathered}$ | Reserved |  |  |  |  |
| $\begin{gathered} \text { 3F FFFCh } \\ \text { to } \\ \text { 3F FFFDh } \end{gathered}$ | Revision ID (1 Word) ${ }^{(4)}$ |  |  |  |  |
| 3F FFFEh to 3F FFFFh | Device ID (1 Word) ${ }^{(4)}$ |  |  |  |  |
| Note 1: | The stack is a separate SRAM panel, apart from all user memory panels. |  |  |  |  |
| 2: | The addresses do not roll over. The region is read as ' 0 '. |  |  |  |  |
| 3: | Not code-protected. |  |  |  |  |
| 4: | Device/Revision IDs are hard-coded in silicon. |  |  |  |  |

Figure 10-2. Memory Map and Code Protection Control

| Region | Address | Device |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | PIC18(L)Fx4K40 | PIC18(L)F25/45K40 | PIC18(L)F65K40 | PIC18(L)Fx6K40 | PIC18(L)Fx7K40 |
| PFM | $\begin{gathered} 000000 \mathrm{~h} \\ \text { to } \\ 00 \text { 07FFh } \end{gathered}$ | Boot Block 1 KW CP, WRTB, EBTRB | Boot Block 1 KW CP, WRTB, EBTRB | Boot Block 1 KW CP, WRTB, EBTRB | Boot Block 1 KW CP, WRTB, EBTRB | Boot Block 1 KW CP, WRTB, EBTRB |
|  | $\begin{array}{\|l\|} \hline 00 \text { 0800h } \\ \text { to } \\ 00 \text { 1FFFh } \\ \hline \end{array}$ | Block 0 3 KW CP, WRTO, EBTR0 | Block 0 3 KW CP, WRTO, EBTR0 | Block 0 3 KW CP, WRTO, EBTR0 |  |  |
|  | $\begin{gathered} 00 \text { 2000h } \\ \text { to } \\ 00 \text { 3FFFh } \end{gathered}$ | Block 1 4 KW CP, WRT1, EBTR1 | Block 1 4 KW CP, WRT1, EBTR1 | Block 1 4 KW CP, WRT1, EBTR1 |  |  |
|  | $\begin{gathered} 004000 \mathrm{~h} \\ \text { to } \\ 00 \text { 5FFFh } \\ \hline \end{gathered}$ | Not Present | Block 2 4 KW CP, WRT2, EBTR2 | Block 2 4 KW CP, WRT2, EBTR2 | Block 1 8 KW CP, WRT1, EBTR1 | Block 1 8 KW CP, WRT1, EBTR1 |
|  | $\begin{gathered} 006000 \mathrm{~h} \\ \text { to } \\ 00 \text { 7FFFh } \end{gathered}$ |  | Block 3 4 KW CP, WRT3, EBTR3 | Block 3 4 KW CP, WRT3, EBTR3 |  |  |
|  | $\begin{aligned} & 00 \text { 8000h } \\ & \text { to } \\ & 00 \text { BFFFh } \end{aligned}$ |  | Not Present | Not Present | Block 2 8 KW $\mathrm{CP}, \mathrm{WRT} 2, \mathrm{EBTR} 2$ | Block 2 8 KW $\mathrm{CP}, \mathrm{WRT} 2$, EBTR2 |
|  | $\begin{gathered} 00 \text { C000h } \\ \text { to } \\ 00 \text { FFFFh } \end{gathered}$ |  |  |  | Block 3 8 KW $\mathrm{CP}, \mathrm{WRT} 3$, EBTR3 | Block 3 8 KW CP, WRT3, EBTR3 |
|  | $\begin{gathered} 01 \text { 0000h } \\ \text { to } \\ 01 \text { 3FFFh } \end{gathered}$ |  |  |  | Not Present | Block 4 8 KW $\mathrm{CP}, \mathrm{WRT} 4$, EBTR4 |
|  | $\begin{aligned} & 01 \text { 4000h } \\ & \text { to } \\ & 01 \text { 7FFFh } \end{aligned}$ |  |  |  |  | Block 5 8 KW CP, WRT5, EBTR5 |
|  | $\begin{gathered} 018000 \mathrm{~h} \\ \text { to } \\ 01 \text { BFFFh } \end{gathered}$ |  |  |  |  | Block 6 8 KW $\mathrm{CP}, \mathrm{WRT6}$, EBTR6 |
|  | $\begin{gathered} 01 \text { C000h } \\ \text { to } \\ 01 \text { FFFFh } \end{gathered}$ |  |  |  |  | Block 7 8 KW CP, WRT7, EBTR7 |
| CONFIG | $\begin{aligned} & 300000 \mathrm{~h} \\ & \text { to } \\ & 30000 \mathrm{Bh} \end{aligned}$ | 6 Words WRTC |  |  |  |  |
| Data EEPROM | $\begin{gathered} 310000 \mathrm{~h} \\ \text { to } \\ 3100 \mathrm{FFh} \end{gathered}$ | 256 Words CPD, WRTD |  |  | $\begin{gathered} 1 \mathrm{KW} \\ \text { CPD, WRTD } \end{gathered}$ |  |
|  | $\begin{aligned} & 310100 \mathrm{~h} \\ & \text { to } \\ & 3101 \text { FFh } \end{aligned}$ | Unimplemented |  |  |  |  |

### 10.1.1 Program Counter

The Program Counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21 bits wide and is contained in three separate 8-bit registers. The low byte, known as the PCL register, is both readable and writable. The high byte, or PCH register, contains the $\mathrm{PC}<15: 8>$ bits; it is not directly readable or writable. Updates to the PCH register are performed through the PCLATH register. The upper byte is called PCU . This register contains the $\mathrm{PC}<20: 16>$ bits; it is also not directly readable or writable. Updates to the PCU register are performed through the PCLATU register.
The contents of PCLATH and PCLATU are transferred to the Program Counter by any operation that writes PCL. Similarly, the upper two bytes of the Program Counter are transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see Computed GOTO).
The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the Least Significant bit of PCL is fixed to a value of ' 0 '. The PC increments by two to address sequential instructions in the program memory.

The CALL, RCALL, GOTO and program branch instructions write to the Program Counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the Program Counter.

### 10.1.2 Return Address Stack

The return address stack allows any combination of up to 31 program calls and interrupts to occur. The PC is pushed onto the stack when a CALL or RCALL instruction is executed or an interrupt is Acknowledged. The PC value is pulled off the stack on a RETURN, RETLW or a RETFIE instruction. PCLATU and PCLATH are not affected by any of the RETURN or CALL instructions.

The stack operates as a 31 -word by 21 -bit RAM and a 5 -bit Stack Pointer, or as a 35 -word by 21 -bit RAM with a 6-bit Stack Pointer in ICD mode. The stack space is not part of either program or data space. The Stack Pointer is readable and writable and the address on the top of the stack is readable and writable through the Top-of-Stack (TOS) Special File registers. Data can also be pushed to, or popped from the stack, using these registers.

A CALL type instruction causes a push onto the stack; the Stack Pointer is first incremented and the location pointed to by the Stack Pointer is written with the contents of the PC (already pointing to the instruction following the CALL). A RETURN type instruction causes a pop from the stack; the contents of the location pointed to by the STKPTR are transferred to the PC and then the Stack Pointer is decremented.

The Stack Pointer is initialized to 'Ob00000' after all Resets. There is no RAM associated with the location corresponding to a Stack Pointer value of 'Ob00000'; this is only a Reset value. Status bits in the PCONO register indicate if the stack is full or has overflowed or has under-flowed.

### 10.1.2.1 Top-of-Stack Access

Only the top of the return address stack (TOS) is readable and writable. A set of three registers, TOSU:TOSH:TOSL, hold the contents of the stack location pointed to by the STKPTR register (see Figure 10-3). This allows users to implement a software stack if necessary. After a CALL, RCALL or interrupt, the software can read the pushed value by reading the TOSU:TOSH:TOSL registers. These values can be placed on a user defined software stack. At return time, the software can return these values to TOSU:TOSH:TOSL and do a return.
The user must disable the Global Interrupt Enable (GIE) bits while accessing the stack to prevent inadvertent stack corruption.

Figure 10-3. Return Address Stack and Associated Registers
Return Address Stack <20:0>


### 10.1.2.2 Return Stack Pointer

The STKPTR register contains the Stack Pointer value. The STKOVF (Stack Overflow) Status bit and the STKUNF (Stack Underflow) Status bit can be accessed using the PCON0 register. The value of the Stack Pointer can be 0 through 31. On Reset, the Stack Pointer value will be zero. The user may read and write the Stack Pointer value. This feature can be used by a Real-Time Operating System (RTOS) for stack maintenance. After the PC is pushed onto the stack 32 times (without popping any values off the stack), the STKOVF bit is set. The STKOVF bit is cleared by software or by a POR. The action that takes place when the stack becomes full depends on the state of the STVREN (Stack Overflow Reset Enable) Configuration bit.

If STVREN is set (default), a Reset will be generated and a Stack Overflow will be indicated by the STKOVF bit when the 32nd push is initiated. This includes CALL and CALLW instructions, as well as stacking the return address during an interrupt response. The STKOVF bit will remain set and the Stack Pointer will be set to zero.

If STVREN is cleared, the STKOVF bit will be set on the $32^{\text {nd }}$ push and the Stack Pointer will remain at 31 but no Reset will occur. Any additional pushes will overwrite the $31^{\text {st }}$ push but the STKPTR will remain at 31 .

Setting STKOVF = 1 in software will change the bit, but will not generate a Reset.
The STKUNF bit is set when a stack pop returns a value of zero. The STKUNF bit is cleared by software or by POR. The action that takes place when the stack becomes full depends on the state of the STVREN (Stack Overflow Reset Enable) Configuration bit.

If STVREN is set (default) and the stack has been popped enough times to unload the stack, the next pop will return a value of zero to the PC, it will set the STKUNF bit and a Reset will be generated. This condition can be generated by the RETURN, RETLW and RETFIE instructions.

If STVREN is cleared, the STKUNF bit will be set, but no Reset will occur.

Important: Returning a value of zero to the PC on an underflow has the effect of vectoring the program to the Reset vector, where the stack conditions can be verified and appropriate actions can be taken. This is not the same as a Reset, as the contents of the SFRs are not affected.

## Related Links

CONFIG2

### 10.1.2.3 Stack Overflow and Underflow Resets

Device Resets on Stack Overflow and Stack Underflow conditions are enabled by setting the STVREN Configuration bit in Configuration. When STVREN is set, a Full or Underflow condition will set the respective STKOVF or STKUNF bit and then cause a device Reset. When STVREN is cleared, a Full or Underflow condition will set the respective STKOVF or STKUNF bit but not cause a device Reset. The STKOVF or STKUNF bits are cleared by the user software or a Power-on Reset.

### 10.1.2.4 PUSH and POP Instructions

Since the Top-of-Stack is readable and writable, the ability to push values onto the stack and pull values off the stack without disturbing normal program execution is a desirable feature. The PIC18 instruction set includes two instructions, PUSH and POP, that permit the TOS to be manipulated under software control. TOSU, TOSH and TOSL can be modified to place data or a return address on the stack.
The PUSH instruction places the current PC value onto the stack. This increments the Stack Pointer and loads the current PC value onto the stack.

The POP instruction discards the current TOS by decrementing the Stack Pointer. The previous value pushed onto the stack then becomes the TOS value.

### 10.1.2.5 Fast Register Stack

A fast register stack is provided for the STATUS, WREG and BSR registers, to provide a "fast return" option for interrupts. The stack for each register is only one level deep and is neither readable nor writable. It is loaded with the current value of the corresponding register when the processor vectors for an interrupt. All interrupt sources will push values into the fast register stack. The values in the registers are then loaded back into their associated registers if the RETFIE, FAST instruction is used to return from the interrupt.

Important: The $\overline{T O}$ and $\overline{\mathrm{PD}}$ bits of the STATUS register are not copied over in this operation.

If both low and high priority interrupts are enabled, the stack registers cannot be used reliably to return from low priority interrupts. If a high priority interrupt occurs while servicing a low priority interrupt, the stack register values stored by the low priority interrupt will be overwritten. In these cases, users must save the key registers by software during a low priority interrupt.
If interrupt priority is not used, all interrupts may use the fast register stack for returns from interrupt. If no interrupts are used, the fast register stack can be used to restore the STATUS, WREG and BSR registers at the end of a subroutine call. To use the fast register stack for a subroutine call, a CALL label, FAST instruction must be executed to save the STATUS, WREG and BSR registers to the fast register stack. A RETURN, FAST instruction is then executed to restore these registers from the fast register stack.

The following example shows a source code example that uses the fast register stack during a subroutine call and return.

Fast Register Stack Code Example

```
CALL SUB1, FAST ; STATUS, WREG, BSR SAVED IN FAST REGISTER STACK
    \bullet
    :
    RETURN, FAST ;RESTORE VALUES SAVED IN FAST REGISTER STACK
```

SUB1:

### 10.1.3 Look-up Tables in Program Memory

There may be programming situations that require the creation of data structures, or look-up tables, in program memory. For PIC18 devices, look-up tables can be implemented in two ways:

- Computed goто
- Table Reads


### 10.1.3.1 Computed Gото

A computed GOTO is accomplished by adding an offset to the Program Counter. An example is shown in the following code example.
A look-up table can be formed with an ADDWF PCL instruction and a group of RETLW nn instructions. The W register is loaded with an offset into the table before executing a call to that table. The first instruction of the called routine is the ADDWF PCL instruction. The next instruction executed will be one of the RETLW $n n$ instructions that returns the value ' $n n$ ' to the calling function.
The offset value (in WREG) specifies the number of bytes that the Program Counter should advance and must be multiples of two $(\mathrm{LSb}=0)$.

In this method, only one data byte may be stored in each instruction location and room on the return address stack is required.

Computed сото Using an Offset Value


### 10.1.3.2 Table Reads and Table Writes

A more compact method of storing data in program memory allows two bytes of data to be stored in each instruction location.

Look-up table data may be stored two bytes per program word by using table reads and writes. The Table Pointer (TBLPTR) register specifies the byte address and the Table Latch (TABLAT) register contains the data that is read from or written to program memory. Data is transferred to or from program memory one byte at a time.
Table read and table write operations are discussed further in the Table Reads and Table Writes section.

### 10.2 PIC18 Instruction Cycle

### 10.2.1 Clocking Scheme

The microcontroller clock input, whether from an internal or external source, is internally divided by four to generate four non-overlapping quadrature clocks (Q1, Q2, Q3 and Q4). Internally, the Program Counter is incremented on every Q1; the instruction is fetched from the program memory and latched into the instruction register during Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in the following figure.

Figure 10-4. CLOCK/INSTRUCTION CYCLE


### 10.2.2 Instruction Flow/Pipelining

An "Instruction Cycle" consists of four Q cycles: Q1 through Q4. The instruction fetch and execute are pipelined in such a manner that a fetch takes one instruction cycle, while the decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the Program Counter to change (e.g., GOTO), then two cycles are required to complete the instruction as shown in the figure below.
A fetch cycle begins with the Program Counter (PC) incrementing in Q1.
In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

Figure 10-5. Instruction Pipeline Flow


All instructions are single cycle except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed.

### 10.2.3 Instructions in Program Memory

The program memory is addressed in bytes. Instructions are stored as either two bytes or four bytes in program memory. The Least Significant Byte of an instruction word is always stored in a program memory location with an even address ( $\mathrm{LSb}=0$ ). To maintain alignment with instruction boundaries, the PC increments in steps of two and the LSb will always read '0' (see Program Counter).

The Instructions in Program Memory figure below shows how instruction words are stored in the program memory.

The CALL and GOTO instructions have the absolute program memory address embedded into the instruction. Since instructions are always stored on word boundaries, the data contained in the instruction

## PIC18(L)F26/45/46K40

is a word address. The word address is written to $\mathrm{PC}<20: 1>$, which accesses the desired byte address in program memory. Instruction \#2 in the example shows how the instruction GOTO 0006h is encoded in the program memory. Program branch instructions, which encode a relative address offset, operate in the same manner. The offset value stored in a branch instruction represents the number of single-word instructions that the PC will be offset by. The Instruction Set Summary provides further details of the instruction set.

Figure 10-6. Instructions in Program Memory


## Related Links

Instruction Set Summary

### 10.2.4 Two-Word Instructions

The standard PIC18 instruction set has four two-word instructions: CALL, MOVFF, GOTO and LFSR. In all cases, the second word of the instruction always has '1111' as its four Most Significant bits; the other 12 bits are literal data, usually a data memory address.

The use of ' 1111 ' in the 4 MSbs of an instruction specifies a special form of NOP. If the instruction is executed in proper sequence - immediately after the first word - the data in the second word is accessed and used by the instruction sequence. If the first word is skipped for some reason and the second word is executed by itself, a NOP is executed instead. This is necessary for cases when the two-word instruction is preceded by a conditional instruction that changes the PC. The Two-Word Instructions figure below shows how this works.

Important: See the PIC18 Instruction Execution and the Extended Instruction Set section for information on two-word instructions in the extended instruction set.

Figure 10-7. Two-Word Instructions
CASE R Rer
CASE 1:


CASE 2:

$\square$

### 10.3 Data Memory Organization

$\varepsilon$
Important: The operation of some aspects of data memory are changed when the PIC18 extended instruction set is enabled. See PIC18 Instruction Execution and the Extended Instruction Set for more information.

The data memory in PIC18 devices is implemented as static RAM. Each register in the data memory has a 12-bit address, allowing up to 4096 bytes of data memory. The memory space is divided into as many as 16 banks that contain 256 bytes each. The figure below shows the data memory organization for all devices in the device family.
The data memory contains Special Function Registers (SFRs) and General Purpose Registers (GPRs). The SFRs are used for control and status of the controller and peripheral functions, while GPRs are used for data storage and scratchpad operations in the user's application. Any read of an unimplemented location will read as '0's.

The instruction set and architecture allow operations across all banks. The entire data memory may be accessed by Direct, Indirect or Indexed Addressing modes. Addressing modes are discussed later in this subsection.

To ensure that commonly used registers (SFRs and select GPRs) can be accessed in a single cycle, PIC18 devices implement an Access Bank. This is a 256-byte memory space that provides fast access to SFRs and the lower portion of GPR Bank 0 without using the Bank Select Register (BSR). The Access Bank section provides a detailed description of the Access RAM.
Figure 10-8. Data Memory Map


### 10.3.1 Bank Select Register

Large areas of data memory require an efficient addressing scheme to make rapid access to any address possible. Ideally, this means that an entire address does not need to be provided for each read or write operation. For PIC18 devices, this is accomplished with a RAM banking scheme. This divides the memory space into 16 contiguous banks of 256 bytes. Depending on the instruction, each location can be addressed directly by its full 12-bit address, or an 8-bit low-order address and a 4-bit Bank Pointer.
Most instructions in the PIC18 instruction set make use of the Bank Pointer, known as the Bank Select Register (BSR). This SFR holds the four Most Significant bits of a location's address; the instruction itself includes the eight Least Significant bits. Only the four lower bits of the BSR are implemented (BSR<3:0>). The upper four bits are unused; they will always read ' 0 ' and cannot be written to. The BSR can be loaded directly by using the MOVLB instruction.

The value of the BSR indicates the bank in data memory; the eight bits in the instruction show the location in the bank and can be thought of as an offset from the bank's lower boundary. The relationship between the BSR's value and the bank division in data memory is shown in the figure below.

Since up to 16 registers may share the same low-order address, the user must always be careful to ensure that the proper bank is selected before performing a data read or write. For example, writing what should be program data to an 8-bit address of F9h while the BSR is OFh will end up resetting the Program Counter.

While any bank can be selected, only those banks that are actually implemented can be read or written to. Writes to unimplemented banks are ignored, while reads from unimplemented banks will return '0's. Even so, the STATUS register will still be affected as if the operation was successful. The data memory maps in the following figure indicate which banks are implemented.
In the core PIC18 instruction set, only the MOVFF instruction fully specifies the 12-bit address of the source and target registers. This instruction ignores the BSR completely when it executes. All other instructions include only the low-order address as an operand and must use either the BSR or the Access Bank to locate their target registers.

Figure 10-9. Use of the Bank Select Register (Direct Addressing)


Note 1: The Access RAM bit of the instruction can be used to force an override of the selected bank ( $B S R<3: 0>$ ) to the registers of the Access Bank.
2: The MOVFF instruction embeds the entire 12-bit address in the instruction.

### 10.3.2 Access Bank

While the use of the BSR with an embedded 8-bit address allows users to address the entire range of data memory, it also means that the user must always ensure that the correct bank is selected.
Otherwise, data may be read from or written to the wrong location. This can be disastrous if a GPR is the intended target of an operation, but an SFR is written to instead. Verifying and/or changing the BSR for each read or write to data memory can become very inefficient.

To streamline access for the most commonly used data memory locations, the data memory is configured with an Access Bank, which allows users to access a mapped block of memory without specifying a BSR. The Access Bank consists of the first 96 bytes of memory (00h-5Fh) in Bank 0 and the last 160 bytes of memory (60h-FFh) in Block 15. The lower half is known as the "Access RAM" and is composed of GPRs. This upper half is also where the device's SFRs are mapped. These two areas are mapped contiguously in the Access Bank and can be addressed in a linear fashion by an 8-bit address (see Data Memory Map).

The Access Bank is used by core PIC18 instructions that include the Access RAM bit (the 'a' parameter in the instruction). When ' $a$ ' is equal to ' 1 ', the instruction uses the BSR and the 8 -bit address included in the opcode for the data memory address. When ' $a$ ' is ' 0 ', however, the instruction is forced to use the Access Bank address map; the current value of the BSR is ignored entirely.
Using this "forced" addressing allows the instruction to operate on a data address in a single cycle, without updating the BSR first. For 8-bit addresses of 60h and above, this means that users can evaluate and operate on SFRs more efficiently. The Access RAM below 60h is a good place for data values that the user might need to access rapidly, such as immediate computational results or common program variables. Access RAM also allows for faster and more code efficient context saving and switching of variables.

The mapping of the Access Bank is slightly different when the extended instruction set is enabled (XINST Configuration bit = 1). This is discussed in more detail in the Mapping the Access Bank in Indexed Literal Offset Mode section.

### 10.3.3 General Purpose Register File

PIC18 devices may have banked memory in the GPR area. This is data RAM, which is available for use by all instructions. GPRs start at the bottom of Bank 0 (address 000 h ) and grow upwards towards the bottom of the SFR area. GPRs are not initialized by a Power-on Reset and are unchanged on all other Resets.

### 10.3.4 Special Function Registers

The Special Function Registers (SFRs) are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. SFRs start at the top of data memory (FFFh) and extend downward. A list of these registers is given in the register summary table.

The SFRs can be classified into two sets: those associated with the "core" device functionality (ALU, Resets and interrupts) and those related to the peripheral functions. The Reset and Interrupt registers are described in their respective chapters, while the ALU's STATUS register is described later in this section. Registers related to the operation of a peripheral feature are described in the chapter for that peripheral.
The SFRs are typically distributed among the peripherals whose functions they control. Unused SFR locations are unimplemented and read as ' 0 's.

## Related Links

Register Summary

### 10.3.5 Status Register

The STATUS register contains the arithmetic status of the ALU. As with any other SFR, it can be the operand for any instruction.

If the STATUS register is the destination for an instruction that affects the $\mathrm{Z}, \mathrm{DC}, \mathrm{C}, \mathrm{OV}$ or N bits, the results of the instruction are not written; instead, the STATUS register is updated according to the instruction performed. Therefore, the result of an instruction with the STATUS register as its destination may be different than intended. As an example, CLRF STATUS will set the $Z$ bit and leave the remaining Status bits unchanged ('000u u1uu').
It is recommended that only BCF, BSF, SWAPF, MOVFF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect the $\mathrm{Z}, \mathrm{C}, \mathrm{DC}, \mathrm{OV}$ or N bits in the STATUS register.

For other instructions that do not affect Status bits, see the instruction set summaries.

Important: The C and DC bits operate as the borrow and digit borrow bits, respectively, in subtraction.

## Related Links

Instruction Set Summary

### 10.4 Data Addressing Modes



Important: The execution of some instructions in the core PIC18 instruction set are changed when the PIC18 extended instruction set is enabled. See Data Memory and the Extended Instruction Set for more information.

While the program memory can be addressed in only one way - through the Program Counter information in the data memory space can be addressed in several ways. For most instructions, the addressing mode is fixed. Other instructions may use up to three modes, depending on which operands are used and whether or not the extended instruction set is enabled.

The addressing modes are:

- Inherent
- Literal
- Direct
- Indirect

An additional addressing mode, Indexed Literal Offset, is available when the extended instruction set is enabled (XINST Configuration bit = 1). Its operation is discussed in greater detail in Indexed Addressing with Literal Offset.

### 10.4.1 Inherent and Literal Addressing

Many PIC18 control instructions do not need any argument at all; they either perform an operation that globally affects the device or they operate implicitly on one register. This addressing mode is known as Inherent Addressing. Examples include SLEEP, RESET and DAW.

Other instructions work in a similar way but require an additional explicit argument in the opcode. This is known as Literal Addressing mode because they require some literal value as an argument. Examples include ADDLW and MOVLW, which respectively, add or move a literal value to the W register. Other examples include CALL and GOTO, which include a 20 -bit program memory address.

### 10.4.2 Direct Addressing

Direct addressing specifies all or part of the source and/or destination address of the operation within the opcode itself. The options are specified by the arguments accompanying the instruction.
In the core PIC18 instruction set, bit-oriented and byte-oriented instructions use some version of direct addressing by default. All of these instructions include some 8 -bit literal address as their Least Significant Byte. This address specifies either a register address in one of the banks of data RAM (see General Purpose Register File) or a location in the Access Bank (see Access Bank) as the data source for the instruction.

The Access RAM bit 'a' determines how the address is interpreted. When 'a' is ' 1 ', the contents of the BSR (see Bank Select Register) are used with the address to determine the complete 12-bit address of the register. When ' $a$ ' is ' 0 ', the address is interpreted as being a register in the Access Bank. Addressing that uses the Access RAM is sometimes also known as Direct Forced Addressing mode.

A few instructions, such as MOVFF, include the entire 12-bit address (either source or destination) in their opcodes. In these cases, the BSR is ignored entirely.
The destination of the operation's results is determined by the destination bit ' $d$ '. When ' $d$ ' is ' 1 ', the results are stored back in the source register, overwriting its original contents. When ' $d$ ' is ' 0 ', the results
are stored in the W register. Instructions without the ' $d$ ' argument have a destination that is implicit in the instruction; their destination is either the target register being operated on or the W register.

### 10.4.3 Indirect Addressing

Indirect addressing allows the user to access a location in data memory without giving a fixed address in the instruction. This is done by using File Select Registers (FSRs) as pointers to the locations which are to be read or written. Since the FSRs are themselves located in RAM as Special File Registers, they can also be directly manipulated under program control. This makes FSRs very useful in implementing data structures, such as tables and arrays in data memory.

The registers for indirect addressing are also implemented with Indirect File Operands (INDFs) that permit automatic manipulation of the pointer value with auto-incrementing, auto-decrementing or offsetting with another value. This allows for efficient code, using loops, such as the following example of clearing an entire RAM bank.

```
How to Clear RAM (Bank 1) Using Indirect Addressing
    LFSR FSRO,100h ; Set FSR0 to beginning of Bank1
NEXT:
    CLR
    POSTINCO ; Clear INDF register then increment FSRO
    BTFSS FSROH,1 ; Has high FSRO byte incremented to next bank?
    BRA NEXT ; NO, clear next byte in Bank1
CONTINUE: ; YES, continue
```


### 10.4.3.1 FSR Registers and the INDF Operand

At the core of indirect addressing are three sets of registers: FSR0, FSR1 and FSR2. Each represents a pair of 8-bit registers, FSRnH and FSRnL. Each FSR pair holds a 12-bit value, therefore, the four upper bits of the FSRnH register are not used. The 12-bit FSR value can address the entire range of the data memory in a linear fashion. The FSR register pairs, then, serve as pointers to data memory locations.

Indirect addressing is accomplished with a set of Indirect File Operands, INDF0 through INDF2. These can be thought of as "virtual" registers; they are mapped in the SFR space but are not physically implemented. Reading or writing to a particular INDF register actually accesses its corresponding FSR register pair. A read from INDF1, for example, reads the data at the address indicated by FSR1H:FSR1L. Instructions that use the INDF registers as operands actually use the contents of their corresponding FSR as a pointer to the instruction's target. The INDF operand is just a convenient way of using the pointer.

Because indirect addressing uses a full 12-bit address, data RAM banking is not necessary. Thus, the current contents of the BSR and the Access RAM bit have no effect on determining the target address.

### 10.4.3.2 FSR Registers and POSTINC, POSTDEC, PREINC and PLUSW

In addition to the INDF operand, each FSR register pair also has four additional indirect operands. Like INDF, these are "virtual" registers which cannot be directly read or written. Accessing these registers actually accesses the location to which the associated FSR register pair points, and also performs a specific action on the FSR value. They are:

- POSTDEC: accesses the location to which the FSR points, then automatically decrements the FSR by 1 afterwards
- POSTINC: accesses the location to which the FSR points, then automatically increments the FSR by 1 afterwards
- PREINC: automatically increments the FSR by one, then uses the location to which the FSR points in the operation
- PLUSW: adds the signed value of the W register (range of -127 to 128 ) to that of the FSR and uses the location to which the result points in the operation.
In this context, accessing an INDF register uses the value in the associated FSR register without changing it. Similarly, accessing a PLUSW register gives the FSR value an offset by that in the W register; however, neither W nor the FSR is actually changed in the operation. Accessing the other virtual registers changes the value of the FSR register.

Figure 10-10. Indirect Addressing


Operations on the FSRs with POSTDEC, POSTINC and PREINC affect the entire register pair; that is, rollovers of the FSRnL register from FFh to 00h carry over to the FSRnH register. On the other hand, results of these operations do not change the value of any flags in the STATUS register (e.g., Z, N, OV, etc.).

The PLUSW register can be used to implement a form of indexed addressing in the data memory space. By manipulating the value in the W register, users can reach addresses that are fixed offsets from pointer addresses. In some applications, this can be used to implement some powerful program control structure, such as software stacks, inside of data memory.

### 10.4.3.3 Operations by FSRs on FSRs

Indirect addressing operations that target other FSRs or virtual registers represent special cases. For example, using an FSR to point to one of the virtual registers will not result in successful operations. As a specific case, assume that FSROH:FSROL contains FE7h, the address of INDF1. Attempts to read the value of the INDF1 using INDF0 as an operand will return 00h. Attempts to write to INDF1 using INDF0 as the operand will result in a NOP.

On the other hand, using the virtual registers to write to an FSR pair may not occur as planned. In these cases, the value will be written to the FSR pair but without any incrementing or decrementing. Thus, writing to either the INDF2 or POSTDEC2 register will write the same value to the FSR2H:FSR2L.
Since the FSRs are physical registers mapped in the SFR space, they can be manipulated through all direct operations. Users should proceed cautiously when working on these registers, particularly if their code uses indirect addressing.

Similarly, operations by indirect addressing are generally permitted on all other SFRs. Users should exercise the appropriate caution that they do not inadvertently change settings that might affect the operation of the device.

### 10.5 Data Memory and the Extended Instruction Set

Enabling the PIC18 extended instruction set (XINST Configuration bit = 1) significantly changes certain aspects of data memory and its addressing. Specifically, the use of the Access Bank for many of the core PIC18 instructions is different; this is due to the introduction of a new addressing mode for the data memory space.

What does not change is just as important. The size of the data memory space is unchanged, as well as its linear addressing. The SFR map remains the same. Core PIC18 instructions can still operate in both Direct and Indirect Addressing mode; inherent and literal instructions do not change at all. Indirect addressing with FSR0 and FSR1 also remain unchanged.

### 10.5.1 Indexed Addressing with Literal Offset

Enabling the PIC18 extended instruction set changes the behavior of indirect addressing using the FSR2 register pair within Access RAM. Under the proper conditions, instructions that use the Access Bank that is, most bit-oriented and byte-oriented instructions - can invoke a form of indexed addressing using an offset specified in the instruction. This special addressing mode is known as Indexed Addressing with Literal Offset, or Indexed Literal Offset mode.

When using the extended instruction set, this addressing mode requires the following:

- The use of the Access Bank is forced ('a' = 0) and
- The file address argument is less than or equal to 5Fh.

Under these conditions, the file address of the instruction is not interpreted as the lower byte of an address (used with the BSR in direct addressing), or as an 8-bit address in the Access Bank. Instead, the value is interpreted as an offset value to an Address Pointer, specified by FSR2. The offset and the contents of FSR2 are added to obtain the target address of the operation.

### 10.5.2 Instructions Affected by Indexed Literal Offset Mode

Any of the core PIC18 instructions that can use direct addressing are potentially affected by the Indexed Literal Offset Addressing mode. This includes all byte-oriented and bit-oriented instructions, or almost one-half of the standard PIC18 instruction set. Instructions that only use Inherent or Literal Addressing modes are unaffected.

Additionally, byte-oriented and bit-oriented instructions are not affected if they do not use the Access Bank (Access RAM bit is ' 1 '), or include a file address of 60 h or above. Instructions meeting these criteria will continue to execute as before. A comparison of the different possible addressing modes when the extended instruction set is enabled is shown in the following figure.

Those who desire to use byte-oriented or bit-oriented instructions in the Indexed Literal Offset mode should note the changes to assembler syntax for this mode. This is described in more detail in the Extended Instruction Syntax section.

Figure 10-11. Comparing Addressing Options for Bit-Oriented and Byte-Oriented Instructions (Extended Instruction Set Enabled)

EXAMPLE INSTRUCTION: ADDWF, f, d, a (Opcode: 0010 01da ffff ffff)

When ' $a$ ' $=0$ and $f \geq 60 h$ :
The instruction executes in Direct Forced mode. ' $f$ ' is interpreted as a location in the Access RAM between 060h and OFFh. This is the same as locations F60h to FFFh (Bank 15) of data memory.
Locations below 60h are not available in this addressing mode.

When 'a' = 0 and $\mathrm{f} \leq \mathbf{5 F h}$ :
The instruction executes in Indexed Literal Offset mode. ' $f$ ' is interpreted as an offset to the address value in FSR2. The two are added together to obtain the address of the target register for the instruction. The address can be anywhere in the data memory space.
Note that in this mode, the correct syntax is now:
ADDWF [k], d
where ' $k$ ' is the same as ' $f$ '.

When ' $a$ ' = 1 (all values of $f$ ): The instruction executes in Direct mode (also known as Direct Long mode). ' $f$ ' is interpreted as a location in one of the 16 banks of the data memory space. The bank is designated by the Bank Select Register (BSR). The address can be in any implemented bank in the data memory space.



## Related Links

Extended Instruction Syntax

### 10.5.3 Mapping the Access Bank in Indexed Literal Offset Mode

The use of Indexed Literal Offset Addressing mode effectively changes how the first 96 locations of Access RAM (00h to 5Fh) are mapped. Rather than containing just the contents of the bottom section of Bank 0, this mode maps the contents from a user defined "window" that can be located anywhere in the data memory space. The value of FSR2 establishes the lower boundary of the addresses mapped into the window, while the upper boundary is defined by FSR2 plus 95 (5Fh). Addresses in the Access RAM above 5Fh are mapped as previously described (see Access Bank). An example of Access Bank remapping in this addressing mode is shown in the following figure.
Figure 10-12. Remapping the Access Bank with Indexed Literal Offset Addressing


Remapping of the Access Bank applies only to operations using the Indexed Literal Offset mode.
Operations that use the BSR (Access RAM bit is ' 1 ') will continue to use direct addressing as before.

### 10.6 PIC18 Instruction Execution and the Extended Instruction Set

Enabling the extended instruction set adds eight additional commands to the existing PIC18 instruction set. These instructions are executed as described in the Extended Instruction Set section.

## Related Links

Extended Instruction Syntax

### 10.7 Register Summary: Memory and Status

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0FD8 | STATUS | 7:0 | TO | $\overline{P D}$ | N | OV | Z | DC | C |
| 0x0FD9 | FSR2 | 7:0 |  |  |  |  |  |  |  |
| 0x0FD9 |  | 15:8 |  |  |  |  |  |  |  |
| 0x0FDB | PLUSW2 | 7:0 |  |  |  |  |  |  |  |
| 0x0FDC | PREINC2 | 7:0 |  |  |  |  |  |  |  |
| 0x0FDD | POSTDEC2 | 7:0 |  |  |  |  |  |  |  |
| 0x0FDE | POSTINC2 | 7:0 |  |  |  |  |  |  |  |
| 0x0FDF | INDF2 | 7:0 |  |  |  |  |  |  |  |
| 0x0FE0 | BSR | 7:0 |  |  |  |  |  |  |  |
| 0x0FE1 | FSR1 | 7:0 |  |  |  |  |  |  |  |
| Ox0FE1 |  | 15:8 |  |  |  |  |  |  |  |
| 0x0FE3 | PLUSW1 | 7:0 |  |  |  |  |  |  |  |
| 0x0FE4 | PREINC1 | 7:0 |  |  |  |  |  |  |  |
| 0x0FE5 | POSTDEC1 | 7:0 |  |  |  |  |  |  |  |
| 0x0FE6 | POSTINC1 | 7:0 |  |  |  |  |  |  |  |
| 0x0FE7 | INDF1 | 7:0 |  |  |  |  |  |  |  |
| 0x0FE8 | WREG | 7:0 |  |  |  |  |  |  |  |
| 0x0FE9 | FSR0 | 7:0 |  |  |  |  |  |  |  |
|  |  | 15:8 |  |  |  |  |  |  |  |
| 0x0FEB | PLUSW0 | 7:0 |  |  |  |  |  |  |  |
| 0x0FEC | PREINC0 | 7:0 |  |  |  |  |  |  |  |
| 0x0FED | POSTDECO | 7:0 |  |  |  |  |  |  |  |
| 0x0FEE | POSTINCO | 7:0 |  |  |  |  |  |  |  |
| 0x0FEF | INDF0 | 7:0 |  |  |  |  |  |  |  |
| $\begin{gathered} \text { 0x0FF0 } \\ \ldots \\ \text { 0x0FF8 } \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |
| 0x0FF9 | PCL | 7:0 | PCL[7:0] |  |  |  |  |  |  |
| 0x0FFA | PCLAT | 7:0 | PCLATH[7:0] |  |  |  |  |  |  |
|  |  | 15:8 |  |  | PCLATU[4:0] |  |  |  |  |
| 0x0FFC | STKPTR | 7:0 |  |  | STKPTR[4:0] |  |  |  |  |
| 0x0FFD | TOS | 7:0 | TOSL[7:0] |  |  |  |  |  |  |
|  |  | 15:8 | TOSH[7:0] |  |  |  |  |  |  |
|  |  | 23:16 |  |  | TOSU[4:0] |  |  |  |  |

### 10.8 Register Definitions: Memory and Status

### 10.8.1 PCL

Name: PCL
Offset: 0xFF9

Low byte of the Program Counter

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PCL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - PCL[7:0]
Provides direct read and write access to the Program Counter

### 10.8.2 PCLAT

Name: PCLAT
Offset: 0xFFA

Program Counter Latches. Holding register for bits <21:9> of the Program Counter (PC). Reads of the PCL register transfer the upper PC bits to the PCLAT register. Writes to PCL register transfer the PCLAT value to the PC.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | PCLATU[4:0] |  |  |  |  |
| Access |  |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  |  | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  |  |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 12:8 - PCLATU[4:0] Upper PC Latch register
Holding register for Program Counter bits <21:17>

Bits 7:0 - PCLATH[7:0] High PC Latch register
Holding register for Program Counter bits < 16:8>

### 10.8.3 TOS

Name: TOS
Offset: 0xFFD

Top-Of-Stack Registers.
Contents of the stack pointed to by the STKPTR register. This is the value that will be loaded into the Program Counter upon a RETURN or RETFIE instruction.

| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | TOSU[4:0] |  |  |  |  |
| Access |  |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  |  | 0 | 0 | 0 | 0 | 0 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|  | TOSH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | TOSL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 20:16 - TOSU[4:0] Upper byte of TOS register
Bits <21:17> of the TOS

Bits 15:8 - TOSH[7:0] High Byte of the TOS Register
Bits <16:8> of the TOS

Bits 7:0 - TOSL[7:0] Low Byte TOS Register
Bits $<7: 0>$ of the TOS
10.8.4 STKPTR

Name: STKPTR
Offset: 0xFFC

Stack Pointer Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | STKPTR[4:0] |  |  |  |  |
| Access |  |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  |  | 0 | 0 | 0 | 0 | 0 |

Bits 4:0 - STKPTR[4:0] Stack Pointer Location bits

### 10.8.5 STATUS

Name: STATUS
Offset: 0xFD8

## Status Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TO | $\overline{\mathrm{PD}}$ | N | OV | Z | DC | C |
| Access |  | R | R | R/W | R/W | R/W | R/W | R/W |
| Reset |  | 1 | 1 | 0 | 0 | 0 | 0 | 0 |

Bit 6 - TO Time-Out bit
Reset States: $\mathrm{POR} / \mathrm{BOR}=1$
All Other Resets = q

| Value | Description |
| :--- | :--- |
| 1 | Set at power-up or by execution of CLRWDT or SLEEP instruction |
| 0 | A WDT time-out occurred |

Bit 5 - $\overline{\mathbf{P D}}$ Power-Down bit
Reset States: POR/BOR = 1
All Other Resets $=\mathrm{q}$

| Value | Description |
| :--- | :--- |
| 1 | Set at power-up or by execution of CLRWDT instruction |
| 0 | Cleared by execution of the SLEEP instruction |

Bit 4 - $\mathbf{N}$ Negative bit
Used for signed arithmetic (2's complement); indicates if the result is negative, (ALU MSb = 1).
Reset States: POR/BOR = 0
All Other Resets = u

| Value | Description |
| :--- | :--- |
| 1 | The result is negative |
| 0 | The result is positive |

Bit 3-OV Overflow bit
Used for signed arithmetic (2's complement); indicates an overflow of the 7-bit magnitude, which causes the sign bit (bit 7) to change state.
Reset States: POR/BOR = 0
All Other Resets $=u$

| Value | Description |
| :--- | :--- |
| 1 | Overflow occurred for current signed arithmetic operation |
| 0 | No overflow occurred |

Bit $\mathbf{2 - Z}$ Zero bit
Reset States: $\mathrm{POR} / \mathrm{BOR}=0$
All Other Resets = u

| Value | Description |
| :--- | :--- |
| 1 | The result of an arithmetic or logic operation is zero |
| 0 | The result of an arithmetic or logic operation is not zero |

Bit 1 - DC Digit Carry/Borrow bit
ADDWF, ADDLW, SUBLW, SUBWF instructions ${ }^{(1)}$
Reset States: POR/BOR = 0
All Other Resets $=\mathrm{u}$

## Value Description <br> $1 \quad$ A carry-out from the 4th low-order bit of the result occurred <br> $0 \quad$ No carry-out from the 4th low-order bit of the result

Bit 0 - C Carry/Borrow bit
ADDWF, ADDLW, SUBLW, SUBWF instructions ${ }^{(1,2)}$
Reset States: POR/BOR $=0$
All Other Resets $=u$

| Value | Description |
| :--- | :--- |
| 1 | A carry-out from the Most Significant bit of the result occurred |
| 0 | No carry-out from the Most Significant bit of the result occurred |

## Note:

1. For $\overline{\text { Borrow, }}$, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand.
2. For Rotate (RRCF, RLCF) instructions, this bit is loaded with either the high or low-order bit of the Source register.

### 10.8.6 WREG

Name: WREG
Offset: 0xFE8

Shadow of Working Data Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WREG[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | X | x | X | X | X |

Bits 7:0 - WREG[7:0]

### 10.8.7 INDF

Name: INDFx
Offset: 0xFEF,0xFE7,0xFDF

Indirect Data Register. This is a virtual register. The GPR/SFR register addressed by the FSRx register is the target for all operations involving the INDFx register.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | INDF[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - INDF[7:0]
Indirect data pointed to by the FSRx register

### 10.8.8 POSTDEC

Name: POSTDECx
Offset: 0xFED,0xFE5,0xFDD

Indirect Data Register with post decrement. This is a virtual register. The GPR/SFR register addressed by the FSRx register is the target for all operations involving the POSTDECx register. FSRx is decrememted after the read or write operation.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |
|  | Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

Bits 7:0 - POSTDEC[7:0]

### 10.8.9 POSTINC

Name: POSTINCx
Offset: 0xFEE,0xFE6,0xFDE

Indirect Data Register with post increment. This is a virtual register. The GPR/SFR register addressed by the FSRx register is the target for all operations involving the POSTINCx register. FSRx is incremented after the read or write operation.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | POSTINC[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - POSTINC[7:0]

### 10.8.10 PREINC

Name: PREINCx
Offset: 0xFEC,0xFE4,0xFDC

Indirect Data Register with pre increment. This is a virtual register. The GPR/SFR register addressed by the FSRx register plus 1 is the target for all operations involving the PREINCx register. FSRx is incremented before the read or write operation.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PREINC[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - PREINC[7:0]

### 10.8.11 PLUSW

Name: PLUSWx
Offset: 0xFEB,0xFE3,0xFDB

Indirect Data Register with WREG offset. This is a virtual register. The GPR/SFR register addressed by the sum of the FSRx register plus the signed value of the W register is the target for all operations involving the PLUSWx register.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |
|  | Rccess | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

Bits 7:0 - PLUSW[7:0]

### 10.8.12 FSR

Name: FSRx
Offset: 0xFE9,0xFE1,0xFD9

Indirect Address Register. The FSR value is the address of the data to which the INDF register points.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | FSRH[3:0] |  |  |  |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | FSRL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Bits 11:8 - FSRH[3:0]

Most Significant address of INDF data
Bits 7:0 - FSRL[7:0]
Least Significant address of INDF data
10.8.13 BSR

Name: BSR
Offset: 0xFE0

Bank Select Register
The BSR indicates the data memory bank which is bits 11:8 of the GPR address.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | BSR[3:0] |  |  |  |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | 0 | 0 | 0 | 0 |

Bits 3:0 - BSR[3:0]
Four Most Significant bits of the data memory address

## 11. (NVM) Nonvolatile Memory Control

Nonvolatile Memory (NVM) is separated into two types: Program Flash Memory (PFM) and Data EEPROM Memory.

PFM, Data EEPROM, User IDs and Configuration bits can all be selected for write access with the NVMREG bits. The NVMREG bits are don't cares for read access.
The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the operating voltage range of the device.
NVM can be protected in two ways, by either code protection or write protection. Code protection ( $\overline{\mathrm{CP}}$ and $\overline{\text { CPD }}$ bits in the Configuration Words) disables access, reading and writing to both PFM and Data EEPROM Memory via external device programmers. Code protection does not affect the self-write and erase functionality. Code protection can only be reset by a device programmer performing a Bulk Erase to the device, clearing all nonvolatile memory, Configuration bits and User IDs.
Write protection prohibits self-write and erase to a portion or all of the PFM, as defined by the WRT bits in the Configuration Words. Write protection does not affect a device programmer's ability to read, write or erase the device.

Table 11-1. NVM Organization and Access Information

| Memory | $\begin{gathered} \mathrm{PC}<20: 0> \\ \text { ICSP }^{\text {TM }} \text { Addr }<21: 0> \\ \text { TBLPTR<21:0> } \end{gathered}$ | Execution | User Access |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | CPU Execution | NVMREG | TABLAT | NVMDAT |
| User Flash Memory (PFM) | 00 0000h <br> 01 FFFFh | Read | 10 | Read/ <br> Write ${ }^{(1)}$ | - ${ }^{(3)}$ |
| User IDs ${ }^{(2)}$ | $\begin{aligned} & 20 \text { 0000h } \\ & \ldots \\ & 20 \text { 000Fh } \end{aligned}$ | No Access | x1 | Read/ Write | $\sim^{(3)}$ |
| Reserved | 20 0010h | No Access | $-^{(3)}$ |  |  |
|  | 2F FFFFh |  |  |  |  |
| Configuration | $\begin{aligned} & 30 \text { 0000h } \\ & \ldots \\ & 30 \text { 0000Bh } \end{aligned}$ | No Access | x1 | Read/ <br> Write ${ }^{(1)}$ | - ${ }^{(3)}$ |
| Reserved | 30000 Ch | No Access | $-^{(3)}$ |  |  |
|  | 30 FFFFh |  |  |  |  |
| User Data Memory (Data EEPROM) | $\begin{aligned} & 31 \text { 0000h } \\ & \ldots \\ & 31 \text { OYYYh } \end{aligned}$ | No Access | 00 | $-^{(3)}$ | Read/ Write ${ }^{(1)}$ |
| Reserved | 32 0000h | No Access | $\underline{-}^{(3)}$ |  |  |


| Memory | PC<20:0> <br> ICSP ${ }^{\text {TM }}$ Addr<21:0> <br> TBLPTR<21:0> | CPU Execution | NVMREG | TABLAT | NVMDAT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 3F FFFBh |  | User Access |  |  |
| Revision ID/ <br> Device ID | 3F FFFCh <br> $\ldots \ldots$ | NF FFFFh |  |  |  |

## Note:

1. Subject to Memory Write Protection settings.
2. User IDs are eight words. There is no code protection, table read protection or write protection implemented for this region.
3. Reads as ' 0 '. Writes set the WRERR bit and clear the WR bit.
4. Address range shown is for ICSP only. User mode read and write must use NVMADR with upper limit of $0 Y Y Y h$ to specify the address. $Y Y Y$ is the hexidecimal equivalent of one less than the number of bytes in the EEPROM data memory.

### 11.1 Program Flash Memory

The Program Flash Memory is readable, writable and erasable during normal operation over the entire Vdd range.

A read from program memory is executed one byte at a time. A write to program memory or program memory erase is executed on blocks of $n$ bytes at a time. Refer to the memory organization table for write and erase block sizes. A Bulk Erase operation cannot be issued from user code.

Writing or erasing program memory will cease instruction fetches until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases.

A value written to program memory does not need to be a valid instruction. Executing a program memory location that forms an invalid instruction results in a NOP.

It is important to understand the PFM memory structure for erase and programming operations. Program memory word size is 16 bits wide. PFM is arranged in rows. A row is the minimum size that can be erased by user software. Refer to the memory organization table for the row sizes for the these devices.

After a row has been erased, all or a portion of this row can be programmed. Data to be written into the program memory row is written to 8-bit wide data write latches which are also referred to as holding registers. These latches are not directly accessible, but may be loaded via sequential writes to the TABLAT register.

Important: To modify only a portion of a previously programmed row the contents of the entire row must be read and saved in RAM prior to the erase. Then, the new data and retained data can be written into the write latches to reprogram the row of PFM. However, any unprogrammed locations can be written without first erasing the row. In this case, it is not necessary to save and rewrite the other previously programmed locations.

Table 11-2. Flash Memory Organization by Device

| Device | Row Erase <br> Size (Words) | Write <br> Latches <br> (Bytes) | TBLPTR LSbs <br> (Latch <br> Address) | Program Flash <br> Memory <br> (Words) | EEPROM Data <br> Memory <br> (Bytes) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PIC18(L)F45K40 |  |  |  | 16384 | 256 |
| PIC18(L)F26K40 | 32 | 64 | 6 | 32768 | 1024 |
| PIC18(L)F46K40 |  |  |  |  |  |

### 11.1.1 Table Pointer Operations

In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM:

- Table Read (TBLRD*)
- Table Write (TBLWT*)

The SFR registers associated with these operations include:

- TABLAT register
- TBLPTR registers

The program memory space is 16 bits wide, while the data RAM space is eight bits wide. The TBLPTR registers determine the address of one byte of the NVM memory. Table reads move one byte of data from NVM space to the TABLAT register and table writes move the TABLAT data to a holding register ready for a subsequent write to NVM space with the NVM controls.

### 11.1.1.1 Table Pointer Register

The Table Pointer (TBLPTR) register addresses a byte within the program memory. The TBLPTR comprises three SFR registers: Table Pointer Upper Byte, Table Pointer High Byte and Table Pointer Low Byte (TBLPTRU:TBLPTRH:TBLPTRL). These three registers join to form a 22-bit wide pointer (bits 0 through 21). The bits 0 through 20 allow the device to address up to 2 Mbytes of program memory space. Bit 21 allows access to the Device ID, the User ID and the Configuration bits.

The Table Pointer register, TBLPTR, is used by the TBLRD and TBLWT instructions. These instructions can increment and decrement the TBLPTR depending on specific appended characters as shown in the following table. The increment and decrement operations on the TBLPTR affect only bits 0 through 20.

Table 11-3. Table Pointer Operations with TBLRD and TBLWT Instructions

| Example | Operation on Table Pointer |
| :--- | :---: |
| TBLRD* <br> TBLWT* | TBLPTR is not modified |
| TBLRD*+ <br> TBLWT* + | TBLPTR is incremented after the read/write |
| TBLRD*- <br> TBLWT*- | TBLPTR is decremented after the read/write |
| TBLRD $+*$ <br> TBLWT+* | TBLPTR is incremented before the read/write |

### 11.1.1.2 Table Latch Register

The Table Latch (TABLAT) is an 8-bit register mapped into the SFR space. The Table Latch register receives one byte of NVM data resulting from a TBLRD* instruction and is the source of the 8-bit data sent to the holding register space as a result of a TBLWT* instruction.

### 11.1.1.3 Table Read Operations

The table read operation retrieves one byte of data directly from program memory pointed to by the TBLPTR registers and places it into the TABLAT register. Figure 11-1 shows the operation of a table read.
Figure 11-1. Table Read Operation
Instruction: TBLRD*


Note 1: Table Pointer register points to a byte in program memory.

### 11.1.1.4 Table Write Operations

The table write operation stores one byte of data from the TABLAT register into a sector RAM holding register. The following figure shows the operation of a table write from the TABLAT register to the holding register space. The procedure to write the contents of the holding registers into program memory is detailed in the "Writing to Program Flash Memory" section.

Figure 11-2. Table Write Operation


Note 1: During table writes the Table Pointer does not point directly to program memory. The LSbs of TBLPRTL actually point to an address within the write block holding registers. The MSbs of the Table Pointer determine where the write block will eventually be written.

Table operations work with byte entities. Tables containing data, rather than program instructions, are not required to be word aligned. Therefore, a table can start and end at any byte address. If a table write is
being used to write executable code into program memory, program instructions will need to be word aligned.

### 11.1.1.5 Table Pointer Boundaries

TBLPTR is used in reads, writes and erases of the Program Flash Memory.
When a TBLRD is executed, all 22 bits of the TBLPTR determine which byte is read from program memory directly into the TABLAT register.

When a TBLWT is executed the byte in the TABLAT register is written, not to Flash memory but, to a holding register in preparation for a program memory write. The holding registers constitute a write block which varies depending on the device (see the Flash Memory Organization by Device table).The LSbs of the TBLPTRL register determine which specific address within the holding register block is written to. The size of the write block determines the number of LSbs. The MSbs of the Table Pointer have no effect during TBLWT operations.

When a program memory write is executed the entire holding register block is written to the Flash memory at the address determined by the MSbs of the TBLPTR. The LSbs are ignored during Flash memory writes. For more detail, see the "Writing to Program Flash Memory" section.

The Figure 11-3 figure illustrates the relevant boundaries of TBLPTR based on NVM control operations.
Figure 11-3. Table Pointer Boundaries Based on Operation


## Note:

1. See the memory organization table for the write holding registers block size.

### 11.1.1.6 Reading the Program Flash Memory

The TBLRD instruction retrieves data from program memory at the TBLPTR location and places it into the TABLAT SFR register. Table reads from program memory are performed one byte at a time. In addition, TBLPTR can be modified automatically for the next table read operation.

The CPU operation is suspended during the read, and it resumes immediately after. From the user point of view, TABLAT is valid in the next instruction cycle.

The internal program memory is typically organized by words. The Least Significant bit of the address selects between the high and low bytes of the word. Figure 11-4 shows the interface between the internal program memory and the TABLAT.

Figure 11-4. Reads from Program Flash Memory


Figure 11-5. Program Flash Memory Read Flowchart


## Reading a Program Flash Memory Word

```
    MOVLW CODE_ADDR_UPPER ; Load TBLPTR with the base
    MOVWF
    MOVLW CODE_ADDR_HIG
    MOVWF TBLP\overline{TRH}
    MOVLW CODE ADDR_LOW
    MOVWF TBLP\overline{TRL}
READ WORD:
    TBLRD*+
    ; read into TABLAT and increment
```

```
MOVF TABLAT, W ; get data
MOVWF WORD_EVEN ; read into TABLAT and increment
MOVFW TABLAT, W ; get data
MOVF WORD_ODD
```


### 11.1.2 NVM Unlock Sequence

The unlock sequence is a mechanism that protects the NVM from unintended self-write programming or erasing. The sequence must be executed and completed without interruption to successfully complete any of the following operations:

- PFM Row Erase
- Write of PFM write latches to PFM memory
- Write of PFM write latches to User IDs
- Write to Data EEPROM Memory
- Write to Configuration Words

The unlock sequence consists of the following steps and must be completed in order:

- Write 55h to NVMCON2
- Write AAh to NMVCON2
- Set the WR bit of NVMCON1

Once the WR bit is set, the processor will stall internal operations until the operation is complete and then resume with the next instruction.

Since the unlock sequence must not be interrupted, global interrupts should be disabled prior to the unlock sequence and re-enabled after the unlock sequence is completed.

Figure 11-6. NVM Unlock Sequence Flowchart


## NVM Unlock Sequence

```
BCF INTCON,GIE ; Recommended so sequence is not interrupted
BANKSEL NVMCON1 ; Bank to NVMCON1 register
BSF NVMCON1,WREN ; Enable write/erase
MOVLW 55h ; Load 55h
MOVWF NVMCON2 ; Step 1: Load 55h into NVMCON2
MOVLW AAh ; Step 2: Load W with AAh
MOVWF NVMCON2 ; Step 3: Load AAh into NVMCON2
BSF NVMCON1,WR ; Step 4: Set WR bit to begin write/erase
BSF INTCON,GIE ; Re-enable interrupts
```


## Important:

1. Sequence begins when NVMCON2 is written; following 4 steps must occur in the cycleaccurate order shown. If the timing of the four steps is corrupted by an interrupt or a debugger Halt, the action will not take place.
2. Opcodes shown are illustrative; any instruction that has the indicated effect may be used.

### 11.1.3 Erasing Program Flash Memory

The minimum erase block varies by device as shown in the memory organization table. Only through the use of an external programmer, or through ICSP ${ }^{\top M}$ control, can larger blocks of program memory be bulk erased. Word erase in the Flash array is not supported.

For example, when initiating an erase sequence from a microcontroller with erase row size of 32 words, a block of 32 words ( 64 bytes) of program memory is erased. The TBLPTR<21:6> bits point to the block being erased. The TBLPTR<5:0> bits are ignored.

The NVMCON1 register commands the erase operation. The NVMREG bits must be set to point to the Program Flash Memory. The WREN bit must be set to enable write operations. The FREE bit is set to select an erase operation.

The NVM unlock sequence described in the NVM Unlock Sequence section must be used which guards against accidental writes. This is sometimes referred to as a long write.

A long write is necessary for erasing the internal Flash. Instruction execution is halted during the long write cycle. The long write is terminated by the internal programming timer.

### 11.1.3.1 Program Flash Memory Erase Sequence

The sequence of events for erasing a block of internal program memory is:

1. Set the NVMREG bits to select PFM
2. Set the FREE and WREN bits
3. Perform the unlock sequence as described the NVM Unlock Sequence section

If the PFM address is write-protected, the WR bit will be cleared and the erase operation will not take place, WRERR is signaled in this scenario.

The operation erases the memory row indicated by masking the LSbs of the current TBLPTR.
While erasing PFM, CPU operation is suspended and it resumes when the operation is complete. Upon completion the WR bit is cleared in hardware, the NVMIF is set and an interrupt will occur if the NVMIE bit is also set.

Write holding register data is not affected by erase operations and WREN will remain unchanged.

Figure 11-7. PFM Row Erase Flowchart


## Erasing a Program Flash Memory block

```
; This sample row erase routine assumes that the target address
; specified by CODE_ADDR_UPPER, CODE_ADDR_HIGH, and CODE_ADDR_LOW contain a
; value within the \overline{P}FM a\overline{d}dress range of t\overline{he device.}
    MOVLW CODE_ADDR_UPPER ; load TBLPTR with the base
    MOVWF TBLPTRU - ; address of the memory block
    MOVLW CODE_ADDR_HIGH
    MOVWF TBLP\overline{TRH}
    MOVLW CODE_ADDR_LOW
    MOVWF TBLPTRL
ERASE_BLOCK:
    BCF NVMCON1, NVMREG0 ; point to Program Flash Memory
    BSF NVMCON1, NVMREG1 ; access Program Flash Memory
    BSF NVMCON1, WREN ; enable write to memory
    BSF NVMCON1, FREE ; enable block Erase operation
    BCF INTCON, GIE ; disable interrupts
```

MOVWF NVMCON2 ; write AAh
BSF NVMCON1, WR ; start erase (CPU stalls)
BSF INTCON, GIE ; re-enable interrupts
BCF NVMCON1, WREN ; disable writes to memory

## Important:

1. If a write or erase operation is terminated by an unexpected event, WRERR bit will be set which the user can check to decide whether a rewrite of the location(s) is needed.
2. WRERR is set if $W R$ is written to ' 1 ' while TBLPTR points to a write-protected address.
3. WRERR is set if $W R$ is written to ' 1 ' while TBLPTR points to an invalid address location ( Refer to the device memory map and Table 11-1).

### 11.1.4 Writing to Program Flash Memory

The programming write block size is specified as the number of table latch bytes, also referred to as holding registers, in the memory organization table. Word or byte programming is not supported. Table writes are used internally to load the holding registers needed to program the Flash memory. There are only as many holding registers as there are bytes in a write block.

Since the table latch (TABLAT) is only a single byte, the TBLWT instruction needs to be executed multiple times for each programming operation. The write protection state is ignored for this operation. All of the table write operations will essentially be short writes because only the holding registers are written. NVMIF is not affected while writing to the holding registers.

After all the holding registers have been written, the programming operation of that block of memory is started by configuring the NVMCON1 register for a program memory write and performing the long write sequence.

If the PFM address in the TBLPTR is write-protected or if TBLPTR points to an invalid location, the WR bit is cleared without any effect and the WRERR is signaled.

The long write is necessary for programming the internal Flash. CPU operation is suspended during a long write cycle and resumes when the operation is complete. The long write operation completes in one instruction cycle. When complete, WR is cleared in hardware and NVMIF is set and an interrupt will occur if NVMIE is also set. The latched data is reset to all ' $1 s$ '. WREN is not changed.

The internal programming timer controls the write time. The write/erase voltages are generated by an onchip charge pump, rated to operate over the voltage range of the device.

Important: The default value of the holding registers on device Resets and after write operations is FFh. A value of FFh in a holding register will not change the PFM location corresponding to that register when the block is programmed. This means that individual bytes of program memory may be modified, provided that the change does not attempt to change any bit from a ' 0 ' to a ' 1 '. When modifying individual bytes, it is not necessary to load all holding registers before executing a long write operation.

Figure 11-8. Table Writes to Program Flash Memory


Note: Refer to the memory organization table for number of holding registers (e.g. YY = 3Fh for 64 holding registers).

### 11.1.4.1 Program Flash Memory Write Sequence

The sequence of events for programming an internal program memory location should be:

1. Read appropriate number of bytes into RAM. Refer to the memory organization table for Write latch size.
2. Update data values in RAM as necessary.
3. Load TBLPTR with address within the row to be erased.
4. Execute the block erase procedure.
5. Load TBLPTR with address of first byte being written.
6. Write the n-byte block into the holding registers with auto-increment. Refer to the memory organization table for Write latch size.
7. Set NVMREG bits to point to program memory.
8. Clear FREE bit and set WREN bit register.
9. Disable interrupts.
10. Execute the unlock sequence (see NVM Unlock Sequence).
11. WR bit is set as last step in the unlock sequence.
12. The CPU will stall for the duration of the write (about 2 ms using internal timer).
13. Re-enable interrupts.
14. Verify the memory (table read).

This procedure will require about 6 ms to update each write block of memory. An example of the required code is given in below.

Important: Before setting the WR bit, the Table Pointer address needs to be within the intended address range of the bytes in the holding registers.

Figure 11-9. Program Flash Memory (PFM) Write Flowchart


Writing to Program Flash Memory

| MOVLW | D'64' | ; number of bytes in erase block |
| :--- | :--- | :--- |
| MOVWF | COUNTER | ; point to buffer |
| MOVLW | BUFFER_ADDR_HIGH |  |
| MOVWF | FSROH |  |
| MOVLW | BUFFER_ADDR_LOW |  |
| MOVWF | FSROL | ; Load TBLPTR with the base |
| MOVLW | CODE_ADDR_UPPER | ; address of the memory block |
| MOVWF | TBLPTRU |  |
| MOVLW | CODE_ADDR_HIGH |  |
| MOVWF | TBLPTRH |  |
| MOVLW | CODE_ADDR_LOW |  |



### 11.1.4.2 Write Verify

Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where
excessive writes can stress bits near the specification limit. Since program memory is stored as a full page, the stored program memory contents are compared with the intended data stored in RAM after the last write is complete.

Figure 11-10. Program Flash Memory Verify Flowchart


### 11.1.4.3 Unexpected Termination of Write Operation

If a write is terminated by an unplanned event, such as loss of power or an unexpected Reset, the memory location just programmed should be verified and reprogrammed if needed. If the write operation is interrupted by a MCLR Reset or a WDT Time-out Reset during normal operation, the WRERR bit will be set which the user can check to decide whether a rewrite of the location(s) is needed.

### 11.1.4.4 Protection Against Spurious Writes

A write sequence is valid only when both the following conditions are met, this prevents spurious writes which might lead to data corruption.

1. The WR bit is gated through the WREN bit. It is suggested to have the WREN bit cleared at all times except during memory writes. This prevents memory writes if the WR bit gets set accidentally.
2. The NVM unlock sequence must be performed each time before a write operation.

### 11.2 User ID, Device ID and Configuration Word Access

When NVMREG $=01$ or 11, the User IDs, Device ID/Revision ID and Configuration Words can be accessed. The User IDs and Configuration Words areas allow read and write whereas Device and Revision IDs allow read only (see Table 11-1).

### 11.2.1 Reading Access

The user can read from these blocks by setting the NVMREG bits to 01 or 11 . The user needs to load the address into the TBLPTR registers. Executing a TBLRD after that moves the byte pointed to the TABLAT register. The CPU operation is suspended during the read and resumes after. When read access is initiated on an address outside the parameters listed in Table 11-1, the TABLAT register is cleared, reading back '0's.

### 11.2.2 Writing Access

The WREN bit must be set to enable writes. This prevents accidental writes to the CONFIG words due to errant (unexpected) code execution. The WREN bit should be kept clear at all times, except when updating the CONFIG words. The WREN bit is not cleared by hardware. The WR bit will be inhibited from being set unless the WREN bit is set.

The user needs to load the TBLPTR and TABLAT register with the respective address and data before executing the write command. An unlock sequence needs to be followed to enable the write (see NVM Unlock Sequence). When attepmting to write the Configuration words, if the WRTC configuration bit is zero or if TBLPTR points an invalid address location (see Table 11-1), then the WR bit is cleared without any effect and the WRERR bit is set.
A single CONFIG word byte is written immediately and the operation includes an implicit erase cycle for that byte (it is not necessary to set FREE). CPU execution is stalled and at the completion of the write cycle, the WR bit is cleared in hardware and the NVM Interrupt Flag bit (NVMIF) is set. The new CONFIG value takes effect when the CPU resumes operation.

Table 11-4. User ID, Dev/REV ID and Configuration Word Access (NVMREG = 0bx1)

| Address | Function | Read Access | Write Access |
| :---: | :---: | :---: | :---: |
| $200000 \mathrm{~h}-20$ 000Fh | User IDs | Yes | Yes |
| $3 F$ FFFCh-3F FFFFh | Revision ID/Device ID | Yes | No |
| $300000 \mathrm{~h}-30000 \mathrm{Bh}$ | Configuration Words 1-6 | Yes | Yes |

### 11.3 Data EEPROM Memory

The data EEPROM is a nonvolatile memory array, separate from the data RAM and program memory, which is used for long-term storage of program data. It is not directly mapped in either the register file or program memory space but is indirectly addressed through the Special Function Registers (SFRs). The EEPROM is readable and writable during normal operation over the entire $V_{D D}$ range.
Four SFRs are used to read and write to the data EEPROM. They are:

- NVMCON1
- NVMCON2
- NVMDAT
- NVMADR

Important: The high byte of NVMADR (NVMADRH) is only implemented on devices with more than 256 bytes of EEPROM.

The data EEPROM allows byte read and write. When interfacing to the data memory block, NVMDAT holds the 8-bit data for read/write and the NVMADR register holds the address of the EEPROM location being accessed.

The EEPROM data memory is rated for high erase/write cycle endurance. A byte write automatically erases the location and writes the new data (erase-before-write). The write time is controlled by an internal programming timer; it will vary with voltage and temperature as well as from chip-to-chip. Please refer to the Data EEPROM Memory parameters in the electrical specifications section for the limits.

### 11.3.1 NVMADR Register

The NVMADR register specifies the data EEPROM address for read and write operations.

### 11.3.2 NVMCON1 and NVMCON2 Registers

Access to the data EEPROM is controlled by two registers: NVMCON1 and NVMCON2. These are the same registers which control access to the program memory and are used in a similar manner for the data EEPROM.

The NVMCON2 register is not a physical register. It is used exclusively in the memory write and erase unlock sequences. Reading NVMCON2 will read all ' 0 's.

The NVMCON1 register is the control register for data and program memory access. Control bits NVMREG determine if the access will be to program, Data EEPROM Memory or the User IDs, Configuration bits, Revision ID and Device ID.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear.
Control bits, RD and WR, start read and erase/write operations, respectively. These bits are set by firmware and cleared by hardware at the completion of the operation.

The WR control bit initiates write operations. The bit can be set but not cleared by software. It is cleared only by hardware at the completion of the write operation.

The WRERR bit is set by hardware when the WR bit is set and cleared when the internal programming timer expires and the write operation is complete.

The NVMIF interrupt flag bit of the PIRx register is set when the write is complete. It must be cleared by software.

The RD bit cannot be set when accessing program memory (NVMREG = 0b10). Program memory is read using table read instructions. See Table Read Operations regarding table reads.

### 11.3.3 Reading the Data EEPROM Memory

To read a Data EEPROM memory location, the user must write the address to the NVMADR register, clear NVMREG control bits to select Data EEPROM locations and then set the RD control bit. The data is available on the very next instruction cycle; therefore, the NVMDAT register can be read by the next instruction. NVMDAT will hold this value until another read operation, or until it is written to by the user (during a write operation).
The basic process is shown in the following flowchart.

Figure 11-11. Data EEPROM Read Flowchart


## Data EEPROM Read

```
; Data Memory Address to read
    BCF NVMCON1, NVMREGO
    BCF NVMCON1, NVMREG1
    ; Setup Data EEPROM Access
    MOVWF NVMADRL ; Setup Address low byte
    MOVF EE_ADDRH, W ;
        MOVWF NVMADRH ; Setup Address high byte (if
applicable)
    BSF NVMCON1, RD ; Issue EE Read
    MOVF NVMDAT, W ; W = EE DATA
```


### 11.3.4 Writing to the Data EEPROM Memory

To write an EEPROM data location, the address must first be written to the NVMADR register and the data written to the NVMDAT register. The sequence in NVM Unlock Sequence must be followed to initiate the write cycle.

The write will not begin if NVM Unlock sequence is not exactly followed for each byte. It is strongly recommended that interrupts be disabled during this code segment.
Additionally, the WREN bit must be set to enable writes. This mechanism prevents accidental writes to data EEPROM due to unexpected code execution (i.e., runaway programs). The WREN bit should be kept clear at all times, except when updating the EEPROM. The WREN bit is not cleared by hardware.
After a write sequence has been initiated, NVMCON1, NVMADR and NVMDAT cannot be modified. The WR bit will be inhibited from being set unless the WREN bit is set. Both WR and WREN cannot be set with the same instruction.

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. A single Data EEPROM word is written and the operation includes an implicit erase cycle for that word (it is not necessary to set FREE). CPU execution continues in parallel and at the completion of the write cycle, the

WR bit is cleared in hardware and the NVM Interrupt Flag bit (NVMIF) is set. The user can either enable this interrupt or poll this bit. NVMIF must be cleared by software.

## Data EEPROM Write

```
; Data Memory Address to write
    BCF NVMCON1, NVMREG0 ; Setup Data EEPROM access
    BCF NVMCON1, NVMREG1 ; Setup Data EEPROM access
    MOVF EE_ADDRL, W
    MOVWF NVMADRL
    MOVF EE_ADDRH, W
    MOVWF NVMMDRH
    MOVF EE_DATA, W
    MOVWF NVM\overline{DAT}
; Enable writes
    BSF NVMCON1, WREN
; Disable interrupts
    BCF INTCON, GIE
; Required unlock sequence
    MOVLW 55h
    MOVWF NVMCON2
    MOVLW AAh
    MOVWF NVMCON2
; Set WR bit to begin write
    BSF NVMCON1, WR
; Wait for write to complete
    BTFSC NVMCON1, WR
    BRA $-2
; Enable INT BSF INTCON, GIE
; Enable INT BSF INTCON, GIE
; Disable writes
    BCF NVMCON1, WREN
```

```
Setup Address low byte
```

Setup Address low byte
Setup Address high byte (if applicable)
Setup Address high byte (if applicable)
; Data Memory Value to write

```

\subsection*{11.3.5 Write Verify}

Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit.

\subsection*{11.3.6 Operation During Code-Protect}

Data EEPROM Memory has its own code-protect bits in Configuration Words. External read and write operations are disabled if code protection is enabled.

If the Data EEPROM is write-protected or if NVMADR points an invalid address location, the WR bit is cleared without any effect. WRERR is signaled in this scenario.

\subsection*{11.3.7 Protection Against Spurious Write}

There are conditions when the user may not want to write to the Data EEPROM Memory. To protect against spurious EEPROM writes, various mechanisms have been implemented. On power-up, the WREN bit is cleared. In addition, writes to the EEPROM are blocked during the Power-up Timer period ( \(T_{\text {PWRT }}\) ).

The unlock sequence and the WREN bit together help prevent an accidental write during brown-out, power glitch or software malfunction.

\subsection*{11.3.8 Erasing the Data EEPROM Memory}

Data EEPROM Memory can be erased by writing 0xFF to all locations in the Data EEPROM Memory that need to be erased.

\section*{Data EEPROM Erase Routine}


\subsection*{11.4 Register Summary: NVM Control}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline Offset & Name & Bit Pos. & & & & & & & \\
\hline \multirow{2}{*}{0x0F7E} & \multirow{2}{*}{NVMADR} & 7:0 & \multicolumn{7}{|c|}{NVMADRL[7:0]} \\
\hline & & 15:8 & & & & & & \multicolumn{2}{|l|}{NVMADRH[1:0]} \\
\hline 0x0F80 & NVMDAT & 7:0 & \multicolumn{7}{|c|}{NVMDAT[7:0]} \\
\hline 0x0F81 & NVMCON1 & 7:0 & NVMREG[1:0] & & FREE & WRERR & WREN & WR & RD \\
\hline 0x0F82 & NVMCON2 & 7:0 & \multicolumn{7}{|c|}{NVMCON2[7:0]} \\
\hline \[
\begin{gathered}
\text { 0x0F83 } \\
\ldots \\
\text { 0x0FF4 }
\end{gathered}
\] & Reserved & & & & & & & & \\
\hline 0x0FF5 & TABLAT & 7:0 & \multicolumn{7}{|c|}{TABLAT[7:0]} \\
\hline & & 7:0 & \multicolumn{7}{|c|}{TBLPTRL[7:0]} \\
\hline 0x0FF6 & TBLPTR & 15:8 & \multicolumn{7}{|c|}{TBLPTRH[7:0]} \\
\hline & & 23:16 & & TBLPTR21 & \multicolumn{5}{|c|}{TBLPTRU[4:0]} \\
\hline
\end{tabular}

\subsection*{11.5 Register Definitions: Nonvolatile Memory}

\subsection*{11.5.1 NVMCON1}

Name: NVMCON1
Offset: 0xF81

Nonvolatile Memory Control 1 Register
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Bit} & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline & \multicolumn{2}{|c|}{NVMREG[1:0]} & & FREE & WRERR & WREN & WR & RD \\
\hline Access & R/W & R/W & & R/S/HC & R/W/HS & R/W & R/S/HC & R/S/HC \\
\hline Reset & 0 & 0 & & 0 & & 0 & 0 & 0 \\
\hline
\end{tabular}

Bits 7:6 - NVMREG[1:0] NVM Region Selection bits
\begin{tabular}{|l|l|}
\hline Value & Description \\
\hline 10 & PFM locations write access \\
\hline x1 & User IDs, Configuration Bits, Rev ID and Device ID locations write access \\
\hline 00 & Data EEPROM Memory locations write access \\
\hline
\end{tabular}

\section*{Bit 4 - FREE}

Program Flash Memory Erase Enable bit \({ }^{(1)}\)
\begin{tabular}{|l|l|}
\hline Value & Description \\
\hline 1 & Performs an erase operation on the next WR command \\
\hline 0 & The next WR command performs a write operation \\
\hline
\end{tabular}

\section*{Bit 3 - WRERR}

Write-Reset Error Flag bit \({ }^{(2,3,4)}\)
\begin{tabular}{|l|l|}
\hline Value & Description \\
\hline 1 & \begin{tabular}{l} 
A write operation was interrupted by a Reset (hardware set), \\
or the WR bit was set during one of the following conditions: \\
-
\end{tabular} \\
& \begin{tabular}{l} 
an invalid address is accessed \\
-
\end{tabular} \\
\hline 0 & AVMREG and address do not point to the same region
\end{tabular}

\section*{Bit 2 - WREN Program/Erase Enable bit}
\begin{tabular}{|l|l|}
\hline Value & Description \\
\hline 1 & Allows program/erase and refresh cycles \\
\hline 0 & Inhibits programming/erasing and user refresh of NVM \\
\hline
\end{tabular}

\section*{Bit 1 - WR}

Write Control bit \({ }^{(5,6,7)}\)
\begin{tabular}{|l|l|l|}
\hline Value & Condition & \begin{tabular}{l} 
Description \\
\hline 1
\end{tabular} \\
NVMREG=00 & \begin{tabular}{l} 
Initiates an erase/program cycle at the corresponding Data \\
EEPROM Memory location specified by NVMADR
\end{tabular} \\
\hline 1 & \begin{tabular}{l} 
NVMREG \(=10\) and \\
TBLPTR21 \(=0\)
\end{tabular} & \begin{tabular}{l} 
Initiates the PFM write operation with data from the holding \\
registers
\end{tabular} \\
\hline
\end{tabular}
\begin{tabular}{|l|l|l|}
\hline Value & Condition & Description \\
\hline 1 & \begin{tabular}{l} 
NVMREG \(=x 1\) and \\
TBLPTR21 \(=1\)
\end{tabular} & \begin{tabular}{l} 
Initiates the User ID write operation with data from the holding \\
registers or single Config byte at TBLPTR
\end{tabular} \\
\hline 0 & NVMREG \(=x x\) & NVM program/erase operation is complete and inactive \\
\hline
\end{tabular}

Bit 0 - RD
Read Control bit \({ }^{(8)}\)
\begin{tabular}{|l|l|}
\hline Value & Description \\
\hline 1 & Initiates a read at address pointed by NVMREG and NVMADR, and loads data into NVMDAT \\
\hline 0 & NVM read operation is complete and inactive \\
\hline
\end{tabular}

\section*{Note:}
1. This can only be used with PFM.
2. This bit is set when WR = 1 and clears when the internal programming timer expires or the write is completed successfully.
3. Bit must be cleared by the user; hardware will not clear this bit.
4. Bit may be written to ' 1 ' by the user in order to implement test sequences.
5. This bit can only be set by following the sequence described in NVM Unlock Sequence.
6. Operations are self-timed and the WR bit is cleared by hardware when complete.
7. Once a write operation is initiated, setting this bit to zero will have no effect.
8. The bit can only be set in software. The bit is cleared by hardware when the operation is complete.

\subsection*{11.5.2 NVMCON2}

Name: NVMCON2
Offset: 0xF82

Nonvolatile Memory Control 2 Register
Note: This register always reads zeros, regardless of data written.
Refer to the NVM Unlock Sequence section
\left.\begin{tabular}{rcccccccc}
\multicolumn{2}{c}{ Bit } & 7 & 6 & 5 & 4 & 3 & 2 & 1
\end{tabular}\(\right] 0\)

Bits 7:0 - NVMCON2[7:0]

\subsection*{11.5.3 NVMADR}

Name: NVMADR
Offset: 0xF7E

Data EEPROM Memory Address
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Bit} & 15 & 14 & 13 & 12 & 11 & 10 & 9 & 8 \\
\hline & & & & & & & \multicolumn{2}{|r|}{NVMADRH[1:0]} \\
\hline Access & & & & & & & R/W & R/W \\
\hline Reset & & & & & & & 0 & 0 \\
\hline Bit & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline & \multicolumn{8}{|c|}{NVMADRL[7:0]} \\
\hline Access & R/W & R/W & R/W & R/W & R/W & R/W & R/W & R/W \\
\hline Reset & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular}

Bits 9:8 - NVMADRH[1:0] EEPROM Most Significant Address bits
Note: This register is only implemented in devices with more than 256 bytes of data EEPROM.
Bits 7:0 - NVMADRL[7:0] EEPROM Least Significant Address bits

\subsection*{11.5.4 NVMDAT}

Name: NVMDAT
Offset: 0xF80

Data EEPROM Memory Data
\begin{tabular}{rccccccccc}
\multicolumn{1}{c}{ Bit } & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\cline { 2 - 9 } & & 7 & R/WMDAT[7:0] \\
Access & R/W & R/W & R/W & R/W & R/W & R/W & R/W & R/W \\
Reset & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0
\end{tabular}

Bits 7:0 - NVMDAT[7:0] The value of the data memory byte returned from NVMADR after a Read command, or the data written by a Write command.

\subsection*{11.5.5 TBLPTR}

Name: TBLPTR
Offset: 0xFF6

Program, Configuration, Device ID and User ID Memory Address
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Bit} & 23 & 22 & 21 & 20 & 19 & 18 & 17 & 16 \\
\hline & & & TBLPTR21 & \multicolumn{5}{|c|}{TBLPTRU[4:0]} \\
\hline Access & & & R/W & R/W & R/W & R/W & R/W & R/W \\
\hline Reset & & & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline Bit & 15 & 14 & 13 & 12 & 11 & 10 & 9 & 8 \\
\hline \multicolumn{9}{|c|}{TBLPTRH[7:0]} \\
\hline Access & R/W & R/W & R/W & R/W & R/W & R/W & R/W & R/W \\
\hline Reset & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline Bit & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline \multicolumn{9}{|r|}{TBLPTRL[7:0] \({ }^{\text {a }}\) ( \({ }^{\text {a }}\)} \\
\hline Access & R/W & R/W & R/W & R/W & R/W & R/W & R/W & R/W \\
\hline Reset & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular}

Bit 21 - TBLPTR21 NVM Most Significant Address bit
\begin{tabular}{|l|l|}
\hline Value & Description \\
\hline 1 & Access Configuration, User ID, Device ID, and Revision ID spaces \\
\hline 0 & Access Program Flash Memory space \\
\hline
\end{tabular}

Bits 20:16 - TBLPTRU[4:0] NVM Upper Address bits
Bits 15:8 - TBLPTRH[7:0] High Byte of NVM Address bits
Bits 7:0 - TBLPTRL[7:0] Low Byte of NVM Address bits

\subsection*{11.5.6 TABLAT}

Name: TABLAT
Offset: 0xFF5

Program, Configuration, Device ID, and User ID Memory Data
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Bit} & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline & \multicolumn{8}{|c|}{TABLAT[7:0]} \\
\hline Access & R/W & R/W & R/W & R/W & R/W & R/W & R/W & R/W \\
\hline Reset & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular}

Bits 7:0 - TABLAT[7:0] The value of the NVM memory byte returned from the address contained in TBLPTR after a TBLRD command, or the data written to the latch by a TBLWT command.

\section*{12. \(8 \times 8\) Hardware Multiplier}

\subsection*{12.1 Introduction}

All PIC18 devices include an \(8 x 8\) hardware multiplier as part of the ALU. The multiplier performs an unsigned operation and yields a 16-bit result that is stored in the product register pair, PRODH:PRODL. The multiplier's operation does not affect any flags in the STATUS register.

Making multiplication a hardware operation allows it to be completed in a single instruction cycle. This has the advantages of higher computational throughput and reduced code size for multiplication algorithms and allows the PIC18 devices to be used in many applications previously reserved for digital signal processors. A comparison of various hardware and software multiply operations, along with the savings in memory and execution time, is shown in Table 12-1.

\subsection*{12.2 Operation}
\(8 x 8\) Unsigned Multiply Routine shows the instruction sequence for an \(8 \times 8\) unsigned multiplication. Only one instruction is required when one of the arguments is already loaded in the WREG register.
\(8 x 8\) Signed Multiply Routine shows the sequence to do an \(8 \times 8\) signed multiplication. To account for the sign bits of the arguments, each argument's Most Significant bit (MSb) is tested and the appropriate subtractions are done.

8x8 Unsigned Multiply Routine
```

MOVF ARG1, W ;
MULWF ARG2 ; ARG1 * ARG2 -> PRODH:PRODL

```

\section*{8x8 Signed Multiply Routine}
```

MOVF ARG1, W ; ARG1 * ARG2 -> PRODH:PRODL
BTFSC ARG2, SB ; Test Sign Bit
SUBWF PRODH, F ; PRODH = PRODH - ARG1
MOVF ARG2, W ; Test Sign Bit
BTFSC ARG1, SB ; Test Sign Bit

```

Table 12-1. Performance Comparison for Various Multiply Operations
\begin{tabular}{|l|l|c|c|c|c|c|c|c|}
\hline \multirow{2}{*}{ Routine } & Multiply Method & \begin{tabular}{l} 
Program \\
Memory \\
(Words)
\end{tabular} & \begin{tabular}{c} 
Cycles \\
(Max)
\end{tabular} & \multicolumn{5}{|c|}{ @ 64 MHz}
\end{tabular} @ 40 MHz @ 10 MHz @ 4 MHz

\title{
PIC18(L)F26/45/46K40
}
\begin{tabular}{|c|l|c|c|c|c|c|c|c|}
\hline \multirow{2}{*}{ Routine } & Multiply Method & \begin{tabular}{l} 
Program \\
Memory \\
(Words)
\end{tabular} & \begin{tabular}{c} 
Cycles \\
(Max)
\end{tabular} & \multicolumn{5}{|c|}{ @ 64 MHz}
\end{tabular} @ 40 MHz \(@ 10 \mathrm{MHz}\) @ 4 MHz
\(16 \times 16\) Unsigned Multiply Routine shows the sequence to do a \(16 \times 16\) unsigned multiplication. The equation below shows the algorithm that is used. The 32-bit result is stored in four registers ( \(R E S<3: 0>\) ).

\section*{\(16 \times 16\) Unsigned Multiplication Algorithm}
\(R E S 3: R E S 0=A R G 1 H: A R G 1 L \bullet A R G 2 H: A R G 2 L=\left(A R G 1 H \bullet A R G 2 H \cdot 2^{16}\right)+\left(A R G 1 H \cdot A R G 2 L \bullet 2^{8}\right)+\) \(\left(A R G 1 L \cdot A R G 2 H \cdot 2^{8}\right)+(A R G 1 L \cdot A R G 2 L)\)

16 x 16 Unsigned Multiply Routine

\(16 \times 16\) Signed Multiply Routine shows the sequence to do a \(16 \times 16\) signed multiply. The equation below shows the algorithm used. The 32-bit result is stored in four registers (RES<3:0>). To account for the sign bits of the arguments, the MSb for each argument pair is tested and the appropriate subtractions are done.
\(16 \times 16\) Signed Multiplication Algorithm

RES3:RES0 = ARG1H:ARG1L •ARG2H:ARG2L \(=\left(A R G 1 H \cdot A R G 2 H \cdot 2^{16}\right)+\left(A R G 1 H \cdot A R G 2 L \cdot 2^{8}\right)+\) \(\left(A R G 1 L \cdot A R G 2 H \cdot 2^{8}\right)+(A R G 1 L \cdot A R G 2 L)+\left(-1 \cdot A R G 2 H<7>\cdot A R G 1 H: A R G 1 L \cdot 2^{16}\right)+(-1\)
- ARG1H<7>•ARG2H:ARG2L• \(2^{16}\) )
\(16 \times 16\) Signed Multiply Routine


\subsection*{12.3 Register Summary - 8x8 Hardware Multiplier}


\subsection*{12.4 Register Definitions: 8x8 Hardware Multiplier}

\subsection*{12.4.1 PROD}

Name: PROD
Offset: 0xFF3

Product Register Pair
The PROD register stores the 16 -bit result yielded by the unsigned operation performed by the \(8 \times 8\) hardware multiplier.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline Bit & 15 & 14 & 13 & 12 & 11 & 10 & 9 & 8 \\
\hline & \multicolumn{8}{|c|}{PRODH[7:0]} \\
\hline Access & R/W & R/W & R/W & R/W & R/W & R/W & R/W & R/W \\
\hline Reset & x & x & x & x & X & x & x & X \\
\hline Bit & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline & \multicolumn{8}{|c|}{PRODL[7:0]} \\
\hline Access & R/W & R/W & R/W & R/W & R/W & R/W & R/W & R/W \\
\hline Reset & x & x & x & x & x & x & x & x \\
\hline
\end{tabular}

Bits 15:8 - PRODH[7:0]
PROD Most Significant bits
Bits 7:0 - PRODL[7:0]
PROD Least Significant bits

\section*{13. (CRC) Cyclic Redundancy Check Module with Memory Scanner}

The Cyclic Redundancy Check (CRC) module provides a software-configurable hardware-implemented CRC checksum generator. This module includes the following features:
- Any standard CRC up to 16 bits can be used
- Configurable Polynomial
- Any seed value up to 16 bits can be used
- Standard and reversed bit order available
- Augmented zeros can be added automatically or by the user
- Memory scanner for fast CRC calculations on program memory user data
- Software loadable data registers for communication CRC's

\subsection*{13.1 CRC Module Overview}

The CRC module provides a means for calculating a check value of program memory. The CRC module is coupled with a memory scanner for faster CRC calculations. The memory scanner can automatically provide data to the CRC module. The CRC module can also be operated by directly writing data to SFRs, without using a scanner.

\subsection*{13.2 CRC Functional Overview}

The CRC module can be used to detect bit errors in the Flash memory using the built-in memory scanner or through user input RAM memory. The CRC module can accept up to a 16 -bit polynomial with up to a 16-bit seed value. A CRC calculated check value (or checksum) will then be generated into the CRCACC registers for user storage. The CRC module uses an XOR shift register implementation to perform the polynomial division required for the CRC calculation.

Figure 13-1. CRC Example
```

                                    Rev. 10-000206A
    CRC-16-ANS
$x^{16}+x^{15}+x^{2}+1$ (17 bits)
Standard 16-bit representation $=0 \times 8005$
CRCXORH = 0b10000000
CRCXORL $=0 \mathrm{~b} 0000010$ - $^{\text {(1) }}$
Data Sequence: $0 \times 55,0 \times 66,0 \times 77,0 \times 88$

```
```

DLEN = 0b0111

```
DLEN = 0b0111
PLEN = 0b1111
Data entered into the CRC: SHIFTM = 0:
01010101011001100111011110001000 SHIFTM = 1 :
10101010011001101110111000010001
Check Value (ACCM = 1) :
SHIFTM \(=0: 0 \times 32 \mathrm{D} 6\)
CRCACCH \(=0 \mathrm{~b} 00110010\)
CRCACCL = 0b11010110
SHIFTM = 1: 0x6BA2
CRCACCH \(=0\) b01101011
CRCACCL \(=0\) b10100010
```

Note 1: Bit 0 is unimplemented. The LSb of any CRC polynomial is always ' 1 ' and will always be treated as a ' 1 ' by the CRC for calculating the CRC check value. This bit will be read in software as a '0'

### 13.3 CRC Polynomial Implementation

Any polynomial can be used. The polynomial and accumulator sizes are determined by the PLEN bits. For an n -bit accumulator, PLEN $=\mathrm{n}-1$ and the corresponding polynomial is $\mathrm{n}+1$ bits. Therefore, the accumulator can be any size up to 16 bits with a corresponding polynomial up to 17 bits. The MSb and LSb of the polynomial are always ' 1 ' which is forced by hardware. However, the LSb of the CRCXORL register is unimplemented and always reads as ' 0 '.

All polynomial bits between the MSb and LSb are specified by the CRCXOR registers. For example, when using CRC16-ANSI, the polynomial is defined as $X^{16}+X^{15}+X^{2}+1$. The $X^{16}$ and $X^{0}=1$ terms are the MSb and LSb controlled by hardware. The $X^{15}$ and $X^{2}$ terms are specified by setting the corresponding CRCXOR<15:0> bits with the value of $0 \times 8004$. The actual value is $0 \times 8005$ because the hardware sets the LSb to 1 . Refer to Figure 13-1.

Figure 13-2. CRC LFSR Example
Linear Feedback Shift Register for CRC-16-ANSI

| Rev. 10.002027 A |
| :---: |
| 51721214 |

$$
x^{16}+x^{15}+x^{2}+1
$$



### 13.4 CRC Data Sources

Data can be input to the CRC module in two ways:

- User data using the CRCDAT registers
- From Flash Memory using the Program Memory Scanner

Up to 16 bits of data per word are specified with the DLEN bits. Only the number of data bits in the CRCDATA registers specified by DLEN will be used, other data bits in CRCDATA registers will be ignored.

Data is moved into the CRCSHIFT as an intermediate to calculate the check value located in the CRCACC registers.

The SHIFTM bit is used to determine the bit order of the data being shifted into the accumulator. If SHIFTM is not set, the data will be shifted in MSb first (Big Endian). The value of DLEN will determine the MSb. If SHIFTM bit is set, the data will be shifted into the accumulator in reversed order, LSb first (Little Endian).

The CRC module can be seeded with an initial value by setting the CRCACC registers to the appropriate value before beginning the CRC.

### 13.4.1 CRC from User Data

To use the CRC module on data input from the user, the user must write the data to the CRCDAT registers. The data from the CRCDAT registers will be latched into the shift registers on any write to the CRCDATL register.

### 13.4.2 CRC from Flash

To use the CRC module on data located in Flash memory, the user can initialize the Program Memory Scanner as defined in the Program Memory Scan Configuration section.

### 13.5 CRC Check Value

The CRC check value will be located in the CRCACC registers after the CRC calculation has finished. The check value will depend on the ACCM and SHIFTM mode settings.

When the ACCM bit is set, the CRC module augments the data with a number of zeros equal to the length of the polynomial to align the final check value. When the ACCM bit is not set, the CRC will stop at
the end of the data. A number of zeros equal to the length of the polynomial can then be entered into CRCDAT to find the same check value as augmented mode. Alternatively, the expected check value can be entered at this point to make the final result equal 0 .

When the CRC check value is computed with the SHIFTM bit set, selecting LSb first, and the ACCM bit is set then the final value in the CRCACC registers will be reversed such that the LSb will be in the MSb position and vice versa. This is the expected check value in bit reversed form. When creating a check value to be appended to a data stream, then a bit reversal must be performed on the final value to achieve the correct checksum. CRC can be used to do this reversal by following the steps below:

1. Save CRCACC value in user RAM space
2. Clear the CRCACC registers
3. Clear the CRCXOR registers
4. Write the saved CRCACC value to the CRCDAT input

The properly oriented check value will be in the CRCACC registers as the result.

### 13.6 CRC Interrupt

The CRC will generate an interrupt when the BUSY bit transitions from 1 to 0 . The CRCIF Interrupt Flag bit of the PIRx register is set every time the BUSY bit transitions, regardless of whether or not the CRC interrupt is enabled. The CRCIF bit can only be cleared in software. The CRC interrupt enable is the CRCIE bit of the PIEx register.

### 13.7 Configuring the CRC

The following steps illustrate how to properly configure the CRC.

1. Determine if the automatic program memory scan will be used with the scanner or manual calculation through the SFR interface and perform the actions specified in CRC Data Sources, depending on which decision was made.
2. If desired, seed a starting CRC value into the CRCACC registers.
3. Program the CRCXOR registers with the desired generator polynomial.
4. Program the DLENbits with the length of the data word -1 (refer to Figure 13-1). This determines how many times the shifter will shift into the accumulator for each data word.
5. Program the PLEN bits with the length of the polynomial -2 (refer to Figure 13-1).
6. Determine whether shifting in trailing zeros is desired and set the ACCM bit accordingly.
7. Likewise, determine whether the MSb or LSb should be shifted first and write the SHIFTM bit accordingly.
8. Set the GO bit to begin the shifting process.
9. If manual SFR entry is used, monitor the FULL bit. When FULL $=0$, another word of data can be written to the CRCDAT registers, keeping in mind that Most Significant Byte, CRCDATH, should be written first if the data has more than eight bits, as the shifter will begin upon the CRCDATL register being written.
10. If the scanner is used, the scanner will automatically stuff words into the CRCDAT registers as needed, as long as the SCANGO bit is set.
11. If using the Flash memory scanner, monitor the PIRx SCANIF bit (or the SCANGO bit) for the scanner to finish pushing information into the CRCDATA registers. After the scanner is completed, monitor the BUSY bit to determine that the CRC has been completed and the check value can be
read from the CRCACC registers. If both the interrupt flags are set (or both BUSY and SCANGO bits are cleared), the completed CRC calculation can be read from the CRCACC registers.
12. If manual entry is used, monitor the BUSY bit to determine when the CRCACC registers hold the valid check value.

### 13.8 Program Memory Scan Configuration

The program memory scan module may be used in conjunction with the CRC module to perform a CRC calculation over a range of program memory addresses. In order to set up the scanner to work with the CRC the following steps need to performed:

1. Set both the EN and SCANEN bits. If they get disabled, all internal states of the scanner and the CRC are reset. However, the CRC SFR registers are unaffected.
2. Choose which memory access mode is to be used (see Scanning Modes) and set the MODE bits accordingly.
3. Based on the memory access mode, set the INTM bits to the appropriate Interrupt mode (see Interrupt Interaction)
4. Set the SCANLADR and SCANHADR registers with the respective beginning and ending locations in memory that are to be scanned.
5. The GO bit must be set before setting the SCANGO bit. Setting the SCANGO bit starts the scan. Both the EN and GO bits must be enabled to use the scanner. When either of these bits are disabled, the scan aborts and the INVALID bit is set. The scanner will wait for the signal from the CRC that it is ready for the first Flash memory location, then begin loading data into the CRC. It will continue to do so until it either hits the configured end address or an address that is unimplemented on the device, at which point the SCANGO bit will clear, Scanner functions will cease, and the SCANIF interrupt will be triggered. Alternately, the SCANGO bit can be cleared in software to terminate the scan early if desired.

### 13.9 Scanner Interrupt

The scanner will trigger an interrupt when the SCANGO bit transitions from ' 1 ' to ' 0 '. The SCANIF interrupt flag of PIRx is set when the last memory location is reached and the data is entered into the CRCDATA registers. The SCANIF bit can only be cleared in software. The SCAN interrupt enable is the SCANIE bit of the PIEx register.

### 13.10 Scanning Modes

The memory scanner can scan in four modes: Burst, Peek, Concurrent, and Triggered. These modes are controlled by the MODE bits. The four modes are summarized in Table 13-1.

### 13.10.1 Burst Mode

When MODE $=01$, the scanner is in Burst mode. In Burst mode, CPU operation is stalled beginning with the operation after the one that sets the SCANGO bit, and the scan begins, using the instruction clock to execute. The CPU is held in its current state until the scan stops. Note that because the CPU is not executing instructions, the SCANGO bit cannot be cleared in software, so the CPU will remain stalled until one of the hardware end-conditions occurs. Burst mode has the highest throughput for the scanner, but has the cost of stalling other execution while it occurs.

### 13.10.2 Concurrent Mode

When MODE $=00$, the scanner is in Concurrent mode. Concurrent mode, like Burst mode, stalls the CPU while performing accesses of memory. However, while Burst mode stalls until all accesses are complete, Concurrent mode allows the CPU to execute in between access cycles.

### 13.10.3 Triggered mode

When MODE = 11, the scanner is in Triggered mode. Triggered mode behaves identically to Concurrent mode, except instead of beginning the scan immediately upon the SCANGO bit being set, it waits for a rising edge from a separate trigger source which is determined by the SCANTRIG register.

### 13.10.4 Peek Mode

When MODE = 10, the scanner is in Peek mode. Peek mode waits for an instruction cycle in which the CPU does not need to access the NVM (such as a branch instruction) and uses that cycle to do its own NVM access. This results in the lowest throughput for the NVM access (and can take a much longer time to complete a scan than the other modes), but does so without any impact on execution times, unlike the other modes.

Table 13-1. Summary of Scanner Modes

| MODE<1:0> |  | Description |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | First Scan Access | CPU Operation |  |
| 11 | Triggered | As soon as possible following a trigger | Stalled during NVM access | CPU resumes execution following each access |
| 10 | Peek | At the first dead cycle | Timing is unaffected | CPU continues execution following each access |
| 01 | Burst | As soon as possible | Stalled during NVM access | CPU suspended until scan completes |
| 00 | Concurrent |  |  | CPU resumes execution following each access |

### 13.10.5 Interrupt Interaction

The INTM bit controls the scanner's response to interrupts depending on which mode the NVM scanner is in, as described in the following table.
Table 13-2. Scan Interrupt Modes

| INTM | MODE<1:0> |  |  |
| :---: | :--- | :--- | :--- |
|  | Interrupt overrides SCANGO (to zero) to <br> pause the burst and the interrupt handler <br> executes at full speed; Scanner Burst <br> resumes when interrupt completes. | Scanner suspended during <br> interrupt response (SCANGO $=0$ ); <br> interrupt executes at full speed and <br> scan resumes when the interrupt is <br> complete. | This bit is <br> ignored |
|  | Interrupts do not override SCANGO, and <br> the scan (burst) operation will continue; <br> interrupt response will be delayed until | Scanner accesses NVM during <br> interrupt response. | This bit is <br> ignored |


| INTM | MODE<1:0> |  |  |
| :--- | :--- | :---: | :--- |
|  | MODE == Burst | MODE == CONCURENT or <br> TRIGGERED | MODE ==PEEK |
| scan completes (latency will be <br> increased). |  |  |  |

In general, if $\operatorname{INTM}=0$, the scanner will take precedence over the interrupt, resulting in decreased interrupt processing speed and/or increased interrupt response latency. If INTM $=1$, the interrupt will take precedence and have a better speed, delaying the memory scan.

### 13.10.6 WWDT interaction

Operation of the WWDT is not affected by scanner activity. Hence, it is possible that long scans, particularly in Burst mode, may exceed the WWDT time-out period and result in an undesired device Reset. This should be considered when performing memory scans with an application that also utilizes WWDT.

### 13.10.7 In-Circuit Debug (ICD) Interaction

The scanner freezes when an ICD halt occurs, and remains frozen until user-mode operation resumes. The debugger may inspect the SCANCONO and SCANLADR registers to determine the state of the scan.

The ICD interaction with each operating mode is summarized in the following table.
Table 13-3. ICD and Scanner Interactions

| ICD Halt | Scanner Operating Mode |  |  |
| :---: | :---: | :---: | :---: |
|  | Peek | Concurrent Triggered | Burst |
| External Halt | If scanner would peek an instruction that is not executed (because of ICD entry), the peek will occur after ICD exit, when the instruction executes. | If external halt is asserted during a scan cycle, the instruction (delayed by scan) may or may not execute before ICD entry, depending on external halt timing. | If external halt is asserted during the BSF(SCANCON.GO), ICD entry occurs, and the burst is delayed until ICD exit. <br> Otherwise, the current NVM-access cycle will complete, and then the scanner will be interrupted for ICD entry. |
|  |  | If external halt is asserted during the cycle immediately prior to the scan cycle, both scan and instruction execution happen after the ICD exits. | If external halt is asserted during the burst, the burst is suspended and will resume with ICD exit. |
| PC <br> Breakpoint |  | Scan cycle occurs before ICD entry and instruction execution happens after the ICD exits. | If PCPB (or single step) is on BSF(SCANCON.GO), the ICD is entered before execution; execution of the burst will occur at ICD exit, and the burst will run to completion. |


| ICD Halt | Scanner Operating Mode |  |  |
| :---: | :---: | :---: | :---: |
|  | Peek | Concurrent Triggered | Burst |
| Data <br> Breakpoint |  | The instruction with the dataBP executes and ICD entry occurs immediately after. If scan is requested during that cycle, the scan cycle is postponed until the ICD exits. | Note that the burst can be interrupted by an external halt. |
| Single Step |  | If a scan cycle is ready after the debug instruction is executed, the scan will read PFM and then the ICD is reentered. |  |
| SWBP and ICDINST |  | If scan would stall a SWBP, the scan cycle occurs and the ICD is entered. | If SWBP replaces BSF(SCANCON.GO), the ICD will be entered; instruction execution will occur at ICD exit (from ICDINSTR register), and the burst will run to completion. |

### 13.10.8 Peripheral Module Disable

Both the CRC and scanner module can be disabled individually by setting the CRCMD and SCANMD bits of the PMDO register. The SCANMD can be used to enable or disable to the scanner module only if the SCANE bit of Configuration Word 4 is set. If the SCANE bit is cleared, then the scanner module is not available for use and the SCANMD bit is ignored.

### 13.11 Register Summary - CRC

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F49 | SCANLADR | 7:0 | SCANLADRL[7:0] |  |  |  |  |  |  |
|  |  | 15:8 | SCANLADRH[7:0] |  |  |  |  |  |  |
|  |  | 23:16 |  |  | SCANLADRU[5:0] |  |  |  |  |
| 0x0F4C | SCANHADR | 7:0 | SCANHADRL[7:0] |  |  |  |  |  |  |
|  |  | 15:8 | SCANHADRH[7:0] |  |  |  |  |  |  |
|  |  | 23:16 | SCANHADRU[5:0] |  |  |  |  |  |  |
| 0x0F4F | SCANCONO | 7:0 | SCANEN | SCANGO | BUSY | INVALID |  | MODE[1:0] |  |
| 0x0F50 | SCANTRIG | 7:0 |  |  |  |  | TSEL[3:0] |  |  |
| $\begin{gathered} 0 \times 0 F 51 \\ \ldots \\ 0 \times 0 F 73 \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |
| 0x0F74 | CRCDAT | 7:0 | CRCDATL[7:0] |  |  |  |  |  |  |
|  |  | 15:8 | CRCDATH[7:0] |  |  |  |  |  |  |
| 0x0F76 | CRCACC | 7:0 | CRCACCL[7:0] |  |  |  |  |  |  |
|  |  | 15:8 | CRCACCH[7:0] |  |  |  |  |  |  |
| 0x0F78 | CRCSHIFT | 7:0 | CRCSHIFTL[7:0] |  |  |  |  |  |  |
|  |  | 15:8 | CRCSHIFTH[7:0] |  |  |  |  |  |  |
| 0x0F7A | CRCXOR | 7:0 | CRCXORL[6:0] |  |  |  |  |  | CRCXORLO |
|  |  | 15:8 | CRCXORH[7:0] |  |  |  |  |  |  |
| 0x0F7C | CRCCONO | 7:0 | EN | GO | BUSY | ACCM |  | SHIFTM | FULL |
| 0x0F7D | CRCCON1 | 7:0 | DLEN[3:0] |  |  |  | PLEN[3:0] |  |  |

### 13.12 Register Definitions: CRC and Scanner Control

Long bit name prefixes for the CRC are shown in the table below. Refer to the "Long Bit Names Section" for more information.
Table 13-4. CRC Long Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| CRC | CRC |

## Related Links

Long Bit Names

### 13.12.1 CRCCONO

Name: CRCCONO
Offset: 0xF7C
Reset: 0

CRC Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EN | GO | BUSY | ACCM |  | SHIFTM | FULL |
| Access | R/W | R/W | RO | R/W | RO |  |  |
| Reset | 0 | 0 | 0 | 0 |  | 0 | 0 |

Bit 7 - EN CRC Enable bit

| Value | Description |
| :--- | :--- |
| 1 | CRC module is released from Reset |
| 0 | CRC is disabled and consumes no operating current |

Bit 6 - GO CRC Start bit

| Value | Description |
| :--- | :--- |
| 1 | Start CRC serial shifter |
| 0 | CRC serial shifter turned off |

Bit 5 - BUSY CRC Busy bit

| Value | Description |
| :--- | :--- |
| 1 | Shifting in progress or pending |
| 0 | All valid bits in shifter have been shifted into accumulator and EMPTY = 1 |

Bit 4 - ACCM Accumulator Mode bit

| Value | Description |
| :--- | :--- |
| 1 | Data is augmented with zeros |
| 0 | Data is not augmented with zeros |

Bit 1 - SHIFTM Shift Mode bit

| Value | Description |
| :--- | :--- |
| 1 | Shift right $(\mathrm{LSb})$ |
| 0 | Shift left (MSb) |

Bit 0 - FULL Data Path Full Indicator bit

| Value | Description |
| :--- | :--- |
| 1 | CRCDATH/L registers are full |
| 0 | CRCDATH/L registers have shifted their data into the shifter |

### 13.12.2 CRCCON1

Name: CRCCON1
Offset: 0xF7D
Reset: 0

CRC Control Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DLEN[3:0] |  |  |  | PLEN[3:0] |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:4 - DLEN[3:0] Data Length bits
Denotes the length of the data word -1 (See Figure 13-1)
Bits 3:0 - PLEN[3:0] Polynomial Length bits
Denotes the length of the polynomial -1 (See Figure 13-1)

### 13.12.3 CRCDAT

Name: CRCDAT
Offset: 0xF74

CRC Data Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CRCDATH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | X | X | X | X | X | X | X | X |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | CRCDATL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | X | X | X | X | X | X | X | X |

Bits 15:8 - CRCDATH[7:0] CRC Input/Output Data Most Significant Byte
Bits 7:0 - CRCDATL[7:0] CRC Input/Output Data Least Significant Byte

### 13.12.4 CRCACC

Name: CRCACC
Offset: 0xF76
Reset: 0

CRC Accumulator Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CRCACCH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | CRCACCL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8-CRCACCH[7:0] CRC Accumulator Register most significant byte
Writing to this register writes the Most Significant Byte of the CRC accumulator register. Reading from this register reads the Most Significant Byte of the CRC accumulator.

Bits 7:0 - CRCACCL[7:0] CRC Accumulator Register least significant byte
Writing to this register writes the Least Significant Byte of the CRC accumulator register. Reading from this register reads the Least Significant Byte of the CRC accumulator.

### 13.12.5 CRCSHIFT

Name: CRCSHIFT
Offset: 0xF78
Reset: 0

CRC Shift Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CRCSHIFTH[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | CRCSHIFTL[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - CRCSHIFTH[7:0] CRC Shifter Register Most Significant Byte Reading from this register reads the Most Significant Byte of the CRC Shifter.

Bits 7:0 - CRCSHIFTL[7:0] CRC Shifter Register Least Significant Byte
Reading from this register reads the Least Significant Byte of the CRC Shifter.

### 13.12.6 CRCXOR

Name: CRCXOR
Offset: 0xF7A

CRC XOR Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CRCXORH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | X | X | X | X | X | X | X | x |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | CRCXORL[6:0] |  |  |  |  |  |  | CRCXORL0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | U |
| Reset | X | X | X | X | x | X | X | 1 |

Bits 15:8-CRCXORH[7:0] XOR of Polynomial Term XN Enable Most Significant Byte
Bits 7:1 - CRCXORL[6:0] XOR of Polynomial Term XN Enable Least Significant Byte
Bit 0 - CRCXORLO LSbit is unimplemented. Read as 1

### 13.12.7 SCANCONO

Name: SCANCONO
Offset: 0xF4F

Scanner Access Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SCANEN | SCANGO | BUSY | INVALID | INTM |  | MODE[1:0] |  |
| Access | R/W | R/W/HC | R | R | R/W |  | R/W | R/W |
| Reset | 0 | 0 | 0 | 1 | 0 |  | 0 | 0 |

Bit 7 - SCANEN Scanner Enable bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Scanner is enabled |
| 0 | Scanner is disabled, internal states are reset |

Bit 6 - SCANGO Scanner GO bit ${ }^{(2,3)}$

| Value | Description |
| :--- | :--- |
| 1 | When the CRC sends a ready signal, NVM will be accessed according to MDx and data <br> passed to the client peripheral. |
| 0 | Scanner operations will not occur |

Bit 5 - BUSY Scanner Busy Indicator bit ${ }^{(4)}$

| Value | Description |
| :--- | :--- |
| 1 | Scanner cycle is in process |
| 0 | Scanner cycle is complete (or never started) |

Bit 4 - INVALID Scanner Abort Signal bit

| Value | Description |
| :--- | :--- |
| 1 | SCANLADRL/H/U has incremented to an invalid address <br>  <br> correctly <br> $(7)$ |
| 0 | SCANLADRL/H/U points to a valid address |

Bit 3 - INTM NVM Scanner Interrupt Management Mode Select bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| X | MODE $=10$ | This bit is ignored |
| 1 | MODE $=01$ | CPU is stalled until all data is transferred. SCANGO is overridden (to <br> zero) during interrupt operation; scanner resumes after returning from <br> interrupt |
| 0 | MODE $=01$ | CPU is stalled until all data is transferred. SCANGO is not affected by <br> interrupts, the interrupt response will be affected |
| 1 | MODE $=00$ OR 01 | SCANGO is overridden (to zero) during interrupt operation; scan <br> operations resume after returning from interrupt |
| 0 | MODE $=00$ OR 01 | Interrupts do not prevent NVM access |

Bits 1:0 - MODE[1:0] Memory Access Mode bits ${ }^{(5)}$

| Value | Description |
| :--- | :--- |
| 11 | Triggered mode |
| 10 | Peek mode |
| 01 | Burst mode |
| 00 | Concurrent mode |

## Note:

1. Setting SCANEN $=0$ (SCANCONO register) does not affect any other register content.
2. This bit is cleared when LADR > HADR (and a data cycle is not occurring).
3. If INTM $=1$, this bit is overridden (to zero, but not cleared) during an interrupt response.
4. BUSY = 1 when the NVM is being accessed, or when the CRC sends a ready signal.
5. See Table 13-1 for more detailed information.
6. An invalid address can occur when the entire range of PFM is scanned and the value of LADR rolls over. An invalid address can also occur if the value in the Scan Low address registers points to a location that is not mapped in the memory map of the device.
7. CRCEN and CRCGO bits must be set before setting SCANGO bit. Refer to Program Memory Scan Configuration.

### 13.12.8 SCANLADR

Name: SCANLADR
Offset: 0xF49
Reset: 0

Scan Low Address Register

| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | SCANLADRU[5:0] |  |  |  |  |  |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| SCANLADRH[7:0] |  |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| SCANLADRL[7:0] |  |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 21:16 - SCANLADRU[5:0] Scan Start/Current Address upper byte
Upper bits of the current address to be fetched from, value increments on each fetch of memory.
Bits 15:8 - SCANLADRH[7:0] Scan Start/Current Address high byte
High byte of the current address to be fetched from, value increments on each fetch of memory.
Bits 7:0 - SCANLADRL[7:0] Scan Start/Current Address low byte
Low byte of the current address to be fetched from, value increments on each fetch of memory.

## Note:

1. Registers SCANLADRU/H/L form a 22 -bit value, but are not guarded for atomic or asynchronous access; registers should only be read or written while SCANGO $=0$.
2. While SCANGO $=1$, writing to this register is ignored.

### 13.12.9 SCANHADR

Name: SCANHADR
Offset: 0xF4C
Reset: 0

Scan High Address Register

| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | SCANHADRU[5:0] |  |  |  |  |  |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 1 | 1 | 1 | 1 | 1 | 1 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| SCANHADRH[7:0] |  |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| SCANHADRL[7:0] |  |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 21:16 - SCANHADRU[5:0] Scan End Address bits
Upper bits of the address at the end of the designated scan
Bits 15:8- SCANHADRH[7:0] Scan End Address bits
High byte of the address at the end of the designated scan
Bits 7:0 - SCANHADRL[7:0] Scan End Address bits
Low byte of the address at the end of the designated scan

## Note:

1. Registers SCANHADRU/H/L form a 22-bit value but are not guarded for atomic or asynchronous access; registers should only be read or written while SCANGO $=0$.
2. While SCANGO $=1$, writing to this register is ignored.

### 13.12.10 SCANTRIG

Name: SCANTRIG
Offset: 0xF50
Reset: 0

SCAN Trigger Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | TSEL[3:0] |  |  |  |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | 0 | 0 | 0 | 0 |

Bits 3:0 - TSEL[3:0] Scanner Data Trigger Input Selection bits
Table 13-5. SCAN Trigger Sources

| TSEL | Trigger Source |
| :--- | :--- |
| 1111 | Reserved |
| 1110 | Reserved |
| 1101 | Reserved |
| 1100 | Reserved |
| 1011 | Reserved |
| 1010 | Reserved |
| 1001 | Reserved |
| 1000 | TMR6_postscaled |
| 0111 | TMR5_output |
| 0110 | TMR4_postscaled |
| 0101 | TMR3_output |
| 0100 | TMR2_postscaled |
| 0011 | TMR1_output |
| 0010 | TMR0_output |
| 0001 | CLKREF_output |
| 0000 | LFINTOSC |

## 14. Interrupts

The PIC18(L)F26/45/46K40 devices have multiple interrupt sources and an interrupt priority feature that allows most interrupt sources to be assigned a high or low priority level. The high priority interrupt vector is at 0008 h and the low priority interrupt vector is at 0018 h . A high priority interrupt event will interrupt a low priority interrupt that may be in progress.
The registers for controlling interrupt operation are:

- INTCON
- PIRx (Interrupt flags)
- PIEx (Interrupt enables)
- IPRx (High/Low interrupt priority)

It is recommended that the Microchip header files supplied with MPLAB ${ }^{\circledR}$ IDE be used for the symbolic bit names in these registers. This allows the assembler/compiler to automatically take care of the placement of these bits within the specified register.

In general, interrupt sources have three bits to control their operation. They are:

- Flag bit to indicate that an interrupt event occurred
- Enable bit that allows program execution to branch to the interrupt vector address when the flag bit is set
- Priority bit to select high priority or low priority


### 14.1 Mid-Range Compatibility

When the IPEN bit is cleared (default state), the interrupt priority feature is disabled and interrupts are compatible with PIC ${ }^{\circledR}$ microcontroller mid-range devices. In Compatibility mode, the interrupt priority bits of the IPRx registers have no effect. The PEIE/GIEL bit is the global interrupt enable for the peripherals. The PEIE/GIEL bit disables only the peripheral interrupt sources and enables the peripheral interrupt sources when the GIE/GIEH bit is also set. The GIE/GIEH bit is the global interrupt enable which enables all non-peripheral interrupt sources and disables all interrupt sources, including the peripherals. All interrupts branch to address 0008h in Compatibility mode.

### 14.2 Interrupt Priority

The interrupt priority feature is enabled by setting the IPEN bit. When interrupt priority is enabled the GIE/ GIEH and PEIE/GIEL Global Interrupt Enable bits of Compatibility mode are replaced by the GIEH high priority, and GIEL low priority, global interrupt enables. When the IPEN bit is set, the GIEH bit enables all interrupts which have their associated bit in the IPRx register set. When the GIEH bit is cleared, then all interrupt sources including those selected as low priority in the IPRx register are disabled.

When both GIEH and GIEL bits are set, all interrupts selected as low priority sources are enabled.
A high priority interrupt will vector immediately to address 000008 h and a low priority interrupt will vector to address 000018 h .

### 14.3 Interrupt Response

When an interrupt is responded to, the Global Interrupt Enable bit is cleared to disable further interrupts. The GIE/GIEH bit is the Global Interrupt Enable when the IPEN bit is cleared. When the IPEN bit is set,
enabling interrupt priority levels, the GIEH bit is the high priority Global Interrupt Enable and the GIEL bit is the low priority Global Interrupt Enable. High-priority interrupt sources can interrupt a low-priority interrupt. Low-priority interrupts are not processed while high-priority interrupts are in progress.

The return address is pushed onto the stack and the PC is loaded with the interrupt vector address (0008h or 0018h). Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits in the INTCONx and PIRx registers. The interrupt flag bits must be cleared by software before re-enabling interrupts to avoid repeating the same interrupt.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE/GIEH bit (GIEH or GIEL if priority levels are used), which re-enables interrupts.

For external interrupt events, such as the INT pins or the interrupt-on-change pins, the interrupt latency will be three to four instruction cycles. The exact latency is the same for one-cycle or two-cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding enable bits or the Global Interrupt Enable bit.

Important: Do not use the MOVFF instruction to modify any of the interrupt control registers while any interrupt is enabled. Doing so may cause erratic microcontroller behavior.

Figure 14-1. PIC18 Interrupt Logic


### 14.4 INTCON Registers

The INTCON registers are readable and writable registers, which contain various enable and priority bits.

### 14.5 PIR Registers

The PIR registers contain the individual flag bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are 8 PIR registers.

### 14.6 PIE Registers

The PIE registers contain the individual enable bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are 8 Peripheral Interrupt Enable registers. When IPEN $=0$, the PEIE/ GIEL bit must be set to enable any of these peripheral interrupts.

### 14.7 IPR Registers

The IPR registers contain the individual priority bits for the peripheral interrupts. Due to the number of peripheral interrupt sources, there are 8 Peripheral Interrupt Priority registers. Using the priority bits requires that the Interrupt Priority Enable (IPEN) bit be set.

### 14.8 INTn Pin Interrupts

PIC18(L)F26/45/46K40 devices have 3 external interrupt sources which can be assigned to any pin on PORTA and PORTB using PPS. The external interrupt sources are edge-triggered. If the corresponding INTxEDG bit in the INTCON register is set (= 1), the interrupt is triggered by a rising edge. It the bit is clear, the trigger is on the falling edge.
All external interrupts (INT0, INT1, INT2) can wake-up the processor from Idle or Sleep modes if bit INTXE was set prior to going into those modes. If the Global Interrupt Enable bit (GIE/GIEH) is set, the processor will branch to the interrupt vector following wake-up.
Interrupt priority is determined by the value contained in the corresponding interrupt priority bit (INTOP, INT1P, INT2P) of the IPR0 register.

### 14.9 TMRO Interrupt

In 8-bit mode (which is the default), an overflow in the TMRO register (FFh $\rightarrow 00 \mathrm{~h}$ ) will set flag bit, TMROIF. In 16-bit mode, an overflow in the TMROH:TMROL register pair (FFFFh $\rightarrow 0000 \mathrm{~h}$ ) will set TMROIF. The interrupt can be enabled/disabled by setting/clearing enable bit, TMROIE. Interrupt priority for Timer0 is determined by the value contained in the interrupt priority bit, TMROIP. See "Timer0 Module" for further details on the TimerO module.

## Related Links

Timer0 Module

### 14.10 Interrupt-on-Change

An input change on any port pins that support IOC sets Flag bit, IOCIF. The interrupt can be enabled/ disabled by setting/clearing the enable bit, IOCIE. Pins must also be individually enabled in the IOCxP
and IOCxN register. IOCIF is a read-only bit and the flag can be cleared by clearing the corresponding IOCxF registers. For more information, refer to chapter "Interrupt-on-Change".

## Related Links

Interrupt-on-Change

### 14.11 Context Saving During Interrupts

During interrupts, the return PC address is saved on the stack. Additionally, the WREG, STATUS and BSR registers are saved on the fast return stack. If a fast return from interrupt is not used the user may need to save the WREG, STATUS and BSR registers on entry to the Interrupt Service Routine. Depending on the user's application, other registers may also need to be saved. Saving Status, WREG and BSR Registers in RAM saves and restores the WREG, STATUS and BSR registers during an Interrupt Service Routine.

Saving Status, WREG and BSR Registers in RAM

```
    MOVWF W TEMP ; W TEMP is in virtual bank
    MOVFF STTATUS, STATUS_TEMP ; STATUS_TEMP located anywhere
    MOVFF BSR, BSR_TEMP - ; BSR_TEMP located anywhere
\begin{tabular}{lll} 
MOVFF & BSR_TEMP, BSR & ; Restore BSR \\
MOVF & W_TEMP, W & Restore WREG \\
MOVFF & STATUS_TEMP, STATUS & ; Restore STATUS
\end{tabular}
```

; USER ISR CODE

## Related Links

Fast Register Stack

### 14.12 Register Summary - Interrupt Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0EBA | IPR0 | 7:0 |  |  | TMROIP | IOCIP |  | INT2IP | INT1IP | INTOIP |
| 0x0EBB | IPR1 | 7:0 | OSCFIP | CSWIP |  |  |  |  | ADTIP | ADIP |
| 0x0EBC | IPR2 | 7:0 | HLVDIP | ZCDIP |  |  |  |  | C2IP | C1IP |
| 0x0EBD | IPR3 | 7:0 | RC2IP | TX2IP | RC1IP | TX1IP | BCL2IP | SSP2IP | BCL1IP | SSP1IP |
| 0x0EBE | IPR4 | 7:0 |  |  | TMR6IP | TMR5IP | TMR4IP | TMR3IP | TMR2IP | TMR1IP |
| 0x0EBF | IPR5 | 7:0 |  |  |  |  |  | TMR5GIP | TMR3GIP | TMR1GIP |
| 0x0ECO | IPR6 | 7:0 |  |  |  |  |  |  | CCP2IP | CCP1IP |
| 0x0EC1 | IPR7 | 7:0 | SCANIP | CRCIP | NVMIP |  |  |  |  | CWG1IP |
| 0x0EC2 | PIE0 | 7:0 |  |  | TMROIE | IOCIE |  | INT2IE | INT1IE | INTOIE |
| 0x0EC3 | PIE1 | 7:0 | OSCFIE | CSWIE |  |  |  |  | ADTIE | ADIE |
| 0x0EC4 | PIE2 | 7:0 | HLVDIE | ZCDIE |  |  |  |  | C2IE | C1IE |
| 0x0EC5 | PIE3 | 7:0 | RC2IE | TX2IE | RC1IE | TX1IE | BCL2IE | SSP2IE | BCL1IE | SSP1IE |
| 0x0EC6 | PIE4 | 7:0 |  |  | TMR6IE | TMR5IE | TMR4IE | TMR3IE | TMR2IE | TMR1IE |
| 0x0EC7 | PIE5 | 7:0 |  |  |  |  |  | TMR5GIE | TMR3GIE | TMR1GIE |
| 0x0EC8 | PIE6 | 7:0 |  |  |  |  |  |  | CCP2IE | CCP1IE |
| 0x0EC9 | PIE7 | 7:0 | SCANIE | CRCIE | NVMIE |  |  |  |  | CWG1IE |
| 0x0ECA | PIR0 | 7:0 |  |  | TMROIF | IOCIF |  | INT2IF | INT1IF | INTOIF |
| 0x0ECB | PIR1 | 7:0 | OSCFIF | CSWIF |  |  |  |  | ADTIF | ADIF |
| 0x0ECC | PIR2 | 7:0 | HLVDIF | ZCDIF |  |  |  |  | C2IF | C1IF |
| 0x0ECD | PIR3 | 7:0 | RC2IF | TX2IF | RC1IF | TX1IF | BCL2IF | SSP2IF | BCL1IF | SSP1IF |
| 0x0ECE | PIR4 | 7:0 |  |  | TMR6IF | TMR5IF | TMR4IF | TMR3IF | TMR2IF | TMR1IF |
| 0x0ECF | PIR5 | 7:0 |  |  |  |  |  | TMR5GIF | TMR3GIF | TMR1GIF |
| 0x0ED0 | PIR6 | 7:0 |  |  |  |  |  |  | CCP2IF | CCP1IF |
| 0x0ED1 | PIR7 | 7:0 | SCANIF | CRCIF | NVMIF |  |  |  |  | CWG1IF |
| $\begin{gathered} \text { 0x0ED2 } \\ \ldots \\ 0 \times 0 F F 1 \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0FF2 | INTCON | 7:0 | GIE/GIEH | PEIE/GIEL | IPEN |  |  | INT2EDG | INT1EDG | INTOEDG |

14.13 Register Definitions: Interrupt Control

### 14.13.1 INTCON

Name: INTCON
Offset: 0xFF2

Interrupt Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | GIE/GIEH | PEIE/GIEL | IPEN |  |  | INT2EDG | INT1EDG | INTOEDG |
| Access | R/W | R/W | R/W |  |  | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 |  |  | 1 | 1 | 1 |

Bit 7 - GIE/GIEH Global Interrupt Enable bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | If IPEN $=1$ | Enables all unmasked interrupts and cleared by hardware for high-priority <br> interrupts only |
| 0 | If IPEN $=1$ | Disables all interrupts |
| 1 | If IPEN $=0$ | Enables all unmasked interrupts and cleared by hardware for all interrupts |
| 0 | If IPEN $=0$ | Disables all interrupts |

Bit 6 - PEIE/GIEL Peripheral Interrupt Enable bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | If IPEN $=1$ | Enables all low-priority interrupts and cleared by hardware for low-priority <br> interrupts only |
| 0 | If IPEN $=1$ | Disables all low-priority interrupts |
| 1 | If IPEN $=0$ | Enables all unmasked peripheral interrupts |
| 0 | If IPEN $=0$ | Disables all peripheral interrupts |

Bit 5 - IPEN Interrupt Priority Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enable priority levels on interrupts |
| 0 | Disable priority levels on interrupts |

Bits 0, 1, 2 - INTxEDG External Interrupt ' $x$ ' Edge Select bit

| Value | Description |
| :--- | :--- |
| 1 | Interrupt on rising edge of INTx pin |
| 0 | Interrupt on falling edge of INTx pin |

Important: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling.

### 14.13.2 PIRO

Name: PIR0
Offset: 0xECA

Peripheral Interrupt Request (Flag) Register 0


Bit 5 - TMROIF TimerO Interrupt Flag bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | TMRO register has overflowed (must be cleared by software) |
| 0 | TMRO register has not overflowed |

Bit 4 -IOCIF Interrupt-on-Change Flag bit ${ }^{(1,2)}$

| Value | Description |
| :--- | :--- |
| 1 | IOC event has occurred (must be cleared by software) |
| 0 | IOC event has not occurred |

Bits $\mathbf{0 , 1 , 2} \mathbf{2} \mathbf{- I N T x I F}$ External Interrupt ' X ' Flag bit ${ }^{(1,3)}$

| Value | Description |
| :--- | :--- |
| 1 | External Interrupt ' $x$ ' has occurred |
| 0 | External Interrupt ' $x$ ' has not occurred |

## Note:

1. Interrupts are not disabled by the PEIE bit.
2. IOCIF is a read-only bit; to clear the interrupt condition, all bits in the IOCF register must be cleared.
3. The external interrupt GPIO pin is selected by the INTPPS register.

### 14.13.3 PIR1

Name: PIR1
Offset: 0xECB

Peripheral Interrupt Request (Flag) Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OSCFIF | CSWIF |  |  |  |  | ADTIF | ADIF |
| Access | R/W | R/W |  |  |  |  | R/W R/W |  |
| Reset | 0 | 0 |  |  |  |  | 0 | 0 |

Bit 7 - OSCFIF Oscillator Fail Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | Device oscillator failed, clock input has changed to HFINTOSC (must be cleared by <br> software) |
| 0 | Device clock operating |

Bit 6 - CSWIF Clock-Switch Interrupt Flag bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | New oscillator is ready for switch (must be cleared by software) |
| 0 | New oscillator is not ready for switch or has not been started |

Bit 1 - ADTIF ADC Threshold Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | ADC Threshold interrupt has occurred (must be cleared by software) |
| 0 | ADC Threshold event is not complete or has not been started |

Bit 0 - ADIF ADC Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | An A/D conversion completed (must be cleared by software) |
| 0 | The A/D conversion is not complete or has not been started |

## Note:

1. The CSWIF interrupt will not wake the system from Sleep. The system will sleep until another interrupt causes the wake-up.

## Related Links

Clock Switch and Sleep

### 14.13.4 PIR2

Name: PIR2
Offset: 0xECC

Peripheral Interrupt Request (Flag) Register 2


Bit 7 - HLVDIF HLVD Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | HLVD interrupt event has occurred |
| 0 | HLVD interrupt event has not occurred or has not been set up |

Bit 6 - ZCDIF Zero-Cross Detect Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | ZCD Output has changed (must be cleared in software) |
| 0 | ZCD Output has not changed |

Bits 0,1-CxIF Comparator ' $x$ ' Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | Comparator Cx output has changed (must be cleared by software) |
| 0 | Comparator Cx output has not changed |

### 14.13.5 PIR3

Name: PIR3
Offset: 0xECD

Peripheral Interrupt Request (Flag) Register 3

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RC2IF | TX21F | RC1IF | TX1IF | BCL2IF | SSP2IF | BCL1IF | SSP1IF |
| Access | R | R | R | R | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 5, $\mathbf{7 - R C x I F}$ EUSARTx Receive Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | The EUSARTx receive buffer, RCxREG, is full (cleared by reading RCxREG) |
| 0 | The EUSARTx receive buffer is empty |

Bits 4, 6 - TXxIF EUSARTx Transmit Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | The EUSARTx transmit buffer, TXxREG, is empty (cleared by writing TXxREG) |
| 0 | The EUSARTx transmit buffer is full |

Bits 1, 3 - BCLxIF MSSPx Bus Collision Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | A bus collision has occurred while the MSSPx module configured in $I^{2} \mathrm{C}$ master was <br> transmitting (must be cleared in software) |
| 0 | No bus collision occurred |

Bits 0,2-SSPxIF Synchronous Serial Port 'x' Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | The transmission/reception is complete (must be cleared in software) |
| 0 | Waiting to transmit/receive |

### 14.13.6 PIR4

Name: PIR4
Offset: 0xECE

Peripheral Interrupt Request (Flag) Register 4

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TMR6IF | TMR5IF | TMR4IF | TMR3IF | TMR2IF | TMR1IF |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 5 - TMR6IF TMR6 to PR6 Match Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR6 to PR6 match occurred (must be cleared in software) |
| 0 | No TMR6 to PR6 match occurred |

Bit 4 - TMR5IF TMR5 Overflow Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR5 register overflowed (must be cleared in software) |
| 0 | TMR5 register did not overflow |

Bit 3 - TMR4IF TMR4 to PR4 Match Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR4 to PR4 match occurred (must be cleared in software) |
| 0 | No TMR4 to PR4 match occurred |

Bit 2 - TMR3IF TMR3 Overflow Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR3 register overflowed (must be cleared in software) |
| 0 | TMR3 register did not overflow |

Bit 1 - TMR2IF TMR2 to PR2 Match Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR2 to PR2 match occurred (must be cleared in software) |
| 0 | No TMR2 to PR2 match occurred |

Bit 0 - TMR1IF TMR1 Overflow Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR1 register overflowed (must be cleared in software) |
| 0 | TMR1 register did not overflow |

### 14.13.7 PIR5

Name: PIR5
Offset: 0xECF

Peripheral Interrupt Request (Flag) Register 5


Bit 2 - TMR5GIF TMR5 Gate Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR5 gate interrupt occurred (must be cleared in software) |
| 0 | No TMR5 gate occurred |

Bit 1 - TMR3GIF TMR3 Gate Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR3 gate interrupt occurred (must be cleared in software) |
| 0 | No TMR3 gate occurred |

Bit 0 - TMR1GIF TMR1 Gate Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | TMR1 gate interrupt occurred (must be cleared in software) |
| 0 | No TMR1 gate occurred |

### 14.13.8 PIR6

Name: PIR6
Offset: 0xED0

PIR6 Peripheral Interrupt Request (Flag) Register 6


Bit 1 - CCP2IF ECCP2 Interrupt Flag bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | Capture mode | A TMR register capture occurred (must be cleared in software) |
| 0 | Capture mode | No TMR register capture occurred |
| 1 | Compare mode | A TMR register compare match occurred (must be cleared in software) |
| 0 | Compare mode | No TMR register compare match occurred |
| - | PWM mode | Unused in PWM mode. |

Bit 0 - CCP1IF ECCP1 Interrupt Flag bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | Capture mode | A TMR register capture occurred (must be cleared in software) |
| 0 | Capture mode | No TMR register capture occurred |
| 1 | Compare mode | A TMR register compare match occurred (must be cleared in software) |
| 0 | Compare mode | No TMR register compare match occurred |
| - | PWM mode | Unused in PWM mode. |

### 14.13.9 PIR7

Name: PIR7
Offset: 0xED1

Peripheral Interrupt Request (Flag) Register 7

| Bit | 7 | 6 | 4 | 3 | 2 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SCANIF | CRCIF | NVMIF |  |  |  | CWG1IF |
| Access | R/W | R/W |  |  | R/W |  |  |
| Reset | 0 | 0 | 0 |  |  | 0 |  |

Bit 7 - SCANIF SCAN Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | SCAN interrupt has occurred (must be cleared in software) |
| 0 | SCAN interrupt has not occurred or has not been started |

Bit 6 - CRCIF CRC Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | CRC interrupt has occurred (must be cleared in software) |
| 0 | CRC interrupt has not occurred or has not been started |

Bit 5 - NVMIF NVM Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | NVM interrupt has occurred (must be cleared in software) |
| 0 | NVM interrupt has not occurred or has not been started |

Bit 0 - CWG1IF CWG Interrupt Flag bit

| Value | Description |
| :--- | :--- |
| 1 | CWG interrupt has occurred (must be cleared in software) |
| 0 | CWG interrupt has not occurred or has not been started |

### 14.13.10 PIEO

Name: PIE0
Offset: 0xEC2

Peripheral Interrupt Enable Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TMROIE | IOCIE |  | INT2IE | INT1IE | INTOIE |
| Access |  |  | R/W | R/W |  | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 |  | 0 | 0 | 0 |

Bit 5 - TMROIE TimerO Interrupt Enable bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 4 - IOCIE Interrupt-on-Change Enable bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bits 0, 1, 2-INTxIE External Interrupt ' $x$ ' Enable bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

## Note:

1. PIRO interrupts are not disabled by the PEIE bit in the INTCON register.

### 14.13.11 PIE1

Name: PIE1
Offset: 0xEC3

Peripheral Interrupt Enable Register 1


Bit 7 - OSCFIE Oscillator Fail Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 6 - CSWIE Clock-Switch Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 1 - ADTIE ADC Threshold Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 0 - ADIE ADC Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

### 14.13.12 PIE2

Name: PIE2
Offset: 0xEC4

Peripheral Interrupt Enable Register 2


Bit 7 - HLVDIE HLVD Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 6 - ZCDIE Zero-Cross Detect Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bits 0,1-CxIE Comparator ' $x$ ' Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

### 14.13.13 PIE3

Name: PIE3
Offset: 0xEC5

Peripheral Interrupt Enable Register 3

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RC2IE | TX2IE | RC1IE | TX1IE | BCL2IE | SSP2IE | BCL1IE | SSP1IE |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 5, 7 - RCxIE EUSARTx Receive Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bits 4, 6-TXxIE EUSARTx Transmit Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bits 1, 3 - BCLxIE MSSPx Bus Collision Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bits 0,2-SSPxIE Synchronous Serial Port ' $x$ ' Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

### 14.13.14 PIE4

Name: PIE4
Offset: 0xEC6

Peripheral Interrupt Enable Register 4

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TMR6IE | TMR5IE | TMR4IE | TMR3IE | TMR2IE | TMR1IE |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 5 - TMR6IE TMR6 to PR6 Match Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 4 - TMR5IE TMR5 Overflow Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 3 - TMR4IE TMR4 to PR4 Match Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 2 - TMR3IE TMR3 Overflow Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 1 - TMR2IE TMR2 to PR2 Match Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 0 - TMR1IE TMR1 Overflow Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

### 14.13.15 PIE5

Name: PIE5
Offset: 0xEC7

Peripheral Interrupt Enable Register 5


Bit 2 - TMR5GIE TMR5 Gate Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 1 - TMR3GIE TMR3 Gate Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 0 - TMR1GIE TMR1 Gate Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

### 14.13.16 PIE6

Name: PIE6
Offset: 0xEC8

Peripheral Interrupt Enable Register 6


Bit 1 - CCP2IE ECCP2 Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 0 - CCP1IE ECCP1 Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

### 14.13.17 PIE7

Name: PIE7
Offset: 0xEC9

Peripheral Interrupt Enable Register 7

| Bit | 7 | 6 | 4 | 3 | 2 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SCANIE | CRCIE | NVMIE |  |  |  | CWG1IE |
| Access | R/W | R/W |  |  | R/W |  |  |
| Reset | 0 | 0 | 0 |  |  | 0 |  |

Bit 7 - SCANIE SCAN Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 6 - CRCIE CRC Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 5 - NVMIE NVM Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

Bit 0 - CWG1IE CWG Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enabled |
| 0 | Disabled |

### 14.13.18 IPRO

Name: IPRO
Offset: 0xEBA

Peripheral Interrupt Priority Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TMROIP | IOCIP |  | INT21P | INT1IP | INTOIP |
| Access |  |  | R/W | R/W |  | R/W | R/W | R/W |
| Reset |  |  | 1 | 1 |  | 0 | 0 | 1 |

Bit 5 - TMROIP Timer0 Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 4 - IOCIP Interrupt-on-Change Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bits 0, 1, 2 - INTxIP External Interrupt ' $x$ ' Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

### 14.13.19 IPR1

Name: IPR1
Offset: 0xEBB

Peripheral Interrupt Priority Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OSCFIP | CSWIP |  |  |  |  | ADTIP | ADIP |
| Access | R/W | R/W |  |  |  |  | R/W R/W |  |
| Reset | 1 | 1 |  |  |  |  | 1 | 1 |

Bit 7 - OSCFIP Oscillator Fail Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 6 - CSWIP Clock-Switch Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 1 - ADTIP ADC Threshold Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 0 - ADIP ADC Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

### 14.13.20 IPR2

Name: IPR2
Offset: 0xEBC

Peripheral Interrupt Priority Register 2

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | HLVDIP | ZCDIP |  |  |  |  | C2IP | C1IP |
| Access | R/W | R/W |  |  |  |  | R/W R/W |  |
| Reset | 1 | 1 |  |  |  |  | 1 | 1 |

Bit 7 - HLVDIP HLVD Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 6 - ZCDIP Zero-Cross Detect Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bits 0,1-CxIP Comparator ' $x$ ' Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

### 14.13.21 IPR3

Name: IPR3
Offset: 0xEBD

Peripheral Interrupt Priority Register 3

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RC2IP | TX2IP | RC1IP | TX1IP | BCL2IP | SSP2IP | BCL1IP | SSP1IP |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |

Bits 5, 7 - RCxIP EUSARTx Receive Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bits 4, 6 - TXxIP EUSARTx Transmit Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bits 1,3-BCLxIP MSSPx Bus Collision Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bits 0, 2 - SSPxIP Synchronous Serial Port 'x' Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

### 14.13.22 IPR4

Name: IPR4
Offset: 0xEBE

Peripheral Interrupt Priority Register 4

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TMR6IP | TMR5IP | TMR4IP | TMR3IP | TMR2IP | TMR1IP |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 1 | 1 | 1 | 1 | 1 | 1 |

Bit 5 - TMR6IP TMR6 to PR6 Match Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 4 - TMR5IP TMR5 Overflow Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 3 - TMR4IP TMR4 to PR4 Match Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 2 - TMR3IP TMR3 Overflow Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 1 - TMR2IP TMR2 to PR2 Match Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 0 - TMR1IP TMR1 Overflow Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

### 14.13.23 IPR5

Name: IPR5
Offset: 0xEBF

Peripheral Interrupt Priority Register 5


Bit 2 - TMR5GIP TMR5 Gate Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 1 - TMR3GIP TMR3 Gate Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 0 - TMR1GIP TMR1 Gate Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

### 14.13.24 IPR6

Name: IPR6
Offset: 0xEC0

Peripheral Interrupt Priority Register


Bit 1 - CCP2IP ECCP2 Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 0 - CCP1IP ECCP1 Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

### 14.13.25 IPR7

Name: IPR7
Offset: 0xEC1

Peripheral Interrupt Priority Register

| Bit | 7 | 6 | 5 | 3 | 2 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SCANIP | CRCIP | NVMIP |  |  |  | CWG1IP |
| Access | R/W | R/W | R/W |  | R/W |  |  |
| Reset | 1 | 1 | 1 |  |  | 1 |  |

Bit 7 - SCANIP SCAN Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 6 - CRCIP CRC Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 5 - NVMIP NVM Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

Bit 0 - CWG1IP CWG Interrupt Priority bit

| Value | Description |
| :--- | :--- |
| 1 | High priority |
| 0 | Low priority |

## 15. I/O Ports

Table 15-1. Port Availability per Device

| Device | PORTA | PORTB | PORTC | PORTD | PORTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PIC18(L)F2xK40 | $\bullet$ | $\bullet$ | $\bullet$ |  | $\bullet$ |
| PIC18(L)F4xK40 | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |

Each port has eight registers to control the operation. These registers are:

- PORTx registers (reads the levels on the pins of the device)
- LATx registers (output latch)
- TRISx registers (data direction)
- ANSELx registers (analog select)
- WPUx registers (weak pull-up)
- INLVLx (input level control)
- SLRCONx registers (slew rate control)
- ODCONx registers (open-drain control)

Most port pins share functions with device peripherals, both analog and digital. In general, when a peripheral is enabled on a port pin, that pin cannot be used as a general purpose output; however, the pin can still be read.

The Data Latch (LATx registers) is useful for read-modify-write operations on the value that the I/O pins are driving.

A write operation to the LATx register has the same effect as a write to the corresponding PORTx register. A read of the LATx register reads of the values held in the I/O PORT latches, while a read of the PORTx register reads the actual I/O pin value.

Ports that support analog inputs have an associated ANSELx register. When an ANSELx bit is set, the digital input buffer associated with that bit is disabled.

Disabling the input buffer prevents analog signal levels on the pin between a logic high and low from causing excessive current in the logic input circuitry. A simplified model of a generic l/O port, without the interfaces to other peripherals, is shown in the following figure

Figure 15-1. Generic I/O Port Operation


### 15.1 I/O Priorities

Each pin defaults to the PORT data latch after Reset. Other functions are selected with the peripheral pin select logic. See "Peripheral Pin Select (PPS) Module" for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELx register. Digital output functions may continue to control the pin when it is in Analog mode.

Analog outputs, when enabled, take priority over digital outputs and force the digital output driver into a high-impedance state.

The pin function priorities are as follows:

1. Configuration bits
2. Analog outputs (disable the input buffers)
3. Analog inputs
4. Port inputs and outputs from PPS

## Related Links

(PPS) Peripheral Pin Select Module

### 15.2 PORTx Registers

In this section the generic names such as PORTx, LATx, TRISx, etc. can be associated with all ports. For availability of PORTD refer to Table 15-1. The functionality of PORTE is different compared to other ports and is explained in a separate section.

### 15.2.1 Data Register

PORTx is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISx. Setting a TRISx bit (' 1 ') will make the corresponding PORTA pin an input (i.e., disable the output driver). Clearing a TRISx bit (' 0 ') will make the corresponding PORTx pin an output (i.e., it enables output driver and puts the contents of the output latch on the selected pin). EXAMPLE-1: Initializing PORTA shows how to initialize PORTA.

Reading the PORTx register reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATx).
The PORT data latch LATx holds the output port data and contains the latest value of a LATx or PORTx write.

## EXAMPLE-1: Initializing PORTA

```
; This code example illustrates initializing the PORTA register.
; The other ports are initialized in the same manner.
    CLRF LATA ; Set all output bits to zero
    MOVLW B'11111000' ; Set RA<7:3> as inputs and RA<2:0> as outputs
    MOVWF TRISA ;
    BANKSEL ANSELA
    CLRF ANSELA ; All pins are digital I/O
```


### 15.2.2 Direction Control

The TRISx register controls the PORTx pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISx register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read ' 0 '.

## Related Links

TRISA
TRISB
TRISC
TRISD
TRISE

### 15.2.3 Analog Control

The ANSELx register is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELx bit high will cause all digital reads on the pin to be read as ' 0 ' and allow analog functions on the pin to operate correctly.

The state of the ANSELx bits has no effect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

Important: The ANSELx bits default to the Analog mode after Reset. To use any pins as digital general purpose or peripheral inputs, the corresponding ANSEL bits must be initialized to ' 0 ' by user software.

## Related Links

ANSELA
ANSELB

## ANSELD

ANSELE

### 15.2.4 Open-Drain Control

The ODCONx register controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONx bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONx bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

Important: It is not necessary to set open-drain control when using the pin for $I^{2} \mathrm{C}$; the $I^{2} \mathrm{C}$ module controls the pin and makes the pin open-drain.

## Related Links

ODCONA
ODCONB
ODCONC
ODCOND
ODCONE

### 15.2.5 Slew Rate Control

The SLRCONx register controls the slew rate option for each port pin. Slew rate for each port pin can be controlled independently. When an SLRCONx bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONx bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

## Related Links

SLRCONA
SLRCONB
SLRCONC
SLRCOND

## SLRCONE

### 15.2.6 Input Threshold Control

The INLVLx register controls the input voltage threshold for each of the available PORTx input pins. A selection between the Schmitt Trigger CMOS or the TTL compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTx register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See link below for more information on threshold levels.

Important: Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

## Related Links

INLVLA
INLVLB

## INLVLC

INLVLD
INLVLE
Internal Oscillator Parameters(1)

### 15.2.7 Weak Pull-up Control

The WPUx register controls the individual weak pull-ups for each port pin.

## Related Links

WPUA
WPUB
WPUC
WPUD
WPUE

### 15.2.8 Edge Selectable Interrupt-on-Change

An interrupt can be generated by detecting a signal at the port pin that has either a rising edge or a falling edge. Individual pins can be independently configured to generate an interrupt. The interrupt-on-change module is present on all the pins that are common between 28 -pin and 40/44-pin devices. For further details about the IOC module, refer to "Interrupt-on-Change" Chapter.

## Related Links

Interrupt-on-Change

### 15.3 PORTE Registers

Depending on the device selected, PORTE is implemented in two different ways.

### 15.3.1 PORTE on 40/44-Pin Devices

For PIC18(L)F4xK40 devices, PORTE is a 4-bit wide port. Three pins (RE0, RE1 and RE2) are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers. When selected as an analog input, these pins will read as '0's.
The corresponding data direction register is TRISE. Setting a TRISE bit (=1) will make the corresponding PORTE pin an input (i.e., disable the output driver). Clearing a TRISE bit ( $=0$ ) will make the corresponding PORTE pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin).
TRISE controls the direction of the REx pins, even when they are being used as analog pins. The user must make sure to keep the pins configured as inputs when using them as analog inputs. RE<2:0> bits have other registers associated with them (i.e., ANSELE, WPUE, INLVLE, SLRCONE and ODCONE). The functionality is similar to the other ports.

The Data Latch register (LATE) is also memory mapped. Read-modify-write operations on the LATE register read and write the latched output value for PORTE.

Important: On a Power-on Reset, RE<2:0> are configured as analog inputs.

The fourth pin of PORTE ( $\overline{\mathrm{MCLR}} / \mathrm{Vpp} / R E 3$ ) is an input-only pin. Its operation is controlled by the MCLRE Configuration bit. When selected as a port pin (MCLRE $=0$ ), it functions as a digital input-only pin; as

## PIC18(L)F26/45/46K40

such, it does not have TRIS or LAT bits associated with its operation. Otherwise, it functions as the device's Master Clear input. In either configuration, RE3 also functions as the programming voltage input during programming.

RE3 in PORTE register is a read-only bit and will read ' 1 ' when MCLRE = 1 (i.e., Master Clear enabled).

Important: On a Power-on Reset, RE3 is enabled as a digital input only if Master Clear functionality is disabled.

## EXAMPLE-2: Initializing PORTE



### 15.3.2 PORTE on 28-Pin Devices

For PIC18(L)F2xK40 devices, PORTE is only available when Master Clear functionality is disabled (MCLRE = 0). In this case, PORTE is a single bit, input-only port comprised of RE3 only. The pin operates as previously described. RE3 in PORTE register is a read-only bit and will read ' 1 ' when MCLRE $=1$ (i.e., Master Clear enabled).

### 15.3.3 RE3 Weak Pull-Up

The port RE3 pin has an individually controlled weak internal pull-up. When set, the WPUE3 bit enables the RE3 pin pull-up. When the RE3 port pin is configured as $\overline{M C L R}$, (CONFIG2L, MCLRE $=1$ and CONFIG4H, LVP = 0 ), or configured for Low-Voltage Programming, (MCLRE $=x$ and LVP $=1$ ), the pullup is always enabled and the WPUE3 bit has no effect.

### 15.3.4 PORTE Interrupt-on-Change

The interrupt-on-change feature is available only on the RE3 pin for all devices.

## Related Links

Interrupt-on-Change

### 15.4 Register Summary - Input/Output

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0FOD | INLVLA | 7:0 | INLVLA7 | INLVLA6 | INLVLA5 | INLVLA4 | INLVLA3 | INLVLA2 | INLVLA1 | INLVLA0 |
| 0x0F0E | SLRCONA | 7:0 | SLRA7 | SLRA6 | SLRA5 | SLRA4 | SLRA3 | SLRA2 | SLRA1 | SLRAO |
| 0x0F0F | ODCONA | 7:0 | ODCA7 | ODCA6 | ODCA5 | ODCA4 | ODCA3 | ODCA2 | ODCA1 | ODCAO |
| 0x0F10 | WPUA | 7:0 | WPUA7 | WPUA6 | WPUA5 | WPUA4 | WPUA3 | WPUA2 | WPUA1 | WPUAO |
| 0x0F11 | ANSELA | 7:0 | ANSELA7 | ANSELA6 | ANSELA5 | ANSELA4 | ANSELA3 | ANSELA2 | ANSELA1 | ANSELAO |
| $\begin{gathered} \text { 0x0F12 } \\ \ldots \\ \text { 0x0F14 } \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0F15 | INLVLB | 7:0 | INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | INLVLB3 | INLVLB2 | INLVLB1 | INLVLB0 |
| 0x0F16 | SLRCONB | 7:0 | SLRB7 | SLRB6 | SLRB5 | SLRB4 | SLRB3 | SLRB2 | SLRB1 | SLRB0 |
| 0x0F17 | ODCONB | 7:0 | ODCB7 | ODCB6 | ODCB5 | ODCB4 | ODCB3 | ODCB2 | ODCB1 | ODCB0 |
| 0x0F18 | WPUB | 7:0 | WPUB7 | WPUB6 | WPUB5 | WPUB4 | WPUB3 | WPUB2 | WPUB1 | WPUB0 |
| 0x0F19 | ANSELB | 7:0 | ANSELB7 | ANSELB6 | ANSELB5 | ANSELB4 | ANSELB3 | ANSELB2 | ANSELB1 | ANSELB0 |
| $\begin{gathered} 0 \times 0 F 1 \mathrm{~A} \\ \ldots \\ 0 \times 0 \mathrm{~F} 1 \mathrm{C} \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0F1D | INLVLC | 7:0 | INLVLC7 | INLVLC6 | INLVLC5 | INLVLC4 | INLVLC3 | INLVLC2 | INLVLC1 | INLVLC0 |
| 0x0F1E | SLRCONC | 7:0 | SLRC7 | SLRC6 | SLRC5 | SLRC4 | SLRC3 | SLRC2 | SLRC1 | SLRC0 |
| 0x0F1F | ODCONC | 7:0 | ODCC7 | ODCC6 | ODCC5 | ODCC4 | ODCC3 | ODCC2 | ODCC1 | ODCC0 |
| 0x0F20 | WPUC | 7:0 | WPUC7 | WPUC6 | WPUC5 | WPUC4 | WPUC3 | WPUC2 | WPUC1 | WPUC0 |
| 0x0F21 | ANSELC | 7:0 | ANSELC7 | ANSELC6 | ANSELC5 | ANSELC4 | ANSELC3 | ANSELC2 | ANSELC1 | ANSELC0 |
| 0x0F22 | INLVLD | 7:0 | INLVLD7 | INLVLD6 | INLVLD5 | INLVLD4 | INLVLD3 | INLVLD2 | INLVLD1 | INLVLD0 |
| 0x0F23 | SLRCOND | 7:0 | SLRD7 | SLRD6 | SLRD5 | SLRD4 | SLRD3 | SLRD2 | SLRD1 | SLRD0 |
| 0x0F24 | ODCOND | 7:0 | ODCD7 | ODCD6 | ODCD5 | ODCD4 | ODCD3 | ODCD2 | ODCD1 | ODCD0 |
| 0x0F25 | WPUD | 7:0 | WPUD7 | WPUD6 | WPUD5 | WPUD4 | WPUD3 | WPUD2 | WPUD1 | WPUD0 |
| 0x0F26 | ANSELD | 7:0 | ANSELD7 | ANSELD6 | ANSELD5 | ANSELD4 | ANSELD3 | ANSELD2 | ANSELD1 | ANSELD0 |
| $\begin{gathered} 0 \times 0 F 27 \\ \ldots \\ 0 \times 0 F 29 \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| $0 \times 0 F 2 \mathrm{~A}$ | INLVLE | 7:0 |  |  |  |  | INLVLE3 | INLVLE2 | INLVLE1 | INLVLE0 |
| 0x0F2B | SLRCONE | 7:0 |  |  |  |  |  | SLRE2 | SLRE1 | SLRE0 |
| 0x0F2C | ODCONE | 7:0 |  |  |  |  |  | ODCE2 | ODCE1 | ODCEO |
| 0x0F2D | WPUE | 7:0 |  |  |  |  | WPUE3 | WPUE2 | WPUE1 | WPUE0 |
| 0x0F2E | ANSELE | 7:0 |  |  |  |  |  | ANSELE2 | ANSELE1 | ANSELE0 |
| $\begin{gathered} 0 \times 0 F 2 F \\ \ldots \\ 0 \times 0 F 82 \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0F83 | LATA | 7:0 | LATA7 | LATA6 | LATA5 | LATA4 | LATA3 | LATA2 | LATA1 | LATAO |
| 0x0F84 | LATB | 7:0 | LATB7 | LATB6 | LATB5 | LATB4 | LATB3 | LATB2 | LATB1 | LATB0 |
| 0x0F85 | LATC | 7:0 | LATC7 | LATC6 | LATC5 | LATC4 | LATC3 | LATC2 | LATC1 | LATC0 |
| 0x0F86 | LATD | 7:0 | LATD7 | LATD6 | LATD5 | LATD4 | LATD3 | LATD2 | LATD1 | LATD0 |
| 0x0F87 | LATE | 7:0 |  |  |  |  |  | LATE2 | LATE1 | LATE0 |
| 0x0F88 | TRISA | 7:0 | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 |
| 0x0F89 | TRISB | 7:0 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 |


| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F8A | TRISC | $7: 0$ | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 |
| 0x0F8B | TRISD | $7: 0$ | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 |
| 0x0F8C | TRISE | $7: 0$ |  |  |  |  | TRISE3 | TRISE2 | TRISE1 | TRISE0 |
| 0x0F8D | PORTA | $7: 0$ | RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 |
| 0x0F8E | PORTB | $7: 0$ | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 |
| 0x0F8F | PORTC | $7: 0$ | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 |
| 0x0F90 | PORTD | $7: 0$ | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 |
| 0x0F91 | PORTE | $7: 0$ |  |  |  |  | RE3 | RE2 | RE1 | RE0 |

### 15.5 Register Definitions: Port Control

### 15.5.1 PORTA

Name: PORTA
Offset: 0xF8D

PORTA Register
Note: Writes to PORTA are actually written to the corresponding LATA register.
Reads from PORTA register return actual I/O pin values.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | X | X | X | X | X | X |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - RAn Port I/O Value bits
Reset States: $\mathrm{POR} / \mathrm{BOR}=\mathrm{xxxxxxxx}$
All Other Resets = uuuuuuuu

| Value | Description |
| :--- | :--- |
| 1 | Port pin is $\geq \mathrm{V}_{\mathbb{I}}$ |
| 0 | Port pin is $\leq \mathrm{V}_{\mathrm{IL}}$ |

### 15.5.2 PORTB

Name: PORTB
Offset: 0xF8E

## PORTB Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - RBn Port I/O Value bits
Note: Bits RB6 and RB7 read ' 1 ' while in Debug mode.
Reset States: POR/BOR = xxxxxxxx
All Other Resets = uuuuuuu

| Value | Description |
| :--- | :--- |
| 1 | Port pin is $\geq \mathrm{V}_{\text {IH }}$ |
| 0 | Port pin is $\leq \mathrm{V}_{\mathrm{IL}}$ |

Note: Writes to PORTB are actually written to the corresponding LATB register.
Reads from PORTB register return actual I/O pin values.

### 15.5.3 PORTC

Name: PORTC
Offset: 0xF8F

PORTC Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - RCn Port I/O Value bits
Reset States: $\mathrm{POR} / \mathrm{BOR}=\mathrm{xxxxxxxx}$
All Other Resets = uuuuuuu

| Value | Description |
| :--- | :--- |
| 1 | Port pin is $\geq \mathrm{V}_{\mathrm{IH}}$ |
| 0 | Port pin is $\leq \mathrm{V}_{\mathrm{IL}}$ |

Note: Writes to PORTC are actually written to the corresponding LATC register. Reads from PORTC register return actual I/O pin values.

### 15.5.4 PORTD

Name: PORTD
Offset: 0xF90

PORTD Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - RDn Port I/O Value bits
Reset States: $\mathrm{POR} / \mathrm{BOR}=\mathrm{xxxxxxxx}$
All Other Resets = uuuuuuu

| Value | Description |
| :--- | :--- |
| 1 | Port pin is $\geq \mathrm{V}_{\mathrm{IH}}$ |
| 0 | Port pin is $\leq \mathrm{V}_{\mathrm{IL}}$ |

Note: Writes to PORTD are actually written to the corresponding LATD register. Reads from PORTD register return actual I/O pin values.

### 15.5.5 PORTE

Name: PORTE
Offset: 0xF91

PORTE Register
Note: Writes to PORTE are actually written to the corresponding LATE register.
Reads from PORTE register return actual I/O pin values.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | RE3 | RE2 | RE1 | RE0 |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | X | X | X | X |

Bits 0, 1, 2, 3-REn Port I/O Value bits
Note:

1. Bit RE3 is read-only, and will read ' 1 ' when MCLRE $=1$ (Master Clear enabled).
2. 28-pin package only has RE3 in this register.

Reset States: POR/BOR = xxxx
All Other Resets = uuuu

| Value | Description |
| :--- | :--- |
| 1 | Port pin is $\geq \mathrm{V}_{\mathrm{HH}}$ |
| 0 | Port pin is $\leq \mathrm{V}_{\mathrm{IL}}$ |

### 15.5.6 TRISA

Name: TRISA
Offset: 0xF88

Tri-State Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - TRISAn TRISA Port I/O Tri-state Control bits

| Value | Description |
| :--- | :--- |
| 1 | Port output driver is disabled |
| 0 | Port output driver is enabled |

### 15.5.7 TRISB

Name: TRISB
Offset: 0xF89

Tri-State Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - TRISBn TRISB Port I/O Tri-state Control bits
Note: Bits TRISB6 and TRISB7 read ' 1 ' while in Debug mode.

| Value | Description |
| :--- | :--- |
| 1 | Port output driver is disabled |
| 0 | Port output driver is enabled |

### 15.5.8 TRISC

Name: TRISC
Offset: 0xF8A

Tri-State Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISCO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - TRISCn TRISC Port I/O Tri-state Control bits

| Value | Description |
| :--- | :--- |
| 1 | Port output driver is disabled |
| 0 | Port output driver is enabled |

### 15.5.9 TRISD

Name: TRISD
Offset: 0xF8B

Tri-State Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - TRISDn TRISD Port I/O Tri-state Control bits

| Value | Description |
| :--- | :--- |
| 1 | Port output driver is disabled |
| 0 | Port output driver is enabled |

### 15.5.10 TRISE

Name: TRISE
Offset: 0xF8C

Tri-State Control Register


Bits 0, 1, 2, 3-TRISEn PortE I/O Tri-state Control bits Note:

1. Not available on 28 -pin devices.
2. TRISE3 bit is read-only, and will read ' 1 '.

| Value | Description |
| :--- | :--- |
| 1 | Port output driver is disabled |
| 0 | Port output driver is enabled |

15.5.11 LATA

Name: LATA
Offset: 0xF83

Output Latch Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | LATA7 | LATA6 | LATA5 | LATA4 | LATA3 | LATA2 | LATA1 | LATAO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - LATAn Output Latch A Value bits
Reset States: POR/BOR = xxxxxxxx
All Other Resets = uuuuuuuuu
Note: Writes to LATA are equivalent with writes to the corresponding PORTA register. Reads from LATA register return register values, not I/O pin values.
15.5.12 LATB

Name: LATB
Offset: 0xF84

Output Latch Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | LATB7 | LATB6 | LATB5 | LATB4 | LATB3 | LATB2 | LATB1 | LATB0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - LATBn Output Latch B Value bits
Reset States: POR/BOR = xxxxxxxx
All Other Resets = uuuuuuuuu
Note: Writes to LATB are equivalent with writes to the corresponding PORTB register. Reads from LATB register return register values, not I/O pin values.
15.5.13 LATC

Name: LATC
Offset: 0xF85

Output Latch Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | LATC7 | LATC6 | LATC5 | LATC4 | LATC3 | LATC2 | LATC1 | LATC0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | X | x | X | x | x | X |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - LATCn Output Latch C Value bits
Reset States: POR/BOR = xxxxxxxx
All Other Resets = uuuuuuuuu
Note: Writes to LATC are equivalent with writes to the corresponding PORTC register. Reads from LATC register return register values, not I/O pin values.

### 15.5.14 LATD

Name: LATD
Offset: 0xF86

Output Latch Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | LATD7 | LATD6 | LATD5 | LATD4 | LATD3 | LATD2 | LATD1 | LATD0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | X | x | x | x | x | x | x | x |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - LATDn Output Latch D Value bits
Reset States: POR/BOR = xxxxxxxx
All Other Resets = unuuuuuu
Note: Writes to LATD are equivalent with writes to the corresponding PORTD register. Reads from LATD register return register values, not I/O pin values.

## PIC18(L)F26/45/46K40

### 15.5.15 LATE

Name: LATE
Offset: 0xF87

Output Latch Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | LATE2 | LATE1 | LATE0 |
| Access |  |  |  |  |  | R/W | R/W | R/W |
| Reset |  |  |  |  |  | X | X | X |

Bits 0, 1, 2 - LATEn Output Latch E Value bits
Reset States: POR/BOR = xxx
All Other Resets = uuu

Note: Writes to LATE are equivalent with writes to the corresponding PORTE register. Reads from LATE register return register values, not I/O pin values.

### 15.5.16 ANSELA

Name: ANSELA
Offset: 0xF11

Analog Select Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ANSELA7 | ANSELA6 | ANSELA5 | ANSELA4 | ANSELA3 | ANSELA2 | ANSELA1 | ANSELAO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ANSELAn Analog Select on Pins RA<7:0>

| Value | Description |
| :--- | :--- |
| 1 | Digital Input buffers are disabled |
| 0 | ST and TTL input buffers are enabled |

### 15.5.17 ANSELB

Name: ANSELB
Offset: 0xF19
Reset: 0x00

Analog Select Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ANSELB7 | ANSELB6 | ANSELB5 | ANSELB4 | ANSELB3 | ANSELB2 | ANSELB1 | ANSELB0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ANSELBn Analog Select on Pins RB<7:0>

| Value | Description |
| :--- | :--- |
| 1 | Digital Input buffers are disabled. |
| 0 | ST and TTL input buffers are enabled |

### 15.5.18 ANSELC

Name: ANSELC
Offset: 0xF21

Analog Select Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ANSELC7 | ANSELC6 | ANSELC5 | ANSELC4 | ANSELC3 | ANSELC2 | ANSELC1 | ANSELC0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ANSELCn Analog Select on Pins RC<7:0>

| Value | Description |
| :--- | :--- |
| 1 | Digital Input buffers are disabled. |
| 0 | ST and TTL input buffers are enabled |

### 15.5.19 ANSELD

Name: ANSELD
Offset: 0xF26

Analog Select Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ANSELD7 | ANSELD6 | ANSELD5 | ANSELD4 | ANSELD3 | ANSELD2 | ANSELD1 | ANSELD0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ANSELDn Analog Select on Pins RD<7:0>

| Value | Description |
| :--- | :--- |
| 1 | Digital Input buffers are disabled. |
| 0 | ST and TTL input buffers are enabled |

### 15.5.20 ANSELE

Name: ANSELE
Offset: 0xF2E

Analog Select Register


Bits 0, 1, 2 - ANSELEn Analog Select on Pins RE<7:0>

| Value | Description |
| :--- | :--- |
| 1 | Digital Input buffers are disabled. |
| 0 | ST and TTL input buffers are enabled |

### 15.5.21 WPUA

Name: WPUA
Offset: 0xF10

Weak Pull-up Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WPUA7 | WPUA6 | WPUA5 | WPUA4 | WPUA3 | WPUA2 | WPUA1 | WPUAO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - WPUAn Weak Pull-up PORTA Control bits

| Value | Description |
| :--- | :--- |
| 1 | Weak Pull-up enabled |
| 0 | Weak Pull-up disabled |

### 15.5.22 WPUB

Name: WPUB
Offset: 0xF18

Weak Pull-up Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WPUB7 | WPUB6 | WPUB5 | WPUB4 | WPUB3 | WPUB2 | WPUB1 | WPUB0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - WPUBn Weak Pull-up PORTA Control bits

| Value | Description |
| :--- | :--- |
| 1 | Weak Pull-up enabled |
| 0 | Weak Pull-up disabled |

### 15.5.23 WPUC

Name: WPUC
Offset: 0xF20

Weak Pull-up Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WPUC7 | WPUC6 | WPUC5 | WPUC4 | WPUC3 | WPUC2 | WPUC1 | WPUC0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - WPUCn Weak Pull-up PORTC Control bits

| Value | Description |
| :--- | :--- |
| 1 | Weak Pull-up enabled |
| 0 | Weak Pull-up disabled |

### 15.5.24 WPUD

Name: WPUD
Offset: 0xF25

Weak Pull-up Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WPUD7 | WPUD6 | WPUD5 | WPUD4 | WPUD3 | WPUD2 | WPUD1 | WPUDO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - WPUDn Weak Pull-up PORTD Control bits

| Value | Description |
| :--- | :--- |
| 1 | Weak Pull-up enabled |
| 0 | Weak Pull-up disabled |

### 15.5.25 WPUE

Name: WPUE
Offset: 0xF2D

Weak Pull-up Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | WPUE3 | WPUE2 | WPUE1 | WPUE0 |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | 0 | 0 | 0 | 0 |

Bit 3 - WPUE3 Weak Pull-up PORTE Control bits
Note: If MCLRE = 1, the weak pull-up in RE3 is always enabled; bit WPUE3 is not affected.

| Value | Description |
| :--- | :--- |
| 1 | Weak Pull-up enabled |
| 0 | Weak Pull-up disabled |

Bits 0, 1, 2, 3 - WPUEn Weak Pull-up PORTE Control bits
Note:

1. If MCLRE $=1$, the weak pull-up in RE3 is always enabled; bit WPUE3 is not affected.
2. 28-pin package only has WPUE3 bit.

| Value | Description |
| :--- | :--- |
| 1 | Weak Pull-up enabled |
| 0 | Weak Pull-up disabled |

### 15.5.26 ODCONA

Name: ODCONA
Offset: 0xF0F

Open-Drain Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ODCA7 | ODCA6 | ODCA5 | ODCA4 | ODCA3 | ODCA2 | ODCA1 | ODCAO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ODCAn Open-Drain Configuration on Pins Rx<7:0>

| Value | Description |
| :--- | :--- |
| 1 | Output drives only low-going signals (sink current only) |
| 0 | Output drives both high-going and low-going signals (source and sink current) |

### 15.5.27 ODCONB

Name: ODCONB
Offset: 0xF17

Open-Drain Control Register

| Bit | 7 | 6 |  | 5 | 4 |  | 3 | 2 |  | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ODCB7 | ODCB6 | ODCB5 | ODCB4 | ODCB3 | ODCB2 | ODCB1 | ODCB0 |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ODCBn Open-Drain Configuration on Pins $\mathrm{Rx}<7: 0>$

| Value | Description |
| :--- | :--- |
| 1 | Output drives only low-going signals (sink current only) |
| 0 | Output drives both high-going and low-going signals (source and sink current) |

### 15.5.28 ODCONC

Name: ODCONC
Offset: 0xF1F

Open-Drain Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ODCC7 | ODCC6 | ODCC5 | ODCC4 | ODCC3 | ODCC2 | ODCC1 | ODCCO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ODCCn Open-Drain Configuration on Pins $\mathrm{Rx}<7$ :0>

| Value | Description |
| :--- | :--- |
| 1 | Output drives only low-going signals (sink current only) |
| 0 | Output drives both high-going and low-going signals (source and sink current) |

### 15.5.29 ODCOND

Name: ODCOND
Offset: 0xF24

Open-Drain Control Register

| Bit | 7 | 6 | 5 | 4 |  | 3 | 2 |  | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ODCD7 | ODCD6 | ODCD5 | ODCD4 | ODCD3 | ODCD2 | ODCD1 | ODCD0 |  |
|  | Occess | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - ODCDn Open-Drain Configuration on Pins $\mathrm{Rx}<7: 0>$

| Value | Description |
| :--- | :--- |
| 1 | Output drives only low-going signals (sink current only) |
| 0 | Output drives both high-going and low-going signals (source and sink current) |

### 15.5.30 ODCONE

Name: ODCONE
Offset: 0xF2C

Open-Drain Control Register


Bits 0, 1, 2-ODCEn Open-Drain Configuration on Pins $\mathrm{Rx}<7: 0>$

| Value | Description |
| :--- | :--- |
| 1 | Output drives only low-going signals (sink current only) |
| 0 | Output drives both high-going and low-going signals (source and sink current) |

### 15.5.31 SLRCONA

Name: SLRCONA
Offset: 0xFOE

Slew Rate Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLRA7 | SLRA6 | SLRA5 | SLRA4 | SLRA3 | SLRA2 | SLRA1 | SLRAO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - SLRAn Slew Rate Control on Pins Rx<7:0>, respectively

| Value | Description |
| :--- | :--- |
| 1 | Port pin slew rate is limited |
| 0 | Port pin slews at maximum rate |

### 15.5.32 SLRCONB

Name: SLRCONB
Offset: 0xF16

Slew Rate Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLRB7 | SLRB6 | SLRB5 | SLRB4 | SLRB3 | SLRB2 | SLRB1 | SLRB0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - SLRBn Slew Rate Control on Pins Rx<7:0>, respectively

| Value | Description |
| :--- | :--- |
| 1 | Port pin slew rate is limited |
| 0 | Port pin slews at maximum rate |

### 15.5.33 SLRCONC

Name: SLRCONC
Offset: 0xF1E

Slew Rate Control Register

| Bit | 7 | 6 5 |  | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLRC7 | SLRC6 | SLRC5 | SLRC4 | SLRC3 | SLRC2 | SLRC1 | SLRC0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - SLRCn Slew Rate Control on Pins Rx<7:0>, respectively

| Value | Description |
| :--- | :--- |
| 1 | Port pin slew rate is limited |
| 0 | Port pin slews at maximum rate |

### 15.5.34 SLRCOND

Name: SLRCOND
Offset: 0xF23

Slew Rate Control Register

| Bit | 7 | 6 5 |  | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLRD7 | SLRD6 | SLRD5 | SLRD4 | SLRD3 | SLRD2 | SLRD1 | SLRD0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - SLRDn Slew Rate Control on Pins $R x<7: 0>$, respectively

| Value | Description |
| :--- | :--- |
| 1 | Port pin slew rate is limited |
| 0 | Port pin slews at maximum rate |

### 15.5.35 SLRCONE

Name: SLRCONE
Offset: 0xF2B

Slew Rate Control Register


Bits 0, 1, 2 - SLREn Slew Rate Control on Pins $R x<7: 0>$, respectively

| Value | Description |
| :--- | :--- |
| 1 | Port pin slew rate is limited |
| 0 | Port pin slews at maximum rate |

### 15.5.36 INLVLA

Name: INLVLA
Offset: 0xFOD

Input Level Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | INLVLA7 | INLVLA6 | INLVLA5 | INLVLA4 | INLVLA3 | INLVLA2 | INLVLA1 | INLVLA0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, $\mathbf{7}$ - INLVLAn Input Level Select on Pins $\mathrm{Rx}<7: 0>$, respectively

| Value | Description |
| :--- | :--- |
| 1 | ST input used for port reads and interrupt-on-change |
| 0 | TTL input used for port reads and interrupt-on-change |

### 15.5.37 INLVLB

Name: INLVLB
Offset: 0xF15

Input Level Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | INLVLB3 | INLVLB2 | INLVLB1 | INLVLB0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, $\mathbf{7 - \operatorname { l n }}$ INLVLBn Input Level Select on Pins $R x<7: 0>$, respectively
Note: INLVLB2 / INLVLB1: Pins read the ${ }^{2} \mathrm{C}$ ST inputs when MSSP inputs select these pins, and $I^{2} \mathrm{C}$ mode is enabled.

| Value | Description |
| :--- | :--- |
| 1 | ST input used for port reads and interrupt-on-change |
| 0 | TTL input used for port reads and interrupt-on-change |

### 15.5.38 INLVLC

Name: INLVLC
Offset: 0xF1D

Input Level Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | INLVLC7 | INLVLC6 | INLVLC5 | INLVLC4 | INLVLC3 | INLVLC2 | INLVLC1 | INLVLCO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 0, 1, 2, 3, 4, 5, 6, $\mathbf{7 - \operatorname { l n }}$ INLCn Input Level Select on Pins $R x<7: 0>$, respectively
Note: INLVLC4 / INLVLC3: Pins read the $I^{2} \mathrm{C}$ ST inputs when MSSP inputs select these pins, and $\mathrm{I}^{2} \mathrm{C}$ mode is enabled.

| Value | Description |
| :--- | :--- |
| 1 | ST input used for port reads and interrupt-on-change |
| 0 | TTL input used for port reads and interrupt-on-change |

### 15.5.39 INLVLD

Name: INLVLD
Offset: 0xF22

Input Level Control Register

| Bit | 7 | 6 | 5 | 4 |  | 3 |  | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | INLVLD7 | INLVLD6 | INLVLD5 | INLVLD4 | INLVLD3 | INLVLD2 | INLVLD1 | INLVLD0 |  |
|  | Rccess | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - INLVLDn Input Level Select on Pins $R x<7: 0>$, respectively

| Value | Description |
| :--- | :--- |
| 1 | ST input used for port reads and interrupt-on-change |
| 0 | TTL input used for port reads and interrupt-on-change |

### 15.5.40 INLVLE

Name: INLVLE
Offset: 0xF2A

Input Level Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | INLVLE3 | INLVLE2 | INLVLE1 | INLVLE0 |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | 1 | 1 | 1 | 1 |

Bit 3 - INLVLE3 Input Level Select on Pins $\mathrm{Rx}<7: 0>$, respectively

| Value | Description |
| :--- | :--- |
| 1 | ST input used for port reads and interrupt-on-change |
| 0 | TTL input used for port reads and interrupt-on-change |

Bits 0, 1, 2, 3 - INLVLEn Input Level Select on Pins Rx<3:0>, respectively
Note: 28-pin package only has INLVLE3 in this register.

| Value | Description |
| :--- | :--- |
| 1 | ST input used for port reads and interrupt-on-change |
| 0 | TTL input used for port reads and interrupt-on-change |

## 16. Interrupt-on-Change

### 16.1 Features

- Interrupt-on-Change enable (Master Switch)
- Individual pin configuration
- Rising and falling edge detection
- Individual pin interrupt flags


### 16.2 Overview

All the pins of PORTA, PORTB, PORTC, and pin RE3 of PORTE can be configured to operate as interrupt-on-change (IOC) pins on PIC18(L)F26/45/46K40 family devices. An interrupt can be generated by detecting a signal that has either a rising edge or a falling edge. Any individual port pin, or combination of port pins, can be configured to generate an interrupt.

### 16.3 Block Diagram

Figure 16-1. Interrupt-on-Change Block Diagram (PORTA Example)


### 16.4 Enabling the Module

To allow individual port pins to generate an interrupt, the IOCIE bit of the PIE0 register must be set. If the IOCIE bit is disabled, the edge detection on the pin will still occur, but an interrupt will not be generated.

## Related Links

PIE0

### 16.5 Individual Pin Configuration

For each port pin, a rising edge detector and a falling edge detector are present. To enable a pin to detect a rising edge, the associated bit of the IOCxP register is set. To enable a pin to detect a falling edge, the associated bit of the IOCxN register is set.

A pin can be configured to detect rising and falling edges simultaneously by setting both associated bits of the IOCxP and IOCxN registers, respectively.

### 16.6 Interrupt Flags

The IOCAFx, IOCBFx, IOCCFx and IOCEF3 bits located in the IOCAF, IOCBF, IOCCF and IOCEF registers respectively, are status flags that correspond to the interrupt-on-change pins of the associated port. If an expected edge is detected on an appropriately enabled pin, then the status flag for that pin will be set, and an interrupt will be generated if the IOCIE bit is set. The IOCIF bit of the PIRO register reflects the status of all IOCAFx, IOCBFx, IOCCFx and IOCEF3 bits.

## Related Links

PIR0

### 16.7 Clearing Interrupt Flags

The individual status flags, (IOCAFx, IOCBFx, IOCCFx and IOCEF3) bits, can be cleared by resetting them to zero. If another edge is detected during this clearing operation, the associated status flag will be set at the end of the sequence, regardless of the value actually being written.
In order to ensure that no detected edge is lost while clearing flags, only AND operations masking out known changed bits should be performed. The following sequence is an example of what should be performed.

```
Clearing Interrupt Flags (PORTA Example)
```

| MOVLW | OXff |
| :--- | :--- |
| XORWF | IOCAF, W |
| ANDWF | IOCAF, F |

### 16.8 Operation in Sleep

The interrupt-on-change interrupt sequence will wake the device from Sleep mode, if the IOCIE bit is set.
If an edge is detected while in Sleep mode, the IOCxF register will be updated prior to the first instruction executed out of Sleep.

### 16.9 Register Summary - Interrupt-on-Change

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F0A | IOCAF | 7:0 | IOCAF7 | IOCAF6 | IOCAF5 | IOCAF4 | IOCAF3 | IOCAF2 | IOCAF1 | IOCAF0 |
| 0x0F0B | IOCAN | 7:0 | IOCAN7 | IOCAN6 | IOCAN5 | IOCAN4 | IOCAN3 | IOCAN2 | IOCAN1 | IOCANO |
| 0x0F0C | IOCAP | 7:0 | IOCAP7 | IOCAP6 | IOCAP5 | IOCAP4 | IOCAP3 | IOCAP2 | IOCAP1 | IOCAP0 |
| $\begin{gathered} 0 \times 0 F 0 D \\ \ldots \\ 0 \times 0 F 11 \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0F12 | IOCBF | 7:0 | IOCBF7 | IOCBF6 | IOCBF5 | IOCBF4 | IOCBF3 | IOCBF2 | IOCBF1 | IOCBF0 |
| 0x0F13 | IOCBN | 7:0 | IOCBN7 | IOCBN6 | IOCBN5 | IOCBN4 | IOCBN3 | IOCBN2 | IOCBN1 | IOCBNO |
| 0x0F14 | IOCBP | 7:0 | IOCBP7 | IOCBP6 | IOCBP5 | IOCBP4 | IOCBP3 | IOCBP2 | IOCBP1 | IOCBP0 |
| 0x0F15 <br> 0x0F19 | Reserved |  |  |  |  |  |  |  |  |  |
| $0 \times 0 \mathrm{~F} 1 \mathrm{~A}$ | IOCCF | 7:0 | IOCCF7 | IOCCF6 | IOCCF5 | IOCCF4 | IOCCF3 | IOCCF2 | IOCCF1 | IOCCFO |
| 0x0F1B | IOCCN | 7:0 | IOCCN7 | IOCCN6 | IOCCN5 | IOCCN4 | IOCCN3 | IOCCN2 | IOCCN1 | IOCCNO |
| 0x0F1C | IOCCP | 7:0 | IOCCP7 | IOCCP6 | IOCCP5 | IOCCP4 | IOCCP3 | IOCCP2 | IOCCP1 | IOCCPO |
| $\begin{gathered} \text { 0x0F1D } \\ \ldots \\ 0 \times 0 F 26 \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0F27 | IOCEF | 7:0 |  |  |  |  | IOCEF3 |  |  |  |
| 0x0F28 | IOCEN | 7:0 |  |  |  |  | IOCEN3 |  |  |  |
| 0x0F29 | IOCEP | 7:0 |  |  |  |  | IOCEP3 |  |  |  |

### 16.10 Register Definitions: Interrupt-on-Change Control

### 16.10.1 IOCAF

Name: IOCAF
Offset: 0xFOA
PORTA Interrupt-on-Change Flag Register Example

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IOCAF7 | IOCAF6 | IOCAF5 | IOCAF4 | IOCAF3 | IOCAF2 | IOCAF1 | IOCAFO |
| Access | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCAFn Interrupt-on-Change Flag bits
Reset States: $\mathrm{POR}=0$

$$
\mathrm{BOR}=0
$$

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | IOCAP $[n]=1$ | A positive edge was detected on the RA[n] pin |
| 1 | IOCAN $[n]=1$ | A negative edge was detected on the RA[n] pin |
| 0 | IOCAP $[n]=x$ and <br> IOCAN $[n]=x$ | No change was detected, or the user cleared the detected change |

### 16.10.2 IOCBF

Name: IOCBF
Offset: 0xF12
PORTB Interrupt-on-Change Flag Register Example

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IOCBF7 | IOCBF6 | IOCBF5 | IOCBF4 | IOCBF3 | IOCBF2 | IOCBF1 | IOCBF0 |
| Access | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCBFn Interrupt-on-Change Flag bits
Reset States: $\mathrm{POR}=0$

$$
\mathrm{BOR}=0
$$

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | IOCBP[n]=1 | A positive edge was detected on the RB[n] pin |
| 1 | IOCBN[n]=1 | A negative edge was detected on the RB[n] pin |
| 0 | IOCBP[n] $=x$ and <br> IOCBN $[n]=x$ | No change was detected, or the user cleared the detected change |

### 16.10.3 IOCCF

Name: IOCCF
Offset: 0xF1A

PORTC Interrupt-on-Change Flag Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IOCCF7 | IOCCF6 | IOCCF5 | IOCCF4 | IOCCF3 | IOCCF2 | IOCCF1 | IOCCFO |
| Access | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS | R/W/HS |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCCFn Interrupt-on-Change Flag bits
Reset States: $\mathrm{POR}=0$

$$
\mathrm{BOR}=0
$$

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | IOCCP[n] $=1$ | A positive edge was detected on the $\operatorname{RC}[n]$ pin |
| 1 | IOCCN $[n]=1$ | A negative edge was detected on the $R C[n]$ pin |
| 0 | IOCCP $[n]=x$ and <br> IOCCN $[n]=x$ | No change was detected, or the user cleared the detected change |

### 16.10.4 IOCEF

Name: IOCEF
Offset: 0xF27

PORTE Interrupt-on-Change Flag Register


Bit 3 - IOCEF3 PORTE Interrupt-on-Change Flag bits ${ }^{(1)}$
Reset States: $\mathrm{POR}=0$

$$
\mathrm{BOR}=0
$$

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | IOCEP[n]=1 | A positive edge was detected on the RE[n] pin |
| 1 | IOCEN $[n]=1$ | A negative edge was detected on the RE[n] pin |
| 0 | IOCEP $[n]=x$ and <br> IOCEN $[n]=x$ | No change was detected, or the user cleared the detected change |

## Note:

1. If MCLRE $=1$ or LVP $=1$, RE3 port functionality is disabled and IOC on RE3 is not available.

### 16.10.5 IOCAN

Name: IOCAN
Offset: 0xF0B

Interrupt-on-Change Negative Edge Register Example


Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCANn Interrupt-on-Change Negative Edge Enable bits

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCA pin for a negative-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin |

### 16.10.6 IOCBN

Name: IOCBN
Offset: 0xF13

Interrupt-on-Change Negative Edge Register Example

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IOCBN7 | IOCBN6 | IOCBN5 | IOCBN4 | IOCBN3 | IOCBN2 | IOCBN1 | IOCBNO |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCBNn Interrupt-on-Change Negative Edge Enable bits

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCA pin for a negative-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin |

### 16.10.7 IOCCN

Name: IOCCN
Offset: 0xF1B

Interrupt-on-Change Negative Edge Register Example


Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCCNn Interrupt-on-Change Negative Edge Enable bits

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCA pin for a negative-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin |

### 16.10.8 IOCEN

Name: IOCEN
Offset: 0xF28

Interrupt-on-Change Negative Edge Register Example


Bit 3 - IOCEN3 Interrupt-on-Change Negative Edge Enable bits ${ }^{(1)}$
Reset States: $\mathrm{POR}=0$

$$
B O R=0
$$

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCA pin for a negative-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin |

## Note:

1. If MCLRE $=1$ or LVP $=1$, RE3 port functionality is disabled and IOC on RE3 is not available.

### 16.10.9 IOCAP

Name: IOCAP
Offset: 0xFOC

Interrupt-on-Change Positive Edge Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IOCAP7 | IOCAP6 | IOCAP5 | IOCAP4 | IOCAP3 | IOCAP2 | IOCAP1 | IOCAP0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCAPn Interrupt-on-Change Positive Edge Enable bits

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCA pin for a positive-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin. |

### 16.10.10 IOCBP

Name: IOCBP
Offset: 0xF14

Interrupt-on-Change Positive Edge Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IOCBP7 | IOCBP6 | IOCBP5 | IOCBP4 | IOCBP3 | IOCBP2 | IOCBP1 | IOCBP0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCBPn Interrupt-on-Change Positive Edge Enable bits

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCB pin for a positive-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin. |

### 16.10.11 IOCCP

Name: IOCCP
Offset: 0xF1C

Interrupt-on-Change Positive Edge Register

| Bit | 7 | 6 |  | 5 | 4 |  | 3 | 2 |  | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IOCCP7 | IOCCP6 | IOCCP5 | IOCCP4 | IOCCP3 | IOCCP2 | IOCCP1 | IOCCP0 |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |

Bits 0, 1, 2, 3, 4, 5, 6, 7 - IOCCPn Interrupt-on-Change Positive Edge Enable bits

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCC pin for a positive-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin. |

### 16.10.12 IOCEP

Name: IOCEP
Offset: 0xF29

Interrupt-on-Change Positive Edge Register


Bit 3 - IOCEP3 Interrupt-on-Change Positive Edge Enable bit ${ }^{(1)}$
Reset States: $\mathrm{POR}=0$

$$
\mathrm{BOR}=0
$$

| Value | Description |
| :--- | :--- |
| 1 | Interrupt-on-Change enabled on the IOCE pin for a positive-going edge. Associated Status <br> bit and interrupt flag will be set upon detecting an edge. |
| 0 | Interrupt-on-Change disabled for the associated pin. |

## Note:

1. If MCLRE $=1$ or LVP $=1$, RE3 port functionality is disabled and IOC on RE3 is not available.

## 17. (PPS) Peripheral Pin Select Module

The Peripheral Pin Select (PPS) module connects peripheral inputs and outputs to the device I/O pins. Only digital signals are included in the selections. All analog inputs and outputs remain fixed to their assigned pins. Input and output selections are independent as shown in the figure below.

The peripheral input is selected with the peripheral $x x x P P S$ register, and the peripheral output is selected with the PORT RxyPPS register. For example, to select PORTC<7> as the EUSART RX input, set RXxPPS to $0 \times 17$ as shown in the input table, and to select PORTC<6> as the EUSART TX output set RC6PPS to $0 \times 09$ as shown in the output table.
Figure 17-1. Simplified PPS Block Diagram


### 17.1 PPS Inputs

Each peripheral has an xxxPPS register with which the input pin to the peripheral is selected. Not all ports are available for input as shown in the following table.

Multiple peripherals can operate from the same source simultaneously. Port reads always return the pin level regardless of peripheral PPS selection. If a pin also has analog functions associated, the ANSEL bit for that pin must be cleared to enable the digital input buffer.

Important: The notation "xxx" in the generic register name is a place holder for the peripheral identifier. For example, $x x x=$ INT0 for the INTOPPS register.

Table 17-1. PPS Input Selection Register Details

| Peripheral | PPS Input Register | Default Pin <br> Selection <br> at POR | Register <br> Reset Value at POR | PORT From Which Input Is Available |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 28-Pin Devices |  |  | 40-Pin Devices |  |  |  |
| Interrupt 0 | INTOPPS | RB0 | 0x08 | A | B | - | A | B | - | - |
| Interrupt 1 | INT1PPS | RB1 | $0 \times 09$ | A | B | - | A | B | - | - |
| Interrupt 2 | INT2PPS | RB2 | $0 \times 0 \mathrm{~A}$ | A | B | - | A | B | - | - |
| Timer0 Clock | TOCKIPPS | RA4 | $0 \times 04$ | A | B | - | A | B | - | - |
| Timer1 Clock | T1CKIPPS | RC0 | $0 \times 10$ | A | - | C | A | - | C | - |
| Timer1 Gate | T1GPPS | RB5 | 0x0D | - | B | C | - | B | c | - |
| Timer3 Clock | T3CKIPPS | RC0 | $0 \times 10$ | - | B | C | - | B | C | - |
| Timer3 Gate | T3GPPS | RC0 | $0 \times 10$ | A | - | C | A | - | c | - |
| Timer5 Clock | T5CKIPPS | RC2 | $0 \times 12$ | A | - | C | A | - | C | - |
| Timer5 Gate | T5GPPS | RB4 | $0 \times 0 \mathrm{C}$ | - | B | - | - | B | - | D |
| Timer2 Clock | T2INPPS | RC3 | $0 \times 13$ | A | - | C | A | - | C | - |
| Timer4 Clock | T4INPPS | RC5 | $0 \times 15$ | - | B | C | - | B | C | - |
| Timer6 Clock | T6INPPS | RB7 | $0 \times 0 \mathrm{~F}$ | - | B | - | - | B | - | D |
| ADC <br> Conversion <br> Trigger | ADACTPPS | RB4 | $0 \times 0 \mathrm{C}$ | - | B | C | - | B | - | D |
| CCP1 | CCP1PPS | RC2 | $0 \times 12$ | - | B | C | - | B | C | - |
| CCP2 | CCP2PPS | RC1 | 0x11 | - | B | C | - | B | C | - |
| CWG | CWG1PPS | RB0 | $0 \times 08$ | - | B | C | - | B | - | D |
| DSM Carrier Low | MDCARLPPS | RA3 | $0 \times 03$ | A | - | C | A | - | - | D |
| DSM Carrier High | MDCARHPPS | RA4 | $0 \times 04$ | A | - | C | A | - | - | D |
| DSM Source | MDSRCPPS | RA5 | 0x05 | A | - | C | A | - | - | D |
| EUSART1 <br> Receive | RX1PPS | RC7 | 0x17 | - | B | C | - | B | C | - |
| EUSART1 <br> Clock | CK1PPS | RC6 | $0 \times 16$ | - | B | C | - | B | C | - |
| EUSART2 <br> Receive | RX2PPS | RB7 | 0x0F | - | B | C | - | B | - | D |
| EUSART2 <br> Clock | CK2PPS | RB6 | 0x0E | - | B | C | - | B | - | D |


| Peripheral | PPS Input Register | Default Pin <br> Selection <br> at POR | Register <br> Reset <br> Value <br> at POR | PORT From Which Input Is Available |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 28-Pin Devices |  |  | 40-Pin Devices |  |  |  |
| MSSP1 Clock | SSP1CLKPPS | RC3 | $0 \times 13$ | - | B | C | - | B | C | - |
| MSSP1 Data | SSP1DATPPS | RC4 | 0x14 | - | B | C | - | B | C | - |
| MSSP1 Slave Select | SSP1SSPPS | RA5 | 0x05 | A | - | C | A | - | - | D |
| MSSP2 Clock | SSP2CLKPPS | RB1 | 0x09 | - | B | C | - | B | - | D |
| MSSP2 Data | SSP2DATPPS | RB2 | $0 \times 0 \mathrm{~A}$ | - | B | C | - | B | - | D |
| MSSP2 Slave Select | SSP2SSPPS | RB0 | 0x08 | - | B | C | - | B | - | D |

### 17.2 PPS Outputs

Each I/O pin has an RxyPPS register with which the pin output source is selected. With few exceptions, the port TRIS control associated with that pin retains control over the pin output driver. Peripherals that control the pin output driver as part of the peripheral operation will override the TRIS control as needed. These peripherals include:

- EUSART (synchronous operation)
- MSSP ( $\left.I^{2} \mathrm{C}\right)$

Although every pin has its own RxyPPS peripheral selection register, the selections are identical for every pin as shown in the following table.


Important: The notation "Rxy" is a place holder for the pin identifier. The ' $x$ ' holds the place of the PORT letter and the ' $y$ ' holds the place of the bit number. For example, Rxy = RA0 for the RAOPPS register.

Table 17-2. Peripheral PPS Output Selection Codes

| RxyPPS | Pin Rxy Output Source | PORT To Which Output Can Be Directed |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 28-Pin Devices |  |  | 40-Pin Devices |  |  |  |  |
| 0x17 | ADGRDB | A | - | C | A | - | C | - | - |
| 0x16 | ADGRDA | A | - | C | A | - | C | - | - |
| 0x15 | DSM | A | - | C | A | - | - | D | - |
| 0x14 | CLKR | - | B | C | - | B | C | - | - |
| 0x13 | TMR0 | - | B | C | - | B | C | - | - |
| 0x12 | MSSP2 (SDO/SDA) | - | B | C | - | B | - | D | - |
| 0x11 | MSSP2 (SCK/SCL) | - | B | C | - | B | - | D | - |
| 0x10 | MSSP1 (SDO/SDA) | - | B | C | - | B | C | - | - |


| RxyPPS | Pin Rxy Output Source | PORT To Which Output Can Be Directed |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 28-Pin Devices |  |  | 40-Pin Devices |  |  |  |  |
| 0x0F | MSSP1 (SCK/SCL) | - | B | C | - | B | C | - | - |
| 0x0E | CMP2 | A | - | C | A | - | - | - | E |
| 0x0D | CMP1 | A | - | C | A | - | - | D | - |
| 0x0C | EUSART2 (DT) | - | B | C | - | B | - | D | - |
| 0x0B | EUSART2 (TX/CK) | - | B | C | - | B | - | D | - |
| 0x0A | EUSART1 (DT) | - | B | C | - | B | C | - | - |
| 0x09 | EUSART1 (TX/CK) | - | B | C | - | B | C | - | - |
| 0x08 | PWM4 | A | - | C | A | - | C | - | - |
| 0x07 | PWM3 | A | - | C | A | - | - | D | - |
| 0x06 | CCP2 | - | B | C | - | B | C | - | - |
| 0x05 | CCP1 | - | B | C | - | B | C | - | - |
| 0x04 | CWG1D | - | B | C | - | B | C | - | - |
| 0x03 | CWG1C | - | B | C | - | B | - | D | - |
| 0x02 | CWG1B | - | B | C | - | B | - | D | - |
| 0x01 | CWG1A | - | B | C | - | B | C | - | - |
| 0x00 | LATxy | A | B | C | A | B | C | D | E |

### 17.3 Bidirectional Pins

PPS selections for peripherals with bidirectional signals on a single pin must be made so that the PPS input and PPS output select the same pin. Peripherals that have bidirectional signals include:

- EUSART (DT/RXxPPS and TX/CKxPPS pins for synchronous operation)
- MSSP ( $I^{2} \mathrm{C}$ SDA/SSPxDATPPS and SCL/SSPxCLKPPS)

Important: The $\mathrm{I}^{2} \mathrm{C}$ default input pins are $\mathrm{I}^{2} \mathrm{C}$ and SMBus compatible. RB1 and RB2 are additional pins. RC4 and RC3 are default MMP1 pins and are SMBus compatible. Clock and data signals can be routed to any pin, however pins without $I^{2} \mathrm{C}$ compatibility will operate at standard TTL/ST logic levels as selected by the INVLV register.

### 17.4 PPS Lock

The PPS includes a mode in which all input and output selections can be locked to prevent inadvertent changes. PPS selections are locked by setting the PPSLOCKED bit of the PPSLOCK register. Setting and clearing this bit requires a special sequence as an extra precaution against inadvertent changes. Examples of setting and clearing the PPSLOCKED bit are shown in the following examples.

## PPS Lock Sequence

```
; Disable interrupts:
    BCF INTCON,GIE
    ; Bank to PPSLOCK register
    BANKSEL PPSLOCK
    MOVLW 55h
    ; Required sequence, next 4 instructions
    MOVWF PPSLOCK
    MOVLW AAh
    MOVWF PPSLOCK
    ; Set PPSLOCKED bit to disable writes
    ; Only a BSF instruction will work
    BSF PPSLOCK,PPSLOCKED
; Enable Interrupts
    BSF INTCON,GIE
```


## PPS Unlock Sequence

```
; Disable interrupts:
    BCF INTCON,GIE
; Bank to PPSLOCK register
    BANKSEL PPSLOCK
    MOVLW 55h
; Required sequence, next 4 instructions
    MOVWF PPSLOCK
    MOVLW AAh
    MOVWF PPSLOCK
; Clear PPSLOCKED bit to enable writes
; Only a BCF instruction will work
    BCF PPSLOCK,PPSLOCKED
; Enable Interrupts
    BSF INTCON,GIE
```


### 17.5 PPS One-Way Lock

Using the PPS1WAY Configuration bit, the PPS settings can be locked in. When this bit is set, the PPSLOCKED bit can only be cleared and set one time after a device Reset. This allows for clearing the PPSLOCKED bit so that the input and output selections can be made during initialization. When the PPSLOCKED bit is set after all selections have been made, it will remain set and cannot be cleared until after the next device Reset event.

### 17.6 Operation During Sleep

PPS input and output selections are unaffected by Sleep.

### 17.7 Effects of a Reset

A device Power-on-Reset (POR) clears all PPS input and output selections to their default values. All other Resets leave the selections unchanged. Default input selections are shown in the input selection register table. The PPS one-way is also removed.

### 17.8 Register Summary - PPS




### 17.9 Register Definitions: PPS Input and Output Selection

### 17.9.1 Peripheral xxx Input Selection

Name: xxxPPS


Important: The Reset value of this register is determined by the device default for each peripheral.
Refer to the input selection table for a list of available ports and default pin locations.


Bits 4:3 - PORT[1:0] Peripheral xxx Input PORT Selection bits
See the input selection table for a list of available ports and default pin locations.

| Value | Description |
| :--- | :--- |
| 11 | PORTD |
| 10 | PORTC |
| 01 | PORTB |
| 00 | PORTA |

Bits 2:0 - PIN[2:0] Peripheral xxx Input Pin Selection bits

| Value | Description |
| :--- | :--- |
| 111 | Peripheral input is from PORTx Pin $7(\mathrm{Rx} 7)$ |
| 110 | Peripheral input is from PORTx Pin $6(\mathrm{Rx6})$ |
| 101 | Peripheral input is from PORTx Pin $5(\mathrm{Rx5})$ |
| 100 | Peripheral input is from PORTx Pin $4(\mathrm{Rx4})$ |
| 011 | Peripheral input is from PORTx Pin $3(\mathrm{Rx} 3)$ |
| 010 | Peripheral input is from PORTx Pin $2(\mathrm{Rx2})$ |
| 001 | Peripheral input is from PORTx Pin $1(\mathrm{Rx} 1)$ |
| 000 | Peripheral input is from PORTx Pin $0(\mathrm{Rx0})$ |

### 17.9.2 Pin Rxy Output Source Selection Register

Name: RxyPPS
Reset: 0

E
Important: See Register Summary - PPS for the address offset of each individual register.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | RxyPPS[4:0] |  |  |  |  |
| Access |  |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  |  | 0 | 0 | 0 | 0 | 0 |

Bits 4:0 - RxyPPS[4:0] Pin Rxy Output Source Selection bits
See output source selection table for source codes.

### 17.9.3 PPS Lock Register

Name: PPSLOCK
Offset: 0xEA0

| Bit | 7 | 6 | 5 | 4 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | PPSLOCKED |
| Access |  |  |  |  | R/W |
|  |  |  |  |  | 0 |

Bit 0 - PPSLOCKED PPS Locked bit

| Value | Description |
| :--- | :--- |
| 1 | PPS is locked. PPS selections can not be changed. |
| 0 | PPS is not locked. PPS selections can be changed. |

## 18. TimerO Module

Timer0 module has the following features:

- 8 -bit timer with programmable period
- 16-bit timer
- Selectable clock sources
- Synchronous and Asynchronous operation
- Programmable prescaler and postscaler
- Interrupt on match or overflow
- Output on I/O pin (via PPS) or to other peripherals
- Operation during Sleep

Figure 18-1. Block Diagram of Timer0


### 18.1 Timer0 Operation

Timer0 can operate as either an 8 -bit or 16 -bit timer. The mode is selected with the T016BIT bit.

### 18.1.1 8-bit Mode

In this mode Timer0 increments on the rising edge of the selected clock source. A prescaler on the clock input gives several prescale options (see prescaler control bits, TOCKPS).
In this mode as shown in the 8-bit TMR0 Body Diagram, a buffered version of TMROH is maintained. This is compared with the value of TMROL on each cycle of the selected clock source. When the two values match, the following events occur:

- TMROL is reset
- The contents of TMROH are copied to the TMROH buffer for next comparison


### 18.1.2 16-Bit Mode

In this mode Timer0 increments on the rising edge of the selected clock source. A prescaler on the clock input gives several prescale options (see prescaler control bits, TOCKPS).

In this mode TMROH:TMROL form the 16-bit timer value. As shown in the 16-bit TMR0 Body Diagram, read and write of the TMROH register are buffered. TMROH register is updated with the contents of the high byte of Timer0 during a read of TMROL register. Similarly, a write to the high byte of Timer0 takes place through the TMROH buffer register. The high byte is updated with the contents of TMROH register when a write occurs to TMROL register. This allows all 16 bits of Timer0 to be read and written at the same time.

Timer 0 rolls over to $0 \times 0000$ on incrementing past $0 \times$ FFFFF. This makes the timer free running. TMROL/H registers can't be reloaded in this mode once started.

### 18.2 Clock Selection

TimerO has several options for clock source selections, option to operate synchronously/asynchronously and a programmable prescaler.

### 18.2.1 Clock Source Selection

The TOCS bits are used to select the clock source for Timer0. The possible clock sources are listed in the table below.

Table 18-1. Timer 0 Clock Source Selections

| TOCS | Clock Source |
| :---: | :---: |
| 111 | Reserved |
| 110 | Reserved |
| 101 | SOSC |
| 100 | LFINTOSC |
| 011 | HFINTOSC |
| 010 | Fosc/4 |
| 001 | Pin selected by TOCKIPPS (Inverted) |
| 000 | Pin selected by TOCKIPPS (Non-inverted) |

### 18.2.2 Synchronous Mode

When the TOASYNC bit is clear, Timer0 clock is synchronized to the system clock ( $F_{\text {Osc }} / 4$ ). When operating in Synchronous mode, Timer0 clock frequency cannot exceed Fosc/4. During Sleep mode system clock is not available and Timer0 cannot operate.

### 18.2.3 Asynchronous Mode

When the TOASYNC bit is set, Timer0 increments with each rising edge of the input source (or output of the prescaler, if used). Asynchronous mode allows Timer0 to continue operation during Sleep mode provided the selected clock source is available.

### 18.2.4 Programmable Prescaler

Timer0 has 16 programmable input prescaler options ranging from 1:1 to 1:32768. The prescaler values are selected using the TOCKPS bits.

The prescaler counter is not directly readable or writable. The prescaler counter is cleared on the following events:

- A write to the TMROL register
- A write to either the TOCONO or TOCON1 registers
- Any device Reset


## Related Links

Resets

### 18.3 Timer0 Output and Interrupt

### 18.3.1 Programmable Postscaler

Timer0 has 16 programmable output postscaler options ranging from 1:1 to 1:16. The postscaler values are selected using the TOOUTPS bits. The postscaler divides the output of Timer0 by the selected ratio.

The postscaler counter is not directly readable or writable. The postscaler counter is cleared on the following events:

- A write to the TMROL register
- A write to either the TOCON0 or TOCON1 registers
- Any device Reset


### 18.3.2 Timer0 Output

TMRO_out is the output of the postscaler. TMRO_out toggles on every match between TMROL and TMROH in 8-bit mode, or when TMROH:TMROL rolls over in 16-bit mode. If the output postscaler is used, the output is scaled by the ratio selected.

The Timer0 output can be routed to an I/O pin via the RxyPPS output selection register. The TimerO output can be monitored through software via the TOOUT output bit.

## Related Links

PPS Outputs

### 18.3.3 TimerO Interrupt

The Timer0 interrupt flag bit (TMROIF) is set when the TMRO_out toggles. If the Timer0 interrupt is enabled (TMROIE), the CPU will be interrupted when the TMROIF bit is set.

When the postscaler bits (TOOUTPS) are set to $1: 1$ operation (no division), the TOIF flag bit will be set with every TMR0 match or rollover. In general, the TMROIF flag bit will be set every TOOUTPS +1 matches or rollovers.

### 18.3.4 Timer0 Example

Timer0 Configuration:

- Timer0 Mode = 16-bit
- Clock Source $=$ Fosc/4 $(250 \mathrm{kHz})$
- Synchronous operation
- $\quad$ Prescaler $=1: 1$
- $\quad$ Postscaler $=1: 2($ TOOUTPS $=1)$

In this case the TMRO_out toggles every two rollovers of TMROH:TMROL. i.e. $(0 x F F F F) * 2^{*}(1 / 250 \mathrm{kHz})=524.28 \mathrm{~ms}$

### 18.4 Operation During Sleep

When operating synchronously, Timer0 will halt when the device enters Sleep mode.
When operating asynchronously and selected clock source is active, Timer0 will continue to increment and wake the device from Sleep mode if Timer0 interrupt is enabled.

### 18.5 Register Summary - Timer0

| Offset | Name | Bit Pos. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0FD3 | TMR0 | 7:0 | TMR0L[7:0] |  |  |  |  |
|  |  | 15:8 | TMROH[7:0] |  |  |  |  |
| 0x0FD5 | TOCONO | 7:0 | TOEN | T0OUT | T016BIT | T0OUTPS[3:0] |  |
| 0x0FD6 | TOCON1 | 7:0 | TOCS[2:0] |  | TOASYNC | TOCKPS[3:0] |  |

### 18.6 Register Definitions: Timer0 Control

### 18.6.1 TOCONO

Name: TOCONO
Offset: 0xFD5

Timer0 Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TOEN |  | TOOUT | T016BIT | T0OUTPS[3:0] |  |  |  |
| Access | R/W |  | R | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 |  | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - TOEN TMRO Enable bit

| Value | Description |
| :--- | :--- |
| 1 | The module is enabled and operating |
| 0 | The module is disabled |

Bit 5 - TOOUT TMRO Output bit
Bit 4 - T016BIT TMR0 Operating as 16-Bit Timer Select bit

| Value | Description |
| :--- | :--- |
| 1 | TMRO is a 16-bit timer |
| 0 | TMRO is an 8 -bit timer |

Bits 3:0 - TOOUTPS[3:0] TMR0 Output Postscaler (Divider) Select bits

| Value | Description |
| :--- | :--- |
| 1111 | 1:16 Postscaler |
| 1110 | 1:15 Postscaler |
| 1101 | $1: 14$ Postscaler |
| 1100 | $1: 13$ Postscaler |
| 1011 | $1: 12$ Postscaler |
| 1010 | $1: 11$ Postscaler |
| 1001 | $1: 10$ Postscaler |
| 1000 | $1: 9$ Postscaler |
| 0111 | $1: 8$ Postscaler |
| 0110 | $1: 7$ Postscaler |
| 0101 | $1: 6$ Postscaler |
| 0100 | $1: 5$ Postscaler |
| 0011 | $1: 4$ Postscaler |
| 0010 | $1: 3$ Postscaler |
| 0001 | $1: 2$ Postscaler |
| 0000 | $1: 1$ Postscaler |

### 18.6.2 TOCON1

Name: TOCON1
Offset: 0xFD6

Timer0 Control Register 1

| Bit | 7 | 6 | 5 | 4 |  |  |  |  |  |  |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TOCS[2:0] |  | TOASYNC |  | 2 | 1 | 0 |  |  |
| Access | R/W TOCKPS[3:0] |  |  |  |  |  |  |  |  |  |
| Reset | 0 | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |

Bits 7:5 - TOCS[2:0] Timer0 Clock Source Select bits
Refer the clock source selection table
Bit 4 - TOASYNC TMRO Input Asynchronization Enable bit

| Value | Description |
| :--- | :--- |
| 1 | The input to the TMR0 counter is not synchronized to system clocks |
| 0 | The input to the TMRO counter is synchronized to Fosc/4 |

Bits 3:0 - TOCKPS[3:0] Prescaler Rate Select bit

| Value | Description |
| :--- | :--- |
| 1111 | $1: 32768$ |
| 1110 | $1: 16384$ |
| 1101 | $1: 8192$ |
| 1100 | $1: 4096$ |
| 1011 | $1: 2048$ |
| 1010 | $1: 1024$ |
| 1001 | $1: 512$ |
| 1000 | $1: 256$ |
| 0111 | $1: 128$ |
| 0110 | $1: 64$ |
| 0101 | $1: 32$ |
| 0100 | $1: 16$ |
| 0011 | $1: 8$ |
| 0010 | $1: 4$ |
| 0001 | $1: 2$ |
| 0000 | $1: 1$ |

### 18.6.3 TMRO

Name: TMR0
Offset: 0xFD3

Timer0 Period/Count Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TMROH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | TMR0L[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - TMROH[7:0] TMRO Most Significant Counter bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| 0 to 255 | T016BIT $=0$ | 8 -bit Timer 0 Period Value. TMROL continues counting from 0 when this value <br> is reached. |
| 0 to 255 | T016BIT $=1$ | 16 -bit Timer 0 Most Significant Byte |

Bits 7:0 - TMROL[7:0] TMR0 Least Significant Counter bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| 0 to 255 | T016BIT $=0$ | 8-bit Timer 0 Counter bits |
| 0 to 255 | T016BIT $=1$ | 16-bit Timer 0 Least Significant Byte |

## 19. Timer1 Module with Gate Control

Timer1 module is a 16 -bit timer/counter with the following features:

- 16-bit timer/counter register pair (TMRxH:TMRxL)
- Programmable internal or external clock source
- 2-bit prescaler
- Optionally synchronized comparator out
- Multiple Timer1 gate (count enable) sources
- Interrupt on overflow
- Wake-up on overflow (external clock, Asynchronous mode only)
- 16-Bit Read/Write Operation
- Time base for the Capture/Compare function with the CCP modules
- Special Event Trigger (with CCP)
- Selectable Gate Source Polarity
- Gate Toggle mode
- Gate Single-pulse mode
- Gate Value Status
- Gate Event Interrupt

Important: References to module Timer1 apply to all the odd numbered timers on this device.

Figure 19-1. Timer1 Block Diagram


## Note:

1. This signal comes from the pin seleted by TxCKIPPS.
2. TMRx register increments on rising edge.
3. Synchronize does not operate while in Sleep.
4. See TMRxCLK for clock source selections.
5. See TMRxGATE for gate source selection.
6. Synchronized comparator output should not be used in conjunction with synchronized input clock.

### 19.1 Timer1 Operation

The Timer1 module is a 16-bit incrementing counter which is accessed through the TMRxH:TMRxL register pair. Writes to TMRxH or TMRxL directly update the counter.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.
Timer1 is enabled by configuring the ON and GE bits in the TxCON and TxGCON registers, respectively. The table below displays the Timer1 enable selections.

Table 19-1. Timer1 Enable Selections

| ON | GE | Timer1 Operation |
| :---: | :---: | :---: |
| 1 | 1 | Count Enabled |
| 1 | 0 | Always On |
| 0 | 1 | Off |
| 0 | 0 | Off |

### 19.2 Clock Source Selection

The CS bits select the clock source for Timer1. These bits allow the selection of several possible synchronous and asynchronous clock sources. The table below lists the clock source selections.

Table 19-2. Timer Clock Source Selection

| CS | Clock Source |  |  |
| :---: | :---: | :---: | :---: |
|  | Reserved | Timer3 | Timer5 |
| 1011 | TMR5 overflow | TMR5 overflow | Reserved |
| 1010 | TMR3 overflow | Reserved | TMR3 overflow |
| 1001 | Reserved | TMR1 overflow | TMR1 overflow |
| 1000 | TMR0 overflow | TMR0 overflow | TMR0 overflow |
| 0111 | CLKREF | CLKREF | CLKREF |
| 0110 | SOSC | SOSC | SOSC |
| 0101 | MFINTOSC $(500 \mathrm{kHz})$ | MFINTOSC $(500 \mathrm{kHz})$ | MFINTOSC (500 kHz) |
| 0100 | LFINTOSC | LFINTOSC | LFINTOSC |
| 0011 | HFINTOSC | HFINTOSC | HFINTOSC |
| 0010 | Fosc | Fosc | Fosc |
| 0001 | Fosc/4 | Fosc/4 | Fosc/4 |
| 0000 | T1CKIPPS | T3CKIPPS | T5CKIPPS |

### 19.2.1 Internal Clock Source

When the internal clock source is selected the TMRxH:TMRxL register pair will increment on multiples of Fosc as determined by the Timer1 prescaler.

When the Fosc internal clock source is selected, the Timer1 register value will increment by four counts every instruction clock cycle. Due to this condition, a 2 LSB error in resolution will occur when reading the Timer1 value. To utilize the full resolution of Timer1, an asynchronous input signal must be used to gate the Timer1 clock input.

Important: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after any one or more of the following conditions:

- Timer1 enabled after POR
- Write to TMRxH or TMRxL
- Timer1 is disabled
- Timer1 is disabled (TMRxON = 0) when TxCKI is high then Timer1 is enabled (TMRxON $=1$ ) when $T x C K I$ is low. Refer to the figure below.

Figure 19-2. Timer1 Incrementing Edge


## Note:

1. Arrows indicate counter increments.
2. In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge of the clock.

### 19.2.2 External Clock Source

When the external clock source is selected, the Timer1 module may work as a timer or a counter.
When enabled to count, Timer1 is incremented on the rising edge of the external clock input of the TxCKIPPS pin. This external clock source can be synchronized to the system clock or it can run asynchronously.

### 19.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2,4 or 8 divisions of the clock input. The CKPS bits control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMRxH or TMRxL.

### 19.4 Secondary Oscillator

A secondary low-power 32.768 kHz oscillator circuit is built-in between pins SOSCI (input) and SOSCO (amplifier output). This internal circuit is to be used in conjunction with an external 32.768 kHz crystal. The secondary oscillator is not dedicated only to Timer1; it can also be used by other modules.

The oscillator circuit is enabled by setting the SOSCEN bit of the OSCEN register. This can be used as one of the Timer1 clock sources selected with the CS bits. The oscillator will continue to run during Sleep.

Important: The oscillator requires a start-up and stabilization time before use. Thus, the SOSCEN bit of the OSCEN register should be set and a suitable delay observed prior to enabling Timer1. A software check can be performed to confirm if the secondary oscillator is enabled and ready to use. This is done by polling the SOR bit of the OSCSTAT.

Related Links<br>Secondary Oscillator

### 19.5 Timer1 Operation in Asynchronous Counter Mode

When the SYNC control bit is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Reading and Writing Timer1 in Asynchronous Counter Mode).


Important: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce an additional increment.

### 19.5.1 Reading and Writing Timer1 in Asynchronous Counter Mode

Reading TMRxH or TMRxL while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads. For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMRxH:TMRxL register pair.

### 19.6 Timer1 16-Bit Read/Write Mode

Timer1 can be configured to read and write all 16 bits of data, to and from, the 8-bit TMRxL and TMRxH registers, simultaneously. The 16-bit read and write operations are enabled by setting the RD16 bit.

To accomplish this function, the TMRxH register value is mapped to a buffer register called the TMRxH buffer register. While in 16-Bit mode, the TMRxH register is not directly readable or writable and all read and write operations take place through the use of this TMRxH buffer register.

When a read from the TMRxL register is requested, the value of the TMRxH register is simultaneously loaded into the TMRxH buffer register. When a read from the TMRxH register is requested, the value is provided from the TMRxH buffer register instead. This provides the user with the ability to accurately read all 16 bits of the Timer1 value from a single instance in time. Refer the figure below for more details.

In contrast, when not in 16-Bit mode, the user must read each register separately and determine if the values have become invalid due to a rollover that may have occurred between the read operations.

When a write request of the TMRxL register is requested, the TMRxH buffer register is simultaneously updated with the contents of the TMRxH register. The value of TMRxH must be preloaded into the TMRxH buffer register prior to the write request for the TMRxL register. This provides the user with the ability to write all 16 bits to the TMRxL:TMRxH register pair at the same time.

Any requests to write to the TMRxH directly does not clear the Timer1 prescaler value. The prescaler value is only cleared through write requests to the TMRxL register.
Figure 19-3. Timer1 16-Bit Read/Write Mode Block Diagram


### 19.7 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 gate enable.
Timer1 gate can also be driven by multiple selectable sources.

### 19.7.1 Timer1 Gate Enable

The Timer1 Gate Enable mode is enabled by setting the GE bit. The polarity of the Timer1 Gate Enable mode is configured using the GPOL bit.

When Timer1 Gate Enable mode is enabled, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate signal is inactive, the timer will not increment and hold the current count. Enable mode is disabled, no incrementing will occur and Timer1 will hold the current count. See figure below for timing details.
Table 19-3. Timer1 Gate Enable Selections

| TMRxCLK | GPOL | TxG | Timer1 Operation |
| :---: | :---: | :---: | :---: |
| $\uparrow$ | 1 | 1 | Counts |
| $\uparrow$ | 1 | 0 | Holds Count |
| $\uparrow$ | 0 | 1 | Holds Count |
| $\uparrow$ | 0 | 0 | Counts |

Figure 19-4. Timer1 Gate Enable Mode


### 19.7.2 Timer1 Gate Source Selection

The gate source for Timer1 is selected using the GSS bits. The polarity selection for the gate source is controlled by the GPOL bit. The table below lists the gate source selections.
Table 19-4. Timer Gate Signal Selection

| GSS | Timer1 | Timer3 | Timer5 |
| :---: | :---: | :---: | :---: |
|  | Reserved | Reserved | Reserved |
| 1110 | ZCDOUT | ZCDOUT | ZCDOUT |
| 1101 | CMP2OUT | CMP2OUT | CMP2OUT |
| 1100 | CMP1OUT | CMP1OUT | CMP1OUT |
| 1011 | PWM4OUT | PWM4OUT | PWM4OUT |
| 1010 | PWM3OUT | PWM3OUT | PWM3OUT |
| 1001 | CCP2OUT | CCP2OUT | CCP2OUT |
| 1000 | CCP1OUT | CCP1OUT | CCP1OUT |
| 0111 | TMR6OUT (post-scaled) | TMR6OUT (post-scaled) | TMR6OUT (post-scaled) |
| 0110 | TMR5 overflow | TMR5 overflow | Reserved |
| 0101 | TMR4OUT (post-scaled) | TMR4OUT (post-scaled) | TMR4OUT (post-scaled) |
| 0100 | TMR3 overflow | Reserved | TMR3 overflow |
| 0011 | TMR2OUT (post-scaled) | TMR2OUT (post-scaled) | TMR2OUT (post-scaled) |
| 0010 | Reserved | TMR1 overflow | TMR1 overflow |


| GSS | Gate Source |  |  |
| :---: | :---: | :---: | :---: |
|  | Timer1 | Timer3 | Timer5 |
| 0001 | TMR0 overflow | TMR0 overflow | TMR0 overflow |
| 0000 | Pin selected by T1GPPS | Pin selected by T3GPPS | Pin selected by T5GPPS |

Any of the above mentioned signals can be used to trigger the gate. The output of the CMPx can be synchronized to the Timer1 clock or left asynchronous. For more information refer to the Comparator Output Synchronization section.

## Related Links

Comparator Output Synchronization

### 19.7.3 Timer1 Gate Toggle Mode

When Timer1 Gate Toggle mode is enabled, it is possible to measure the full-cycle length of a Timer1 gate signal, as opposed to the duration of a single level pulse.
The Timer1 gate source is routed through a flip-flop that changes state on every incrementing edge of the signal. See figure below for timing details.
Timer1 Gate Toggle mode is enabled by setting the GTM bit. When the GTM bit is cleared, the flip-flop is cleared and held clear. This is necessary in order to control which edge is measured.

$\pm$
Important: Enabling Toggle mode at the same time as changing the gate polarity may result in indeterminate operation.

Figure 19-5. TIMER1 GATE TOGGLE MODE


### 19.7.4 Timer1 Gate Single-Pulse Mode

When Timer1 Gate Single-Pulse mode is enabled, it is possible to capture a single-pulse gate event. Timer1 Gate Single-Pulse mode is first enabled by setting the GSPM bit. Next, the GGO/DONE bit must be set. The Timer1 will be fully enabled on the next incrementing edge. On the next trailing edge of the
pulse, the GGO/DONE bit will automatically be cleared. No other gate events will be allowed to increment Timer1 until the GGO/DONE bit is once again set in software.

Clearing the GSPM bit will also clear the GGO/DONE bit. See figure below for timing details.
Enabling the Toggle mode and the Single-Pulse mode simultaneously will permit both sections to work together. This allows the cycle times on the Timer1 gate source to be measured. See figure below for timing details.

Figure 19-6. TIMER1 GATE SINGLE-PULSE MODE


Figure 19-7. TIMER1 GATE SINGLE-PULSE AND TOGGLE COMBINED MODE


### 19.7.5 Timer1 Gate Value Status

When Timer1 Gate Value Status is utilized, it is possible to read the most current level of the gate control value. The value is stored in the GVAL bit in the TxGCON register. The GVAL bit is valid even when the Timer1 gate is not enabled (GE bit is cleared).

### 19.7.6 Timer1 Gate Event Interrupt

When Timer1 Gate Event Interrupt is enabled, it is possible to generate an interrupt upon the completion of a gate event. When the falling edge of GVAL occurs, the TMRxGIF flag bit in the PIR5 register will be set. If the TMRxGIE bit in the PIE5 register is set, then an interrupt will be recognized.
The TMRxGIF flag bit operates even when the Timer1 gate is not enabled (GE bit is cleared).
For more information on selecting high or low priority status for the Timer1 Gate Event Interrupt see the Interrupts chapter.

## Related Links

Interrupt Priority

### 19.8 Timer1 Interrupt

The Timer1 register pair (TMRxH:TMRxL) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIRx register is set. To enable the interrupt-on-rollover, the following bits must be set:

- TMRxON bit of the TxCON register
- TMRxIE bits of the PIEx register
- PEIE/GIEL bit of the INTCON register
- GIE/GIEH bit of the INTCON register

The interrupt is cleared by clearing the TMRxIF bit in the Interrupt Service Routine.
For more information on selecting high or low priority status for the Timer1 Overflow Interrupt, see the Interrupts chapter.

Important: The TMRxH:TMRxL register pair and the TMRxIF bit should be cleared before enabling interrupts.

## Related Links

Interrupt Priority

### 19.9 Timer1 Operation During Sleep

Timer1 can only operate during Sleep when set up in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- TMRxON bit of the TxCON register must be set
- TMRxIE bit of the PIEx register must be set
- PEIE/GIEL bit of the INTCON register must be set
- TxSYNC bit of the TxCON register must be set
- Configure the TMRxCLK register for using secondary oscillator as the clock source
- Enable the SOSCEN bit of the OSCEN register

The device will wake-up on an overflow and execute the next instruction. If the GIE/GIEH bit of the INTCON register is set, the device will call the Interrupt Service Routine.

The secondary oscillator will continue to operate in Sleep regardless of the TxSYNC bit setting.

### 19.10 CCP Capture/Compare Time Base

The CCP modules use the TMRxH:TMRxL register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMRxH:TMRxL register pair is copied into the CCPRxH:CCPRxL register pair on a configured event.

In Compare mode, an event is triggered when the value in the CCPRxH:CCPRxL register pair matches the value in the TMRxH:TMRxL register pair. This event can be a Special Event Trigger.
For more information, see Capture/Compare/PWM Module(CCP) chapter.

## Related Links

Capture/Compare/PWM Module

### 19.11 CCP Special Event Trigger

When any of the CCPs are configured to trigger a special event, the trigger will clear the TMRxH:TMRxL register pair. This special event does not cause a Timer1 interrupt. The CCP module may still be configured to generate a CCP interrupt.

In this mode of operation, the CCPRxH:CCPRxL register pair becomes the period register for Timer1.
Timer1 should be synchronized and Fosc/4 should be selected as the clock source in order to utilize the Special Event Trigger. Asynchronous operation of Timer1 can cause a Special Event Trigger to be missed.

In the event that a write to TMRxH or TMRxL coincides with a Special Event Trigger from the CCP, the write will take precedence.

### 19.12 Peripheral Module Disable

When a peripheral is not used or inactive, the module can be disabled by setting the Module Disable bit in the PMD registers. This will reduce power consumption to an absolute minimum. Setting the PMD bits holds the module in Reset and disconnects the module's clock source. The Module Disable bits for Timer1 (TMR1MD) are in the PMD1 register. See Peripheral Module Disable (PMD) chapter for more information.

## Related Links

Register Summary - PMD

### 19.13 Register Summary - Timer1

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0FC1 | TMR5 | 7:0 | TMRxL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | TMRxH[7:0] |  |  |  |  |  |  |  |
| 0x0FC3 | T5CON | 7:0 |  |  | CKPS[1:0] |  |  | SYNC | RD16 | ON |
| 0x0FC4 | T5GCON | 7:0 | GE | GPOL | GTM | GSPM | GGO/DONE | GVAL |  |  |
| 0x0FC5 | TMR5GATE | 7:0 |  |  |  |  | GSS[3:0] |  |  |  |
| 0x0FC6 | TMR5CLK | 7:0 |  |  |  |  | CS[3:0] |  |  |  |
| 0x0FC7 | TMR3 | 7:0 | TMRxL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | TMRxH[7:0] |  |  |  |  |  |  |  |
| 0x0FC9 | T3CON | 7:0 |  |  | CKPS[1:0] |  |  | SYNC | RD16 | ON |
| 0x0FCA | T3GCON | 7:0 | GE | GPOL | GTM | GSPM | GGO/DONE | GVAL |  |  |
| 0x0FCB | TMR3GATE | 7:0 |  |  |  |  | GSS[3:0] |  |  |  |
| 0x0FCC | TMR3CLK | 7:0 |  |  |  |  | CS[3:0] |  |  |  |
| Ox0FCD | TMR1 | 7:0 | TMRxL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | TMRxH[7:0] |  |  |  |  |  |  |  |
| 0x0FCF | T1CON | 7:0 |  |  | CKPS[1:0] |  |  | SYNC | RD16 | ON |
| 0x0FD0 | T1GCON | 7:0 | GE | GPOL | GTM | GSPM | GGO/DONE | GVAL |  |  |
| 0x0FD1 | TMR1GATE | 7:0 |  |  |  |  | GSS[3:0] |  |  |  |
| 0x0FD2 | TMR1CLK | 7:0 |  |  |  |  | CS[3:0] |  |  |  |

### 19.14 Register Definitions: Timer1

Long bit name prefixes for the odd numbered timers is shown in the following table. Refer to the "Long Bit Names" section for more information.

Table 19-5. Timer1 prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| Timer1 | T1 |
| Timer3 | T3 |
| Timer5 | T5 |

## Related Links

Long Bit Names

### 19.14.1 TxCON

Name: TxCON
Offset: 0xFCF,0xFC9,0xFC3

Timer Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CKPS[1:0] |  |  | SYNC | RD16 | ON |
| Access |  |  | R/W | R/W |  | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 |  | 0 | 0 | 0 |

Bits 5:4 - CKPS[1:0] Timer Input Clock Prescale Select bits
Reset States: POR/BOR $=00$
All Other Resets = uu

| Value | Description |
| :--- | :--- |
| 11 | $1: 8$ Prescale value |
| 10 | $1: 4$ Prescale value |
| 01 | $1: 2$ Prescale value |
| 00 | $1: 1$ Prescale value |

Bit 2 - $\overline{\mathbf{S Y N C}}$ Timer External Clock Input Synchronization Control bit
Reset States: POR/BOR $=0$
All Other Resets $=u$

| Value | Condition | Description |
| :--- | :--- | :--- |
| $X$ | CS $=$ F OSC $^{\prime} / 4$ or F FSC | This bit is ignored. Timer uses the incoming clock as is. |
| 1 | Else | Do not synchronize external clock input |
| 0 | Else | Synchronize external clock input with system clock |

Bit 1 - RD16 16-Bit Read/Write Mode Enable bit
Reset States: POR/BOR $=0$
All Other Resets $=u$

| Value | Description |
| :--- | :--- |
| 1 | Enables register read/write of Timer in one 16-bit operation |
| 0 | Enables register read/write of Timer in two 8-bit operations |

Bit 0 - ON Timer On bit
Reset States: POR/BOR $=0$
All Other Resets $=u$

| Value | Description |
| :--- | :--- |
| 1 | Enables Timer |
| 0 | Disables Timer |

### 19.14.2 TxGCON

Name: TxGCON
Offset: 0xFD0,0xFCA,0xFC4

Timer Gate Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | GE | GPOL | GTM | GSPM | GGO/DONE | GVAL |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | RO |  |  |
| Reset | 0 | 0 | 0 | 0 | 0 | $x$ |  |  |

Bit 7 - GE Timer Gate Enable bit
Reset States: POR/BOR $=0$
All Other Resets $=\mathrm{u}$

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | ON = 1 | Timer counting is controlled by the Timer gate function |
| 0 | $O N=1$ | Timer is always counting |
| $X$ | $O N=0$ | This bit is ignored |

Bit 6 - GPOL Timer Gate Polarity bit
Reset States: POR/BOR = 0
All Other Resets $=\mathrm{u}$

| Value | Description |
| :--- | :--- |
| 1 | Timer gate is active-high (Timer counts when gate is high) |
| 0 | Timer gate is active-low (Timer counts when gate is low) |

Bit 5 - GTM Timer Gate Toggle Mode bit
Timer Gate Flip-Flop Toggles on every rising edge
Reset States: POR/BOR $=0$
All Other Resets $=u$

| Value | Description |
| :--- | :--- |
| 1 | Timer Gate Toggle mode is enabled |
| 0 | Timer Gate Toggle mode is disabled and Toggle flip-flop is cleared |

Bit 4 - GSPM Timer Gate Single Pulse Mode bit
Reset States: POR/BOR = 0
All Other Resets $=u$

| Value | Description |
| :--- | :--- |
| 1 | Timer Gate Single Pulse mode is enabled and is controlling Timer gate) |
| 0 | Timer Gate Single Pulse mode is disabled |

Bit 3 - GGO/DONE Timer Gate Single Pulse Acquisition Status bit
This bit is automatically cleared when TxGSPM is cleared.
Reset States: POR/BOR $=0$
All Other Resets $=u$

```
Value Description
\begin{tabular}{|l|l|}
\hline 1 & Timer Gate Single Pulse Acquisition is ready, waiting for an edge \\
\hline 0 & Timer Gate Single Pulse Acquisition has completed or has not been started \\
\hline
\end{tabular}
```

Bit 2 - GVAL Timer Gate Current State bit
Indicates the current state of the Timer gate that could be provided to TMRxH:TMRxL
Unaffected by Timer Gate Enable (TMRxGE)

### 19.14.3 TMRxCLK

Name: TMRxCLK
Offset: 0xFD2,0xFCC,0xFC6

Timer Clock Source Selection Register


Bits 3:0 - CS[3:0] Timer Clock Source Selection bits
Refer to the clock source selection table
Reset States: POR/BOR $=0000$
All Other Resets = uuuu

### 19.14.4 TMRxGATE

Name: TMRxGATE
Offset: 0xFD1,0xFCB,0xFC5

Timer Gate Source Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | GSS[3:0] |  |  |  |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | 0 | 0 | 0 | 0 |

Bits 3:0 - GSS[3:0] Timer Gate Source Selection bits
Refer to the gate source selection table.
Reset States: POR/BOR $=0000$
All Other Resets = uuuu

### 19.14.5 TMRx

Name: TMRx
Offset: 0xFCD,0xFC7,0xFC1

Timer Low Byte Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TMRxH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | TMRxL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - TMRxH[7:0] Timer Most Significant Byte
Reset States: POR/BOR = 00000000
All Other Resets = uuuuuuuu

Bits 7:0 - TMRxL[7:0] Timer Least Significant Byte
Reset States: POR/BOR $=00000000$
All Other Resets = uuuuuuuu

## 20. Timer2 Module

The Timer2 module is a 8 -bit timer that incorporate the following features:

- 8 -bit Timer and Period registers
- Readable and writable
- $\quad$ Software programmable prescaler (1:1 to $1: 128$ )
- $\quad$ Software programmable postscaler (1:1 to 1:16)
- Interrupt on T2TMR match with T2PR
- One-shot operation
- Full asynchronous operation
- Includes Hardware Limit Timer (HLT)
- Alternate clock sources
- External Timer Reset signal sources
- Configurable Timer Reset operation

See Figure 20-1 for a block diagram of Timer2. See table below for the clock source selections.

Important: References to module Timer2 apply to all the even numbered timers on this device. (Timer2, Timer4, etc.)

Figure 20-1. Timer2 with Hardware Limit Timer (HLT) Block Diagram


## Note:

1. Signal to the CCP to trigger the PWM pulse.
2. See TxRST for external Reset sources.

Table 20-1. Clock Source Selection

| CS<3:0> | Clock Source |  |  |
| :---: | :---: | :---: | :---: |
|  | Timer2 | Timer4 | Timer6 |
| $1111-1001$ | Reserved | Reserved | Reserved |
| 1000 | ZCD_OUT | ZCD_OUT | ZCD_OUT |
| 0111 | CLKREF_OUT | CLKREF_OUT | CLKREF_OUT |
| 0110 | SOSC | SOSC | SOSC |
| 0101 | MFINTOSC (31 kHz) | MFINTOSC (31 kHz) | MFINTOSC (31 kHz) |
| 0100 | LFINTOSC | LFINTOSC | LFINTOSC |
| 0011 | HFINTOSC | HFINTOSC | HFINTOSC |
| 0010 | Fosc | Fosc | Fosc |
| 0001 | Fosc/4 | Fosc/4 | Fosc/4 |
| 0000 | Pin selected by T2INPPS | Pin selected by T4INPPS | Pin selected by T6INPPS |

### 20.1 Timer2 Operation

Timer2 operates in three major modes:

- Free Running Period
- One-shot
- Monostable

Within each mode there are several options for starting, stopping, and reset. Table 20-3 lists the options.
In all modes, the T2TMR count register is incremented on the rising edge of the clock signal from the programmable prescaler. When T2TMR equals T2PR, a high level is output to the postscaler counter. T2TMR is cleared on the next clock input.

An external signal from hardware can also be configured to gate the timer operation or force a T2TMR count Reset. In Gate modes the counter stops when the gate is disabled and resumes when the gate is enabled. In Reset modes the T2TMR count is reset on either the level or edge from the external source.

The T2TMR and T2PR registers are both directly readable and writable. The T2TMR register is cleared and the T2PR register initializes to FFh on any device Reset. Both the prescaler and postscaler counters are cleared on the following events:

- A write to the T2TMR register
- A write to the T2CON register
- Any device Reset
- External Reset Source event that resets the timer.

Important: T2TMR is not cleared when T2CON is written.

### 20.1.1 Free Running Period Mode

The value of T2TMR is compared to that of the Period register, T2PR, on each clock cycle. When the two values match, the comparator resets the value of T2TMR to 00 h on the next cycle and increments the output postscaler counter. When the postscaler count equals the value in the OUTPS bits of the T2CON register then a one clock period wide pulse occurs on the TMR2_postscaled output, and the postscaler count is cleared.

### 20.1.2 One-Shot Mode

The One-Shot mode is identical to the Free Running Period mode except that the ON bit is cleared and the timer is stopped when T2TMR matches T2PR and will not restart until the ON bit is cycled off and on. Postscaler (OUTPS) values other than zero are ignored in this mode because the timer is stopped at the first period event and the postscaler is reset when the timer is restarted.

### 20.1.3 Monostable Mode

Monostable modes are similar to One-Shot modes except that the ON bit is not cleared and the timer can be restarted by an external Reset event.

### 20.2 Timer2 Output

The Timer2 module's primary output is TMR2_postscaled, which pulses for a single TMR2_clk period upon each match of the postscaler counter and the OUTPS bits of the T2CON register. The postscaler is incremented each time the T2TMR value matches the T2PR value. This signal can be selected as an input to several other input modules:

- The ADC module, as an auto-conversion trigger
- CWG, as an auto-shutdown source
- The CRC memory scanner, as a trigger for triggered mode
- Gate source for odd numbered timers (Timer1, Timer3, etc.)
- Alternate SPI clock
- Reset signals for other instances of even numbered timers (Timer2, Timer4, etc.)

In addition, the Timer2 is also used by the CCP module for pulse generation in PWM mode. See "PWM Overview" and "Pulse-Width Modulation" sections for more details on setting up Timer2 for use with the CCP and PWM modules.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.3 External Reset Sources

In addition to the clock source, the Timer2 also takes in an external Reset source. This external Reset source is selected for each timer with the corresponding TxRST register. This source can control starting and stopping of the timer, as well as resetting the timer, depending on which mode the timer is in. Reset source selections are shown in the following table.

Table 20-2. External Reset Sources

| RSEL<3:0> | Reset Source |  |  |
| :---: | :---: | :---: | :---: |
|  | TMR2 | TMR4 | TMR6 |
| 1011-1111 | Reserved | Reserved | Reserved |
| 1010 | ZCD_OUT | ZCD_OUT | ZCD_OUT |
| 1001 | CMP2OUT | CMP2OUT | CMP2OUT |
| 1000 | CMP10UT | CMP10UT | CMP10UT |
| 0111 | PWM4OUT | PWM4OUT | PWM4OUT |
| 0110 | PWM3OUT | PWM3OUT | PWM3OUT |
| 0101 | CCP2OUT | CCP2OUT | CCP2OUT |
| 0100 | CCP10UT | CCP10UT | CCP10UT |
| 0011 | TMR6 post-scaled | TMR6 post-scaled | Reserved |
| 0010 | TMR4 post-scaled | Reserved | TMR4 post-scaled |
| 0001 | Reserved | TMR2 post-scaled | TMR2 post-scaled |
| 0000 | Pin selected by T2INPPS | Pin selected by T4INPPS | Pin selected by T6INPPS |

### 20.4 Timer2 Interrupt

Timer2 can also generate a device interrupt. The interrupt is generated when the postscaler counter matches with the selected postscaler value (OUTPS bits of T2CON register). The interrupt is enabled by setting the TMR2IE interrupt enable bit. Interrupt timing is illustrated in the figure below.

Figure 20-2. Timer2 Prescaler, Postscaler, and Interrupt Timing Diagram


## Note:

1. Setting the interrupt flag is synchronized with the instruction clock.
2. Cleared by software.

### 20.5 Operating Modes

The mode of the timer is controlled by the MODE bits of the T2HLT register. Edge-Triggered modes require six Timer clock periods between external triggers. Level-Triggered modes require the triggering level to be at least three Timer clock periods long. External triggers are ignored while in debug mode.
Table 20-3. Operating Modes Table

| Mode | MODE<4:0> |  | Output Operation | Operation | Timer Control |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | <4:3> | <2:0> |  |  | Start | Reset | Stop |
| Free Running Period | 00 | 000 | Period Pulse | Software gate <br> (Figure 20-3) | $\mathrm{ON}=1$ | - | $\mathrm{ON}=0$ |
|  |  | 001 |  | Hardware gate, activehigh <br> (Figure 20-4) | $\begin{gathered} \mathrm{ON}=1 \text { and } \\ \text { TMRx_ers = } \\ 1 \end{gathered}$ | - | $\begin{gathered} \text { ON = } 0 \text { or } \\ \text { TMRx_ers = } 0 \end{gathered}$ |
|  |  | 010 |  | Hardware gate, activelow | $\begin{gathered} \text { ON = } 1 \text { and } \\ \text { TMRx_ers = } \\ 0 \end{gathered}$ | - | $\begin{gathered} \text { ON = } 0 \text { or } \\ \text { TMRx_ers = } 1 \end{gathered}$ |
|  |  | 011 | Period <br> Pulse <br> with <br> Hardware <br> Reset | Rising or falling edge Reset | $\mathrm{ON}=1$ | TMRx_ers $\uparrow$ | $\mathrm{ON}=0$ |
|  |  | 100 |  | Rising edge Reset (Figure 20-5) |  | TMRx_ers $\uparrow$ |  |
|  |  | 101 |  | Falling edge Reset |  | TMRx_ers $\downarrow$ |  |
|  |  | 110 |  | Low level Reset |  | $\begin{gathered} \text { TMRx_ers } \\ =0 \end{gathered}$ | $\begin{gathered} \text { ON = } 0 \text { or } \\ \text { TMRx_ers = } 0 \end{gathered}$ |
|  |  | 111 |  | High level Reset (Figure 20-6) |  | $\begin{gathered} \text { TMRx_ers } \\ =1 \end{gathered}$ | $\begin{gathered} \text { ON = } 0 \text { or } \\ \text { TMRx_ers = }=1 \end{gathered}$ |
| One-shot | 01 | 000 | One-shot | Software start (Figure 20-7) | $\mathrm{ON}=1$ | - | $\mathrm{ON}=0$ <br> or <br> Next clock after $\mathrm{TMRx}=\mathrm{PRx}$ <br> (Note 2) |
|  |  | 001 | Edge Triggered Start (Note 1) | Rising edge start (Figure 20-8) | $\begin{aligned} & \mathrm{ON}=1 \text { and } \\ & \text { TMRx_ers } \uparrow \end{aligned}$ | - |  |
|  |  | 010 |  | Falling edge start | $\begin{aligned} & \mathrm{ON}=1 \text { and } \\ & \text { TMRx_ers } \downarrow \end{aligned}$ | - |  |
|  |  | 011 |  | Any edge start | $\begin{aligned} & \text { ON }=1 \text { and } \\ & \text { TMRx_ers } \downarrow \end{aligned}$ | - |  |



## Note:

1. If $\mathrm{ON}=0$ then an edge is required to restart the timer after $\mathrm{ON}=1$.
2. When T2TMR $=$ T2PR then the next clock clears ON and stops T2TMR at 00h.
3. When T2TMR $=$ T2PR then the next clock stops T2TMR at 00h but does not clear ON.

### 20.6 Operation Examples

Unless otherwise specified, the following notes apply to the following timing diagrams:

- Both the prescaler and postscaler are set to 1:1 (both the CKPS and OUTPS bits in the T2CON register are cleared).
- The diagrams illustrate any clock except $\mathrm{F}_{\mathrm{OS}} / 4$ and show clock-sync delays of at least two full cycles for both ON and Timer2_ers. When using Fosc $/ 4$, the clock-sync delay is at least one instruction period for Timer2_ers; ON applies in the next instruction period.
- ON and Timer2_ers are somewhat generalized, and clock-sync delays may produce results that are slightly different than illustrated.
- The PWM Duty Cycle and PWM output are illustrated assuming that the timer is used for the PWM function of the CCP module as described in the PWM Overview section. The signals are not a part of the Timer2 module.


## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.1 Software Gate Mode

This mode corresponds to legacy Timer2 operation. The timer increments with each clock input when ON $=1$ and does not increment when $\mathrm{ON}=0$. When the TMRx count equals the PRx period count the timer resets on the next clock and continues counting from 0 . Operation with the ON bit software controlled is illustrated in Figure 20-3. With $P R x=5$, the counter advances until $T M R x=5$, and goes to zero with the next clock.

Figure 20-3. Software Gate Mode Timing Diagram (MODE = 00000)


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.2 Hardware Gate Mode

The Hardware Gate modes operate the same as the Software Gate mode except the TMRx_ers external signal can also gate the timer. When used with the CCP, the gating extends the PWM period. If the timer is stopped when the PWM output is high, then the duty cycle is also extended.
When MODE $<4: 0>=00001$ then the timer is stopped when the external signal is high. When MODE $<4: 0>=00010$, then the timer is stopped when the external signal is low.

Figure 20-4 illustrates the Hardware Gating mode for MODE<4:0> = 00001 in which a high input level starts the counter.

Figure 20-4. Hardware Gate Mode Timing Diagram (MODE = 00001)


## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.3 Edge-Triggered Hardware Limit Mode

In Hardware Limit mode, the timer can be reset by the TMRx_ers external signal before the timer reaches the period count. Three types of Resets are possible:

- Reset on rising or falling edge (MODE<4:0>= 00011)
- Reset on rising edge (MODE<4:0> = 00100)
- Reset on falling edge (MODE<4:0> = 00101)

When the timer is used in conjunction with the CCP in PWM mode then an early Reset shortens the period and restarts the PWM pulse after a two clock delay. Refer to Figure 20-5.

Figure 20-5. Edge-Triggered Hardware Limit Mode Timing Diagram (MODE = 00100)


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.4 Level-Triggered Hardware Limit Mode

In the Level-Triggered Hardware Limit Timer modes the counter is reset by high or low levels of the external signal TMRx_ers, as shown in Figure 20-6. Selecting MODE<4:0> $=00110$ will cause the timer to reset on a low level external signal. Selecting MODE $<4: 0>=00111$ will cause the timer to reset on a high level external signal. In the example, the counter is reset while TMRx_ers = 1 . ON is controlled by BSF and BCF instructions. When $\mathrm{ON}=0$ the external signal is ignored.

When the CCP uses the timer as the PWM time base then the PWM output will be set high when the timer starts counting and then set low only when the timer count matches the CCPRx value. The timer is reset when either the timer count matches the PRx value or two clock periods after the external Reset signal goes true and stays true.
The timer starts counting, and the PWM output is set high, on either the clock following the PRx match or two clocks after the external Reset signal relinquishes the Reset. The PWM output will remain high until the timer counts up to match the CCPRx pulse width value. If the external Reset signal goes true while the PWM output is high then the PWM output will remain high until the Reset signal is released allowing the timer to count up to match the CCPRx value.

Figure 20-6. Level-Triggered Hardware Limit Mode Timing Diagram (MODE = 00111)


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.5 Software Start One-Shot Mode

In One-Shot mode the timer resets and the ON bit is cleared when the timer value matches the PRx period value. The ON bit must be set by software to start another timer cycle. Setting MODE<4:0> = 01000 selects One-Shot mode which is illustrated in Figure 20-7. In the example, ON is controlled by BSF and BCF instructions. In the first case, a BSF instruction sets ON and the counter runs to completion and clears ON. In the second case, a BSF instruction starts the cycle, BCF/BSF instructions turn the counter off and on during the cycle, and then it runs to completion.

When One-Shot mode is used in conjunction with the CCP PWM operation the PWM pulse drive starts concurrent with setting the ON bit. Clearing the ON bit while the PWM drive is active will extend the PWM drive. The PWM drive will terminate when the timer value matches the CCPRx pulse width value. The PWM drive will remain off until software sets the ON bit to start another cycle. If software clears the ON bit after the CCPRx match but before the PRx match then the PWM drive will be extended by the length of time the ON bit remains cleared. Another timing cycle can only be initiated by setting the ON bit after it has been cleared by a PRx period count match.

Figure 20-7. Software Start One-shot Mode Timing Diagram (MODE = 01000)


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.6 Edge-Triggered One-Shot Mode

The Edge-Triggered One-Shot modes start the timer on an edge from the external signal input, after the ON bit is set, and clear the ON bit when the timer matches the PRx period value. The following edges will start the timer:

- Rising edge (MODE<4:0> = 01001)
- Falling edge (MODE<4:0> = 01010)
- Rising or Falling edge (MODE<4:0> = 01011)

If the timer is halted by clearing the ON bit then another TMRx_ers edge is required after the ON bit is set to resume counting. Figure 20-8 illustrates operation in the rising edge One-Shot mode.

When Edge-Triggered One-Shot mode is used in conjunction with the CCP then the edge-trigger will activate the PWM drive and the PWM drive will deactivate when the timer matches the CCPRx pulse width value and stay deactivated when the timer halts at the PRx period count match.

Figure 20-8. Edge-Triggered One-Shot Mode Timing Diagram (MODE = 01001)


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.7 Edge-Triggered Hardware Limit One-Shot Mode

In Edge-Triggered Hardware Limit One-Shot modes the timer starts on the first external signal edge after the ON bit is set and resets on all subsequent edges. Only the first edge after the ON bit is set is needed to start the timer. The counter will resume counting automatically two clocks after all subsequent external Reset edges. Edge triggers are as follows:

- Rising edge start and Reset (MODE<4:0> = 01100)
- Falling edge start and Reset (MODE<4:0> = 01101)

The timer resets and clears the ON bit when the timer value matches the PRx period value. External signal edges will have no effect until after software sets the ON bit. Figure 20-9 illustrates the rising edge hardware limit one-shot operation.

When this mode is used in conjunction with the CCP then the first starting edge trigger, and all subsequent Reset edges, will activate the PWM drive. The PWM drive will deactivate when the timer matches the CCPRx pulse-width value and stay deactivated until the timer halts at the PRx period match unless an external signal edge resets the timer before the match occurs.

Figure 20-9. Edge-Triggered Hardware Limit One-Shot Mode Timing Diagram (MODE = 01100)


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.8 Level Reset, Edge-Triggered Hardware Limit One-Shot Modes

In Level -Triggered One-Shot mode the timer count is reset on the external signal level and starts counting on the rising/falling edge of the transition from Reset level to the active level while the ON bit is set. Reset levels are selected as follows:

- Low Reset level (MODE<4:0> = 01110)
- High Reset level (MODE<4:0> = 01111)

When the timer count matches the PRx period count, the timer is reset and the ON bit is cleared. When the ON bit is cleared by either a PRx match or by software control, a new external signal edge is required after the ON bit is set to start the counter.

When Level-Triggered Reset One-Shot mode is used in conjunction with the CCP PWM operation, the PWM drive goes active with the external signal edge that starts the timer. The PWM drive goes inactive when the timer count equals the CCPRx pulse width count. The PWM drive does not go active when the timer count clears at the PRx period count match.

Figure 20-10. Low Level Reset, Edge-Triggered hardware Limit one-Shot Mode Timing Diagram (MODE = 01110)

PWM Duty
Cycle

## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.9 Edge-Triggered Monostable Modes

The Edge-Triggered Monostable modes start the timer on an edge from the external Reset signal input, after the ON bit is set, and stop incrementing the timer when the timer matches the PRx period value. The following edges will start the timer:

- Rising edge (MODE<4:0> = 10001)
- Falling edge (MODE<4:0> = 10010)
- Rising or Falling edge (MODE<4:0> = 10011)

When an Edge-Triggered Monostable mode is used in conjunction with the CCP PWM operation, the PWM drive goes active with the external Reset signal edge that starts the timer, but will not go active when the timer matches the PRx value. While the timer is incrementing, additional edges on the external Reset signal will not affect the CCP PWM.

Figure 20-11. Rising Edge-Triggered Monostable Mode Timing Diagram (MODE = 10001)


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.6.10 Level-Triggered Hardware Limit One-Shot Modes

The Level-Triggered Hardware Limit One-Shot modes hold the timer in Reset on an external Reset level and start counting when both the ON bit is set and the external signal is not at the Reset level. If one of either the external signal is not in Reset or the ON bit is set, then the other signal being set/made active will start the timer. Reset levels are selected as follows:

- Low Reset level (MODE<4:0> = 10110)
- High Reset level (MODE<4:0> = 10111)

When the timer count matches the PRx period count, the timer is reset and the ON bit is cleared. When the ON bit is cleared by either a PRx match or by software control, the timer will stay in Reset until both the ON bit is set and the external signal is not at the Reset level.

When Level-Triggered Hardware Limit One-Shot modes are used in conjunction with the CCP PWM operation, the PWM drive goes active with either the external signal edge or the setting of the ON bit, whichever of the two starts the timer.

Figure 20-12. Level-Triggered hardware Limit one-Shot Mode Timing Diagram (MODE = 10110)
$\underset{\substack{\text { Rec. } 10.0020204 A \\ 4772016}}{ }$


## Note:

1. BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

## Related Links

PWM Overview
(PWM) Pulse-Width Modulation

### 20.7 Timer2 Operation During Sleep

When PSYNC = 1, Timer2 cannot be operated while the processor is in Sleep mode. The contents of the T2TMR and T2PR registers will remain unchanged while processor is in Sleep mode.
When PSYNC $=0$, Timer2 will operate in Sleep as long as the clock source selected is also still running. If any internal oscillator is selected as the clock source, it will stay active during Sleep mode.

### 20.8 Register Summary - Timer2



### 20.9 Register Definitions: Timer2 Control

Long bit name prefixes for the Timer2 peripherals are shown in table below. Refer to Section "Long Bit Names" for more information.

Table 20-4. Timer2 long bit name prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| Timer2 | T2 |
| Timer4 | T4 |
| Timer6 | T6 |

Notice: References to module Timer2 apply to all the even numbered timers on this device.
(Timer2, Timer4, etc.)

## Related Links

Long Bit Names

### 20.9.1 TxTMR

Name: TxTMR
Offset: 0xFBB,0xFB5,0xFAF
Timer Counter Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TxTMR[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - TxTMR[7:0] Timerx Counter bits

### 20.9.2 TxPR

Name: TxPR
Offset: 0xFBC,0xFB6,0xFB0
Timer Period Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TxPR[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 7:0 - TxPR[7:0] Timer Period Register bits

## Value Description

0-255 The timer restarts at ' 0 ' when TxTMR reaches TxPR value

### 20.9.3 TxCON

Name: TxCON
Offset: 0xFBD,0xFB7,0xFB1

Timerx Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ON |  | PPS[20] |  | OUTPS[3:0] |  |  |  |
| Access | R/W/HC | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Bit 7 - ON

Timer On bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Timer is on |
| 0 | Timer is off: all counters and state machines are reset |

Bits 6:4 - CKPS[2:0] Timer Clock Prescale Select bits

| Value | Description |
| :--- | :--- |
| 111 | $1: 128$ Prescaler |
| 110 | $1: 64$ Prescaler |
| 101 | $1: 32$ Prescaler |
| 100 | $1: 16$ Prescaler |
| 011 | $1: 8$ Prescaler |
| 010 | $1: 4$ Prescaler |
| 001 | $1: 2$ Prescaler |
| 000 | $1: 1$ Prescaler |

Bits 3:0 - OUTPS[3:0] Timer Output Postscaler Select bits

| Value | Description |
| :--- | :--- |
| 1111 | $1: 16$ Postscaler |
| 1110 | $1: 15$ Postscaler |
| 1101 | $1: 14$ Postscaler |
| 1100 | $1: 13$ Postscaler |
| 1011 | $1: 12$ Postscaler |
| 1010 | $1: 11$ Postscaler |
| 1001 | $1: 10$ Postscaler |
| 1000 | $1: 9$ Postscaler |
| 0111 | $1: 8$ Postscaler |
| 0110 | $1: 7$ Postscaler |
| 0101 | $1: 6$ Postscaler |
| 0100 | $1: 5$ Postscaler |
| 0011 | $1: 4$ Postscaler |
| 0010 | $1: 3$ Postscaler |
| 0001 | $1: 2$ Postscaler |
| 0000 | $1: 1$ Postscaler |

## Note:

1. In certain modes, the ON bit will be auto-cleared by hardware. See Table 20-3.

### 20.9.4 TxHLT

Name: TxHLT
Offset: 0xFBE,0xFB8,0xFB2

Timer Hardware Limit Control Register

| Bit | 7 | 6 | 5 |  |  |  |  |  |  |  | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PSYNC | CPOL | CSYNC |  |  | MODE[4:0] |  |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |  |  |  |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |  |  |

## Bit 7 - PSYNC

Timer Prescaler Synchronization Enable bit ${ }^{(1,2)}$

| Value | Description |
| :--- | :--- |
| 1 | Timer Prescaler Output is synchronized to Fosc $_{\text {OL }} / 4$ |
| 0 | Timer Prescaler Output is not synchronized to Fosc $_{\text {Os }} / 4$ |

Bit 6 - CPOL
Timer Clock Polarity Selection bit ${ }^{(3)}$

| Value | Description |
| :--- | :--- |
| 1 | Falling edge of input clock clocks timer/prescaler |
| 0 | Rising edge of input clock clocks timer/prescaler |

## Bit 5 - CSYNC

Timer Clock Synchronization Enable bit ${ }^{(4,5)}$

| Value | Description |
| :--- | :--- |
| 1 | ON bit is synchronized to timer clock input |
| 0 | ON bit is not synchronized to timer clock input |

## Bits 4:0 - MODE[4:0]

Timer Control Mode Selection bits ${ }^{(6,7)}$

| Value | Description |
| :--- | :--- |
| 00000 to | See Table 20-3 |
| 11111 |  |

## Note:

1. Setting this bit ensures that reading TxTMR will return a valid data value.
2. When this bit is ' 1 ', Timer cannot operate in Sleep mode.
3. CKPOL should not be changed while $\mathrm{ON}=1$.
4. Setting this bit ensures glitch-free operation when the ON is enabled or disabled.
5. When this bit is set then the timer operation will be delayed by two input clocks after the ON bit is set.
6. Unless otherwise indicated, all modes start upon $\mathrm{ON}=1$ and stop upon $\mathrm{ON}=0$ (stops occur without affecting the value of TxTMR).
7. When TxTMR = TxPR, the next clock clears TxTMR, regardless of the operating mode.

### 20.9.5 TxCLKCON

Name: TxCLKCON
Offset: 0xFBF,0xFB9,0xFB3

Timer Clock Source Selection Register


Bits 3:0 - CS[3:0] Timer Clock Source Selection bits

## Value Description

$\mathrm{n} \quad$ See Clock Source Selection table

### 20.9.6 TxRST

Name: TxRST
Offset: 0xFC0,0xFBA,0xFB4
Timer External Reset Signal Selection Register


Bits 3:0 - RSEL[3:0]
External Reset Source Selection Bits

| Value | Description |
| :--- | :--- |
| n | See External Reset Sources table |

## 21. Capture/Compare/PWM Module

The Capture/Compare/PWM module is a peripheral that allows the user to time and control different events, and to generate Pulse-Width Modulation (PWM) signals. In Capture mode, the peripheral allows the timing of the duration of an event. The Compare mode allows the user to trigger an external event when a predetermined amount of time has expired. The PWM mode can generate Pulse-Width Modulated signals of varying frequency and duty cycle.
This family of devices contains two standard Capture/Compare/PWM modules (CCP1 and CCP2). Each individual CCP module can select the timer source that controls the module. Each module has an independent timer selection which can be accessed using the CxTSEL bits in the CCPTMRS register. The default timer selection is TMR1 when using Capture/Compare mode and T2TMR when using PWM mode in the CCPx module.
It should be noted that the Capture/Compare mode operation is described with respect to TMR1 and the PWM mode operation is described with respect to T2TMR in the following sections.
The Capture and Compare functions are identical for all CCP modules.


## Important:

1. In devices with more than one CCP module, it is very important to pay close attention to the register names used. A number placed after the module acronym is used to distinguish between separate modules. For example, the CCP1CON and CCP2CON control the same operational aspects of two completely different CCP modules.
2. Throughout this section, generic references to a CCP module in any of its operating modes may be interpreted as being equally applicable to CCPx module. Register names, module signals, $I / O$ pins, and bit names may use the generic designator ' $x$ ' to indicate the use of a numeral to distinguish a particular module, when required.

### 21.1 CCP Module Configuration

Each Capture/Compare/PWM module is associated with a control register (CCPxCON), a capture input selection register (CCPxCAP) and a data register (CCPRx). The data register, in turn, is comprised of two 8 -bit registers: CCPRxL (low byte) and CCPRxH (high byte).

### 21.1.1 CCP Modules and Timer Resources

The CCP modules utilize Timers 1 through 6 that vary with the selected mode. Various timers are available to the CCP modules in Capture, Compare or PWM modes, as shown in the table below.
Table 21-1. CCP Mode - Timer Resources

| CCP Mode | Timer Resource |
| :---: | :---: |
| Capture | Timer1, Timer3 or Timer5 |
| Compare |  |
| PWM | Timer2, Timer4 or Timer6 |

The assignment of a particular timer to a module is determined by the timer to CCP enable bits in the CCPTMRS register. All of the modules may be active at once and may share the same timer resource if they are configured to operate in the same mode (Capture/Compare or PWM) at the same time.

### 21.1.2 Open-Drain Output Option

When operating in Output mode (the Compare or PWM modes), the drivers for the CCPx pins can be optionally configured as open-drain outputs. This feature allows the voltage level on the pin to be pulled to a higher level through an external pull-up resistor and allows the output to communicate with external circuits without the need for additional level shifters.

### 21.2 Capture Mode

Capture mode makes use of the 16 -bit odd numbered timer resources (Timer1, Timer3, etc.) . When an event occurs on the capture source, the 16-bit CCPRx register captures and stores the 16-bit value of the TMRx register. An event is defined as one of the following and is configured by the MODE bits:

- Every falling edge of CCPx input
- Every rising edge of CCPx input
- Every $4^{\text {th }}$ rising edge of CCPx input
- Every $16^{\text {th }}$ rising edge of CCPx input
- Every edge of CCPx input (rising or falling)

When a capture is made, the Interrupt Request Flag bit CCPxIF of the PIRx register is set. The interrupt flag must be cleared in software. If another capture occurs before the value in the CCPRx register is read, the old captured value is overwritten by the new captured value.


Important: If an event occurs during a 2-byte read, the high and low-byte data will be from different events. It is recommended while reading the CCPRxH:CCPRxL register pair to either disable the module or read the register pair twice for data integrity.

The following figure shows a simplified diagram of the capture operation.
Figure 21-1. Capture Mode Operation Block Diagram


### 21.2.1 Capture Sources

In Capture mode, the CCPx pin should be configured as an input by setting the associated TRIS control bit.

Important: If the CCPx pin is configured as an output, a write to the port can cause a capture condition.

The capture source is selected by configuring the CTS bits as shown in the following table:
Table 21-2. Capture Trigger Sources

| CTS | Source |
| :---: | :--- |
| 11 | IOC Interrupt |
| 10 | CMP2_output |
| 01 | CMP1_output |
| 00 | Pin selected by CCPxPPS |

### 21.2.2 Timer1 Mode Resource

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

See section "Timer1 Module with Gate Control" for more information on configuring Timer1.

## Related Links

Timerl Module with Gate Control

### 21.2.3 Software Interrupt Mode

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE Interrupt Priority bit of the PIEx register clear to avoid false interrupts. Additionally, the user should clear the CCPxIF interrupt flag bit of the PIRx register following any change in Operating mode.

Important: Clocking Timer1 from the system clock ( $\mathrm{F}_{\mathrm{OSC}}$ ) should not be used in Capture mode. In order for Capture mode to recognize the trigger event on the CCPx pin, Timer1 must be clocked from the instruction clock ( $\mathrm{Fosc}_{\mathrm{os}} / 4$ ) or from an external clock source.

### 21.2.4 CCP Prescaler

There are four prescaler settings specified by the MODE bits. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCPxCON register before changing the prescaler. The example below demonstrates the code to perform this function.

## Changing Between Capture Prescalers

| BANKSEL CCP1CON | ; (only needed when CCP1CON is not in ACCESS space) |
| :--- | :--- |
| CLRF | CCP1CON |
| MOVLW | NEW CAPT_PS |
| MOVWF | CCP1Cn CCP module off |
| CCCP ON and Prescaler select $\rightarrow W$ |  |

### 21.2.5 Capture During Sleep

Capture mode depends upon the Timer1 module for proper operation. There are two options for driving the Timer1 module in Capture mode. It can be driven by the instruction clock ( $\mathrm{F}_{\mathrm{OSC}} / 4$ ), or by an external clock source.

When Timer1 is clocked by Fosc/4, Timer1 will not increment during Sleep. When the device wakes from Sleep, Timer1 will continue from its previous state.

Capture mode will operate during Sleep when Timer1 is clocked by an external clock source.

### 21.3 Compare Mode

The Compare mode function described in this section is available and identical for all CCP modules.
Compare mode makes use of the 16-bit odd numbered Timer resources (Timer1, Timer3, etc.). The 16-bit value of the CCPRx register is constantly compared against the 16 -bit value of the TMRx register. When a match occurs, one of the following events can occur:

- Toggle the CCPx output and clear TMRx
- Toggle the CCPx output without clearing TMRx
- Set the CCPx output
- Clear the CCPx output
- Pulse output
- Pulse output and clear TMRx

The action on the pin is based on the value of the MODE control bits. At the same time, the interrupt flag CCPxIF bit is set, and an ADC conversion can be triggered, if selected.
All Compare modes can generate an interrupt and trigger an ADC conversion. When MODE $=10001^{\prime}$ or ' 1011 ', the CCP resets the TMRx register.

The following figure shows a simplified diagram of the compare operation.
Figure 21-2. Compare Mode Operation Block Diagram


### 21.3.1 CCPx Pin Configuration

The software must configure the CCPx pin as an output by clearing the associated TRIS bit and defining the appropriate output pin through the RxyPPS registers. See section "Peripheral Pin Select (PPS) Module" for more details.
The CCP output can also be used as an input for other peripherals.

Important: Clearing the CCPxCON register will force the CCPx compare output latch to the default low level. This is not the PORT I/O data latch.

## Related Links

(PPS) Peripheral Pin Select Module

### 21.3.2 Timer1 Mode Resource

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode.

See Section "Timer1 Module with Gate Control" for more information on configuring Timer1.

Important: Clocking Timer1 from the system clock ( $F_{\text {OSC }}$ ) should not be used in Compare mode. In order for Compare mode to recognize the trigger event on the CCPx pin, Timer1 must be clocked from the instruction clock ( $\mathrm{F}_{\mathrm{OSC}} / 4$ ) or from an external clock source.

### 21.3.3 Auto-Conversion Trigger

All CCPx modes set the CCP interrupt flag (CCPxIF). When this flag is set and a match occurs, an autoconversion trigger can take place if the CCP module is selected as the conversion trigger source.

Refer to Section "Auto-Conversion Trigger" for more information.

Important: Removing the match condition by changing the contents of the CCPRxH and CCPRxL register pair, between the clock edge that generates the Auto-conversion Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.

## Related Links

Auto-Conversion Trigger

### 21.3.4 Compare During Sleep

Since $F_{\text {OSC }}$ is shut down during Sleep mode, the Compare mode will not function properly during Sleep, unless the timer is running. The device will wake on interrupt (if enabled).

### 21.4 PWM Overview

Pulse-Width Modulation (PWM) is a scheme that provides power to a load by switching quickly between fully ON and fully OFF states. The PWM signal resembles a square wave where the high portion of the signal is considered the ON state and the low portion of the signal is considered the OFF state. The high portion, also known as the pulse width, can vary in time and is defined in steps. A larger number of steps applied, which lengthens the pulse width, also supplies more power to the load. Lowering the number of steps applied, which shortens the pulse width, supplies less power. The PWM period is defined as the duration of one complete cycle or the total amount of ON and OFF time combined.

PWM resolution defines the maximum number of steps that can be present in a single PWM period. A higher resolution allows for more precise control of the pulse-width time and in turn the power that is applied to the load.

The term duty cycle describes the proportion of the ON time to the OFF time and is expressed in percentages, where $0 \%$ is fully OFF and $100 \%$ is fully ON. A lower duty cycle corresponds to less power applied and a higher duty cycle corresponds to more power applied.
The shows a typical waveform of the PWM signal.
Figure 21-3. CCP PWM Output Signal


### 21.4.1 Standard PWM Operation

The standard PWM function described in this section is available and identical for all CCP modules.
The standard PWM mode generates a Pulse-Width Modulation (PWM) signal on the CCPx pin with up to ten bits of resolution. The period, duty cycle, and resolution are controlled by the following registers:

- Even numbered TxPR registers (T2PR, T4PR, etc)
- Even numbered TxCON registers (T2CON, T4CON, etc)
- 16-bit CCPRx registers
- CCPxCON registers

It is required to have $\mathrm{F}_{\text {osc }} / 4$ as the clock input to TxTMR for correct PWM operation. The following figure shows a simplified block diagram of PWM operation.

Figure 21-4. Simplified PWM Block Diagram


## Note:

1. 8-bit timer is concatenated with two bits generated by $\mathrm{F}_{\mathrm{OSC}}$ or two bits of the internal prescaler to create 10-bit time-base.
2. The alignment of the 10 bits from the CCPRx register is determined by the CCPxFMT bit.

Important: The corresponding TRIS bit must be cleared to enable the PWM output on the CCPx pin.

### 21.4.2 Setup for PWM Operation

The following steps should be taken when configuring the CCP module for standard PWM operation:

1. Use the desired output pin RxyPPS control to select CCPx as the source and disable the CCPx pin output driver by setting the associated TRIS bit.
2. Load the T2PR register with the PWM period value.
3. Configure the CCP module for the PWM mode by loading the CCPxCON register with the appropriate values.
4. Load the CCPRx register with the PWM duty cycle value and configure the FMT bit to set the proper register alignment.
5. Configure and start Timer2:

- Clear the TMR2IF interrupt flag bit of the PIRx register. See Note below.
- Select the timer clock source to be as Fosc/4 using the TxCLKCON register. This is required for correct operation of the PWM module.
- Configure the T2CKPS bits of the T2CON register with the Timer prescale value.
- Enable the Timer by setting the T2ON bit.

6. Enable PWM output pin:

- Wait until the Timer overflows and the TMR2IF bit of the PIRx register is set. See Note below.
- Enable the CCPx pin output driver by clearing the associated TRIS bit.


Important: In order to send a complete duty cycle and period on the first PWM output, the above steps must be included in the setup sequence. If it is not critical to start with a complete PWM signal on the first output, then step 6 may be ignored.

## Related Links

TxCON

### 21.4.3 Timer2 Timer Resource

The PWM standard mode makes use of the 8-bit Timer2 timer resources to specify the PWM period.

### 21.4.4 PWM Period

The PWM period is specified by the T2PR register of Timer2. The PWM period can be calculated using the formula in the equation below.

## Equation 21-1. PWM Period

```
PWMPeriod = [(T2PR + 1)] \bullet 4 \bullet TOSC \bullet (TMR2PrescaleValue)
where T
```

When T2TMR is equal to T2PR, the following three events occur on the next increment cycle:

- T2TMR is cleared
- The CCPx pin is set. (Exception: If the PWM duty cycle $=0 \%$, the pin will not be set.)
- The PWM duty cycle is transferred from the CCPRx register into a 10-bit buffer.

Important: The Timer postscaler (see "Timer2 Interrupt") is not used in the determination of the PWM frequency.

## Related Links

Timer2 Interrupt

### 21.4.5 PWM Duty Cycle

The PWM duty cycle is specified by writing a 10-bit value to the CCPRx register. The alignment of the 10bit value is determined by the FMT bit (see Figure 21-6). The CCPRx register can be written to at any time. However, the duty cycle value is not latched into the 10-bit buffer until after a match between T2PR and T2TMR.

The equations below are used to calculate the PWM pulse width and the PWM duty cycle ratio.
Figure 21-6. PWM 10-Bit Alignment


## Equation 21-2. Pulse Width

Pulse Width $=($ CCPRxH:CCPRxL register value $) \cdot T_{O S C} \cdot(T M R 2$ Prescale Value $)$

## Equation 21-3. Duty Cycle

DutyCycleRatio $=\frac{(C C P R x H: C C P R x L \text { register value })}{4(T 2 P R+1)}$
The CCPRx register is used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

The 8-bit timer T2TMR register is concatenated with either the 2-bit internal system clock (Fosc), or two bits of the prescaler, to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to $1: 1$.

When the 10-bit time base matches the CCPRx register, then the CCPx pin is cleared (see Figure 21-4).

### 21.4.6 PWM Resolution

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is ten bits when T2PR is 255 . The resolution is a function of the T2PR register value as shown below.

## Equation 21-4. PWM Resolution

Resolution $=\frac{\log [4(T 2 P R+1)]}{\log (2)}$ bits

EImportant: If the pulse-width value is greater than the period, the assigned PWM pin(s) will remain unchanged.

Table 21-3. Example PWM Frequencies and Resolutions ( $\mathrm{Fosc}_{\mathrm{OS}}=\mathbf{2 0} \mathbf{~ M H z}$ )

| PWM Frequency | 1.22 kHz | $\mathbf{4 . 8 8} \mathrm{kHz}$ | 19.53 kHz | $\mathbf{7 8 . 1 2 ~ k H z}$ | 156.3 kHz | 208.3 kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timer Prescale | 16 | 4 | 1 | 1 | 1 | 1 |
| T2PR Value | $0 \times F F$ | $0 \times F F$ | $0 \times F F$ | $0 \times 3 F$ | $0 \times 1 \mathrm{~F}$ | $0 \times 17$ |
| Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.6 |

Table 21-4. Example PWM Frequencies and Resolutions ( $\mathrm{Fosc}_{\mathrm{OS}}=\mathbf{8} \mathbf{~ M H z}$ )

| PWM Frequency | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timer Prescale | 16 | 4 | 1 | 1 | 1 | 1 |
| T2PR Value | $0 \times 65$ | $0 \times 65$ | $0 \times 65$ | $0 \times 19$ | $0 \times 0 \mathrm{C}$ | $0 \times 09$ |
| Maximum Resolution (bits) | 8 | 8 | 8 | 6 | 5 | 5 |

### 21.4.7 Operation in Sleep Mode

In Sleep mode, the T2TMR register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, T2TMR will continue from the previous state.

### 21.4.8 Changes in System Clock Frequency

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See the "Oscillator Module (with Fail-Safe Clock Monitor)" section for additional details.

## Related Links

Oscillator Module (with Fail-Safe Clock Monitor)

### 21.4.9 Effects of Reset

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

### 21.5 Register Summary - CCP Control

| Offset | Name | Bit Pos. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0FA6 | CCPR2 | 7:0 | CCPRL[7:0] |  |  |  |  |
|  |  | 15:8 | CCPRH[7:0] |  |  |  |  |
| 0x0FA8 | CCP2CON | 7:0 | EN | OUT | FMT | MODE[3:0] |  |
| 0x0FA9 | CCP2CAP | 7:0 |  |  |  |  | CTS[1:0] |
| 0x0FAA | CCPR1 | 7:0 | CCPRL[7:0] |  |  |  |  |
|  |  | 15:8 | CCPRH[7:0] |  |  |  |  |
| 0x0FAC | CCP1CON | 7:0 | EN | OUT | FMT | MODE[3:0] |  |
| 0x0FAD | CCP1CAP | 7:0 |  |  |  |  | CTS[1:0] |
| 0x0FAE | CCPTMRS | 7:0 | P4TSEL[1:0] | P3TSEL[1:0] |  | C2TSEL[1:0] | C1TSEL[1:0] |

### 21.6 Register Definitions: CCP Control

Long bit name prefixes for the CCP peripherals are shown in the following table. Refer to the "Long Bit Names" section for more information.

Table 21-5. CCP Long bit name prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| CCP1 | CCP1 |
| CCP2 | CCP2 |

## Related Links

Long Bit Names

### 21.6.1 CCPxCON

Name: CCPxCON
Offset: 0xFAC,0xFA8

## CCP Control Register

| Bit | 7 | 6 |  | 5 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EN |  | OUT | FMT |  | MODE[3:0] |  |  |
| Access | R/W | RO | R/W | R/W | R/W | R/W | R/W |  |
| Reset | 0 | $x$ | 0 | 0 | 0 | 0 | 0 |  |

Bit 7 - EN CCP Module Enable bit

| Value | Description |
| :--- | :--- |
| 1 | CCP is enabled |
| 0 | CCP is disabled |

Bit 5 - OUT CCP Output Data bit (read-only)

Bit 4 - FMT CCPW (pulse-width) Value Alignment bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| $x$ | Capture mode | Not used |
| $x$ | Compare mode | Not used |
| 1 | PWM mode | Left-aligned format |
| 0 | PWM mode | Right-aligned format |

Bits 3:0 - MODE[3:0] CCP Mode Select bits
Table 21-6. CCPx Mode Select Bits

| MODE | Operating Mode | Operation | Set CCPxIF |
| :--- | :--- | :--- | :--- |
| $11 x x$ | PWM | PWM Operation | Yes |
| 1011 | Compare | Pulse output; clear TMR1 ${ }^{(2)}$ | Yes |
| 1010 |  | Pulse output | Yes |
| 1001 |  | Clear output ${ }^{(1)}$ | Yes |
| 1000 |  | Set output ${ }^{(1)}$ | Yes |
| 0111 | Capture | Every $16^{\text {th }}$ rising edge of CCPx input | Yes |
| 0110 |  | Every $4^{\text {th }}$ rising edge of CCPx input | Yes |
| 0101 |  | Every rising edge of CCPx input | Yes |
| 0100 |  | Every falling edge of CCPx input | Yes |
| 0011 |  | Every edge of CCPx input | Yes |
| 0010 | Compare | Toggle output | Yes |


| MODE | Operating Mode | Operation | Set CCPxIF |
| :--- | :--- | :--- | :--- |
| 0001 |  | Toggle output; clear TMR1(2) | Yes |
| 0000 | Disabled |  | - |

## Note:

1. The set and clear operations of the Compare mode are reset by setting MODE $=10000^{\prime}$ or EN = 0.
2. When MODE = '0001' or '1011', then the timer associated with the CCP module is cleared. TMR1 is the default selection for the CCP module, so it is used for indication purpose only.

## Note:

1. The set and clear operations of the Compare mode are reset by setting MODE $=10000^{\prime}$ or $\mathrm{EN}=$ 0.
2. When MODE $=$ ' 0001 ' or ' 1011 ', then the timer associated with the CCP module is cleared. TMR1 is the default selection for the CCP module, so it is used for indication purpose only.

### 21.6.2 CCPxCAP

Name: CCPxCAP
Offset: 0xFAD,0xFA9
Capture Trigger Input Selection Register


Bits 1:0-CTS[1:0] Capture Trigger Input Selection bits
Table 21-7. Capture Trigger Sources

| CTS | Source |
| :---: | :--- |
| 11 | IOC Interrupt |
| 10 | CMP2_output |
| 01 | CMP1_output |
| 00 | Pin selected by CCPxPPS |

### 21.6.3 CCPRx

Name: CCPRx
Offset: 0xFAA,0xFA6

Capture/Compare/Pulse Width Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CCPRH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | CCPRL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

## Bits 15:8 - CCPRH[7:0]

Capture/Compare/Pulse Width High byte

| Value | Name | Description |
| :--- | :--- | :--- |
| 0 to 255 | MODE $=$ Capture | High byte of 16-bit captured value |
| 0 to 255 | MODE $=$ Compare | High byte of 16-bit compare value |
| $0,1,2,3$ | MODE $=$ PWM \& FMT=0 | CCPRH $<1: 0>=$ Bits $<9: 8>$ of 10-bit Pulse width value <br> CCPRH $<7: 2>$ not used |
| 0 to 255 | MODE $=$ PWM \& FMT=1 | Bits $<9: 2>$ of 10-bit Pulse width value |

Bits 7:0 - CCPRL[7:0]
Capture/Compare/Pulse Width Low byte

| Value | Name | Description |
| :--- | :--- | :--- |
| 0 to 255 | MODE $=$ Capture | Low byte of 16 -bit captured value |
| 0 to 255 | MODE $=$ Compare | Low byte of 16 -bit compare value |
| 0 to 255 | MODE $=$ PWM \& FMT=0 | Bits $<7: 0>$ of 10-bit Pulse width value |
| $0,64,128$, | MODE $=$ PWM \& FMT $=1$ | CCPRL $<7: 6>=$ Bits $<1: 0>$ of 10 -bit Pulse width value |
| 192 |  | CCPRL $<5: 0>$ not used |

### 21.6.4 CCPTMRS

Name: CCPTMRS
Offset: 0xFAE

CCP Timers Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | P3TSEL[1:0] |  | C2TSEL[1:0] |  | C1TSEL[1:0] |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |

Bits 4:5, 6:7 - PnTSEL PWMn Timer Selection bits

| Value | Description |
| :--- | :--- |
| 11 | PWMn based on Timer6 |
| 10 | PWMn based on Timer4 |
| 01 | PWMn based on Timer2 |
| 00 | Reserved |

Bits 0:1, 2:3-CnTSEL CCPn Timer Selection bits

| Value | Description |
| :--- | :--- |
| 11 | CCPn is based off Timer5 in Capture/Compare mode and Timer6 in PWM mode |
| 10 | CCPn is based off Timer3 in Capture/Compare mode and Timer4 in PWM mode |
| 01 | CCPn is based off Timer1 in Capture/Compare mode and Timer2 in PWM mode |
| 00 | Reserved |

## 22.

## (PWM) Pulse-Width Modulation

The PWM module generates a Pulse-Width Modulated signal determined by the duty cycle, period, and resolution that are configured by the following registers:

- TxPR
- TxCON
- PWMxDC
- PWMxCON

Important: The corresponding TRIS bit must be cleared to enable the PWM output on the PWMx pin.

Each PWM module can select the timer source that controls the module. Each module has an independent timer selection which can be accessed using the CCPTMRS register. Note that the PWM mode operation is described with respect to TMR2 in the following sections.

Figure 22-1 shows a simplified block diagram of PWM operation.
Figure 22-2 shows a typical waveform of the PWM signal.
Figure 22-1. Simplified PWM Block Diagram


Note 1: 8-bit timer is concatenated with the two Least Significant bits of 1/Fosc adjusted by the Timer2 prescaler to create a 10-bit time base.

Figure 22-2. PWM Output


For a step-by-step procedure on how to set up this module for PWM operation, refer to Setup for PWM Operation using PWMx Output Pins.

### 22.1 Fundamental Operation

The PWM module produces a 10-bit resolution output. The PWM timer can be selected using the PxTSEL bits in the CCPTMRS register. The default selection for PWMx is TMR2. Note that the PWM module operation in the following sections is described with respect to TMR2. Timer2 and T2PR set the period of the PWM. The PWMxDCL and PWMxDCH registers configure the duty cycle. The period is common to all PWM modules, whereas the duty cycle is independently controlled.


Important: The Timer2 postscaler is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

All PWM outputs associated with Timer2 are set when T2TMR is cleared. Each PWMx is cleared when TxTMR is equal to the value specified in the corresponding PWMxDCH ( 8 MSb ) and PWMxDCL<7:6> (2 LSb) registers. When the value is greater than or equal to T2PR, the PWM output is never cleared ( $100 \%$ duty cycle).

Important: The PWMxDCH and PWMxDCL registers are double buffered. The buffers are updated when T2TMR matches T2PR. Care should be taken to update both registers before the timer match occurs.

### 22.2 PWM Output Polarity

The output polarity is inverted by setting the POL bit.

### 22.3 PWM Period

The PWM period is specified by the TxPR register The PWM period can be calculated using the formula of PWM Period. It is required to have $\mathrm{F}_{\mathrm{OSC}} / 4$ as the selected clock input to the timer for correct PWM operation.

## Equation 22-1. PWM Period

PWMPeriod $=[(T 2 P R)+1] \bullet 4 \cdot$ Tosc $\bullet($ TMR2 PrescaleValue $)$
Note: $T_{\text {OSC }}=1 / F_{\text {OSC }}$
When T2TMR is equal to T2PR, the following three events occur on the next increment cycle:

- T2TMR is cleared
- The PWM output is active. (Exception: When the PWM duty cycle $=0 \%$, the PWM output will remain inactive.)
- The PWMxDCH and PWMxDCL register values are latched into the buffers.

Important: The Timer2 postscaler has no effect on the PWM operation.

### 22.4 PWM Duty Cycle

The PWM duty cycle is specified by writing a 10-bit value to the PWMxDCH and PWMxDCL register pair. The PWMxDCH register contains the eight MSbs and the PWMxDCL<7:6>, the two LSbs. The PWMxDCH and PWMxDCL registers can be written to at any time.
The formulas below are used to calculate the PWM pulse width and the PWM duty cycle ratio.

## Equation 22-2. Pulse Width

PulseWidth $=(P W M x D C H: P W M x D C L<7: 6>) \bullet$ Tosc $\bullet(T M R 2 P r e s c a l e V a l u e)$
Note: $T_{\text {OSC }}=1 / F_{\text {OSC }}$
Equation 22-3. Duty Cycle Ratio
DutyCycleRatio $=\frac{(P W M x D C H: P W M x D C L<7: 6>)}{4(T 2 P R+1)}$
The 8-bit timer T2TMR register is concatenated with the two Least Significant bits of $1 / F_{\text {osc }}$, adjusted by the Timer2 prescaler to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to $1: 1$.

### 22.5 PWM Resolution

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is ten bits when T2PR is 255 . The resolution is a function of the T2PR register value as shown below.

## Equation 22-4. PWM Resolution

Resolution $=\frac{\log [4(T 2 P R+1)]}{\log (2)}$ bits

Important: If the pulse-width value is greater than the period, the assigned PWM pin(s) will remain unchanged.

Table 22-1. Example PWM Frequencies and Resolutions (Fosc = $\mathbf{2 0} \mathbf{~ M H z ) ~}$

| PWM Frequency | 0.31 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timer Prescale | 64 | 4 | 1 | 1 | 1 | 1 |
| T2PR Value | $0 \times F F$ | $0 \times F F$ | $0 \times F F$ | $0 \times 3 F$ | $0 \times 1 \mathrm{~F}$ | $0 \times 17$ |
| Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.6 |

Table 22-2. Example PWM Frequencies and Resolutions (Fosc $=\mathbf{8 M H z}$ )

| PWM Frequency | 0.31 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timer Prescale | 64 | 4 | 1 | 1 | 1 | 1 |
| T2PR Value | $0 \times 65$ | $0 \times 65$ | $0 \times 65$ | $0 \times 19$ | $0 \times 0 \mathrm{C}$ | $0 \times 09$ |
| Maximum Resolution (bits) | 8 | 8 | 8 | 6 | 5 | 5 |

### 22.6 Operation in Sleep Mode

In Sleep mode, the T2TMR register will not increment and the state of the module will not change. If the PWMx pin is driving a value, it will continue to drive that value. When the device wakes up, T2TMR will continue from its previous state.

### 22.7 Changes in System Clock Frequency

The PWM frequency is derived from the system clock frequency (Fosc). Any changes in the system clock frequency will result in changes to the PWM frequency.

## Related Links

Oscillator Module (with Fail-Safe Clock Monitor)

### 22.8 Effects of Reset

Any Reset will force all ports to Input mode and the PWM registers to their Reset states.

### 22.9 Setup for PWM Operation using PWMx Output Pins

The following steps should be taken when configuring the module for PWM operation using the PWMx pins:

1. Disable the PWMx pin output driver(s) by setting the associated TRIS bit(s).
2. Clear the PWMxCON register.
3. Load the T2PR register with the PWM period value.
4. Load the PWMxDCH register and bits $<7: 6>$ of the PWMxDCL register with the PWM duty cycle value.
5. Configure and start Timer2:

- Clear the TMR2IF interrupt flag bit of the PIRx register. ${ }^{(1)}$
- Select the timer clock source to be as Fosc $/ 4$ using the TxCLKCON register. This is required for correct operation of the PWM module.
- Configure the T2CKPS bits of the T2CON register with the Timer2 prescale value.
- Enable Timer2 by setting the T2ON bit of the T2CON register.

6. Enable PWM output pin and wait until Timer2 overflows, TMR2IF bit of the PIRx register is set. ${ }^{(2)}$
7. Enable the PWMx pin output driver(s) by clearing the associated TRIS bit(s) and setting the desired pin PPS control bits.
8. Configure the PWM module by loading the PWMxCON register with the appropriate values.

## Note:

1. In order to send a complete duty cycle and period on the first PWM output, the above steps must be followed in the order given. If it is not critical to start with a complete PWM signal, then move Step 8 to replace Step 4.
2. For operation with other peripherals only, disable PWMx pin outputs.

### 22.9.1 PWMx Pin Configuration

All PWM outputs are multiplexed with the PORT data latch. The user must configure the pins as outputs by clearing the associated TRIS bits.

### 22.10 Setup for PWM Operation to Other Device Peripherals

The following steps should be taken when configuring the module for PWM operation to be used by other device peripherals:

1. Disable the PWMx pin output driver(s) by setting the associated TRIS bit(s).
2. Clear the $\mathrm{PWM} \times C O N$ register.
3. Load the T2PR register with the PWM period value.
4. Load the PWMxDCH register and bits $<7: 6>$ of the PWMxDCL register with the PWM duty cycle value.
5. Configure and start Timer2:

- Clear the TMR2IF interrupt flag bit of the PIRx register. ${ }^{(1)}$
- Select the timer clock source to be as Fosc/4 using the TxCLKCON register. This is required for correct operation of the PWM module.
- Configure the T2CKPS bits of the T2CON register with the Timer2 prescale value.
- Enable Timer2 by setting the T2ON bit of the T2CON register.

6. Wait until Timer2 overflows, TMR2IF bit of the PIRx register is set. ${ }^{1}$.
7. Configure the PWM module by loading the PWMxCON register with the appropriate values.

## Note:

1. In order to send a complete duty cycle and period on the first PWM output, the above steps must be included in the setup sequence. If it is not critical to start with a complete PWM signal on the first output, then step 6 may be ignored.

### 22.11 Register Summary - Registers Associated with PWM

| Offset | Name | Bit Pos. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PWM4DC | 7:0 | DCL[1:0] |  |  |  |  |
|  |  | 15:8 | DCH[7:0] |  |  |  |  |
| 0x0FA2 | PWM4CON | 7:0 | EN | OUT | POL |  |  |
| 0x0FA3 | PWM3DC | 7:0 | DCL[1:0] |  |  |  |  |
|  |  | 15:8 | DCH[7:0] |  |  |  |  |
| 0x0FA5 | PWM3CON | 7:0 | EN | OUT | POL |  |  |
| $\begin{gathered} \text { 0x0FA6 } \\ \ldots \\ 0 \times 0 F A D \end{gathered}$ | Reserved |  |  |  |  |  |  |
| 0x0FAE | CCPTMRS | 7:0 | P4TSEL[1:0] |  |  | C2TSEL[1:0] | C1TSEL[1:0] |

### 22.12 Register Definitions: PWM Control

Long bit name prefixes for the PWM peripherals are shown in the table below. Refer to the "Long Bit Names Section" for more information.

Table 22-3. PWM Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| PWM3 | PWM3 |
| PWM4 | PWM4 |

## Related Links

Long Bit Names

### 22.12.1 PWMxCON

Name: PWMxCON
Offset: 0xFA5,0xFA2
PWM Control Register


Bit 7 - EN PWM Module Enable bit

| Value | Description |
| :--- | :--- |
| 1 | PWM module is enabled |
| 0 | PWM module is disabled |

Bit 5 - OUT PWM Module Output Level When Bit is Read
Bit 4 - POL PWM Output Polarity Select bit

| Value | Description |
| :--- | :--- |
| 1 | PWM output is inverted |
| 0 | PWM output is normal |

### 22.12.2 CCPTMRS

Name: CCPTMRS
Offset: 0xFAE
CCP Timers Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | P4TSEL[1:0] |  | P3TSEL[1:0] |  | C2TSEL[1:0] |  | C1TSEL[1:0] |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |

Bits 7:6 - P4TSEL[1:0] PWM4 Timer Selection bits

| Value | Description |
| :--- | :--- |
| 11 | PWM4 based on TMR6 |
| 10 | PWM4 based on TMR4 |
| 01 | PWM4 based on TMR2 |
| 00 | Reserved |

Bits 5:4-P3TSEL[1:0] PWM3 Timer Selection bits

| Value | Description |
| :--- | :--- |
| 11 | PWM3 based on TMR6 |
| 10 | PWM3 based on TMR4 |
| 01 | PWM3 based on TMR2 |
| 00 | Reserved |

Bits 3:2-C2TSEL[1:0] CCP2 Timer Selection bits

| Value | Description |
| :--- | :--- |
| 11 | CCP2 is based off Timer5 in Capture/Compare mode and Timer6 in PWM mode |
| 10 | CCP2 is based off Timer3 in Capture/Compare mode and Timer4 in PWM mode |
| 01 | CCP2 is based off Timer1 in Capture/Compare mode and Timer2 in PWM mode |
| 00 | Reserved |

Bits 1:0 - C1TSEL[1:0] CCP1 Timer Selection bits

| Value | Description |
| :--- | :--- |
| 11 | CCP1 is based off Timer5 in Capture/Compare mode and Timer6 in PWM mode |
| 10 | CCP1 is based off Timer3 in Capture/Compare mode and Timer4 in PWM mode |
| 01 | CCP1 is based off Timer1 in Capture/Compare mode and Timer2 in PWM mode |
| 00 | Reserved |

### 22.12.3 PWMxDC

Name: PWMxDC
Offset: 0xFA3,0xFA0
PWM Duty Cycle Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DCH[7:0] |  |  |  |  |  |  |  |
| Access |  |  |  |  |  |  |  |  |
| Reset | X | X | X | X | X | X | X | X |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | DCL[1:0] |  |  |  |  |  |  |  |
| Access |  |  |  |  |  |  |  |  |
| Reset | X | X |  |  |  |  |  |  |

Bits 15:8-DCH[7:0] PWM Duty Cycle Most Significant bits
These bits are the MSbs of the PWM duty cycle.
Reset States: POR/BOR = xxxxxxxx
All Other Resets = uuuuuuuu
Bits 7:6 - DCL[1:0] PWM Duty Cycle Least Significant bits These bits are the LSbs of the PWM duty cycle.

Reset States: POR/BOR = xx
All Other Resets = uu

## PIC18(L)F26/45/46K40

## 23. (ZCD) Zero-Cross Detection Module

The ZCD module detects when an A/C signal crosses through the ground potential. The actual zero crossing threshold is the zero crossing reference voltage, Zcpinv , which is typically 0.75 V above ground.

The connection to the signal to be detected is through a series current-limiting resistor. The module applies a current source or sink to the ZCD pin to maintain a constant voltage on the pin, thereby preventing the pin voltage from forward biasing the ESD protection diodes. When the applied voltage is greater than the reference voltage, the module sinks current. When the applied voltage is less than the reference voltage, the module sources current. The current source and sink action keeps the pin voltage constant over the full range of the applied voltage. The ZCD module is shown in the following simplified block diagram.
Figure 23-1. Simplified ZCD Block Diagram


The ZCD module is useful when monitoring an A/C waveform for, but not limited to, the following purposes:

- A/C period measurement
- Accurate long term time measurement
- Dimmer phase delayed drive
- Low EMI cycle switching


### 23.1 External Resistor Selection

The ZCD module requires a current-limiting resistor in series with the external voltage source. The impedance and rating of this resistor depends on the external source peak voltage. Select a resistor value that will drop all of the peak voltage when the current through the resistor is nominally $300 \mu \mathrm{~A}$. Make sure that the ZCD I/O pin internal weak pull-up is disabled so it does not interfere with the current source and sink.

## Equation 23-1. External Resistor

$R_{\text {SERIES }}=\frac{V_{\text {PEAK }}}{3 \times 10^{-4}}$
Figure 23-3. External Voltage Source


### 23.2 ZCD Logic Output

The ZCD module includes a Status bit, which can be read to determine whether the current source or sink is active. The OUT bit is set when the current sink is active, and cleared when the current source is active. The OUT bit is affected by the polarity bit.
The OUT signal can also be used as input to other modules. This is controlled by the registers of the corresponding module. OUT can be used as follows:

- Gate source for TMR1/3/5
- Clock source for TMR2/4/6
- Reset source for TMR2/4/6


### 23.3 ZCD Logic Polarity

The POL bit inverts the OUT bit relative to the current source and sink output. When the POL bit is set, a OUT high indicates that the current source is active, and a low output indicates that the current sink is active.

The POL bit affects the ZCD interrupts.

### 23.4 ZCD Interrupts

An interrupt will be generated upon a change in the ZCD logic output when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in the ZCD for this purpose.

The ZCDIF bit of the PIRx register will be set when either edge detector is triggered and its associated enable bit is set. The INTP enables rising edge interrupts and the INTN bit enables falling edge interrupts. Priority of the interrupt can be changed if the IPEN bit of the INTCON register is set. The ZCD interrupt can be made high or low priority by setting or clearing the ZCDIP bit of the IPRx register.
To fully enable the interrupt, the following bits must be set:

- ZCDIE bit of the PIEx register
- INTP bit for rising edge detection
- INTN bit for falling edge detection
- PEIE and GIE bits of the INTCON register

Changing the POL bit will cause an interrupt, regardless of the level of the SEN bit.
The ZCDIF bit of the PIRx register must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

### 23.5 Correction for $\mathbf{Z}_{\text {CPINV }}$ Offset

The actual voltage at which the ZCD switches is the reference voltage at the non-inverting input of the ZCD op amp. For external voltage source waveforms other than square waves, this voltage offset from zero causes the zero-cross event to occur either too early or too late.

### 23.5.1 Correction by AC Coupling

When the external voltage source is sinusoidal, the effects of the $Z_{\text {CPINV }}$ offset can be eliminated by isolating the external voltage source from the ZCD pin with a capacitor, in addition to the voltage reducing resistor. The capacitor will cause a phase shift resulting in the ZCD output switch in advance of the actual zero crossing event. The phase shift will be the same for both rising and falling zero crossings, which can be compensated for by either delaying the CPU response to the ZCD switch by a timer or other means, or selecting a capacitor value large enough that the phase shift is negligible.
To determine the series resistor and capacitor values for this configuration, start by computing the impedance, $Z$, to obtain a peak current of $300 \mu \mathrm{~A}$. Next, arbitrarily select a suitably large non-polar capacitor and compute its reactance, Xc , at the external voltage source frequency. Finally, compute the series resistor, capacitor peak voltage, and phase shift by the formulas shown below.
When this technique is used and the input signal is not present, the ZCD will tend to oscillate. To avoid this oscillation, connect the ZCD pin to $\mathrm{V}_{\mathrm{DD}}$ or GND with a high-impedance resistor such as 200 K .

## Equation 23-2. R-C Equations

$\mathrm{V}_{\text {PEAK }}=$ external voltage source peak voltage
$\mathrm{f}=$ external voltage source frequency
$C$ = series capacitor
$R=$ series resistor
$\mathrm{V}_{\mathrm{C}}=$ Peak capacitor voltage
$\Phi=$ Capacitor induced zero crossing phase advance in radians
$\mathrm{T}_{\Phi}=$ Time ZC event occurs before actual zero crossing
$Z=\frac{V_{\text {PEAK }}}{3 \times 10^{-4}}$
$X_{C}=\frac{1}{2 \pi f C}$
$R=\sqrt{Z^{2}-X_{C}^{2}}$
$V_{C}=X_{C}\left(3 \times 10^{-4}\right)$
$\Phi=\tan ^{-1} \theta\left(\frac{X_{C}}{R}\right)$
$T_{\Phi}=\frac{\Phi}{2 \pi f}$

Equation 23-3. R-C Calcuation Example
$V_{r m s}=120$
$V_{P E A K}=V_{r m s} \times \sqrt{2}=169.7$
$f=60 \mathrm{~Hz}$
$C=0.1 \mu F$
$Z=\frac{V_{P E A K}}{3 \times 10^{-4}}=\frac{169.7}{3 \times 10^{-4}}=565.7 \mathrm{k} \Omega$
$X_{C}=\frac{1}{2 \pi f C}=\frac{1}{2 \pi \times 60 \times 10^{-7}}=26.53 \mathrm{k} \Omega$
$R=\sqrt{Z^{2}-X_{C}{ }^{2}}=565.1 \mathrm{k} \Omega$ (computed)
$R_{a}=560 k \Omega$ (used)
$Z_{R}=\sqrt{R_{a}{ }^{2}+X_{C}{ }^{2}}=560.6 \mathrm{k} \Omega$
$I_{P E A K}=\frac{V_{P E A K}}{Z_{R}}=302.7 \times 10^{-6} A$
$V_{C}=X_{C} \times I_{P E A K}=8.0 \mathrm{~V}$
$\Phi=\tan ^{-1} \theta\left(\frac{X_{C}}{R}\right)=0.047$ radians
$T_{\Phi}=\frac{\Phi}{2 \pi f}=125.6 \mu \mathrm{~s}$

### 23.5.2 Correction By Offset Current

When the waveform is varying relative to $V_{S S}$, then the zero cross is detected too early as the waveform falls and too late as the waveform rises. When the waveform is varying relative to $\mathrm{V}_{\mathrm{DD}}$, then the zero cross is detected too late as the waveform rises and too early as the waveform falls. The actual offset time can be determined for sinusoidal waveforms with the corresponding equations shown below.

## Equation 23-4. ZCD Event Offset

When External Voltage source is relative to $\mathrm{V}_{\mathrm{SS}}$
$T_{\text {offset }}=\frac{\sin ^{-1}\left(\frac{Z_{\text {CPINV }}}{V_{\text {PEAK }}}\right)}{2 \pi f}$
When External Voltage source is relative to $\mathrm{V}_{\mathrm{DD}}$
$T_{\text {offset }}=\frac{\sin ^{-1}\left(\frac{V_{D D}-Z_{\text {CPINV }}}{V_{\text {PEAK }}}\right)}{2 \pi f}$

This offset time can be compensated for by adding a pull-up or pull-down biasing resistor to the ZCD pin. A pull-up resistor is used when the external voltage source is varying relative to $\mathrm{V}_{\mathrm{Ss}}$. A pull-down resistor is used when the voltage is varying relative to $V_{D D}$. The resistor adds a bias to the ZCD pin so that the target external voltage source must go to zero to pull the pin voltage to the $Z_{\text {CPINV }}$ switching voltage. The pull-up or pull-down value can be determined with the equations shown below.

Equation 23-5. ZCD Pull-up/Pull-down Resistor
When External Voltage source is relative to $\mathrm{V}_{\mathrm{SS}}$
$R_{\text {pullup }}=\frac{R_{\text {SERIES }}\left(V_{\text {pullup }}-Z_{\text {CPINV }}\right)}{Z_{\text {CPINV }}}$
When External Voltage source is relative to $\mathrm{V}_{\mathrm{DD}}$
$R_{\text {pulldown }}=\frac{R_{\text {SERIES }}\left(Z_{\text {CPINV }}\right)}{\left(V_{D D}-Z_{\text {CPINV }}\right)}$

### 23.6 Handling $V_{\text {PEAK }}$ Variations

If the peak amplitude of the external voltage is expected to vary, the series resistor must be selected to keep the ZCD current source and sink below the design maximum range of $\pm 600 \mu \mathrm{~A}$ and above a reasonable minimum range. A general rule of thumb is that the maximum peak voltage can be no more than six times the minimum peak voltage. To ensure that the maximum current does not exceed $\pm 600 \mu \mathrm{~A}$ and the minimum is at least $\pm 100 \mu \mathrm{~A}$, compute the series resistance as shown in Equation 23-6. The compensating pull-up for this series resistance can be determined with the equations shown in Equation 23-5 because the pull-up value is independent from the peak voltage.

Equation 23-6. Series $\mathbf{R}$ for $\mathbf{V}$ range
$R_{\text {SERIES }}=\frac{V_{M A X_{-} P E A K}+V_{M I N_{-} P E A K}}{7 \times 10^{-4}}$

### 23.7 Operation During Sleep

The ZCD current sources and interrupts are unaffected by Sleep.

### 23.8 Effects of a Reset

The ZCD circuit can be configured to default to the active or inactive state on Power-on-Reset (POR). When the $\overline{Z C D}$ Configuration bit is cleared, the ZCD circuit will be active at POR. When the $\overline{Z C D}$ Configuration bit is set, the SEN bit must be set to enable the ZCD module.

### 23.9 Disabling the ZCD Module

The ZCD module can be disabled in two ways:

1. The $\overline{Z C D}$ configuration bit disables the $Z C D$ module when set. When this is the case then the ZCD module will be enabled by setting the SEN bit. When the $\overline{Z C D}$ bit is clear, the ZCD is always enabled and the SEN bit has no effect.
2. The ZCD can also be disabled using the ZCDMD bit of the PMDx register. This is subject to the status of the $\overline{Z C D}$ bit.

### 23.10 Register Summary: ZCD Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F32 | ZCDCON | 7:0 | SEN | OUT | POL |  | INTP | INTN |

### 23.11 Register Definitions: ZCD Control

Long bit name prefixes for the ZCD peripherals are shown in the table below. Refer to the "Long Bit Names Section" for more information.

Table 23-1. ZCD Long Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| ZCD | ZCD |

## Related Links

Long Bit Names
Long Bit Names

### 23.11.1 ZCDCON

Name: ZCDCON
Offset: 0xF32

Zero-Cross Detect Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SEN |  | OUT | POL |  |  | INTP | INTN |
| Access | R/W |  | RO | R/W |  |  | R/W | R/W |
| Reset | 0 |  | x | 0 |  |  | 0 | 0 |

Bit 7 - SEN Zero-Cross Detect Software Enable bit This bit is ignored when ZCD fuse is cleared.

| Value | Condition | Description |
| :--- | :--- | :--- |
| X | ZCD Config fuse $=0$ | Zero-cross detect is always enabled. ZCD. This bit is ignored. source <br> and sink current. |
| 1 | ZCD Config fuse $=1$ | Zero-cross detect is enabled. ZCD pin is forced to output to source <br> and sink current. |
| 0 | ZCD Config fuse $=1$ | Zero-cross detect is disabled. ZCD pin operates according to PPS and <br> TRIS controls. |

Bit 5 - OUT Zero-Cross Detect Data Output bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | POL $=0$ | ZCD pin is sinking current |
| 0 | $P O L=0$ | ZCD pin is sourcing current |
| 1 | $P O L=1$ | ZCD pin is sourcing current |
| 0 | $P O L=1$ | ZCD pin is sinking current |

Bit 4 - POL Zero-Cross Detect Polarity bit

| Value | Description |
| :--- | :--- |
| 1 | ZCD logic output is inverted |
| 0 | ZCD logic output is not inverted |

Bit 1 - INTP Zero-Cross Detect Positive-Going Edge Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | ZCDIF bit is set on low-to-high ZCD_output transition |
| 0 | ZCDIF bit is unaffected by low-to-high ZCD_output transition |

Bit 0 - INTN Zero-Cross Detect Negative-Going Edge Interrupt Enable bit

| Value | Description |
| :--- | :--- |
| 1 | ZCDIF bit is set on high-to-low ZCD_output transition |
| 0 | ZCDIF bit is unaffected by high-to-low ZCD_output transition |

## 24. (CWG) Complementary Waveform Generator Module

The Complementary Waveform Generator (CWG) produces half-bridge, full-bridge, and steering of PWM waveforms. It is backwards compatible with previous CCP functions. The PIC18(L)F26/45/46K40 family has 1 instance(s) of the CWG module.

The CWG has the following features:

- Six operating modes:
- Synchronous Steering mode
- Asynchronous Steering mode
- Full-Bridge mode, Forward
- Full-Bridge mode, Reverse
- Half-Bridge mode
- Push-Pull mode
- Output polarity control
- Output steering
- Independent 6-bit rising and falling event dead-band timers
- Clocked dead band
- Independent rising and falling dead-band enables
- Auto-shutdown control with:
- Selectable shutdown sources
- Auto-restart option
- Auto-shutdown pin override control


### 24.1 Fundamental Operation

The CWG generates two output waveforms from the selected input source.
The off-to-on transition of each output can be delayed from the on-to-off transition of the other output, thereby, creating a time delay immediately where neither output is driven. This is referred to as dead time and is covered in Dead-Band Control.

It may be necessary to guard against the possibility of circuit faults or a feedback event arriving too late or not at all. In this case, the active drive must be terminated before the Fault condition causes damage. This is referred to as auto-shutdown and is covered in Auto-Shutdown.

### 24.2 Operating Modes

The CWG module can operate in six different modes, as specified by the MODE bits:

- Half-Bridge mode
- Push-Pull mode
- Asynchronous Steering mode
- Synchronous Steering mode
- Full-Bridge mode, Forward
- Full-Bridge mode, Reverse

All modes accept a single pulse data input, and provide up to four outputs as described in the following sections.

All modes include auto-shutdown control as described in Auto-Shutdown

Important: Except as noted for Full-Bridge mode (Full-Bridge Modes), mode changes should only be performed while $\mathrm{EN}=0$.

### 24.2.1 Half-Bridge Mode

In Half-Bridge mode, two output signals are generated as true and inverted versions of the input as illustrated in Figure 24-1. A non-overlap (dead-band) time is inserted between the two outputs to prevent shoot-through current in various power supply applications. Dead-band control is described in Dead-Band Control. The output steering feature cannot be used in this mode. A basic block diagram of this mode is shown in Figure 24-2.
The unused outputs CWGxC and CWGxD drive similar signals, with polarity independently controlled by the POLC and POLD bits, respectively.
Figure 24-1. CWG Half-Bridge Mode Operation


Note: CWGx_rising_src $=$ CCP1_out, CWGx_falling_src $=\sim$ CCP1_out

Figure 24-2. Simplified CWG Block Diagram (Half-Bridge Mode, MODE<2:0> = 100)


### 24.2.2 Push-Pull Mode

In Push-Pull mode, two output signals are generated, alternating copies of the input as illustrated in Figure 24-3. This alternation creates the push-pull effect required for driving some transformer-based
power supply designs. Steering modes are not used in Push-Pull mode. A basic block diagram for the Push-Pull mode is shown in Figure 24-4.

The push-pull sequencer is reset whenever $\mathrm{EN}=0$ or if an auto-shutdown event occurs. The sequencer is clocked by the first input pulse, and the first output appears on CWG1A.

The unused outputs CWGxC and CWGxD drive copies of CWGxA and CWGxB, respectively, but with polarity controlled by the POLC and POLD bits of the CWGxCON1 register, respectively.

Figure 24-3. CWG Push-Pull Mode Operation


Figure 24-4. Simplified CWG Block Diagram (Push-Pull Mode, MODE<2:0> = 101)


### 24.2.3 Full-Bridge Modes

In Forward and Reverse Full-Bridge modes, three outputs drive static values while the fourth is modulated by the input data signal. The mode selection may be toggled between forward and reverse by toggling the MODE<0> bit of the CWGxCON0 while keeping MODE<2:1> static, without disabling the CWG module. When connected, as shown in Figure $24-5$, the outputs are appropriate for a full-bridge
motor driver. Each CWG output signal has independent polarity control, so the circuit can be adapted to high-active and low-active drivers. A simplified block diagram for the Full-Bridge modes is shown in Figure 24-6.
Figure 24-5. Example of Full-Bridge Application


Figure 24-6. Simplified CWG Block Diagram (Forward and Reverse Full-Bridge Modes)


In Forward Full-Bridge mode (MODE = 010), CWGxA is driven to its active state, CWGxB and CWGxC are driven to their inactive state, and CWGxD is modulated by the input signal, as shown in Figure 24-7. In Reverse Full-Bridge mode (MODE = 011), CWGxC is driven to its active state, CWGxA and CWGxD are driven to their inactive states, and CWG1B is modulated by the input signal, as shown in Figure 24-7.

## PIC18(L)F26/45/46K40

In Full-Bridge mode, the dead-band period is used when there is a switch from forward to reverse or viceversa. This dead-band control is described in Dead-Band Control, with additional details in Rising Edge and Reverse Dead Band and Falling Edge and Forward Dead Band. Steering modes are not used with either of the Full-Bridge modes. The mode selection may be toggled between forward and reverse toggling the MODE<0> bit of the CWGxCON0 while keeping MODE<2:1> static, without disabling the CWG module.

Figure 24-7. Example of Full-Bridge Output


## Note:

1. A rising CWG data input creates a rising event on the modulated output.
2. Output signals shown as active-high; all POLy bits are clear.

### 24.2.3.1 Direction Change in Full-Bridge Mode

In Full-Bridge mode, changing MODE controls the forward/reverse direction. Direction changes occur on the next rising edge of the modulated input.

A direction change is initiated in software by changing the MODE bits. The sequence is illustrated in Figure 24-8.

- The associated active output CWGxA and the inactive output CWGxC are switched to drive in the opposite direction.
- The previously modulated output CWGxD is switched to the inactive state, and the previously inactive output CWGxB begins to modulate.
- CWG modulation resumes after the direction-switch dead band has elapsed.


### 24.2.3.2 Dead-Band Delay in Full-Bridge Mode

Dead-band delay is important when either of the following conditions is true:

1. The direction of the CWG output changes when the duty cycle of the data input is at or near 100\%, or
2. The turn-off time of the power switch, including the power device and driver circuit, is greater than the turn-on time.

The dead-band delay is inserted only when changing directions, and only the modulated output is affected. The statically-configured outputs (CWGxA and CWGxC) are not afforded dead band, and switch essentially simultaneously.

The following figure shows an example of the CWG outputs changing directions from forward to reverse, at near $100 \%$ duty cycle. In this example, at time t1, the output of CWGxA and CWGxD become inactive, while output CWGxC becomes active. Since the turn-off time of the power devices is longer than the turnon time, a shoot-through current will flow through power devices QC and QD for the duration of ' t '. The same phenomenon will occur to power devices QA and QB for the CWG direction change from reverse to forward.

When changing the CWG direction at high duty cycle is required for an application, two possible solutions for eliminating the shoot-through current are:

1. Reduce the CWG duty cycle for one period before changing directions.
2. Use switch drivers that can drive the switches off faster than they can drive them on.

Figure 24-8. Example of PWM Direction Change at Near 100\% Duty Cycle


### 24.2.4 Steering Modes

In both Synchronous and Asynchronous Steering modes, the modulated input signal can be steered to any combination of four CWG outputs. A fixed-value will be presented on all the outputs not used for the PWM output. Each output has independent polarity, steering, and shutdown options. Dead-band control is not used in either steering mode.

Figure 24-9. Simplified CWG Block Diagram (Output Steering Modes)


For example, when STRA = 0 then the corresponding pin is held at the level defined by OVRA. When STRA $=1$, then the pin is driven by the modulated input signal.

The POLy bits control the signal polarity only when STRy $=1$.

The CWG auto-shutdown operation also applies in Steering modes as described in Auto-Shutdown". An auto-shutdown event will only affect pins that have STRy $=1$.

### 24.2.4.1 Synchronous Steering Mode

In Synchronous Steering mode (MODE =001), changes to steering selection registers take effect on the next rising edge of the modulated data input (see figure below). In Synchronous Steering mode, the output will always produce a complete waveform.
$\because$
Important: Only the STRx bits are synchronized; the OVRx bits are not synchronized.

Figure 24-10. Example of Synchronous Steering (MODE $=001$ )


### 24.2.4.2 Asynchronous Steering Mode

In Asynchronous mode (MODE $=000$ ), steering takes effect at the end of the instruction cycle that writes to STRx. In Asynchronous Steering mode, the output signal may be an incomplete waveform (see figure below). This operation may be useful when the user firmware needs to immediately remove a signal from the output pin.

Figure 24-11. Example of Asynchronous Steering (MODE = 000)


### 24.3 Start-up Considerations

The application hardware must use the proper external pull-up and/or pull-down resistors on the CWG output pins. This is required because all I/O pins are forced to high-impedance at Reset.

The polarity control bits (POLy) allow the user to choose whether the output signals are active-high or active-low.

### 24.4 Clock Source

The clock source is used to drive the dead-band timing circuits. The CWG module allows the following clock sources to be selected:

- Fosc (system clock)
- HFINTOSC

When the HFINTOSC is selected, the HFINTOSC will be kept running during Sleep. Therefore, CWG modes requiring dead band can operate in Sleep, provided that the CWG data input is also active during Sleep. The clock sources are selected using the CS bit. The system clock Fosc, is disabled in Sleep and thus dead-band control cannot be used.

### 24.5 Selectable Input Sources

The CWG generates the output waveforms from the input sources which are selected with the ISM bits as shown below.

Table 24-1. CWG Data Input Sources

| ISM | Data Source |
| :--- | :--- |
| 111 | DSM_out |
| 110 | CMP2_out |
| 101 | CMP1_out |
| 100 | PWM4_out |
| 011 | PWM3_out |
| 010 | CCP2_out |
| 001 | CCP1_out |
| 000 | Pin selected by CWGxPPS |

### 24.6 Output Control

### 24.6.1 CWG Outputs

Each CWG output can be routed to a Peripheral Pin Select (PPS) output via the RxyPPS register.

## Related Links

(PPS) Peripheral Pin Select Module

### 24.6.2 Polarity Control

The polarity of each CWG output can be selected independently. When the output polarity bit is set, the corresponding output is active-high. Clearing the output polarity bit configures the corresponding output as active-low. However, polarity does not affect the override levels. Output polarity is selected with the POLy bits. Auto-shutdown and steering options are unaffected by polarity.

### 24.7 Dead-Band Control

The dead-band control provides non-overlapping PWM signals to prevent shoot-through current in PWM switches. Dead-band operation is employed for Half-Bridge and Full-Bridge modes. The CWG contains two 6-bit dead-band counters. One is used for the rising edge of the input source control in Half-Bridge mode or for reverse dead-band Full-Bridge mode. The other is used for the falling edge of the input source control in Half-Bridge mode or for forward dead band in Full-Bridge mode.

Dead band is timed by counting CWG clock periods from zero up to the value in the rising or falling deadband counter registers.

### 24.7.1 Dead-Band Functionality in Half-Bridge mode

In Half-Bridge mode, the dead-band counters dictate the delay between the falling edge of the normal output and the rising edge of the inverted output. This can be seen in Figure 24-1.

### 24.7.2 Dead-Band Functionality in Full-Bridge mode

In Full-Bridge mode, the dead-band counters are used when undergoing a direction change. The MODE $<0>$ bit can be set or cleared while the CWG is running, allowing for changes from Forward to Reverse mode. The CWGxA and CWGxC signals will change immediately upon the first rising input edge following a direction change, but the modulated signals (CWGxB or CWGxD, depending on the direction of the change) will experience a delay dictated by the dead-band counters.

### 24.8 Rising Edge and Reverse Dead Band

In Half-Bridge mode, the rising edge dead band delays the turn-on of the CWGxA output after the rising edge of the CWG data input. In Full-Bridge mode, the reverse dead-band delay is only inserted when changing directions from Forward mode to Reverse mode, and only the modulated output CWG×B is affected.

The CWGxDBR register determines the duration of the dead-band interval on the rising edge of the input source signal. This duration is from 0 to 64 periods of the CWG clock.

Dead band is always initiated on the edge of the input source signal. A count of zero indicates that no dead band is present.

If the input source signal reverses polarity before the dead-band count is completed, then no signal will be seen on the respective output.

The CWGxDBR register value is double-buffered. When EN $=0$, the buffer is loaded when CWG1DBR is written. When $\mathrm{EN}=1$, then the buffer will be loaded at the rising edge following the first falling edge of the data input, after the LD bit is set. Refer to the following figure for an example.

Figure 24-12. Dead-Band Operation, CWGxDBR $=0 \times 01, \mathrm{CWGxDBF}=0 \times 02$


### 24.9 Falling Edge and Forward Dead Band

In Half-Bridge mode, the falling edge dead band delays the turn-on of the CWGxB output at the falling edge of the CWG data input. In Full-Bridge mode, the forward dead-band delay is only inserted when changing directions from Reverse mode to Forward mode, and only the modulated output CWGxD is affected.

The CWGxDBF register determines the duration of the dead-band interval on the falling edge of the input source signal. This duration is from zero to 64 periods of CWG clock.

Dead-band delay is always initiated on the edge of the input source signal. A count of zero indicates that no dead band is present.

If the input source signal reverses polarity before the dead-band count is completed, then no signal will be seen on the respective output.

The CWGxDBF register value is double-buffered. When $\mathrm{EN}=0$, the buffer is loaded when CWGxDBF is written. When EN = 1, then the buffer will be loaded at the rising edge following the first falling edge of the data input after the LD is set. Refer to the following figure for an example.

Figure 24-13. Dead-Band Operation, CWGxDBR $=0 \times 03$, CWGxDBF $=0 \times 06$, Source Shorter Than Dead Band


### 24.10 Dead-Band Jitter

When the rising and falling edges of the input source are asynchronous to the CWG clock, it creates jitter in the dead-band time delay. The maximum jitter is equal to one CWG clock period. Refer to the equations below for more details.

## Equation 24-1. Dead-Band Delay Time Calculation

$T_{D E A D-B A N D \_M I N}=\frac{1}{F_{C W G \_C L O C K}} \cdot D B x<5: 0>$
$T_{D E A D-B A N D_{-} M A X}=\frac{1}{F_{C W G_{-} C L O C K}} \cdot D B x<5: 0>+1$
$T_{J I T T E R}=T_{D E A D-B A N D_{-} M A X}-T_{D E A D-B A N D_{-} M I N}$
$T_{\text {JITTER }}=\frac{1}{F_{C W G_{-} C L O C K}}$
$T_{D E A D-B A N D \_M A X}=T_{D E A D-B A N D \_M I N}+T_{\text {JITTER }}$

## Equation 24-2. Dead-Band Delay Example Calculation

$D B x<5: 0>=0 x 0 A=10$
$F_{C W G_{-} C L O C K}=8 \mathrm{MHz}$
$T_{\text {JITTER }}=\frac{1}{8 \mathrm{MHz}}=125 \mathrm{~ns}$
$T_{D E A D-B A N D \_M I N}=125 n s \cdot 10=125 \mu s$
$T_{D E A D-B A N D \_M A X}=1.25 \mu s+0.125 \mu s=1.37 \mu s$

### 24.11 Auto-Shutdown

Auto-shutdown is a method to immediately override the CWG output levels with specific overrides that allow for safe shutdown of the circuit. The shutdown state can be either cleared automatically or held until cleared by software. The auto-shutdown circuit is illustrated in the following figure.
Figure 24-16. CWG Shutdown Block Diagram


### 24.11.1 Shutdown

The shutdown state can be entered by either of the following two methods:

- Software generated
- External Input


### 24.11.1.1 Software Generated Shutdown

Setting the SHUTDOWN bit will force the CWG into the shutdown state.
When the auto-restart is disabled, the shutdown state will persist as long as the SHUTDOWN bit is set.
When auto-restart is enabled, the SHUTDOWN bit will clear automatically and resume operation on the next rising edge event. The SHUTDOWN bit indicates when a shutdown condition exists. The bit may be set or cleared in software or by hardware.

### 24.11.1.2 External Input Source

External shutdown inputs provide the fastest way to safely suspend CWG operation in the event of a Fault condition. When any of the selected shutdown inputs goes active, the CWG outputs will immediately go to the selected override levels without software delay. The override levels are selected by the LSBD and LSAC bits. Several input sources can be selected to cause a shutdown condition. All input sources are active-low. The shutdown input sources are individually enabled by the ASyE bits as shown in the following table:

Table 24-2. Shutdown Sources

| ASyE | Source |
| :--- | :--- |
| AS5E | CMP2_out (low causes shutdown) |
| AS4E | CMP1_out (low causes shutdown) |
| AS3E | TMR6_postscaled (high causes shutdown) |
| AS2E | TMR4_postscaled (high causes shutdown) |
| AS1E | TMR2_postscaled (high causes shutdown) |
| AS0E | Pin selected by CWGxPPS (low causes shutdown) |

Important: Shutdown inputs are level sensitive, not edge sensitive. The shutdown state cannot be cleared, except by disabling auto-shutdown, as long as the shutdown input level persists.

### 24.11.1.3 Pin Override Levels

The levels driven to the CWG outputs during an auto-shutdown event are controlled by the LSBD and LSAC bits. The LSBD bits control CWG1B/D output levels, while the LSAC bits control the CWG1A/C output levels.

### 24.11.1.4 Auto-Shutdown Interrupts

When an auto-shutdown event occurs, either by software or hardware setting SHUTDOWN, the CWG1IF flag bit of the PIRx register is set.

## Related Links

PIR7

### 24.11.2 Auto-Shutdown Restart

After an auto-shutdown event has occurred, there are two ways to resume operation:

- Software controlled
- Auto-restart

In either case, the shutdown source must be cleared before the restart can take place. That is, either the shutdown condition must be removed, or the corresponding ASyE bit must be cleared.

### 24.11.2.1 Software-Controlled Restart

When the REN bit is clear (REN = 0), the CWG module must be restarted after an auto-shutdown event through software.

Once all auto-shutdown sources are removed, the software must clear SHUTDOWN. Once SHUTDOWN is cleared, the CWG module will resume operation upon the first rising edge of the CWG data input.

Important: The SHUTDOWN bit cannot be cleared in software if the auto-shutdown condition is still present.

Figure 24-17. SHUTDOWN FUNCTIONALITY, AUTO-RESTART DISABLED (REN = 0, LSAC = 01, LSBD = 01)


### 24.11.2.2 Auto-Restart

When the REN bit is set (REN = 1), the CWG module will restart from the shutdown state automatically.
Once all auto-shutdown conditions are removed, the hardware will automatically clear SHUTDOWN. Once SHUTDOWN is cleared, the CWG module will resume operation upon the first rising edge of the CWG data input.

5
Important: The SHUTDOWN bit cannot be cleared in software if the auto-shutdown condition is still present.

Figure 24-18. SHUTDOWN FUNCTIONALITY, AUTO-RESTART ENABLED (REN = 1, LSAC = 01, LSBD = 01)


### 24.12 Operation During Sleep

The CWG module operates independently from the system clock and will continue to run during Sleep, provided that the clock and input sources selected remain active.

The HFINTOSC remains active during Sleep when all the following conditions are met:

- CWG module is enabled
- Input source is active
- HFINTOSC is selected as the clock source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and the CWG clock source, when the CWG is enabled and the input source is active, then the CPU will go idle during Sleep, but the HFINTOSC will remain active and the CWG will continue to operate. This will have a direct effect on the Sleep mode current.

### 24.13 Configuring the CWG

1. Ensure that the TRIS control bits corresponding to CWG outputs are set so that all are configured as inputs, ensuring that the outputs are inactive during setup. External hardware should ensure that pin levels are held to safe levels.
2. Clear the EN bit, if not already cleared.
3. Configure the MODE bits to set the output operating mode.
4. Configure the POLy bits to set the output polarities.
5. Configure the ISM bits to select the data input source.
6. If a steering mode is selected, configure the STRy bits to select the desired output on the CWG outputs.
7. Configure the LSBD and LSAC bits to select the auto-shutdown output override states (this is necessary even if not using auto-shutdown because start-up will be from a shutdown state).
8. If auto-restart is desired, set the REN bit.
9. If auto-shutdown is desired, configure the ASyE bits to select the shutdown source.
10. Set the desired rising and falling dead-band times with the CWGxDBR and CWGxDBF registers.
11. Select the clock source with the CS bits.
12. Set the EN bit to enable the module.
13. Clear the TRIS bits that correspond to the CWG outputs to set them as outputs.

If auto-restart is to be used, set the REN bit and the SHUTDOWN bit will be cleared automatically. Otherwise, clear the SHUTDOWN bit in software to start the CWG.

### 24.14 Register Summary - CWG Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F40 | CWG1CLKCON | 7:0 |  |  |  |  |  |  |  | CS |
| 0x0F41 | CWG1ISM | 7:0 |  |  |  |  |  | ISM[2:0] |  |  |
| 0x0F42 | CWG1DBR | 7:0 |  |  | DBR[5:0] |  |  |  |  |  |
| 0x0F43 | CWG1DBF | 7:0 |  |  | DBF[5:0] |  |  |  |  |  |
| 0x0F44 | CWG1CON0 | 7:0 | EN | LD |  |  |  | MODE[2:0] |  |  |
| 0x0F45 | CWG1CON1 | 7:0 |  |  | IN |  | POLD | POLC | POLB | POLA |
| 0x0F46 | CWG1AS0 | 7:0 | SHUTDOWN | REN | LSBD[1:0] |  | LSAC[1:0] |  |  |  |
| 0x0F47 | CWG1AS1 | 7:0 |  |  | AS5E | AS4E | AS3E | AS2E | AS1E | ASOE |
| 0x0F48 | CWG1STR | 7:0 | OVRD | OVRC | OVRB | OVRA | STRD | STRC | STRB | STRA |

### 24.15 Register Definitions: CWG Control

Long bit name prefixes for the CWG peripherals are shown in the table below. Refer to the "Long Bit Names Section" for more information.

Table 24-3. CWG Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| CWG1 | CWG1 |

## Related Links

Long Bit Names

### 24.15.1 CWGxCONO

Name: CWGxCONO
Offset: 0x0F44

CWG Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EN | LD |  |  |  | MODE[2:0] |  |  |
| Access | R/W | R/W/HC |  |  |  | R/W | R/W | R/W |
| Reset | 0 | 0 |  |  |  | 0 | 0 | 0 |

Bit 7 - EN CWG1 Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Module is enabled |
| 0 | Module is disabled |

Bit 6 - LD CWG1 Load Buffers bit ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Dead-band count buffers to be loaded on CWG data rising edge, following first falling edge <br> after this bit is set |
| 0 | Buffers remain unchanged |

Bits 2:0 - MODE[2:0] CWG1 Mode bits

| Value | Description |
| :--- | :--- |
| 111 | Reserved |
| 110 | Reserved |
| 101 | CWG outputs operate in Push-Pull mode |
| 100 | CWG outputs operate in Half-Bridge mode |
| 011 | CWG outputs operate in Reverse Full-Bridge mode |
| 010 | CWG outputs operate in Forward Full-Bridge mode |
| 001 | CWG outputs operate in Synchronous Steering mode |
| 000 | CWG outputs operate in Asynchronous Steering mode |

## Note:

1. This bit can only be set after $\mathrm{EN}=1$; it cannot be set in the same cycle when EN is set.

### 24.15.2 CWGxCON1

Name: CWGxCON1
Offset: 0x0F45

CWG Control Register 1


Bit 5 - IN CWG Input Value bit (read-only)

| Value | Description |
| :--- | :--- |
| 1 | CWG input is a logic 1 |
| 0 | CWG input is a logic 0 |

Bits 0, 1, 2, 3 - POLy CWG Output 'y' Polarity bit

| Value | Description |
| :--- | :--- |
| 1 | Signal output is inverted polarity |
| 0 | Signal output is normal polarity |

### 24.15.3 CWGxCLKCON

Name: CWGxCLKCON
Offset: 0x0F40

CWGx Clock Input Selection Register


Bit 0-CS Clock Source
CWG Clock Source Selection Select bits

| Value | Description |
| :--- | :--- |
| 1 | HFINTOSC (remains operating during Sleep) |
| 0 | FOSC |

### 24.15.4 CWGxISM

Name: CWGxISM
Offset: 0x0F41

CWGx Input Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | ISM[2:0] |  |  |
| Access |  |  |  |  |  | R/W | R/W | R/W |
| Reset |  |  |  |  |  | 0 | 0 | 0 |

Bits 2:0 - ISM[2:0] CWG Data Input Source Select bits
Table 24-4. CWG Data Input Sources

| ISM | Data Source |
| :--- | :--- |
| 111 | DSM_out |
| 110 | CMP2_out |
| 101 | CMP1_out |
| 100 | PWM4_out |
| 011 | PWM3_out |
| 010 | CCP2_out |
| 001 | CCP1_out |
| 000 | Pin selected by CWGxPPS |

### 24.15.5 CWGxSTR

Name: CWGxSTR
Offset: 0x0F48

CWG Steering Control Register (1)

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OVRD | OVRC | OVRB | OVRA | STRD | STRC | STRB | STRA |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 4, 5, 6, 7 - OVRy Steering Data OVR'y' bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| $x$ | STRy $=1$ | CWGx'y' output has the CWG data input waveform with polarity <br> control from POLy bit |
| 1 | STRy $=0$ and POLy $=x$ | CWG'y' output is high |
| 0 | STRy $=0$ and POLy $=x$ | CWG $x^{\prime} y^{\prime}$ 'output is low |

Bits 0, 1, 2, 3-STRy STR'y' Steering Enable bit ${ }^{(2)}$

## Value Description

| 1 | CWGx'y' output has the CWG data input waveform with polarity control from POLy bit |
| :--- | :--- |
| 0 | CWGx'y' output is assigned to value of OVRy bit |

## Note:

1. The bits in this register apply only when MODE $=$ ' 00 x ' (CWGxCONO, Steering modes).
2. This bit is double-buffered when MODE $=' 001 '$.

### 24.15.6 CWGxAS0

Name: CWGxAS0
Offset: 0x0F46

CWG Auto-Shutdown Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SHUTDOWN | REN | LSBD[1:0] |  | LSAC[1:0] |  |  |  |
| Access | R/W/HS/HC | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset | 0 | 0 | 0 | 1 | 0 | 1 |  |  |

Bit 7 - SHUTDOWN Auto-Shutdown Event Status bit ${ }^{(1,2)}$

| Value | Description |
| :--- | :--- |
| 1 | An auto-shutdown state is in effect |
| 0 | No auto-shutdown event has occurred |

Bit 6 - REN Auto-Restart Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Auto-restart is enabled |
| 0 | Auto-restart is disabled |

Bits 5:4 - LSBD[1:0] CWGxB and CWGxD Auto-Shutdown State Control bits

| Value | Description |
| :--- | :--- |
| 11 | A logic ‘ 1 ' is placed on $C W G \times B / D$ when an auto-shutdown event occurs. |
| 10 | A logic ' 0 ' is placed on $C W G \times B / D$ when an auto-shutdown event occurs. |
| 01 | Pin is tri-stated on CWGxB/D when an auto-shutdown event occurs. |$.$| The inactive state of the pin, including polarity, is placed on $C W G \times B / D$ after the required |
| :--- |
| dead-band interval when an auto-shutdown event occurs. |

Bits 3:2 - LSAC[1:0] CWGxA and CWGxC Auto-Shutdown State Control bits

| Value | Description |
| :--- | :--- |
| 11 | A logic ' 1 ' is placed on $C W G \times A / C$ when an auto-shutdown event occurs. |
| 10 | A logic ' 0 ' is placed on $C W G \times A / C$ when an auto-shutdown event occurs. |
| 01 | Pin is tri-stated on CWG $\times A / C$ when an auto-shutdown event occurs. |$.$| The inactive state of the pin, including polarity, is placed on $C W G \times A / C$ after the required |
| :--- |
| dead-band interval when an auto-shutdown event occurs. |

## Note:

1. This bit may be written while $\mathrm{EN}=0$ (CWGxCONO), to place the outputs into the shutdown configuration.
2. The outputs will remain in auto-shutdown state until the next rising edge of the CWG data input after this bit is cleared.

### 24.15.7 CWGxAS1

Name: CWGxAS1
Offset: 0x0F47

CWG Auto-Shutdown Control Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | AS5E | AS4E | AS3E | AS2E | AS1E | ASOE |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 0, 1, 2, 3, 4, 5 - ASyE CWG Auto-shutdown Source ASyE Enable bit(1)
Table 24-5. Shutdown Sources

| ASyE | Source |
| :---: | :--- |
| AS5E | CMP2_out (low causes shutdown) |
| AS4E | CMP1_out (low causes shutdown) |
| AS3E | TMR6_postscaled (high causes shutdown) |
| AS2E | TMR4_postscaled (high causes shutdown) |
| AS1E | TMR2_postscaled (high causes shutdown) |
| AS0E | Pin selected by CWGxPPS (low causes shutdown) |


| Value | Description |
| :--- | :--- |
| 1 | Auto-shutdown for source ASyE is enabled |
| 0 | Auto-shutdown for source ASyE is disabled |

Note: This bit may be written while $\mathrm{EN}=0$ (CWGxCON0), to place the outputs into the shutdown configuration.
The outputs will remain in auto-shutdown state until the next rising edge of the CWG data input after this bit is cleared.

### 24.15.8 CWGxDBR

Name: CWGxDBR
Offset: 0x0F42

CWG Rising Dead-Band Count Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | DBR[5:0] |  |  |  |  |  |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | X | X | X | X | X | X |

Bits 5:0 - DBR[5:0] CWG Rising Edge Triggered Dead-Band Count bits
Reset States: POR/BOR = xxxxxx
All Other Resets = uuuuuu

| Value | Description |
| :--- | :--- |
| $n$ | Dead band is active no less than $n$, and no more than $n+1$, CWG clock periods after the <br> rising edge |
| 0 | 0 CWG clock periods. Dead-band generation is bypassed |

### 24.15.9 CWGxDBF

Name: CWGxDBF
Offset: 0x0F43

CWG Falling Dead-Band Count Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | DBF[5:0] |  |  |  |  |  |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | x | x | x | x | x | X |

Bits 5:0 - DBF[5:0] CWG Falling Edge Triggered Dead-Band Count bits
Reset States: POR/BOR = xxxxxx
All Other Resets = uuuuuu

| Value | Description |
| :--- | :--- |
| $n$ | Dead band is active no less than $n$, and no more than $n+1$, CWG clock periods after the <br> falling edge |
| 0 | 0 CWG clock periods. Dead-band generation is bypassed |

## 25. (DSM) Data Signal Modulator Module

The Data Signal Modulator (DSM) is a peripheral which allows the user to mix a data stream, also known as a modulator signal, with a carrier signal to produce a modulated output.

Both the carrier and the modulator signals are supplied to the DSM module either internally, from the output of a peripheral, or externally through an input pin.
The modulated output signal is generated by performing a logical "AND" operation of both the carrier and modulator signals and then provided to the MDOUT pin.
The carrier signal is comprised of two distinct and separate signals. A carrier high (CARH) signal and a carrier low (CARL) signal. During the time in which the modulator (MOD) signal is in a logic high state, the DSM mixes the carrier high signal with the modulator signal. When the modulator signal is in a logic low state, the DSM mixes the carrier low signal with the modulator signal.
Using this method, the DSM can generate the following types of Key Modulation schemes:

- Frequency-Shift Keying (FSK)
- Phase-Shift Keying (PSK)
- On-Off Keying (OOK)

Additionally, the following features are provided within the DSM module:

- Carrier Synchronization
- Carrier Source Polarity Select
- Programmable Modulator Data
- Modulated Output Polarity Select
- Peripheral Module Disable, which provides the ability to place the DSM module in the lowest power consumption mode

The figure below shows a Simplified Block Diagram of the Data Signal Modulator peripheral.

Figure 25-1. Simplified Block Diagram of the Data Signal Modulator


### 25.1 DSM Operation

The DSM module can be enabled by setting the EN bit in the MDCON0 register. Clearing the EN bit, disables the output of the module but retain the carrier and source signal selections. The module will
resume operation when the EN bit is set again. The output of the DSM module can be rerouted to several pins using the RxyPPS register. When the EN bit is cleared the output pin is held low.

### 25.2 Modulator Signal Sources

The modulator signal can be supplied from the following sources selected with the SRCS bits:
Table 25-1. MDSRC Selection MUX Connections

| SRCS<3:0> | Connection |
| :---: | :---: |
| $1110-1111$ | Reserved |
| 1101 | MSSP2 - SDO |
| 1100 | MSSP1 - SDO |
| 1011 | EUSART2 TX (TX/CK output) |
| 1010 | EUSART2 RX (DT output) |
| 1001 | EUSART1 TX (TX/CK output) |
| 1000 | EUSART1 RX (DT output) |
| 0111 | CMP2 OUT |
| 0110 | CMP1 OUT |
| 0101 | PWM4 OUT |
| 0011 | PWM3 OUT |
| 0010 | CCP2 OUT |
| 0001 | CCP1 OUT |
| 0000 |  |

### 25.3 Carrier Signal Sources

The carrier high signal and carrier low signal can be supplied from the following sources.
The carrier high signal is selected by configuring the CHS bits.
Table 25-2. MDCARH Source Selections

|  | MDCARH |  |
| :---: | :---: | :---: |
| CHS<2:0> | Connection |  |
| 111 | PWM4 OUT |  |
| 110 | PWM3 OUT |  |
| 101 | CCP2 OUT |  |
| 100 | CCP1 OUT |  |
| 011 | CLKREF output |  |


| MDCARH |  |
| :---: | :---: |
| CHS<2:0> | Connection |
| 010 | HFINTOSC |
| 001 | FOSC (system clock) |
| 000 | Pin selected by MDCARHPPS |

The carrier low signal is selected by configuring the CLS bits.
Table 25-3. MDCARL Source Selections

|  | MDCARL |  |
| :---: | :---: | :---: |
| CLS<2:0> | Connection |  |
| 111 | PWM4 OUT |  |
| 110 | PWM3 OUT |  |
| 101 | CCP2 OUT |  |
| 100 | CCP1 OUT |  |
| 011 | CLKREF output |  |
| 010 | HFINTOSC |  |
| 001 | FOSC (system clock) |  |
| 000 | Pin selected by MDCARLPPS |  |

### 25.4 Carrier Synchronization

During the time when the DSM switches between carrier high and carrier low signal sources, the carrier data in the modulated output signal can become truncated. To prevent this, the carrier signal can be synchronized to the modulator signal. When synchronization is enabled, the carrier pulse that is being mixed at the time of the transition is allowed to transition low before the DSM switches over to the next carrier source.

Synchronization is enabled separately for the carrier high and carrier low signal sources. Synchronization for the carrier high signal is enabled by setting the CHSYNC bit. Synchronization for the carrier low signal is enabled by setting the CLSYNC bit.

The figures below show the timing diagrams of using various synchronization methods.

Figure 25-2. On Off Keying (OOK) Synchronization


Figure 25-3. No Synchronization (MDCHSYNC = 0, MDCLSYNC = 0)


Figure 25-4. Carrier High Synchronization (MDCHSYNC = 1, MDCLSYNC = 0)


Figure 25-5. Carrier Low Synchronization (MDCHSYNC = 0, MDCLSYNC = 1)
Rev. 30.000147 A
$5126 / 2017$


Figure 25-6. Full Synchronization (MDCHSYNC = 1, MDCLSYNC = 1)


### 25.5 Carrier Source Polarity Select

The signal provided from any selected input source for the carrier high and carrier low signals can be inverted. Inverting the signal for the carrier high and low source is enabled by setting the CHPOL bit and the CLPOL bit, respectively.

### 25.6 Programmable Modulator Data

The BIT bit can be selected as the modulation source. This gives the user the ability to provide software driven modulation.

### 25.7 Modulated Output Polarity

The modulated output signal provided on the DSM pin can also be inverted. Inverting the modulated output signal is enabled by setting the OPOL bit.

### 25.8 Operation in Sleep Mode

The DSM can still operate during Sleep, if the Carrier and Modulator input sources are also still operable during Sleep. Refer to "Power-Saving Operation Modes" for more details.

## Related Links

Peripheral Operation in Power-Saving Modes

### 25.9 Effects of a Reset

Upon any device Reset, the DSM module is disabled. The user's firmware is responsible for initializing the module before enabling the output. All the registers are reset to their default values.

### 25.10 Peripheral Module Disable

The DSM module can be completely disabled using the PMD module to achieve maximum power saving. When the DSMMD bit of PMDx register is set, the DSM module is completely disabled. This puts the module in it's lowest power consumption state. When enabled again all the registers of the DSM module default to POR status.

### 25.11 Register Summary - DSM

| Offset | Name | Bit Pos. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F51 | MDCON0 | $7: 0$ | EN |  |  |  |  |  |
| 0x0F52 | MDCON1 | $7: 0$ |  | OUT | OPOL |  |  |  |
| 0x0F53 | MDSRC | $7: 0$ |  |  | CHPOL | CHSYNC |  |  |
| $0 \times 0 F 54$ | MDCARL | $7: 0$ |  |  |  |  | CLPOL | CLSYNC |
| 0x0F55 | MDCARH | $7: 0$ |  |  |  |  | SRCS[3:0] |  |

### 25.12 Register Definitions: Modulation Control

Long bit name prefixes for the Modulation Control peripherals are shown in the table below. Refer to the "Long Bit Names Section" for more information.
Table 25-4. Modulation Control Long Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| $M D$ | $M D$ |

## Related Links

Long Bit Names

### 25.12.1 MDCONO

Name: MDCONO
Offset: 0xF51

Modulation Control Register 0

| Bit | 7 | 6 | 5 | 3 | 2 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EN |  | OUT | OPOL |  |  | BIT |
| Access | R/W |  |  |  |  |  |  |
| Reset | 0 | R/W |  |  |  |  |  |

Bit 7 - EN Modulator Module Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Modulator module is enabled and mixing input signals |
| 0 | Modulator module is disabled and has no output |

Bit 5 - OUT Modulator Output bit
Displays the current output value of the Modulator module.
Bit 4 - OPOL Modulator Output Polarity Select bit

| Value | Description |
| :--- | :--- |
| 1 | Modulator output signal is inverted; idle high output |
| 0 | Modulator output signal is not inverted; idle low output |

Bit 0 - BIT Modulation Source Select Input bit
Allows software to manually set modulation source input to module

## Note:

1. The modulated output frequency can be greater and asynchronous from the clock that updates this register bit, the bit value may not be valid for higher speed modulator or carrier signals.
2. MDBIT must be selected as the modulation source in the MDSRC register for this operation.

### 25.12.2 MDCON1

Name: MDCON1
Offset: 0xF52

Modulation Control Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CHPOL | CHSYNC |  |  | CLPOL | CLSYNC |
| Access |  |  | R/W | R/W |  |  | R/W | R/W |
| Reset |  |  | 0 | 0 |  |  | 0 | 0 |

Bit 5 - CHPOL Modulator High Carrier Polarity Select bit

| Value | Description |
| :--- | :--- |
| 1 | Selected high carrier signal is inverted |
| 0 | Selected high carrier signal is not inverted |

Bit 4 - CHSYNC Modulator High Carrier Synchronization Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Modulator waits for a falling edge on the high time carrier signal before allowing a switch to <br> the low time carrier |
| 0 | Modulator output is not synchronized to the high time carrier signal |

Bit 1 - CLPOL Modulator Low Carrier Polarity Select bit

| Value | Description |
| :--- | :--- |
| 1 | Selected low carrier signal is inverted |
| 0 | Selected low carrier signal is not inverted |

Bit 0 - CLSYNC Modulator Low Carrier Synchronization Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Modulator waits for a falling edge on the low time carrier signal before allowing a switch to <br> the high time carrier |
| 0 | Modulator output is not synchronized to the low time carrier signal |

## Note:

1. Narrowed carrier pulse widths or spurs may occur in the signal stream if the carrier is not synchronized.

### 25.12.3 MDCARH

Name: MDCARH
Offset: 0xF55

Modulation High Carrier Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | CHS[2:0] |  |  |
| Access |  |  |  |  |  | R/W | R/W | R/W |
| Reset |  |  |  |  |  | 0 | 0 | 0 |

Bits 2:0 - CHS[2:0] Modulator Carrier High Selection bits
Table 25-5. MDCARH Source Selections

| MDCARH |  |
| :---: | :---: |
| CHS<2:0> | Connection |
| 111 | PWM4 OUT |
| 110 | PWM3 OUT |
| 101 | CCP2 OUT |
| 100 | CCP1 OUT |
| 011 | CLKREF output |
| 010 | HFINTOSC |
| 001 | FOSC (system clock) |
| 000 | Pin selected by MDCARHPPS |

### 25.12.4 MDCARL

Name: MDCARL
Offset: 0xF54

Modulation Low Carrier Control Register


Bits 2:0 - CLS[2:0] Modulator Carrier Low Input Selection bits
Table 25-6. MDCARL Source Selections

| MDCARL |  |
| :---: | :---: |
| CLS<2:0> | Connection |
| 111 | PWM4 OUT |
| 110 | PWM3 OUT |
| 101 | CCP2 OUT |
| 100 | CCP1 OUT |
| 011 | CLKREF output |
| 010 | HFINTOSC |
| 001 | FOSC (system clock) |
| 000 | Pin selected by MDCARLPPS |

### 25.12.5 MDSRC

Name: MDSRC
Offset: 0xF53

Modulation Source Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | SRCS[3:0] |  |  |  |
| Access |  |  |  |  | R/W | R/W | R/W | R/W |
| Reset |  |  |  |  | 0 | 0 | 0 | 0 |

Bits 3:0 - SRCS[3:0] Modulator Source Selection bits
Table 25-7. MDSRC Selection MUX Connections

| SRCS<3:0> | Connection |
| :---: | :---: | :---: |
| $1110-1111$ | Reserved |
| 1101 | MSSP2 - SDO |
| 1100 | MSSP1 - SDO |
| 1011 | EUSART2 TX (TX/CK output) |
| 1010 | EUSART2 RX (DT output) |
| 1001 | EUSART1 TX (TX/CK output) |
| 1000 | EUSART1 RX (DT output) |
| 0111 | CMP2 OUT |
| 0110 | CMP1 OUT |
| 0101 | PWM4 OUT |
| 0100 | PWM3 OUT |
| 0011 | CCP2 OUT |
| 0010 | CCP1 OUT |
| 0001 | MDBIT |
| 0000 | Pin selected by MDSRCPPS |

## 26. (MSSP) Master Synchronous Serial Port Module

The Master Synchronous Serial Port (MSSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The MSSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit ( ${ }^{2} \mathrm{C}$ )

The SPI interface supports the following modes and features:

- Master mode
- Slave mode
- Clock Parity
- Slave Select Synchronization (Slave mode only)
- Daisy-chain connection of slave devices

The ${ }^{2} \mathrm{C}$ interface supports the following modes and features:

- Master mode
- Slave mode
- Byte NACKing (Slave mode)
- Limited multi-master support
- 7-bit and 10-bit addressing
- Start and Stop interrupts
- Interrupt masking
- Clock stretching
- Bus collision detection
- General call address matching
- Address masking
- Address Hold and Data Hold modes
- Selectable SDA hold times


### 26.1 SPI Mode Overview

The Serial Peripheral Interface (SPI) bus is a synchronous serial data communication bus that operates in Full-Duplex mode. Devices communicate in a master/slave environment where the master device initiates the communication. A slave device is controlled through a Chip Select known as Slave Select.
The SPI bus specifies four signal connections:

- Serial Clock (SCK)
- Serial Data Out (SDO)
- Serial Data In (SDI)
- Slave Select ( $\overline{\mathrm{SS}}$ )

The following figure shows the block diagram of the MSSP module when operating in SPI mode.

Figure 26-1. MSSP Block Diagram (SPI mode)


Note 1: Output selection for master mode
2: Input selection for slave and master mode
The SPI bus operates with a single master device and one or more slave devices. When multiple slave devices are used, an independent Slave Select connection is required from the master device to each slave device.

The figure below shows a typical connection between a master device and multiple slave devices.
The master selects only one slave at a time. Most slave devices have tri-state outputs so their output signal appears disconnected from the bus when they are not selected.

Figure 26-2. SPI Master and Multiple Slave Connection


### 26.1.1 SPI Mode Registers

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSPxSTAT)
- MSSP Control register 1 (SSPxCON1)
- MSSP Control register 3 (SSPxCON3)
- MSSP Data Buffer register (SSPxBUF)
- MSSP Address register (SSPxADD)
- MSSP Shift register (SSPSR)
(Not directly accessible)
SSPxCON1 and SSPxSTAT are the control and STATUS registers for SPI mode operation. The SSPxCON1 register is readable and writable. The lower six bits of the SSPxSTAT are read-only. The upper two bits of the SSPxSTAT are read/write.
One of the five SPI master modes uses the SSPxADD value to determine the Baud Rate Generator clock frequency. More information on the Baud Rate Generator is available in Baud Rate Generator.

SSPSR is the shift register used for shifting data in and out. SSPxBUF provides indirect access to the SSPSR register. SSPxBUF is the buffer register to which data bytes are written, and from which data bytes are read.
In receive operations, SSPSR and SSPxBUF together create a buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPxBUF and the SSPxIF interrupt is set.
During transmission, the SSPxBUF is not buffered. A write to SSPxBUF will write to both SSPxBUF and SSPSR.

### 26.2 SPI Mode Operation

Transmissions involve two shift registers, eight bits in size, one in the master and one in the slave. With either the master or the slave device, data is always shifted out one bit at a time, with the Most Significant
bit (MSb) shifted out first. At the same time, a new Least Significant bit (LSb) is shifted into the same register.

The following figure shows a typical connection between two processors configured as master and slave devices.

Figure 26-3. SPI Master/Slave Connection


Data is shifted out of both shift registers on the programmed clock edge and latched on the opposite edge of the clock.

The master device transmits information out on its SDO output pin which is connected to, and received by, the slave's SDI input pin. The slave device transmits information out on its SDO output pin, which is connected to, and received by, the master's SDI input pin.

To begin communication, the master device first sends out the clock signal. Both the master and the slave devices should be configured for the same clock polarity.

The master device starts a transmission by sending out the MSb from its shift register. The slave device reads this bit from that same line and saves it into the LSb position of its shift register.

During each SPI clock cycle, a full-duplex data transmission occurs. This means that while the master device is sending out the MSb from its shift register (on its SDO pin) and the slave device is reading this bit and saving it as the LSb of its shift register, that the slave device is also sending out the MSb from its shift register (on its SDO pin) and the master device is reading this bit and saving it as the LSb of its shift register.

After eight bits have been shifted out, the master and slave have exchanged register values.
If there is more data to exchange, the shift registers are loaded with new data and the process repeats itself.

Whether the data is meaningful or not (dummy data), depends on the application software. This leads to three scenarios for data transmission:

- Master sends useful data and slave sends dummy data.
- Master sends useful data and slave sends useful data.
- Master sends dummy data and slave sends useful data.

Transmissions may involve any number of clock cycles. When there is no more data to be transmitted, the master stops sending the clock signal and it deselects the slave.

Every slave device connected to the bus that has not been selected through its slave select line must disregard the clock and transmission signals and must not transmit out any data of its own.

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPxCON1<5:0> and SSPxSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

To enable the serial port, SSP Enable bit, SSPEN, must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, re-initialize the SSPxCONx registers and then set the SSPEN bit. The SDI, SDO, SCK and $\overline{\text { SS }}$ serial port pins are selected with the PPS controls. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed as follows:

- SDI must have corresponding TRIS bit set
- SDO must have corresponding TRIS bit cleared
- SCK (Master mode) must have corresponding TRIS bit cleared
- SCK (Slave mode) must have corresponding TRIS bit set
- The RxyPPS and SSPxCLKPPS controls must select the same pin
- $\overline{\mathrm{SS}}$ must have corresponding TRIS bit set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value.

The MSSP consists of a transmit/receive shift register (SSPSR) and a buffer register (SSPxBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPxBUF holds the data that was written to the SSPSR until the received data is ready. Once the eight bits of data have been received, that byte is moved to the SSPxBUF register. Then, the Buffer Full Detect bit, BF, and the interrupt flag bit, SSPxIF, are set. This double-buffering of the received data (SSPxBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPxBUF register during transmission/ reception of data will be ignored and the write collision detect bit, WCOL, will be set. User software must clear the WCOL bit to allow the following write(s) to the SSPxBUF register to complete successfully.
When the application software is expecting to receive valid data, the SSPxBUF should be read before the next byte of data to transfer is written to the SSPxBUF. The Buffer Full bit, BF, indicates when SSPxBUF has been loaded with the received data (transmission is complete). When the SSPxBUF is read, the BF bit is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur.

The SSPSR is not directly readable or writable and can only be accessed by addressing the SSPxBUF register. Additionally, the SSPxSTAT register indicates the various Status conditions.

### 26.2.1 SPI Master Mode

The master can initiate the data transfer at any time because it controls the SCK line. The master determines when the slave (Processor 2, Figure 26-3) is to broadcast data by the software protocol.

In Master mode, the data is transmitted/received as soon as the SSPxBUF register is written to. If the SPI is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPxBUF register as if a normal received byte (interrupts and Status bits appropriately set).
The clock polarity is selected by appropriately programming the CKP bit and the CKE bit. This then, would give waveforms for SPI communication as shown in Figure 26-4, Figure 26-6, Figure 26-7 and Figure 26-8, where the MSB is transmitted first. In Master mode, the SPI clock rate (bit rate) is user programmable to be one of the following:

- $\mathrm{F}_{\mathrm{OSC}} / 4$ (or $\mathrm{T}_{\mathrm{CY}}$ )
- $\mathrm{F}_{\mathrm{OSC}} / 16$ (or $4{ }^{*} \mathrm{~T}_{\mathrm{CY}}$ )
- $\mathrm{F}_{\mathrm{OSC}} / 64$ (or $16{ }^{*} \mathrm{~T}_{\mathrm{CY}}$ )
- Timer2 output/2
- $\mathrm{Fosc}_{\mathrm{OS}} /\left(4^{*}(\mathrm{SSPxADD}+1)\right)$

Figure 26-4 shows the waveforms for Master mode.
When the CKE bit is set, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPxBUF is loaded with the received data is shown.

Important: In Master mode the clock signal output to the SCK pin is also the clock signal input to the peripheral. The pin selected for output with the RxyPPS register must also be selected as the peripheral input with the SSPxCLKPPS register. The pin that is selected using the SSPxCLKPPS register should also be made a digital I/O. This is done by clearing the corresponding ANSEL bit.

Figure 26-4. SPI Mode Waveform (Master Mode)


### 26.2.2 SPI Slave Mode

In Slave mode, the data is transmitted and received as external clock pulses appear on SCK. When the last bit is latched, the SSPxIF interrupt flag bit is set.

Before enabling the module in SPI Slave mode, the clock line must match the proper Idle state. The clock line can be observed by reading the SCK pin. The Idle state is determined by the CKP bit.

While in Slave mode, the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

While in Sleep mode, the slave can transmit/receive data. The shift register is clocked from the SCK pin input and when a byte is received, the device will generate an interrupt. If enabled, the device will wakeup from Sleep.

### 26.2.3 Daisy-Chain Configuration

The SPI bus can sometimes be connected in a daisy-chain configuration. The first slave output is connected to the second slave input, the second slave output is connected to the third slave input, and so on. The final slave output is connected to the master input. Each slave sends out, during a second group of clock pulses, an exact copy of what was received during the first group of clock pulses. The whole
chain acts as one large communication shift register. The daisy-chain feature only requires a single Slave Select line from the master device.

The following figure shows the block diagram of a typical daisy-chain connection when operating in SPI mode.

Figure 26-5. SPI Daisy-Chain Connection


In a daisy-chain configuration, only the most recent byte on the bus is required by the slave. Setting the BOEN bit will enable writes to the SSPxBUF register, even if the previous byte has not been read. This allows the software to ignore data that may not apply to it.

### 26.2.4 Slave Select Synchronization

The Slave Select can also be used to synchronize communication. The Slave Select line is held high until the master device is ready to communicate. When the Slave Select line is pulled low, the slave knows that a new transmission is starting.
If the slave fails to receive the communication properly, it will be reset at the end of the transmission, when the Slave Select line returns to a high state. The slave is then ready to receive a new transmission when the Slave Select line is pulled low again. If the Slave Select line is not used, there is a risk that the slave will eventually become out of sync with the master. If the slave misses a bit, it will always be one bit off in future transmissions. Use of the Slave Select line allows the slave and master to align themselves at the beginning of each transmission.

The $\overline{S S}$ pin allows a Synchronous Slave mode. The SPI must be in Slave mode with $\overline{S S}$ pin control enabled (SSPM = 0100).
When the $\overline{S S}$ pin is low, transmission and reception are enabled and the SDO pin is driven.
When the $\overline{S S}$ pin goes high, the SDO pin is no longer driven, even if in the middle of a transmitted byte and becomes a floating output. External pull-up/pull-down resistors may be desirable depending on the application.

## Note:

1. When the SPI is in Slave mode with $\overline{\mathrm{SS}}$ pin control enabled (SSPM $=0100$ ), the SPI module will reset if the $\overline{S S}$ pin is set to $V_{D D}$.
2. When the SPI is used in Slave mode with CKE set; the user must enable $\overline{\mathrm{SS}}$ pin control.
3. While operated in SPI Slave mode the SMP bit must remain clear.

When the SPI module resets, the bit counter is forced to ' 0 '. This can be done by either forcing the $\overline{S S}$ pin to a high level or clearing the SSPEN bit.

Figure 26-6. Slave Select Synchronous Waveform


Figure 26-7. SPI Mode Waveform (Slave Mode with CKE = 0)


Figure 26-8. SPI Mode Waveform (Slave Mode with CKE = 1)


### 26.2.5 SPI Operation in Sleep Mode

In SPI Master mode, module clocks may be operating at a different speed than when in Full-Power mode; in the case of the Sleep mode, all clocks are halted.

Special care must be taken by the user when the MSSP clock is much faster than the system clock.
In Slave mode, when MSSP interrupts are enabled, after the master completes sending data, an MSSP interrupt will wake the controller from Sleep.

If an exit from Sleep mode is not desired, MSSP interrupts should be disabled.
In SPI Master mode, when the Sleep mode is selected, all module clocks are halted and the transmission/reception will remain in that state until the device wakes. After the device returns to Run mode, the module will resume transmitting and receiving data.

In SPI Slave mode, the SPI Transmit/Receive Shift register operates asynchronously to the device. This allows the device to be placed in Sleep mode and data to be shifted into the SPI Transmit/Receive Shift register. When all eight bits have been received, the MSSP interrupt flag bit will be set and if enabled, will wake the device.

## $26.3 \quad \mathrm{I}^{2} \mathrm{C}$ Mode Overview

The Inter-Integrated Circuit $\left(I^{2} \mathrm{C}\right)$ bus is a multi-master serial data communication bus. Devices communicate in a master/slave environment where the master devices initiate the communication. A slave device is controlled through addressing. The following two diagrams show block diagrams of the $\mathrm{I}^{2} \mathrm{C}$ Master and Slave modes, respectively.

Figure 26-9. MSSP Block Diagram ( $\mathbf{I}^{2} \mathrm{C}$ Master mode)


Note 1: SDA pin selections must be the same for input and output
2: SCL pin selections must be the same for input and output

Figure 26-10. MSSP Block Diagram ( ${ }^{2} \mathrm{C}$ Slave mode)


Note 1: SDA pin selections must be the same for input and output
2: SCL pin selections must be the same for input and output
The $I^{2} \mathrm{C}$ bus specifies two signal connections:

- Serial Clock (SCL)
- Serial Data (SDA)

Both the SCL and SDA connections are bidirectional open-drain lines, each requiring pull-up resistors for the supply voltage. Pulling the line to ground is considered a logical zero and letting the line float is considered a logical one.

The following diagram shows a typical connection between two processors configured as master and slave devices.

Figure 26-11. $\mathrm{I}^{2} \mathrm{C}$ Master/

## Slave Connection



The $I^{2} \mathrm{C}$ bus can operate with one or more master devices and one or more slave devices.
There are four potential modes of operation for a given device:

- Master Transmit mode
(master is transmitting data to a slave)
- Master Receive mode
(master is receiving data from a slave)
- Slave Transmit mode
(slave is transmitting data to a master)
- Slave Receive mode
(slave is receiving data from the master)
To begin communication, a master device starts out in Master Transmit mode. The master device sends out a Start bit followed by the address byte of the slave it intends to communicate with. This is followed by a single Read/Write bit, which determines whether the master intends to transmit to or receive data from the slave device.

If the requested slave exists on the bus, it will respond with an Acknowledge bit, otherwise known as an $\overline{\mathrm{ACK}}$. The master then continues in either Transmit mode or Receive mode and the slave continues in the complement, either in Receive mode or Transmit mode, respectively.

A Start bit is indicated by a high-to-low transition of the SDA line while the SCL line is held high. Address and data bytes are sent out, Most Significant bit (MSb) first. The Read/Write bit is sent out as a logical one when the master intends to read data from the slave, and is sent out as a logical zero when it intends to write data to the slave.

The Acknowledge bit ( $\overline{\mathrm{ACK}}$ ) is an active-low signal, which holds the SDA line low to indicate to the transmitter that the slave device has received the transmitted data and is ready to receive more.
The transition of a data bit is always performed while the SCL line is held low. Transitions that occur while the SCL line is held high are used to indicate Start and Stop bits.

If the master intends to write to the slave, then it repeatedly sends out a byte of data, with the slave responding after each byte with an $\overline{\mathrm{ACK}}$ bit. In this example, the master device is in Master Transmit mode and the slave is in Slave Receive mode.

If the master intends to read from the slave, then it repeatedly receives a byte of data from the slave, and responds after each byte with an $\overline{\mathrm{ACK}}$ bit. In this example, the master device is in Master Receive mode and the slave is Slave Transmit mode.

On the last byte of data communicated, the master device may end the transmission by sending a Stop bit. If the master device is in Receive mode, it sends the Stop bit in place of the last $\overline{A C K}$ bit. A Stop bit is indicated by a low-to-high transition of the SDA line while the SCL line is held high.

In some cases, the master may want to maintain control of the bus and re-initiate another transmission. If so, the master device may send another Start bit in place of the Stop bit or last $\overline{A C K}$ bit when it is in receive mode.
The $I^{2} \mathrm{C}$ bus specifies three message protocols;

- $\quad$ Single message where a master writes data to a slave.
- $\quad$ Single message where a master reads data from a slave.
- Combined message where a master initiates a minimum of two writes, or two reads, or a combination of writes and reads, to one or more slaves.
When one device is transmitting a logical one, or letting the line float, and a second device is transmitting a logical zero, or holding the line low, the first device can detect that the line is not a logical one. This detection, when used on the SCL line, is called clock stretching. Clock stretching gives slave devices a mechanism to control the flow of data. When this detection is used on the SDA line, it is called arbitration. Arbitration ensures that there is only one master device communicating at any single time.


### 26.3.1 Register Definitions: $I^{2} C$ Mode

The MSSPx module has seven registers for $I^{2} \mathrm{C}$ operation.
These are:

- MSSP Status Register (SSPxSTAT)
- MSSP Control Register 1 (SSPxCON1)
- MSSP Control Register 2 (SSPxCON2)
- MSSP Control Register 3 (SSPxCON3)
- Serial Receive/Transmit Buffer Register (SSPxBUF)
- MSSP Address Register (SSPxADD)
- $\quad I^{2} \mathrm{C}$ Slave Address Mask Register (SSPxMSK)
- MSSP Shift Register (SSPSR) - not directly accessible

SSPxCON1, SSPxCON2, SSPxCON3 and SSPxSTAT are the Control and Status registers in $I^{2} \mathrm{C}$ mode operation. The SSPxCON1, SSPxCON2, and SSPxCON3 registers are readable and writable. The lower six bits of the SSPxSTAT are read-only. The upper two bits of the SSPxSTAT are read/write. SSPSR is the Shift register used for shifting data in or out. SSPxBUF is the buffer register to which data bytes are written to or read from. SSPxADD contains the slave device address when the MSSP is configured in $I^{2} \mathrm{C}$ Slave mode. When the MSSP is configured in Master mode, the lower seven bits of SSPxADD act as the Baud Rate Generator reload value.
SSPxMSK holds the slave address mask value when the module is configured for 7-Bit Address Masking mode. While it is a separate register, it shares the same SFR address as SSPxADD; it is only accessible when the SSPM<3:0> bits are specifically set to permit access. In receive operations, SSPSR and SSPxBUF together, create a double-buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPxBUF and the SSPxIF interrupt is set. During transmission, the SSPxBUF is not double-buffered. A write to SSPxBUF will write to both SSPxBUF and SSPSR.

## $26.4 \quad I^{2} \mathrm{C}$ Mode Operation

All MSSP ${ }^{2}$ C communication is byte oriented and shifted out MSb first. Six SFR registers and two interrupt flags interface the module with the $\mathrm{PIC}^{\circledR}$ microcontroller and user software. Two pins, SDA and $S C L$, are exercised by the module to communicate with other external $I^{2} \mathrm{C}$ devices.

### 26.4.1 Clock Stretching

When a slave device has not completed processing data, it can delay the transfer of more data through the process of clock stretching. An addressed slave device may hold the SCL clock line low after receiving or sending a bit, indicating that it is not yet ready to continue. The master that is communicating with the slave will attempt to raise the SCL line in order to transfer the next bit, but will detect that the clock line has not yet been released. Because the SCL connection is open-drain, the slave has the ability to hold that line low until it is ready to continue communicating.
Clock stretching allows receivers that cannot keep up with a transmitter to control the flow of incoming data.

### 26.4.2 Arbitration

Each master device must monitor the bus for Start and Stop bits. If the device detects that the bus is busy, it cannot begin a new message until the bus returns to an Idle state.
However, two master devices may try to initiate a transmission on or about the same time. When this occurs, the process of arbitration begins. Each transmitter checks the level of the SDA data line and
compares it to the level that it expects to find. The first transmitter to observe that the two levels do not match, loses arbitration, and must stop transmitting on the SDA line.

For example, if one transmitter holds the SDA line to a logical one (lets it float) and a second transmitter holds it to a logical zero (pulls it low), the result is that the SDA line will be low. The first transmitter then observes that the level of the line is different than expected and concludes that another transmitter is communicating.

The first transmitter to notice this difference is the one that loses arbitration and must stop driving the SDA line. If this transmitter is also a master device, it also must stop driving the SCL line. It then can monitor the lines for a Stop condition before trying to reissue its transmission. In the meantime, the other device that has not noticed any difference between the expected and actual levels on the SDA line continues with its original transmission. It can do so without any complications, because so far, the transmission appears exactly as expected with no other transmitter disturbing the message.
Slave Transmit mode can also be arbitrated, when a master addresses multiple slaves, but this is less common.

If two master devices are sending a message to two different slave devices at the address stage, the master sending the lower slave address always wins arbitration. When two master devices send messages to the same slave address, and addresses can sometimes refer to multiple slaves, the arbitration process must continue into the data stage.
Arbitration usually occurs very rarely, but it is a necessary process for proper multi-master support.

### 26.4.3 Byte Format

All communication in $I^{2} \mathrm{C}$ is done in 9-bit segments. A byte is sent from a master to a slave or vice-versa, followed by an Acknowledge bit sent back. After the eighth falling edge of the SCL line, the device outputting data on the SDA changes that pin to an input and reads in an acknowledge value on the next clock pulse.

The clock signal, SCL, is provided by the master. Data is valid to change while the SCL signal is low, and sampled on the rising edge of the clock. Changes on the SDA line while the SCL line is high define special conditions on the bus, explained below.

### 26.4.4 Definition of $I^{2} C$ Terminology

There is language and terminology in the description of $I^{2} \mathrm{C}$ communication that have definitions specific to $I^{2} \mathrm{C}$. That word usage is defined below and may be used in the rest of this document without explanation. This table was adapted from the Philips $\mathrm{I}^{2} \mathrm{C}$ specification.

| TERM | Description |
| :--- | :--- |
| Transmitter | The device which shifts data out onto the bus. |
| Receiver | The device which shifts data in from the bus. |
| Master | The device that initiates a transfer, generates clock signals and terminates a <br> transfer. |
| Slave | The device addressed by the master. |
| Multi-master | A bus with more than one device that can initiate data transfers. |
| Arbitration | Procedure to ensure that only one master at a time controls the bus. Winning <br> arbitration ensures that the message is not corrupted. |
| Synchronization | Procedure to synchronize the clocks of two or more devices on the bus. |

## PIC18(L)F26/45/46K40

| TERM | No master is controlling the bus, and both SDA and SCL lines are high. |
| :--- | :--- |
| Idle | Any time one or more master devices are controlling the bus. |
| Active | Slave device that has received a matching address and is actively being clocked by |
| a master. |  |

### 26.4.5 SDA and SCL Pins

Selection of any ${ }^{2}$ C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain. These pins should be set by the user to inputs by setting the appropriate TRIS bits.

## Note:

1. Data is tied to output zero when an $I^{2} \mathrm{C}$ mode is enabled.
2. Any device pin can be selected for SDA and SCL functions with the PPS peripheral. These functions are bidirectional. The SDA input is selected with the SSPxDATPPS registers. The SCL input is selected with the SSPxCLKPPS registers. Outputs are selected with the RxyPPS registers. It is the user's responsibility to make the selections so that both the input and the output for each function is on the same pin.

### 26.4.6 SDA Hold Time

The hold time of the SDA pin is selected by the SDAHT bit. Hold time is the time SDA is held valid after the falling edge of SCL. Setting the SDAHT bit selects a longer 300 ns minimum hold time and may help on buses with large capacitance.
$I^{2} \mathrm{C}$ Bus Terms

### 26.4.7 Start Condition

The $I^{2} \mathrm{C}$ specification defines a Start condition as a transition of SDA from a high to a low state while SCL line is high. A Start condition is always generated by the master and signifies the transition of the bus from an Idle to an Active state. Figure 26-12 shows wave forms for Start and Stop conditions.
A bus collision can occur on a Start condition if the module samples the SDA line low before asserting it low. This does not conform to the $\mathrm{I}^{2} \mathrm{C}$ Specification that states no bus collision can occur on a Start.

### 26.4.8 Stop Condition

A Stop condition is a transition of the SDA line from low-to-high state while the SCL line is high.

Important: At least one SCL low time must appear before a Stop is valid, therefore, if the SDA line goes low then high again while the SCL line stays high, only the Start condition is detected.

Figure 26-12. $I^{2} C$ Start and Stop Conditions


### 26.4.9 Restart Condition

A Restart is valid any time that a Stop would be valid. A master can issue a Restart if it wishes to hold the bus after terminating the current transfer. A Restart has the same effect on the slave that a Start would, resetting all slave logic and preparing it to clock in an address. The master may want to address the same or another slave. Figure 26-13 shows the wave form for a Restart condition.
In 10-bit Addressing Slave mode a Restart is required for the master to clock data out of the addressed slave. Once a slave has been fully addressed, matching both high and low address bytes, the master can issue a Restart and the high address byte with the $R / \bar{W}$ bit set. The slave logic will then hold the clock and prepare to clock out data.
After a full match with $R / \bar{W}$ clear in 10-bit mode, a prior match flag is set and maintained until a Stop condition, a high address with $R / \bar{W}$ clear, or high address match fails.
Figure 26-13. $\mathrm{I}^{2} \mathrm{C}$ Restart Condition


### 26.4.10 Start/Stop Condition Interrupt Masking

The SCIE and PCIE bits can enable the generation of an interrupt in Slave modes that do not typically support this function. These bits will have no effect in slave modes where interrupt on Start and Stop detect are already enabled.

### 26.4.11 Acknowledge Sequence

The ninth SCL pulse for any transferred byte in $I^{2} \mathrm{C}$ is dedicated as an Acknowledge. It allows receiving devices to respond back to the transmitter by pulling the SDA line low. The transmitter must release control of the line during this time to shift in the response. The Acknowledge ( $\overline{\mathrm{ACK}}$ ) is an active-low signal, pulling the SDA line low indicates to the transmitter that the device has received the transmitted data and is ready to receive more.

The result of an $\overline{A C K}$ is placed in the ACKSTAT bit.
Slave software, when the AHEN and DHEN bits are set, allow the user to set the $\overline{A C K}$ value sent back to the transmitter. The ACKDT bit is set/cleared to determine the response.
Slave hardware will generate an $\overline{\text { ACK }}$ response if both the AHEN and DHEN bits are clear. However, tf the BF bit or the SSPOVSSPOV bit are set when a byte is received then the $\overline{A C K}$ will not be sent by the slave.

When the module is addressed, after the eighth falling edge of SCL on the bus, the ACKTIM bit is set. The ACKTIM bit indicates the acknowledge time of the active bus. The ACKTIM Status bit is only active when either the AHEN bit or DHEN bit is enabled.

## 26.5 $\quad I^{2} \mathrm{C}$ Slave Mode Operation

The MSSP Slave mode operates in one of four modes selected by the SSPM bits. The modes can be divided into 7 -bit and 10-bit Addressing mode. 10-bit Addressing modes operate the same as 7 -bit with some additional overhead for handling the larger addresses.
Modes with Start and Stop bit interrupts operate the same as the other modes with SSPxIF additionally getting set upon detection of a Start, Restart, or Stop condition.

### 26.5.1 Slave Mode Addresses

The SSPxADD register contains the Slave mode address. The first byte received after a Start or Restart condition is compared against the value stored in this register. If the byte matches, the value is loaded into the SSPxBUF register and an interrupt is generated. If the value does not match, the module goes idle and no indication is given to the software that anything happened.

The SSPxMSK register affects the address matching process. See SSP Mask Register for more information.

### 26.5.1.1 $\quad I^{2} \mathrm{C}$ Slave 7-bit Addressing Mode

In 7-bit Addressing mode, the LSb of the received data byte is ignored when determining if there is an address match.

### 26.5.1.2 $I^{2} \mathrm{C}$ Slave 10 -bit Addressing Mode

In 10-bit Addressing mode, the first received byte is compared to the binary value of '11110 A9 A8 0'. A9 and A8 are the two MSb's of the 10-bit address and stored in bits 2 and 1 of the SSPxADD register.

After the acknowledge of the high byte the UA bit is set and SCL is held low until the user updates SSPxADD with the low address. The low address byte is clocked in and all eight bits are compared to the low address value in SSPxADD. Even if there is not an address match; SSPxIF and UA are set, and SCL is held low until SSPxADD is updated to receive a high byte again. When SSPxADD is updated the UA bit is cleared. This ensures the module is ready to receive the high address byte on the next communication.
A high and low address match as a write request is required at the start of all 10-bit addressing communication. A transmission can be initiated by issuing a Restart once the slave is addressed, and clocking in the high address with the $R / \bar{W}$ bit set. The slave hardware will then acknowledge the read request and prepare to clock out data. This is only valid for a slave after it has received a complete high and low address byte match.

### 26.5.2 Slave Reception

When the $R / \bar{W}$ bit of a matching received address byte is clear, the R/W bit is cleared. The received address is loaded into the SSPxBUF register and acknowledged.

When the overflow condition exists for a received address, then not Acknowledge is given. An overflow condition is defined as either bit BF is set, or bit SSPOV is set. The BOEN bit modifies this operation. For more information see SSPxCON3.

An MSSP interrupt is generated for each transferred data byte. Flag bit, SSPxIF, must be cleared by software.

When the SEN bit is set, SCL will be held low (clock stretch) following each received byte. The clock must be released by setting the CKP bit, except sometimes in 10-bit mode. See 10-bit Addressing Mode for more detail.

### 26.5.2.1 7-bit Addressing Reception

This section describes a standard sequence of events for the MSSP module configured as an $I^{2} \mathrm{C}$ slave in 7 -bit Addressing mode. Figure 26-14 and Figure 26-15 is used as a visual reference for this description.
This is a step by step process of what typically must be done to accomplish $\mathrm{I}^{2} \mathrm{C}$ communication.

1. Start bit detected.
2. $S$ bit is set; SSPxIF is set if interrupt on Start detect is enabled.
3. Matching address with R/W bit clear is received.
4. The slave pulls SDA low sending an $\overline{A C K}$ to the master, and sets SSPxIF bit.
5. Software clears the SSPxIF bit.
6. Software reads received address from SSPxBUF clearing the BF flag.
7. If SEN = 1; Slave software sets CKP bit to release the SCL line.
8. The master clocks out a data byte.
9. Slave drives SDA low sending an $\overline{A C K}$ to the master, and sets SSPxIF bit.
10. Software clears SSPxIF.
11. Software reads the received byte from SSPxBUF clearing BF.
12. Steps $8-12$ are repeated for all received bytes from the master.
13. Master sends Stop condition, setting $P$ bit, and the bus goes idle.

### 26.5.2.2 7-bit Reception with AHEN and DHEN

Slave device reception with AHEN and DHEN set operate the same as without these options with extra interrupts and clock stretching added after the eighth falling edge of SCL. These additional interrupts allow the slave software to decide whether it wants to $\overline{\text { ACK }}$ the receive address or data byte, rather than the hardware. This functionality adds support for PMBus ${ }^{\text {TM }}$ that was not present on previous versions of this module.

This list describes the steps that need to be taken by slave software to use these options for $\mathrm{I}^{2} \mathrm{C}$ communication. Figure 26-16 displays a module using both address and data holding. Figure 26-17 includes the operation with the SEN bit of the SSPxCON2 register set.

1. $S$ bit is set; SSPxIF is set if interrupt on Start detect is enabled.
2. Matching address with R/W bit clear is clocked in. SSPxIF is set and CKP cleared after the eighth falling edge of SCL.
3. Slave clears the SSPxIF.
4. Slave can look at the ACKTIM bit to determine if the SSPxIF was after or before the $\overline{\mathrm{ACK}}$.
5. Slave reads the address value from SSPxBUF, clearing the $B F$ flag.
6. Slave sets $\overline{\mathrm{ACK}}$ value clocked out to the master by setting ACKDT.
7. Slave releases the clock by setting CKP.
8. SSPxIF is set after an $\overline{A C K}$, not after a NACK.

## PIC18(L)F26/45/46K40

9. If $\operatorname{SEN}=1$, the slave hardware will stretch the clock after the $\overline{\mathrm{ACK}}$.
10. Slave clears SSPxIF.

Important: SSPxIF is still set after the ninth falling edge of SCL even if there is no clock stretching and BF has been cleared. Only if NACK is sent to master is SSPxIF not set
11. SSPxIF set and CKP cleared after eighth falling edge of SCL for a received data byte.
12. Slave looks at ACKTIM bit to determine the source of the interrupt.
13. Slave reads the received data from SSPxBUF clearing BF.
14. Steps $7-14$ are the same for each received data byte.
15. Communication is ended by either the slave sending an $\overline{\mathrm{ACK}}=1$, or the master sending a Stop condition. If a Stop is sent and Interrupt on Stop Detect is disabled, the slave will only know by polling the P bit.
Figure 26-14. $\mathrm{I}^{2} \mathrm{C}$ Slave, 7-bit Address, Reception (SEN = 0, AHEN = 0, DHEN = 0)

Figure 26-15. $I^{2}$ C Slave, 7-bit Address, Reception (SEN = 1, AHEN = 0, DHEN = 0)

Figure 26-16. ${ }^{1}$ ² Slave, 7 -bit Address, Reception (SEN = 0, AHEN $=1$, DHEN = 1)

Figure 26-17. $\mathrm{I}^{2} \mathrm{C}$ Slave, 7-bit Address, Reception (SEN = 1, AHEN = 1, DHEN = 1)


### 26.5.3 Slave Transmission

When the $R / \bar{W}$ bit of the incoming address byte is set and an address match occurs, the R/W bit is set. The received address is loaded into the SSPxBUF register, and an $\overline{\text { ACK }}$ pulse is sent by the slave on the ninth bit.

Following the $\overline{\text { ACK, slave hardware clears the CKP bit and the SCL pin is held low (see Clock Stretching }}$ for more detail). By stretching the clock, the master will be unable to assert another clock pulse until the slave is done preparing the transmit data.

The transmit data must be loaded into the SSPxBUF register which also loads the SSPSR register. Then the SCL pin should be released by setting the CKP bit. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time.
The $\overline{\mathrm{ACK}}$ pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. This $\overline{A C K}$ value is copied to the ACKSTAT bit. If ACKSTAT is set (not $\overline{\operatorname{ACK}}$ ), then the data transfer is complete. In this case, when the not $\overline{A C K}$ is latched by the slave, the slave goes idle and waits for another occurrence of the Start bit. If the SDA line was low ( $\overline{\mathrm{ACK}}$ ), the next transmit data must be loaded into the SSPxBUF register. Again, the SCL pin must be released by setting bit CKP.

An MSSP interrupt is generated for each data transfer byte. The SSPxIF bit must be cleared by software and the SSPxSTAT register is used to determine the status of the byte. The SSPxIF bit is set on the falling edge of the ninth clock pulse.

### 26.5.3.1 Slave Mode Bus Collision

A slave receives a Read request and begins shifting data out on the SDA line. If a bus collision is detected and the SBCDE bit is set, the BCLxIF bit of the PIRx register is set. Once a bus collision is detected, the slave goes idle and waits to be addressed again. User software can use the BCLxIF bit to handle a slave bus collision.

### 26.5.3.2 7-bit Transmission

A master device can transmit a read request to a slave, and then clock data out of the slave. The list below outlines what software for a slave will need to do to accomplish a standard transmission. Figure 26-18 can be used as a reference to this list.

1. Master sends a Start condition on SDA and SCL.
2. $S$ bit is set; SSPxIF is set if interrupt on Start detect is enabled.
3. Matching address with $R / \bar{W}$ bit set is received by the Slave setting SSPxIF bit.
4. Slave hardware generates an $\overline{\mathrm{ACK}}$ and sets SSPxIF.
5. SSPxIF bit is cleared by user.
6. Software reads the received address from SSPxBUF, clearing BF.
7. $R / \bar{W}$ is set so CKP was automatically cleared after the $\overline{A C K}$.
8. The slave software loads the transmit data into SSPxBUF.
9. CKP bit is set releasing SCL, allowing the master to clock the data out of the slave.
10. SSPxIF is set after the ACK response from the master is loaded into the ACKSTAT register.
11. SSPxIF bit is cleared.
12. The slave software checks the ACKSTAT bit to see if the master wants to clock out more data.

## Important:

1. If the master $\overline{\mathrm{ACK}}$ then the clock will be stretched.
2. ACKSTAT is the only bit updated on the rising edge of the $9^{\text {th }}$ SCL clock instead of the falling edge.
3. Steps $9-13$ are repeated for each transmitted byte.
4. If the master sends a not $\overline{\mathrm{ACK}}$; the clock is not held, but SSPxIF is still set.
5. The master sends a Restart condition or a Stop.
6. The slave is no longer addressed.
Figure 26-18. $\mathrm{I}^{2} \mathrm{C}$ Slave, $\mathbf{7 - b i t}$ Address, Transmission (AHEN = 0)


### 26.5.3.3 7-bit Transmission with Address Hold Enabled

Setting the AHEN bit enables additional clock stretching and interrupt generation after the eighth falling edge of a received matching address. Once a matching address has been clocked in, CKP is cleared and the SSPxIF interrupt is set.

Figure 26-19 displays a standard waveform of a 7-bit address slave transmission with AHEN enabled.

1. Bus starts Idle.
2. Master sends Start condition; the S bit is set; SSPxIF is set if interrupt on Start detect is enabled.
3. Master sends matching address with R/W bit set. After the $8^{\text {th }}$ falling edge of the SCL line the CKP bit is cleared and SSPxIF interrupt is generated.
4. Slave software clears SSPxIF.
5. Slave software reads the ACKTIM, R/W and D/A bits to determine the source of the interrupt.
6. Slave reads the address value from the SSPxBUF register clearing the BF bit.
7. Slave software decides from this information if it wishes to $\overline{\mathrm{ACK}}$ or not $\overline{\mathrm{ACK}}$ and sets the ACKDT bit accordingly.
8. Slave sets the CKP bit releasing SCL.
9. Master clocks in the $\overline{\mathrm{ACK}}$ value from the slave.
10. Slave hardware automatically clears the CKP bit and sets SSPxIF after the $\overline{\mathrm{ACK}}$ if the R/W bit is set.
11. Slave software clears SSPxIF.
12. Slave loads value to transmit to the master into SSPxBUF setting the BF bit.

Important: SSPxBUF cannot be loaded until after the $\overline{\mathrm{ACK}}$.
13. Slave sets the CKP bit releasing the clock.
14. Master clocks out the data from the slave and sends an $\overline{A C K}$ value on the ninth SCL pulse.
15. Slave hardware copies the $\overline{\text { ACK }}$ value into the ACKSTAT bit.
16. Steps 10-15 are repeated for each byte transmitted to the master from the slave.
17. If the master sends a not $\overline{\mathrm{ACK}}$ the slave releases the bus allowing the master to send a Stop and end the communication.

Important: Master must send a not $\overline{\mathrm{ACK}}$ on the last byte to ensure that the slave releases the SCL line to receive a Stop.
Figure 26-19. $I^{2} \mathrm{C}$ Slave, 7-bit Address, Transmission (AHEN = 1)


### 26.5.4 Slave Mode 10-bit Address Reception

This section describes a standard sequence of events for the MSSP module configured as an $I^{2} \mathrm{C}$ slave in 10-bit Addressing mode.

Figure $26-20$ is used as a visual reference for this description.
This is a step by step process of what must be done by slave software to accomplish $\mathrm{I}^{2} \mathrm{C}$ communication.

1. Bus starts Idle.
2. Master sends Start condition; S bit is set; SSPxIF is set if interrupt on Start detect is enabled.
3. Master sends matching high address with R/W bit clear; UA bit is set.
4. Slave sends $\overline{\mathrm{ACK}}$ and SSPxIF is set.
5. Software clears the SSPxIF bit.
6. Software reads received address from SSPxBUF clearing the BF flag.
7. Slave loads low address into SSPxADD, releasing SCL.
8. Master sends matching low address byte to the slave; UA bit is set.


Important: Updates to the SSPxADD register are not allowed until after the $\overline{\mathrm{ACK}}$ sequence.
9. Slave sends $\overline{\mathrm{ACK}}$ and SSPxIF is set.


Important: If the low address does not match, SSPxIF and UA are still set so that the slave software can set SSPxADD back to the high address. BF is not set because there is no match. CKP is unaffected.
10. Slave clears SSPxIF.
11. Slave reads the received matching address from SSPxBUF clearing BF.
12. Slave loads high address into SSPxADD.
13. Master clocks a data byte to the slave and clocks out the slaves $\overline{\mathrm{ACK}}$ on the ninth SCL pulse; SSPxIF is set.
14. If SEN bit is set, CKP is cleared by hardware and the clock is stretched.
15. Slave clears SSPxIF.
16. Slave reads the received byte from SSPxBUF clearing BF.
17. If SEN is set the slave sets CKP to release the SCL.
18. Steps 13-17 repeat for each received byte.
19. Master sends Stop to end the transmission.

### 26.5.5 10-bit Addressing with Address or Data Hold

Reception using 10-bit addressing with AHEN or DHEN set is the same as with 7-bit modes. The only difference is the need to update the SSPxADD register using the UA bit. All functionality, specifically when the CKP bit is cleared and SCL line is held low are the same. Figure 26-21 can be used as a reference of a slave in 10-bit addressing with AHEN set.

Figure 26-22 shows a standard waveform for a slave transmitter in 10-bit Addressing mode.
Figure 26-20. $\mathrm{I}^{2} \mathrm{C}$ Slave, 10 -bit Address, Reception ( $\mathrm{SEN}=1, \mathrm{AHEN}=0$, DHEN $=0$ ) 1
Figure 26-21. $\mathrm{I}^{2} \mathrm{C}$ Slave, 10-bit Address, Reception (SEN $=0$, AHEN $=1$, DHEN $=0$ )

Figure 26-22. $I^{2} \mathrm{C}$ Slave, 10 -bit Address, Transmission (SEN = 0 , AHEN = 0, DHEN = 0)


### 26.5.6 Clock Stretching

Clock stretching occurs when a device on the bus holds the SCL line low, effectively pausing communication. The slave may stretch the clock to allow more time to handle data or prepare a response for the master device. A master device is not concerned with stretching as anytime it is active on the bus and not transferring data it is stretching. Any stretching done by a slave is invisible to the master software and handled by the hardware that generates SCL.
The CKP bit is used to control stretching in software. Any time the CKP bit is cleared, the module will wait for the SCL line to go low and then hold it. Setting CKP will release SCL and allow more communication.

### 26.5.6.1 Normal Clock Stretching

Following an $\overline{\text { ACK }}$ if the R/W bit is set, a read request, the slave hardware will clear CKP. This allows the slave time to update SSPxBUF with data to transfer to the master. If the SEN bit is set, the slave hardware will always stretch the clock after the $\overline{A C K}$ sequence. Once the slave is ready; CKP is set by software and communication resumes.

## Important:

1. The BF bit has no effect on if the clock will be stretched or not. This is different than previous versions of the module that would not stretch the clock, clear CKP, if SSPxBUF was read before the ninth falling edge of SCL.
2. Previous versions of the module did not stretch the clock for a transmission if SSPxBUF was loaded before the ninth falling edge of SCL. It is now always cleared for read requests.

### 26.5.6.2 10-bit Addressing Mode

In 10-bit Addressing mode, when the UA bit is set, the clock is always stretched. This is the only time the SCL is stretched without CKP being cleared. SCL is released immediately after a write to SSPxADD.

Important: Previous versions of the module did not stretch the clock if the second address byte did not match.

### 26.5.6.3 Byte NACKing

When the AHEN bit is set; CKP is cleared by hardware after the eighth falling edge of SCL for a received matching address byte. When the DHEN bit is set; CKP is cleared after the eighth falling edge of SCL for received data.

Stretching after the eighth falling edge of SCL allows the slave to look at the received address or data and decide if it wants to ACK the received data.

### 26.5.7 Clock Synchronization and the CKP bit

Any time the CKP bit is cleared, the module will wait for the SCL line to go low and then hold it. However, clearing the CKP bit will not assert the SCL output low until the SCL output is already sampled low. Therefore, the CKP bit will not assert the SCL line until an external ${ }^{2} \mathrm{C}$ master device has already asserted the SCL line. The SCL output will remain low until the CKP bit is set and all other devices on the ${ }^{2} \mathrm{C}$ bus have released SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (see the following figure).

Figure 26-23. Clock Synchronization Timing


### 26.5.8 General Call Address Support

The addressing procedure for the $I^{2} \mathrm{C}$ bus is such that the first byte after the Start condition usually determines which device will be the slave addressed by the master device. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an acknowledge.
The general call address is a reserved address in the $I^{2} \mathrm{C}$ protocol, defined as address $0 \times 00$. When the GCEN bit is set, the slave module will automatically $\overline{\text { ACK }}$ the reception of this address regardless of the value stored in SSPxADD. After the slave clocks in an address of all zeros with the R/W bit clear, an interrupt is generated and slave software can read SSPxBUF and respond. The following figure shows a general call reception sequence.

Figure 26-24. Slave Mode General Call Address Sequence


In 10-bit Address mode, the UA bit will not be set on the reception of the general call address. The slave will prepare to receive the second byte as data, just as it would in 7-bit mode.

If the AHEN bit is set, just as with any other address reception, the slave hardware will stretch the clock after the eighth falling edge of SCL. The slave must then set its ACKEN value and release the clock with communication progressing as it would normally.

### 26.5.9 SSP Mask Register

An SSP Mask register (SSPxMSK) is available in $I^{2} \mathrm{C}$ Slave mode as a mask for the value held in the SSPSR register during an address comparison operation. A zero ('0') bit in the SSPxMSK register has the effect of making the corresponding bit of the received address a "don't care".

This register is reset to all ' 1 's upon any Reset condition and, therefore, has no effect on standard SSP operation until written with a mask value.

The SSP Mask register is active during:

- 7-bit Address mode: address compare of $A<7: 1>$.
- 10-bit Address mode: address compare of $A<7: 0>$ only. The SSP mask has no effect during the reception of the first (high) byte of the address.


## $26.6 \quad I^{2} \mathrm{C}$ Master Mode

Master mode is enabled by setting and clearing the appropriate SSPM bits and setting the SSPEN bit. In Master mode, the SDA and SCK pins must be configured as inputs. The MSSP peripheral hardware will override the output driver TRIS controls when necessary to drive the pins low.

Master mode of operation is supported by interrupt generation on the detection of the Start and Stop conditions. The Stop $(P)$ and Start $(S)$ bits are cleared from a Reset or when the MSSP module is disabled. Control of the $I^{2} \mathrm{C}$ bus may be taken when the P bit is set, or the bus is Idle.
In Firmware Controlled Master mode, user code conducts all $I^{2} \mathrm{C}$ bus operations based on Start and Stop bit condition detection. Start and Stop condition detection is the only active circuitry in this mode. All other communication is done by the user software directly manipulating the SDA and SCL lines.

The following events will cause the SSP Interrupt Flag bit, SSPxIF, to be set (SSP interrupt, if enabled):

- Start condition detected
- Stop condition detected
- Data transfer byte transmitted/received
- Acknowledge transmitted/received
- Repeated Start generated


## Important:

1. The MSSP module, when configured in $I^{2} \mathrm{C}$ Master mode, does not allow queuing of events. For instance, the user is not allowed to initiate a Start condition and immediately write the SSPxBUF register to initiate transmission before the Start condition is complete. In this case, the SSPxBUF will not be written to and the WCOL bit will be set, indicating that a write to the SSPxBUF did not occur.
2. Master mode suspends Start/Stop detection when sending the Start/Stop condition by means of the SEN/PEN control bits. The SSPxIF bit is set at the end of the Start/Stop generation when hardware clears the control bit.

### 26.6.1 $\quad I^{2} C$ Master Mode Operation

The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the $I^{2} \mathrm{C}$ bus will not be released.

In Master Transmitter mode, serial data is output through SDA, while SCL outputs the serial clock. The first byte transmitted contains the slave address of the receiving device ( 7 bits) and the R/W bit. In this case, the R/W bit will be logic ' 0 '. Serial data is transmitted eight bits at a time. After each byte is transmitted, an Acknowledge bit is received. Start and Stop conditions are output to indicate the beginning and the end of a serial transfer.
In Master Receive mode, the first byte transmitted contains the slave address of the transmitting device ( 7 bits) and the $R / \bar{W}$ bit. In this case, the $R / \bar{W}$ bit will be logic ' 1 '. Thus, the first byte transmitted is a 7 -bit slave address followed by a ' 1 ' to indicate the receive bit. Serial data is received via SDA, while SCL outputs the serial clock. Serial data is received eight bits at a time. After each byte is received, an Acknowledge bit is transmitted. Start and Stop conditions indicate the beginning and end of transmission.
A Baud Rate Generator is used to set the clock frequency output on SCL. See Baud Rate Generator for more detail.

### 26.6.2 Clock Arbitration

Clock arbitration occurs when the master, during any receive, transmit or Repeated Start/Stop condition, releases the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the Baud Rate Generator (BRG) is suspended from counting until the SCL pin is actually sampled high. When the SCL pin is sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count in the event that the clock is held low by an external device as shown in the following figure.

Figure 26-25. Baud Rate Generator Timing with Clock Arbitration


### 26.6.3 WCOL Status Flag

If the user writes the SSPxBUF when a Start, Restart, Stop, Receive or Transmit sequence is in progress, the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur). Any time the WCOL bit is set it indicates that an action on SSPxBUF was attempted while the module was not idle.

Important: Because queuing of events is not allowed, writing to the lower five bits of SSPxCON2 is disabled until the Start condition is complete.

### 26.6.4 $\quad I^{2} \mathrm{C}$ Master Mode Start Condition Timing

To initiate a Start condition (Figure 26-26), the user sets the SEN Start Enable bit. If the SDA and SCL pins are sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD and starts its count. If SCL and SDA are both sampled high when the Baud Rate Generator times out ( $\mathrm{T}_{\mathrm{BRG}}$ ), the SDA pin is driven low. The action of the SDA being driven low while SCL is high is the Start condition and causes the $S$ bit to be set. Following this, the Baud Rate Generator is reloaded with the contents of SSPxADD and resumes its count. When the Baud Rate Generator times out ( $T_{\text {BRG }}$ ), the SEN bit will be automatically cleared by hardware; the Baud Rate Generator is suspended, leaving the SDA line held low and the Start condition is complete.

## Important:

1. If at the beginning of the Start condition, the SDA and SCL pins are already sampled low, or if during the Start condition, the SCL line is sampled low before the SDA line is driven low, a bus collision occurs, the Bus Collision Interrupt Flag, BCLxIF, is set, the Start condition is aborted and the $\mathrm{I}^{2} \mathrm{C}$ module is reset into its Idle state.
2. The Philips $\mathrm{I}^{2} \mathrm{C}$ specification states that a bus collision cannot occur on a Start.

Figure 26-26. First Start Bit Timing


### 26.6.5 $\quad I^{2} \mathrm{C}$ Master Mode Repeated Start Condition Timing

A Repeated Start condition (Figure 26-27) occurs when the RSEN bit is programmed high and the master state machine is no longer active. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the Baud Rate Generator is loaded and begins counting. The SDA pin is released (brought high) for one Baud Rate Generator count ( $\mathrm{T}_{\mathrm{BRG}}$ ). When the Baud Rate Generator times out, if SDA is sampled high, the SCL pin will be deasserted (brought high). When SCL is sampled high, the Baud Rate Generator is reloaded and begins counting. SDA and SCL must be sampled high for one $\mathrm{T}_{\mathrm{BRG}}$. This action is then followed by assertion of the SDA pin (SDA = 0 ) for one $\mathrm{T}_{\text {BRG }}$ while $S C L$ is high. SCL is asserted low. Following this, the RSEN bit will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDA pin held low. As soon as a Start condition is detected on the SDA and SCL pins, the S bit will be set. The SSPxIF bit will not be set until the Baud Rate Generator has timed out.

Important:

1. If RSEN is programmed while any other event is in progress, it will not take effect.
2. A bus collision during the Repeated Start condition occurs if:

- SDA is sampled low when SCL goes from low-to-high.
- SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data ' 1 '.

Figure 26-27. Repeated Start Condition Waveform


### 26.6.6 $\quad I^{2} C$ Master Mode Transmission

Transmission of a data byte, a 7-bit address or the other half of a 10-bit address is accomplished by simply writing a value to the SSPxBUF register. This action will set the Buffer Full flag bit, BF, and allow the Baud Rate Generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDA pin after the falling edge of SCL is asserted. SCL is held low for one Baud Rate Generator rollover count ( $\mathrm{T}_{\mathrm{BRG}}$ ). Data should be valid before SCL is released high. When the SCL pin is released high, it is held that way for $T_{\text {BRG }}$. The data on the SDA pin must remain stable for that duration and some hold time after the next falling edge of SCL. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDA. This allows the slave device being addressed to respond with an $\overline{\text { ACK }}$ bit during the ninth bit time if an address match occurred, or if data was received properly. The status of $\overline{\text { ACK }}$ is written into the ACKSTAT bit on the rising edge of the ninth clock. If the master receives an Acknowledge, the Acknowledge Status bit, ACKSTAT, is cleared. If not, the bit is set. After the ninth clock, the SSPxIF bit is set and the master clock (Baud Rate Generator) is suspended until the next data byte is loaded into the SSPxBUF, leaving SCL low and SDA unchanged (Figure 26-28).
After the write to the SSPxBUF, each bit of the address will be shifted out on the falling edge of SCL until all seven address bits and the $R / \bar{W}$ bit are completed. On the falling edge of the eighth clock, the master will release the SDA pin, allowing the slave to respond with an Acknowledge. On the falling edge of the ninth clock, the master will sample the SDA pin to see if the address was recognized by a slave. The status of the $\overline{A C K}$ bit is loaded into the ACKSTAT Status bit of the SSPxCON2 register. Following the falling edge of the ninth clock transmission of the address, the SSPxIF is set, the BF flag is cleared and the Baud Rate Generator is turned off until another write to the SSPxBUF takes place, holding SCL low and allowing SDA to float.

### 26.6.6.1 BF Status Flag

In Transmit mode, the BF bit is set when the CPU writes to SSPxBUF and is cleared when all eight bits are shifted out.

### 26.6.6.2 WCOL Status Flag

If the user writes the SSPxBUF when a transmit is already in progress (i.e., SSPSR is still shifting out a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).
The WCOL bit must be cleared by software before the next transmission.

### 26.6.6.3 ACKSTAT Status Flag

In Transmit mode, the ACKSTAT bit is cleared when the slave has sent an Acknowledge ( $\overline{\mathrm{ACK}}=0$ ) and is set when the slave does not Acknowledge ( $\overline{\mathrm{ACK}}=1$ ). A slave sends an Acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data.

### 26.6.6.4 Typical transmit sequence:

1. The user generates a Start condition by setting the SEN bit.
2. SSPxIF is set by hardware on completion of the Start.
3. SSPxIF is cleared by software.
4. The MSSP module will wait the required start time before any other operation takes place.
5. The user loads the SSPxBUF with the slave address to transmit.
6. Address is shifted out the SDA pin until all eight bits are transmitted. Transmission begins as soon as SSPxBUF is written to.
7. The MSSP module shifts in the $\overline{\mathrm{ACK}}$ bit from the slave device and writes its value into the ACKSTAT bit.
8. The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
9. The user loads the SSPxBUF with eight bits of data.
10. Data is shifted out the SDA pin until all eight bits are transmitted.
11. The MSSP module shifts in the $\overline{A C K}$ bit from the slave device and writes its value into the ACKSTAT bit.
12. Steps 8-11 are repeated for all transmitted data bytes.
13. The user generates a Stop or Restart condition by setting the PEN or RSEN bits. Interrupt is generated once the Stop/Restart condition is complete.

Figure 26-28. $I^{2} \mathrm{C}$ Master Mode Waveform (Transmission, 7 or 10-bit Address)


### 26.6.7 $\quad I^{2} \mathrm{C}$ Master Mode Reception

Master mode reception (Figure 26-29) is enabled by programming the RCEN Receive Enable bit.

Important: The MSSP module must be in an Idle state before the RCEN bit is set or the RCEN bit will be disregarded.

The Baud Rate Generator begins counting and on each rollover, the state of the SCL pin changes (high-to-low/low-to-high) and data is shifted into the SSPSR. After the falling edge of the eighth clock all the following events occur:

- The receive enable flag is automatically cleared
- The contents of the SSPSR are loaded into the SSPxBUF
- The BF flag bit is set
- The SSPxIF flag bit is set
- The Baud Rate Generator is suspended from counting
- The SCL pin is held low

The MSSP is now in Idle state awaiting the next command. When the buffer is read by the CPU, the BF flag bit is automatically cleared. The user can then send an Acknowledge bit at the end of reception by setting the Acknowledge Sequence Enable, ACKEN bit.

### 26.6.7.1 BF Status Flag

In receive operation, the BF bit is set when an address or data byte is loaded into SSPxBUF from SSPSR. It is cleared when the SSPxBUF register is read.

### 26.6.7.2 SSPOV Status Flag

In receive operation, the SSPOV bit is set when eight bits are received into the SSPSR while the BF flag bit is already set from a previous reception.

### 26.6.7.3 WCOL Status Flag

If the user writes the SSPxBUF when a receive is already in progress (i.e., SSPSR is still shifting in a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

### 26.6.7.4 Typical Receive Sequence:

1. The user generates a Start condition by setting the SEN bit.
2. SSPxIF is set by hardware on completion of the Start.
3. SSPxIF is cleared by software.
4. User writes SSPxBUF with the slave address to transmit and the R/W bit set.
5. Address is shifted out the SDA pin until all eight bits are transmitted. Transmission begins as soon as SSPxBUF is written to.
6. The MSSP module shifts in the $\overline{\mathrm{ACK}}$ bit from the slave device and writes its value into the ACKSTAT bit.
7. The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
8. User sets the RCEN bit and the master clocks in a byte from the slave.
9. After the eighth falling edge of SCL, SSPxIF and BF are set.
10. Master clears SSPxIF and reads the received byte from SSPUF which clears BF.
11. Master sets the $\overline{\mathrm{ACK}}$ value to be sent to slave in the ACKDT bit and initiates the $\overline{\mathrm{ACK}}$ by setting the ACKEN bit.
12. Master's $\overline{\mathrm{ACK}}$ is clocked out to the slave and SSPxIF is set.
13. User clears SSPxIF.
14. Steps 8-13 are repeated for each received byte from the slave.
15. Master sends a not $\overline{\mathrm{ACK}}$ or Stop to end communication.
Figure 26-29. $\mathbf{I}^{2}$ C Master Mode Waveform (Reception, 7-bit Address)
I

### 26.6.8 Acknowledge Sequence Timing

An Acknowledge sequence is enabled by setting the Acknowledge Sequence Enable ACKEN bit. When this bit is set, the SCL pin is pulled low and the contents of the Acknowledge data bit are presented on the SDA pin. If the user wishes to generate an Acknowledge, then the ACKDT bit should be cleared. If not, the user should set the ACKDT bit before starting an Acknowledge sequence. The Baud Rate Generator then counts for one rollover period ( $T_{B R G}$ ) and the SCL pin is deasserted (pulled high). When the SCL pin is sampled high (clock arbitration), the Baud Rate Generator counts for $T_{\text {BRG }}$. The SCL pin is then pulled low. Following this, the ACKEN bit is automatically cleared, the Baud Rate Generator is turned off and the MSSP module then goes into Idle mode.

Figure 26-30. Acknowledge Sequence Waveform


Note: TBRG = one Baud Rate Generator period.

### 26.6.8.1 Acknowledge Write Collision

If the user writes the SSPxBUF when an Acknowledge sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

### 26.6.9 Stop Condition Timing

A Stop bit is asserted on the SDA pin at the end of a receive/transmit by setting the Stop Sequence Enable PEN bit. At the end of a receive/transmit, the SCL line is held low after the falling edge of the ninth clock. When the PEN bit is set, the master will assert the SDA line low. When the SDA line is sampled low, the Baud Rate Generator is reloaded and counts down to ' 0 '. When the Baud Rate Generator times out, the SCL pin will be brought high and one $\mathrm{T}_{\mathrm{BRG}}$ (Baud Rate Generator rollover count) later, the SDA pin will be deasserted. When the SDA pin is sampled high while SCL is high, the PP bit is set. One $T_{\text {BRG }}$ later, the PEN bit is cleared and the SSPxIF bit is set.

Figure 26-31. Stop Condition in Receive or Transmit Mode


Note: TBRG = one Baud Rate Generator period.

### 26.6.9.1 Write Collision on Stop

If the user writes the SSPxBUF when a Stop sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

### 26.6.10 Sleep Operation

While in Sleep mode, the $\mathrm{I}^{2} \mathrm{C}$ slave module can receive addresses or data and when an address match or complete byte transfer occurs, wake the processor from Sleep (if the MSSP interrupt is enabled).

### 26.6.11 Effects of a Reset

A Reset disables the MSSP module and terminates the current transfer.

### 26.6.12 Multi-Master Mode

In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions allows the determination of when the bus is free. The Stop ( P ) and Start ( S ) bits are cleared from a Reset or when the MSSP module is disabled. Control of the ${ }^{2} \mathrm{C}$ bus may be taken when the P bit is set, or the bus is Idle, with both the $S$ and $P$ bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the Stop condition occurs.
In multi-master operation, the SDA line must be monitored for arbitration to see if the signal level is the expected output level. This check is performed by hardware with the result placed in the BCLxIF bit.
The states where arbitration can be lost are:

- Address Transfer
- Data Transfer
- A Start Condition
- A Repeated Start Condition
- An Acknowledge Condition


### 26.6.13 Multi -Master Communication, Bus Collision and Bus Arbitration

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a ' 1 ' on SDA, by letting SDA float high and another master asserts a ' 0 '. When the SCL pin floats high, data should be stable. If the expected data on SDA is a ' 1 ' and the data sampled on the SDA pin is ' 0 ', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLxIF and reset the $\mathrm{I}^{2} \mathrm{C}$ port to its Idle state (Figure 26-32).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are deasserted and the SSPxBUF can be written to. When the user services the bus collision Interrupt Service Routine and if the $I^{2} \mathrm{C}$ bus is free, the user can resume communication by asserting a Start condition.

If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are deasserted and the respective control bits in the SSPxCON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the $I^{2} \mathrm{C}$ bus is free, the user can resume communication by asserting a Start condition.

The master will continue to monitor the SDA and SCL pins. If a Stop condition occurs, the SSPxIF bit will be set.

A write to the SSPxBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the $I^{2} \mathrm{C}$ bus can be taken when the P bit is set, or the bus is Idle and the $S$ and $P$ bits are cleared.
Figure 26-32. Bus Collision Timing for Transmit and Acknowledge


### 26.6.13.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

1. SDA or SCL are sampled low at the beginning of the Start condition (Figure 26-33).
2. $\operatorname{SCL}$ is sampled low before SDA is asserted low (Figure 26-34).

During a Start condition, both the SDA and the SCL pins are monitored.
If the SDA pin is already low, or the SCL pin is already low, then all of the following occur:

- the Start condition is aborted,
- the BCLxIF flag is set and
- the MSSP module is reset to its Idle state (Figure 26-33).

Figure 26-33. Bus Collision During Start Condition (SDA Only)


The Start condition begins with the SDA and SCL pins deasserted. When the SDA pin is sampled high, the Baud Rate Generator is loaded and counts down. If the SCL pin is sampled low while SDA is high, a bus collision occurs because it is assumed that another master is attempting to drive a data ' 1 ' during the Start condition.

Figure 26-34. Bus Collision During Start Condition (SCL = 0)


If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 26-35). If, however, a ' 1 ' is sampled on the SDA pin, the SDA pin is asserted low at the end of the

## PIC18(L)F26/45/46K40

BRG count. The Baud Rate Generator is then reloaded and counts down to zero; if the SCL pin is sampled as ' 0 ' during this time, a bus collision does not occur. At the end of the BRG count, the SCL pin is asserted low.

Figure 26-35. BRG Reset Due to SDA Arbitration During Start Condition


Important: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion, Repeated Start or Stop conditions.

### 26.6.13.2 Bus Collision During a Repeated Start Condition

During a Repeated Start condition, a bus collision occurs if:

1. A low level is sampled on SDA when SCL goes from low level to high level (Case 1).
2. SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data ' 1 ' (Case 2).

When the user releases SDA and the pin is allowed to float high, the BRG is loaded with SSPxADD and counts down to zero. The SCL pin is then deasserted and when sampled high, the SDA pin is sampled.

If SDA is low, a bus collision has occurred (i.e., another master is attempting to transmit a data ' 0 ', Figure $26-36$ ). If SDA is sampled high, the BRG is reloaded and begins counting. If SDA goes from high-to-low before the BRG times out, no bus collision occurs because no two masters can assert SDA at exactly the same time.

Figure 26-36. Bus Collision During a Repeated Start Condition (Case 1)


If SCL goes from high-to-low before the BRG times out and SDA has not already been asserted, a bus collision occurs. In this case, another master is attempting to transmit a data ' 1 ' during the Repeated Start condition, see Figure 26-37.

If, at the end of the BRG time out, both SCL and SDA are still high, the SDA pin is driven low and the BRG is reloaded and begins counting. At the end of the count, regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated Start condition is complete.
Figure 26-37. Bus Collision During Repeated Start Condition (Case 2)


### 26.6.13.3 Bus Collision During a Stop Condition

Bus collision occurs during a Stop condition if:

1. After the SDA pin has been deasserted and allowed to float high, SDA is sampled low after the BRG has timed out (Case 1).
2. After the SCL pin is deasserted, SCL is sampled low before SDA goes high (Case 2).

The Stop condition begins with SDA asserted low. When SDA is sampled low, the SCL pin is allowed to float. When the pin is sampled high (clock arbitration), the Baud Rate Generator is loaded with SSPxADD and counts down to zero. After the BRG times out, SDA is sampled. If SDA is sampled low, a bus
collision has occurred. This is due to another master attempting to drive a data '0' (Figure 26-38). If the SCL pin is sampled low before SDA is allowed to float high, a bus collision occurs. This is another case of another master attempting to drive a data ' 0 ' (Figure 26-39).

Figure 26-38. Bus Collision During a Stop Condition (Case 1)


Figure 26-39. Bus Collision During a Stop Condition (Case 2)


### 26.7 Baud Rate Generator

The MSSP module has a Baud Rate Generator available for clock generation in both ${ }^{2} \mathrm{C}$ and SPI Master modes. The Baud Rate Generator (BRG) reload value is placed in the SSPxADD register. When a write occurs to SSPxBUF, the Baud Rate Generator will automatically begin counting down.

Once the given operation is complete, the internal clock will automatically stop counting and the clock pin will remain in its last state.

An internal signal "Reload" shown in Figure 26-40 triggers the value from SSPxADD to be loaded into the BRG counter. This occurs twice for each oscillation of the module clock line. The logic dictating when the reload signal is asserted depends on the mode in which the MSSP is being operated.

Table 26-1 illustrates clock rates based on instruction cycles and the BRG value loaded into SSPxADD.

## MSSP Baud Rate Generator Frequency Equation

$F_{\text {CLOCK }}=\frac{F_{\text {OSC }}}{4 \times\left(S S P x A D D+1^{\prime}\right)}$
Figure 26-40. Baud Rate Generator Block Diagram


Important: Values of $0 \times 00,0 \times 01$ and $0 \times 02$ are not valid for SSPxADD when used as a Baud Rate Generator for $I^{2} \mathrm{C}$. This is an implementation limitation.

Table 26-1. MSSP Clock Rate w/BRG

| Fosc | Fcy | BRG Value | Fclock <br> (2 Rollovers of BRG) |
| :---: | :---: | :---: | :---: |
| 32 MHz | 8 MHz | 13 h | 400 kHz |
| 32 MHz | 8 MHz | 19 h | 308 kHz |
| 32 MHz | 8 MHz | 4 h | 100 kHz |
| 16 MHz | 4 MHz | 09 h | 400 kHz |
| 16 MHz | 4 MHz | 0 h | 308 kHz |
| 16 MHz | 4 MHz | 27 h | 100 kHz |
| 4 MHz | 1 MHz | 09 h | 100 kHz |

Note: Refer to the I/O port electrical specifications in the electrical specifications section, Internal Oscillator Parameters, to ensure the system is designed to support lol requirements.

### 26.8 Register Summary: MSSP Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0E92 | SSP2BUF | 7:0 | BUF[7:0] |  |  |  |  |  |  |  |
| 0x0E93 | SSP2ADD | 7:0 | ADD[7:0] |  |  |  |  |  |  |  |
| 0x0E94 | SSP2MSK | 7:0 | MSK[6:0] |  |  |  |  |  |  | MSK0 |
| 0x0E95 | SSP2STAT | 7:0 | SMP | CKE | D/A | P | S | R/W | UA | BF |
| 0x0E96 | SSP2CON1 | 7:0 | WCOL | SSPOV | SSPEN | CKP | SSPM[3:0] |  |  |  |
| 0x0E97 | SSP2CON2 | 7:0 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN |
| 0x0E98 | SSP2CON3 | 7:0 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN |
| $\begin{gathered} \text { 0x0E99 } \\ \ldots \\ 0 \times 0 \mathrm{~F} 91 \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0F92 | SSP1BUF | 7:0 | BUF[7:0] |  |  |  |  |  |  |  |
| 0x0F93 | SSP1ADD | 7:0 | ADD[7:0] |  |  |  |  |  |  |  |
| 0x0F94 | SSP1MSK | 7:0 | MSK[6:0] |  |  |  |  |  |  | MSK0 |
| 0x0F95 | SSP1STAT | 7:0 | SMP | CKE | $\overline{\text { D/A }}$ | P | S | R/W | UA | BF |
| 0x0F96 | SSP1CON1 | 7:0 | WCOL | SSPOV | SSPEN | CKP | SSPM[3:0] |  |  |  |
| 0x0F97 | SSP1CON2 | 7:0 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN |
| 0x0F98 | SSP1CON3 | 7:0 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN |

### 26.9 Register Definitions: MSSP Control

### 26.9.1 SSPxSTAT

Name: SSPxSTAT
Offset: 0xF95,0xE95

MSSP Status Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SMP | CKE | $\overline{\mathrm{D} / \mathrm{A}}$ | P | S | R/W | UA | BF |
| Access | R/W | R/W | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - SMP Slew Rate Control bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | SPI Master | Input data is sampled at the end of data output time |
| 0 | SPI Master | Input data is sampled at the middle of data output time |
| 0 | SPI Slave | Keep this bit cleared in SPI Slave mode |
| 1 | I $^{2} \mathrm{C}$ | Slew rate control is disabled for Standard Speed mode $(100 \mathrm{kHz}$ and 1 MHz$)$ |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ | Slew rate control is enabled for High-Speed mode $(400 \mathrm{kHz})$ |

## Bit 6 - CKE

SPI: Clock select bit ${ }^{(4)}{ }^{2} \mathrm{C}$ : SMBus Select bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | SPI | Transmit occurs on the transition from active to Idle clock state |
| 0 | SPI | Transmit occurs on the transition from Idle to active clock state |
| 1 | $I^{2} \mathrm{C}$ | Enables SMBus-specific inputs |
| 0 | I $^{2} \mathrm{C}$ | Disables SMBus-specific inputs |

## Bit 5 - D/ $\bar{A}$

Data/Address bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| x | SPI or $I^{2} \mathrm{C}$ Master | Reserved |
| 1 | $\mathrm{I}^{2} \mathrm{C}$ Slave | Indicates that the last byte received or transmitted was data |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ Slave | Indicates that the last byte received or transmitted was address |

## Bit 4 - P

Stop bit ${ }^{(1)}$

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI | Reserved |
| 1 | $I^{2} \mathrm{C}$ | Stop bit was detected last |
| 0 | $I^{2} \mathrm{C}$ | Stop bit was not detected last |

## Bit 3 -S

Start bit ${ }^{(1)}$

| Value | Mode | Description |
| :--- | :--- | :--- |
| x | SPI | Reserved |
| 1 | $\mathrm{I}^{2} \mathrm{C}$ | Start bit was detected last |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ | Start bit was not detected last |

Bit 2 - R/W
Read/Write Information bit $(2,3)$

| Value | Mode | Description |
| :--- | :--- | :--- |
| x | SPI | Reserved |
| 1 | $\mathrm{I}^{2} \mathrm{C}$ Slave | Read |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ Slave | Write |
| 1 | $\mathrm{I}^{2} \mathrm{C}$ Master | Transmit is in progress |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ Master | Transmit is not in progress |

Bit 1 - UA Update Address bit (10-Bit Slave mode only)

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | All other modes | Reserved |
| 1 | $I^{2}$ C 10-bit Slave | Indicates that the user needs to update the address in the SSPxADD <br> register |
| 0 | $I^{2}$ C 10-bit Slave | Address does not need to be updated |

## Bit 0 - BF

Buffer Full Status bit ${ }^{(5)}$

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | $I^{2} C$ Transmit | Character written to SSPxBUF has not been sent |
| 0 | $I^{2} C$ Transmit | SSPxBUF is ready for next character |
| 1 | SPI and $I^{2} C$ Receive | Received character in SSPxBUF has not been read |
| 0 | SPI and $I^{2} C$ Receive | Received character in SSPxBUF has been read |

## Note:

1. This bit is cleared on Reset and when SSPEN is cleared.
2. In $I^{2} \mathrm{C}$ Slave mode this bit holds the $\mathrm{R} / \overline{\mathrm{W}}$ bit information following the last address match. This bit is only valid from the address match to the next Start bit, Stop bit or not $\overline{\text { ACK }}$ bit.
3. ORing this bit with SEN, RSEN, PEN, RCEN or ACKEN will indicate if the MSSP is in Active mode.
4. Polarity of clock state is set by the CKP bit.
5. $I^{2} \mathrm{C}$ receive status does not include $\overline{\mathrm{ACK}}$ and Stop bits

### 26.9.2 SSPxCON1

Name: SSPxCON1
Offset: 0xF96,0xE96

MSSP Control Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WCOL | SSPOV | SSPEN | CKP | SSPM[3:0] |  |  |  |
| Access | R/W/HS | R/W/HS | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Bit 7 - WCOL

Write Collision Detect bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | SPI | A write to the SSPxBUF register was attempted while the previous <br> byte was still transmitting (must be cleared by software) |
| 1 | $I^{2} \mathrm{C}$ Master transmit | A write to the SSPxBUF register was attempted while the $\mathrm{I}^{2} \mathrm{C}$ <br> conditions were not valid for a transmission to be started (must be <br> cleared by software) |
| 1 | I $^{2} \mathrm{C}$ Slave transmit | The SSPxBUF register is written while it is still transmitting the <br> previous word (must be cleared in software) |
| $\mathbf{0}$ | SPI or I ${ }^{2} \mathrm{C}$ Master or <br> Slave transmit | No collision |
| X | Master or Slave <br> receive | Don't care |

## Bit 6 - SSPOV

Receive Overflow Indicator bit ${ }^{(1)}$

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | SPI Slave | A byte is received while the SSPxBUF register is still holding the <br> previous byte. The user must read SSPxBUF, even if only <br> transmitting data, to avoid setting overflow. (must be cleared in <br> software) |
| 1 | $I^{2}$ C Receive | A byte is received while the SSPxBUF register is still holding the <br> previous byte (must be cleared in software) |
| 0 | SPI Slave or $I^{2} \mathrm{C}$ <br> Receive | No overflow |
| SPI Master or I ${ }^{2} \mathrm{C}$ | Don't care |  |
| Master transmit |  |  |

## Bit 5 - SSPEN

Master Synchronous Serial Port Enable bit. ${ }^{(2)}$

| Value | Mode |  |
| :--- | :--- | :--- | | Description |
| :--- |
| 1 |

## Bit 4 - CKP

SCK Release Control bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | SPI | Idle state for the clock is a high level |
| 0 | SPI | Idle state for the clock is a low level |
| 1 | $I^{2} \mathrm{C}$ Slave | Releases clock |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ Slave | Holds clock low (clock stretch), used to ensure data setup time |
| x | $\mathrm{I}^{2} \mathrm{C}$ Master | Unused in this mode |

Bits 3:0 - SSPM[3:0]
Master Synchronous Serial Port Mode Select bits ${ }^{(4)}$

| Value | Description |
| :---: | :---: |
| 1111 | ${ }^{1}{ }^{2} \mathrm{C}$ Slave mode: 10 -bit address with Start and Stop bit interrupts enabled |
| 1110 | $1^{2} \mathrm{C}$ Slave mode: 7 -bit address with Start and Stop bit interrupts enabled |
| 1101 | Reserved - do not use |
| 1100 | Reserved - do not use |
| 1011 | $1^{2} \mathrm{C}$ Firmware Controlled Master mode (slave Idle) |
| 1010 | SPI Master mode: Clock $=$ Fosc $/\left(4^{*}(S S P x A D D+1)\right)$. SSPxADD must be greater than $0 .{ }^{(3)}$ |
| 1001 | Reserved - do not use |
| 1000 | $\mathrm{I}^{2} \mathrm{C}$ Master mode: $\mathrm{Clock}=\mathrm{Fosc}^{\text {/ }}$ ( ${ }^{\text {* }}$ (SSPxADD + 1)) |
| 0111 | $1^{2} \mathrm{C}$ Slave mode: 10-bit address |
| 0110 | $1^{2} \mathrm{C}$ S Slave mode: 7 -bit address |
| 0101 | SPI Slave mode: Clock = SCKx pin. $\overline{\text { SSx }}$ pin control is disabled |
| 0100 | SPI Slave mode: Clock = SCKx pin. $\overline{\text { SSx }}$ pin control is enabled |
| 0011 | SPI Master mode: Clock = TMR2 output/2 |
| 0010 | SPI Master mode: Clock = Fosc/64 |
| 0001 | SPI Master mode: Clock = Fosc/16 |
| 0000 | SPI Master mode: Clock = Fosc/4 |

## Note:

1. In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPxBUF register.
2. When enabled, these pins must be properly configured as inputs or outputs.
3. $\mathrm{SSPxADD}=0$ is not supported.
4. Bit combinations not specifically listed here are either reserved or implemented in $\mathrm{I}^{2} \mathrm{C}$ mode only.

### 26.9.3 SSPxCON2

Name: SSPxCON2
Offset: 0xF97,0xE97
Control Register for $\mathrm{I}^{2} \mathrm{C}$ Operation Only
MSSP Control Register 2

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN |
| Access | R/W | R/W/HC | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Bit 7 - GCEN

General Call Enable bit (Slave mode only)

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | Master mode | Don't care |
| 1 | Slave mode | General call is enabled |
| 0 | Slave mode | General call is not enabled |

Bit 6 - ACKSTAT Acknowledge Status bit (Master Transmit mode only)

| Value | Description |
| :--- | :--- |
| 1 | Acknowledge was not received from slave |
| 0 | Acknowledge was received from slave |

## Bit 5 - ACKDT

Acknowledge Data bit (Master Receive mode only) ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Not Acknowledge |
| 0 | Acknowledge |

## Bit 4 - ACKEN

Acknowledge Sequence Enable bit ${ }^{(2)}$

| Value | Description |
| :--- | :--- |
| 1 | Initiates Acknowledge sequence on SDAx and SCLx pins and transmits ACKDT data bit; <br> automatically cleared by hardware |
| 0 | Acknowledge sequence is Idle |

## Bit 3 - RCEN

Receive Enable bit (Master Receive mode only) ${ }^{(2)}$

| Value | Description |
| :--- | :--- |
| 1 | Enables Receive mode for $I^{2} \mathrm{C}$ |
| 0 | Receive is Idle |

## Bit 2 - PEN

Stop Condition Enable bit (Master mode only) ${ }^{(2)}$

## Value Description

| 1 | Initiates Stop condition on SDAx and SCLx pins; automatically cleared by hardware |
| :--- | :--- |
| 0 | Stop condition is Idle |

## Bit 1 - RSEN

Repeated Start Condition Enable bit (Master mode only)(2)

| Value | Description |
| :--- | :--- |
| 1 | Initiates Repeated Start condition on SDAx and SCLx pins; automatically cleared by <br> hardware |
| 0 | Repeated Start condition is Idle |

## Bit 0 - SEN

Start Condition Enable bit (Master mode only) ${ }^{(2)}$

| Value | Description |
| :--- | :--- |
| 1 | Initiates Start condition on SDAx and SCLx pins; automatically cleared by hardware |
| 0 | Start condition is Idle |

## Note:

1. The value that will be transmitted when the user initiates an Acknowledge sequence at the end of a receive.
2. If the $I^{2} \mathrm{C}$ module is active, these bits may not be set (no spooling) and the SSPxBUF may not be written (or writes to the SSPxBUF are disabled).

### 26.9.4 SSPxCON3

Name: SSPxCON3
Offset: 0xF98,0xE98

MSSP Control Register 3

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN |
| Access | R/HS/HC | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - ACKTIM Acknowledge Time Status bit
Unused in Master mode.

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI or $I^{2} C$ Master | This bit is not used. |
| 1 | $I^{2} C$ Slave and AHEN =1 or | $8^{\text {th }}$ falling edge of SCL has occurred and the ACK/NACK <br> SHEN $=1$ |
| 0 | $I^{2} C$ Slave | ACK/NACK state is not active. Transitions low on on $9^{\text {th }}$ <br> rising edge of SCL. |

Bit 6 - PCIE
Stop Condition Interrupt Enable bit ${ }^{(1)}$

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI or SSPM $=1111$ or 0111 | Don't care. |
| 1 | SSPM $\neq 1111$ and SSPM $\neq 0111$ | Enable interrupt on detection of Stop condition |
| 0 | SSPM $\neq 1111$ and SSPM $\neq 0111$ | Stop detection interrupts are disabled |

Bit 5 - SCIE Start Condition Interrupt Enable bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI or SSPM $=1111$ or 0111 | Don't care. |
| 1 | SSPM $\neq 1111$ and SSPM $\neq 0111$ | Enable interrupt on detection of Start condition |
| 0 | SSPM $\neq 1111$ and SSPM $\neq 0111$ | Start detection interrupts are disabled |

## Bit 4 - BOEN

Buffer Overwrite Enable bit ${ }^{(2)}$

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | SPI | SSPxBUF is updated every time a new data byte is available, ignoring the BF bit |
| 0 | SPI | If a new byte is receive with BF set then SSPOV is set and SSPxBUF is not updated |
| 1 | $1^{2} \mathrm{C}$ | SSPxBUF is updated every time a new data byte is available, ignoring the SSPOV <br> effect on updating the buffer |
| 0 | $1^{2} \mathrm{C}$ | SSPxBUF is only updated when SSPOV is clear |

Bit 3 - SDAHT SDA Hold Time Selection bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI | Not used in SPI mode |
| 1 | $\mathrm{I}^{2} \mathrm{C}$ | Minimum of 300ns hold time on SDA after the falling edge of SCL |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ | Minimum of 100ns hold time on SDA after the falling edge of SCL |

Bit 2 - SBCDE Slave Mode Bus Collision Detect Enable bit
Unused in Master mode.

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI or $I^{2} \mathrm{C}$ Master | Don't care |
| 1 | $\mathrm{I}^{2} \mathrm{C}$ Slave | Collision detection is enabled. |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ Slave | Collision detection is not enabled |

Bit 1 - AHEN Address Hold Enable bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI or $I^{2} \mathrm{C}$ Master | Don't care |
| 1 | $I^{2} \mathrm{C}$ Slave | Address hold is enabled. As a result CKP is cleared after the $8^{\text {th }}$ falling <br> SCL edge of an address byte reception. Software must set the CKP bit to <br> resume operation. |
| 0 | $I^{2} \mathrm{C}$ Slave | Address hold is not enabled |

Bit 0 - DHEN Data Hold Enable bit

| Value | Mode | Description |
| :--- | :--- | :--- |
| $x$ | SPI or $I^{2} \mathrm{C}$ Master | Don't care |
| 1 | $I^{2} \mathrm{C}$ Slave | Data hold is enabled. As a result CKP is cleared after the $8^{\text {th }}$ falling SCL <br> edge of a data byte reception. Software must set the CKP bit to resume <br> operation. |
| 0 | $I^{2} \mathrm{C}$ Slave | Data hold is not enabled |

## Note:

1. This bit has no effect in Slave modes that Start and Stop condition detection is explicitly listed as enabled.
2. For daisy-chained SPI operation; allows the user to ignore all but the last received byte. SSPOV is still set when a new byte is received and $B F=1$, but hardware continues to write the most recent byte to SSPxBUF.

### 26.9.5 SSPxBUF

Name: SSPxBUF
Offset: 0xF92,0xE92

MSSP Data Buffer Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | BUF[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

Bits 7:0 - BUF[7:0] MSSP Input and Output Data Buffer bits

### 26.9.6 SSPxADD

Name: SSPxADD
Offset: 0xF93,0xE93

MSSP Baud Rate Divider and Address Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADD[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - ADD[7:0]

- SPI and $\mathrm{I}^{2} \mathrm{C}$ Master: Baud rate divider
- $\quad I^{2} \mathrm{C}$ Slave: Address bits

| Value | Mode | Description |
| :--- | :--- | :--- |
| 3 to 255 | SPI and $I^{2} C$ Master | Baud rate divider. SCK/SCL pin clock period $=((n+1) * 4) / F_{\text {osc }}$ <br> Values less than 3 are not valid. |
| $2,4,6,8$ | $I^{2} C$ 10-bit Slave MS <br> Address | Bits 7-3 and Bit 0 are not used and are don't care. Bits 2:1 are bits <br> $9: 8$ of the 10-bit Slave Most Significant Address |
| n | $I^{2} C$ 10-bit Slave LS <br> Address | Bits 7:0 of 10-Bit Slave Least Significant Address |
| $2^{*}(1$ to <br> $127)$ | $I^{2} C$-bit Slave | Bit 0 is not used and is don't care. Bits 7:1 are the 7-bit Slave <br> Address |

### 26.9.7 SSPxMSK

Name: SSPxMSK
Offset: 0xF94,0xE94

MSSP Address Mask Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MSK[6:0] |  |  |  |  |  |  | MSK0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Bits 7:1 - MSK[6:0] Mask bits

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | $\mathrm{I}^{2} \mathrm{C}$ Slave | The received address bit n is compared to SSPxADD bit n to detect $\mathrm{I}^{2} \mathrm{C}$ address <br> match |
| 0 | $\mathrm{I}^{2} \mathrm{C}$ Slave | The received address bit n is not used to detect $\mathrm{I}^{2} \mathrm{C}$ address match |

Bit 0 - MSKO
Mask bit for $\mathrm{I}^{2} \mathrm{C}$ 10-bit Slave mode

| Value | Mode | Description |
| :--- | :--- | :--- |
| 1 | $I^{2} \mathrm{C}$ 10-bit Slave | The received address bit 0 is compared to SSPxADD bit 0 to detect $I^{2} \mathrm{C}$ <br> address match |
| 0 | $I^{2} \mathrm{C}$ 10-bit Slave | The received address bit 0 is not used to detect $I^{2} \mathrm{C}$ address match |
| $x$ | SPI or $I^{2} \mathrm{C} 7$-bit | Don't care |

## 27. (EUSART) Enhanced Universal Synchronous Asynchronous Receiver Transmitter

The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

The EUSART module includes the following capabilities:

- Full-duplex asynchronous transmit and receive
- Two-character input buffer
- One-character output buffer
- Programmable 8-bit or 9-bit character length
- Address detection in 9-bit mode
- Input buffer overrun error detection
- Received character framing error detection
- Half-duplex synchronous master
- Half-duplex synchronous slave
- Programmable clock polarity in synchronous modes
- Sleep operation

The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems:

- Automatic detection and calibration of the baud rate
- Wake-up on Break reception
- 13-bit Break character transmit

Block diagrams of the EUSART transmitter and receiver are shown in Figure 27-1 and Figure 27-2.
The operation of the EUSART module consists of six registers:

- Transmit Status and Control (TXxSTA)
- Receive Status and Control (RCxSTA)
- Baud Rate Control (BAUDxCON)
- Baud Rate Value (SPxBRG)
- Receive Data Register (RCxREG)
- Transmit Data Register (TXxREG)

The $R X x / D T x$ and $T X x / C K x$ input pins are selected with the RXxPPS and TXxPPS registers, respectively. TXx, CKx, and DTx output pins are selected with each pin's RxyPPS register. Since the RX input is coupled with the DT output in Synchronous mode, it is the user's responsibility to select the same pin for both of these functions when operating in Synchronous mode. The EUSART control logic will control the data direction drivers automatically.

Figure 27-1. EUSART Transmit Block Diagram


Note 1: In Synchronous mode, the DT output and RX input PPS selections should en able the same pin.
2: In Master Synchronous mode the TX output and CK input PPS selections should enable the same pin.

Figure 27-2. EUSART Receive Block Diagram


### 27.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a Voh Mark state which represents a ' 1 ' data bit, and a Vol Space state which represents a ' 0 ' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 27-2 for examples of baud rate configurations.
The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

### 27.1.1 EUSART Asynchronous Transmitter

The Figure $27-1$ is a simplified representation of the transmitter. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXxREG register.

### 27.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1 (enables the transmitter circuitry of the EUSART)
- $\quad$ SYNC $=0$ (configures the EUSART for asynchronous operation)
- SPEN = 1 (enables the EUSART and automatically enables the output drivers for the RxyPPS selected as the TXx/CKx output)
All other EUSART control bits are assumed to be in their default state.
If the TXx/CKx pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

Important: The TXxIF Transmitter Interrupt flag is set when the TXEN enable bit is set and the TSR is idle.

### 27.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXxREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXxREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXxREG until the Stop bit of the previous character has been transmitted. The pending character in the TXxREG is then transferred to the TSR in one $T_{C Y}$ immediately following the Stop bit transmission. The transmission of the Start bit, data bits and Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXxREG.

### 27.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUDxCON register. The default state of this bit is ' 0 ' which selects high true transmit idle and data bits. Setting the SCKP bit to ' 1 '
will invert the transmit data resulting in low true idle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See the Clock Polarity section for more detail.

### 27.1.1.4 Transmit Interrupt Flag

The TXxIF interrupt flag bit of the PIRx register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXxREG. In other words, the TXxIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXxREG. The TXxIF flag bit is not cleared immediately upon writing TXxREG. TXxIF becomes valid in the second instruction cycle following the write execution. Polling TXxIF immediately following the TXxREG write will return invalid results. The TXxIF bit is read-only, it cannot be set or cleared by software.
The TXXIF interrupt can be enabled by setting the TXXIE interrupt enable bit of the PIEx register. However, the TXxIF flag bit will be set whenever the TXxREG is empty, regardless of the state of TXxIE enable bit.

To use interrupts when transmitting data, set the TXxIE bit only when there is more data to send. Clear the TXxIE interrupt enable bit upon writing the last character of the transmission to the TXxREG.

### 27.1.1.5 TSR Status

The TRMT bit of the TXxSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXxREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user needs to poll this bit to determine the TSR status.

Important: The TSR register is not mapped in data memory, so it is not available to the user.

### 27.1.1.6 Transmitting 9-Bit Characters

The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXxSTA register is set, the EUSART will shift nine bits out for each character transmitted. The TX9D bit of the TXxSTA register is the ninth, and Most Significant data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXxREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXxREG is written.

A special 9-bit Address mode is available for use with multiple receivers. See the Address Detection section for more information on the Address mode.

### 27.1.1.7 Asynchronous Transmission Setup

1. Initialize the $\operatorname{SPxBRGH}, \mathrm{SPxBRGL}$ register pair and the $B R G H$ and BRG16 bits to achieve the desired baud rate (see EUSART Baud Rate Generator (BRG)).
2. Select the transmit output pin by writing the appropriate value to the RxyPPS register.
3. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
4. If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection.
5. Set SCKP bit if inverted transmit is desired.
6. Enable the transmission by setting the TXEN control bit. This will cause the TXxIF interrupt bit to be set.
7. If interrupts are desired, set the TXxIE interrupt enable bit of the PIEx register
8. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set.
9. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit.
10. Load 8 -bit data into the TXxREG register. This will start the transmission.

Figure 27-3. Asynchronous Transmission


Figure 27-4. Asynchronous Transmission (Back-to-Back)


### 27.1.2 EUSART Asynchronous Receiver

The Asynchronous mode is typically used in RS-232 systems. A simplified representation of the receiver is shown in the Figure 27-2. The data is received on the RXx/DTx pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all eight or nine bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCxREG register.

### 27.1.2.1 Enabling the Receiver

The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits:

- CREN = 1 (enables the receiver circuitry of the EUSART)
- $\quad$ SYNC $=0$ (configures the EUSART for asynchronous operation)
- $\operatorname{SPEN}=1$ (enables the EUSART)

All other EUSART control bits are assumed to be in their default state.
The user must set the RXxPPS register to select the RXx/DTx I/O pin and set the corresponding TRIS bit to configure the pin as an input.

Important: If the RX/DT function is on an analog pin, the corresponding ANSEL bit must be cleared for the receiver to function.

### 27.1.2.2 Receiving Data

The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting ' 0 ' or ' 1 ' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a ' 1 '. If the data recovery circuit samples a ' 0 ' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See the Receive Framing Error section for more information on framing errors.

Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCxIF interrupt flag bit of the PIRx register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCxREG register.


Important: If the receive FIFO is overrun, no additional characters will be received until the overrun condition is cleared. See the Receive Overrun Error section for more information.

### 27.1.2.3 Receive Interrupts

The RCxIF interrupt flag bit of the PIRx register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCxIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RCxIF interrupts are enabled by setting all of the following bits:

- RCxIE, Interrupt Enable bit of the PIEx register
- PEIE, Peripheral Interrupt Enable bit of the INTCON register
- GIE, Global Interrupt Enable bit of the INTCON register

The RCxIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

### 27.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCxSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCxREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCxSTA register which resets the EUSART. Clearing the CREN bit of the RCxSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

Important: If all receive characters in the receive FIFO have framing errors, repeated reads of the RCxREG will not clear the FERR bit.

### 27.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCxSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCxSTA register or by resetting the EUSART by clearing the SPEN bit of the RCxSTA register.

### 27.1.2.6 Receiving 9-Bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCxSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCxSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCxREG.

### 27.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCxSTA register.
Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCxIF interrupt bit. All other characters will be ignored.
Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

### 27.1.2.8 Asynchronous Reception Setup

1. Initialize the $\operatorname{SPxBRGH}: S P \times B R G L$ register pair and the $B R G H$ and $B R G 16$ bits to achieve the desired baud rate (see the EUSART Baud Rate Generator (BRG) section).
2. Set the RXxPPS register to select the $R X x / D T x$ input pin.
3. Clear the ANSEL bit for the $R X x$ pin (if applicable).
4. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
5. If interrupts are desired, set the RCXIE bit of the PIEx register and the GIE and PEIE bits of the INTCON register.
6. If 9-bit reception is desired, set the RX9 bit.
7. Enable reception by setting the CREN bit.
8. The RCxIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCxIE interrupt enable bit was also set.
9. Read the RCxSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
10. Get the received eight Least Significant data bits from the receive buffer by reading the RCxREG register.
11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

### 27.1.2.9 9-Bit Address Detection Mode Setup

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable follow these steps:

1. Initialize the SPxBRGH:SPxBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see the EUSART Baud Rate Generator (BRG) section).
2. Set the RXxPPS register to select the $R X x$ input pin.
3. Clear the ANSEL bit for the $R X x$ pin (if applicable).
4. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
5. If interrupts are desired, set the RCxIE bit of the PIEx register and the GIE and PEIE bits of the INTCON register.
6. Enable 9-bit reception by setting the RX9 bit.
7. Enable address detection by setting the ADDEN bit.
8. Enable reception by setting the CREN bit.
9. The RCxIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCxIE interrupt enable bit is also set.
10. Read the RCxSTA register to get the error flags. The ninth data bit will always be set.
11. Get the received eight Least Significant data bits from the receive buffer by reading the RCxREG register. Software determines if this is the device's address.
12. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
13. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.

Figure 27-5. Asynchronous Reception
Rev. 10.000117 A


Note: This timing diagram shows three bytes appearing on the $R X x$ input. The OERR flag is set because the RCxREG is not read before the third word is received.

### 27.1.3 Clock Accuracy with Asynchronous Operation

The factory calibrates the internal oscillator block output (INTOSC). However, the INTOSC frequency may drift as $\mathrm{V}_{\mathrm{DD}}$ or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind.

The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source.

The other method adjusts the value in the Baud Rate Generator. This can be done automatically with the Auto-Baud Detect feature (see Auto-Baud Detect). There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency.

### 27.2 EUSART Baud Rate Generator (BRG)

The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8 -bit mode. Setting the BRG16 bit of the BAUDxCON register selects 16-bit mode.

The SPxBRGH, SPxBRGL register pair determines the period of the free running baud rate timer. In Asynchronous mode the multiplier of the baud rate period is determined by both the BRGH bit of the TXxSTA register and the BRG16 bit of the BAUDxCON register. In Synchronous mode, the BRGH bit is ignored.

Table 27-1 contains the formulas for determining the baud rate. Equation 27-1 provides a sample calculation for determining the baud rate and baud rate error.

Typical baud rates and error values for various asynchronous modes have been computed and are shown in Table 27-2. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies. The BRGH bit is used to achieve very high baud rates.

Writing a new value to the SPxBRGH, SPxBRGL register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate.

If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is idle before changing the system clock.

## Equation 27-1. Calculating Baud Rate Error

For a device with Fosc of 16 MHz , desired baud rate of 9600 , Asynchronous mode, 8-bit BRG:
DesiredBaudrate $=\frac{F_{\text {OSC }}}{(64 \times \operatorname{SPXBRG})+1}$
Solving for SPxBRG:
SPxBRG $=\frac{F_{\text {OSC }}}{64 \times \text { DesiredBaudrate }}-1$
$S P x B R G=\frac{16000000}{64 \times 9600}-1$
$S P x B R G=25.042 \simeq 25$
CalculatedBaudrate $=\frac{16000000}{64 \times(25+1)}$
CalculatedBaudrate $=9615$
Error $=\frac{\text { CalculatedBaudrate }- \text { DesiredBaudrate }}{\text { DesiredBaudrate }}$
Error $=\frac{9615-9600}{9600}$
Error $=0.16$ \%
Table 27-1. Baud Rate Formulas

| Configuration Bits |  |  | BRG/EUSART Mode | Baud Rate Formula |
| :---: | :---: | :---: | :---: | :---: |
| SYNC | BRG16 | BRGH |  |  |
| 0 | 0 | 0 | 8-bit/Asynchronous | $\mathrm{Fosc}_{\text {/ }}$ [64 ( $\left.\mathrm{n}+1\right)$ ] |
| 0 | 0 | 1 | 8-bit/Asynchronous | $\mathrm{F}_{\text {Osc }} /[16(\mathrm{n}+1)]$ |
| 0 | 1 | 0 | 16-bit/Asynchronous |  |
| 0 | 1 | 1 | 16-bit/Asynchronous | Foscl[4 ( $\mathrm{n}+1$ )] |
| 1 | 0 | x | 8-bit/Synchronous |  |
| 1 | 1 | x | 16-bit/Synchronous |  |
| Note: $\mathrm{x}=$ Don't care, $\mathrm{n}=$ value of SPxBRGH:SPxBRGL register pair. |  |  |  |  |

Table 27-2. Sample Baud Rates for Asynchronous Modes

| BAUD | SYNC $=0$, BRGH $=0$, BRG16 $=0$ |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| RATE | $F_{\text {OSC }}=32.000 \mathrm{MHz}$ | $F_{\text {OSC }}=20.000 \mathrm{MHz}$ | FOSC $=18.432 \mathrm{MHz}$ | F $_{\text {OSC }}=11.0592 \mathrm{MHz}$ |


|  | Actual <br> Rate | $\%$ <br> Error | SPBRG <br> value <br> (decimal) | Actual <br> Rate | $\%$ <br> Error | SPBRG <br> value <br> (decimal) | Actual <br> Rate | $\%$ <br> Error | SPBRG <br> value <br> (decimal) | Actual <br> Rate | \% <br> Error | SPBRG <br> value <br> (decimal) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 300 | - | - | - | - | - | - | - | - | - | - | - | - |
| 1200 | - | - | - | 1221 | 1.73 | 255 | 1200 | 0.00 | 239 | 1200 | 0.00 | 143 |
| 2400 | 2404 | 0.16 | 207 | 2404 | 0.16 | 129 | 2400 | 0.00 | 119 | 2400 | 0.00 | 71 |
| 9600 | 9615 | 0.16 | 51 | 9470 | -1.36 | 32 | 9600 | 0.00 | 29 | 9600 | 0.00 | 17 |
| 10417 | 10417 | 0.00 | 47 | 10417 | 0.00 | 29 | 10286 | -1.26 | 27 | 10165 | -2.42 | 16 |
| 19.2 k | 19.23 k | 0.16 | 25 | 19.53 k | 1.73 | 15 | 19.20 k | 0.00 | 14 | 19.20 k | 0.00 | 8 |
| 57.6 k | 55.55 k | -3.55 | 3 | - | - | - | 57.60 k | 0.00 | 7 | 57.60 k | 0.00 | 2 |
| 115.2 k | - | - | - | - | - | - | - | - | - | - | - | - |


| BAUD RATE | SYNC $=0, B R G H=0, B R G 16=0$ |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Fosc $=8.000 \mathrm{MHz}$ |  |  | Fosc $=4.000 \mathrm{MHz}$ |  |  | Fosc $=3.6864 \mathrm{MHz}$ |  |  | Fosc $=1.000 \mathrm{MHz}$ |  |  |
|  | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | $\begin{gathered} \text { \% } \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) | Actual Rate | $\begin{gathered} \% \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) | Actual Rate | $\begin{gathered} \text { \% } \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) |
| 300 | - | - | - | 300 | 0.16 | 207 | 300 | 0.00 | 191 | 300 | 0.16 | 51 |
| 1200 | 1202 | 0.16 | 103 | 1202 | 0.16 | 51 | 1200 | 0.00 | 47 | 1202 | 0.16 | 12 |
| 2400 | 2404 | 0.16 | 51 | 2404 | 0.16 | 25 | 2400 | 0.00 | 23 | - | - | - |
| 9600 | 9615 | 0.16 | 12 | - | - | - | 9600 | 0.00 | 5 | - | - | - |
| 10417 | 10417 | 0.00 | 11 | 10417 | 0.00 | 5 | - | - | - | - | - | - |
| 19.2k | - | - | - | - | - | - | 19.20k | 0.00 | 2 | - | - | - |
| 57.6k | - | - | - | - | - | - | 57.60k | 0.00 | 0 | - | - | - |
| 115.2k | - | - | - | - | - | - | - | - | - | - | - | - |

$$
S Y N C=0, B R G H=1, B R G 16=0
$$

| BAUD RATE | Fosc $=32.000 \mathrm{MHz}$ |  |  | Fosc $=20.000 \mathrm{MHz}$ |  |  | Fosc $=18.432 \mathrm{MHz}$ |  |  | Fosc $=11.0592 \mathrm{MHz}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Actual <br> Rate | $\begin{gathered} \text { \% } \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | \% Error | SPBRG value (decimal) |
| 300 | - | - | - | - | - | - | - | - | - | - | - | - |
| 1200 | - | - | - | - | - | - | - | - | - | - | - | - |
| 2400 | - | - | - | - | - | - | - | - | - | - | - | - |
| 9600 | 9615 | 0.16 | 207 | 9615 | 0.16 | 129 | 9600 | 0.00 | 119 | 9600 | 0.00 | 71 |
| 10417 | 10417 | 0.00 | 191 | 10417 | 0.00 | 119 | 10378 | -0.37 | 110 | 10473 | 0.53 | 65 |

PIC18(L)F26/45/46K40

|  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 19.2 k | 19.23 k | 0.16 | 103 | 19.23 k | 0.16 | 64 | 19.20 k | 0.00 | 59 | 19.20 k | 0.00 | 35 |
| 57.6 k | 57.14 k | -0.79 | 34 | 56.82 k | -1.36 | 21 | 57.60 k | 0.00 | 19 | 57.60 k | 0.00 | 11 |
| 115.2 k | 117.64 k | 2.12 | 16 | 113.64 k | -1.36 | 10 | 115.2 k | 0.00 | 9 | 115.2 k | 0.00 | 5 |


| BAUD RATE | SYNC $=0, B R G H=1, B R G 16=0$ |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Fosc $=8.000 \mathrm{MHz}$ |  |  | Fosc $=4.000 \mathrm{MHz}$ |  |  | Fosc $=3.6864 \mathrm{MHz}$ |  |  | Fosc $=1.000 \mathrm{MHz}$ |  |  |
|  | Actual Rate | $\begin{gathered} \text { \% } \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | \% Error | SPBRG <br> value <br> (decimal) | Actual Rate | $\begin{gathered} \% \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) |
| 300 | - | - | - | - | - | - | - | - | - | 300 | 0.16 | 207 |
| 1200 | - | - | - | 1202 | 0.16 | 207 | 1200 | 0.00 | 191 | 1202 | 0.16 | 51 |
| 2400 | 2404 | 0.16 | 207 | 2404 | 0.16 | 103 | 2400 | 0.00 | 95 | 2404 | 0.16 | 25 |
| 9600 | 9615 | 0.16 | 51 | 9615 | 0.16 | 25 | 9600 | 0.00 | 23 | - | - | - |
| 10417 | 10417 | 0.00 | 47 | 10417 | 0.00 | 23 | 10473 | 0.53 | 21 | 10417 | 0.00 | 5 |
| 19.2k | 19231 | 0.16 | 25 | 19.23k | 0.16 | 12 | 19.2k | 0.00 | 11 | - | - | - |
| 57.6k | 55556 | -3.55 | 8 | - | - | - | 57.60k | 0.00 | 3 | - | - | - |
| 115.2k | - | - | - | - | - | - | 115.2k | 0.00 | 1 | - | - | - |


| BAUD RATE | SYNC $=0, \mathrm{BRGH}=0, \mathrm{BRG16}=1$ |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Fosc $=32.000 \mathrm{MHz}$ |  |  | Fosc $=20.000 \mathrm{MHz}$ |  |  | Fosc $=18.432 \mathrm{MHz}$ |  |  | Fosc $=11.0592 \mathrm{MHz}$ |  |  |
|  | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | $\begin{gathered} \% \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) | Actual Rate | $\begin{gathered} \text { \% } \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) | Actual Rate | $\begin{gathered} \text { \% } \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) |
| 300 | 300.0 | 0.00 | 6666 | 300.0 | -0.01 | 4166 | 300.0 | 0.00 | 3839 | 300.0 | 0.00 | 2303 |
| 1200 | 1200 | -0.02 | 3332 | 1200 | -0.03 | 1041 | 1200 | 0.00 | 959 | 1200 | 0.00 | 575 |
| 2400 | 2401 | -0.04 | 832 | 2399 | -0.03 | 520 | 2400 | 0.00 | 479 | 2400 | 0.00 | 287 |
| 9600 | 9615 | 0.16 | 207 | 9615 | 0.16 | 129 | 9600 | 0.00 | 119 | 9600 | 0.00 | 71 |
| 10417 | 10417 | 0.00 | 191 | 10417 | 0.00 | 119 | 10378 | -0.37 | 110 | 10473 | 0.53 | 65 |
| 19.2k | 19.23k | 0.16 | 103 | 19.23k | 0.16 | 64 | 19.20k | 0.00 | 59 | 19.20k | 0.00 | 35 |
| 57.6k | 57.14k | -0.79 | 34 | 56.818 | -1.36 | 21 | 57.60k | 0.00 | 19 | 57.60k | 0.00 | 11 |
| 115.2k | 117.6k | 2.12 | 16 | 113.636 | -1.36 | 10 | 115.2k | 0.00 | 9 | 115.2k | 0.00 | 5 |


| BAUD | SYNC $=0$, BRGH $=0$, BRG16 $=1$ |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| RATE | Fosc $=8.000 \mathrm{MHz}$ | Fosc $=4.000 \mathrm{MHz}$ | Fosc $=3.6864 \mathrm{MHz}$ | Fosc $=1.000 \mathrm{MHz}$ |

PIC18(L)F26/45/46K40

|  | Actual <br> Rate | $\%$ <br> Error | SPBRG <br> value <br> (decimal) | Actual <br> Rate | $\%$ <br> Error | SPBRG <br> value <br> (decimal) | Actual <br> Rate | $\%$ <br> Error | SPBRG <br> value <br> (decimal) | Actual <br> Rate | $\%$ <br> Error | SPBRG <br> value <br> (decimal) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 300 | 299.9 | -0.02 | 1666 | 300.1 | 0.04 | 832 | 300.0 | 0.00 | 767 | 300.5 | 0.16 | 207 |
| 1200 | 1199 | -0.08 | 416 | 1202 | 0.16 | 207 | 1200 | 0.00 | 191 | 1202 | 0.16 | 51 |
| 2400 | 2404 | 0.16 | 207 | 2404 | 0.16 | 103 | 2400 | 0.00 | 95 | 2404 | 0.16 | 25 |
| 9600 | 9615 | 0.16 | 51 | 9615 | 0.16 | 25 | 9600 | 0.00 | 23 | - | - | - |
| 10417 | 10417 | 0.00 | 47 | 10417 | 0.00 | 23 | 10473 | 0.53 | 21 | 10417 | 0.00 | 5 |
| $19.2 k$ | $19.23 k$ | 0.16 | 25 | $19.23 k$ | 0.16 | 12 | $19.20 k$ | 0.00 | 11 | - | - | - |
| $57.6 k$ | 55556 | -3.55 | 8 | - | - | - | $57.60 k$ | 0.00 | 3 | - | - | - |
| $115.2 k$ | - | - | - | - | - | - | $115.2 k$ | 0.00 | 1 | - | - | - |

SYNC $=0, B R G H=1, B R G 16=1$ or $S Y N C=1, B R G 16=1$
BAUD Fosc $=32.000 \mathrm{MHz} \quad$ Fosc $=20.000 \mathrm{MHz} \quad$ Fosc $=18.432 \mathrm{MHz} \quad$ Fosc $=11.0592 \mathrm{MHz}$
RATE Actual $\%$ SPBRG Actual $\%$ SPBRG Actual $\%$ SPBRG Actual $\%$ SPBRG

|  | Rate | Error | value <br> (decimal) | Rate | Error | value <br> (decimal) | Rate | Error | value <br> (decimal) | Rate | Error | value <br> (decimal) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 300 | 300.0 | 0.00 | 26666 | 300.0 | 0.00 | 16665 | 300.0 | 0.00 | 15359 | 300.0 | 0.00 | 9215 |
| 1200 | 1200 | 0.00 | 6666 | 1200 | -0.01 | 4166 | 1200 | 0.00 | 3839 | 1200 | 0.00 | 2303 |
| 2400 | 2400 | 0.01 | 3332 | 2400 | 0.02 | 2082 | 2400 | 0.00 | 1919 | 2400 | 0.00 | 1151 |
| 9600 | 9604 | 0.04 | 832 | 9597 | -0.03 | 520 | 9600 | 0.00 | 479 | 9600 | 0.00 | 287 |
| 10417 | 10417 | 0.00 | 767 | 10417 | 0.00 | 479 | 10425 | 0.08 | 441 | 10433 | 0.16 | 264 |
| 19.2 k | 19.18 k | -0.08 | 416 | 19.23 k | 0.16 | 259 | 19.20 k | 0.00 | 239 | 19.20 k | 0.00 | 143 |
| 57.6 k | 57.55 k | -0.08 | 138 | 57.47 k | -0.22 | 86 | 57.60 k | 0.00 | 79 | 57.60 k | 0.00 | 47 |
| 115.2 k | 115.9 k | 0.64 | 68 | 116.3 k | 0.94 | 42 | 115.2 k | 0.00 | 39 | 115.2 k | 0.00 | 23 |

$S Y N C=0, B R G H=1, B R G 16=1$ or $S Y N C=1, B R G 16=1$

| BAUD RATE | SYNC $=0, \mathrm{BRGH}=1, \mathrm{BRG16}=1$ or SYNC $=1, \mathrm{BRG} 16=1$ |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Fosc $=8.000 \mathrm{MHz}$ |  |  | Fosc $=4.000 \mathrm{MHz}$ |  |  | Fosc $=3.6864 \mathrm{MHz}$ |  |  | Fosc $=1.000 \mathrm{MHz}$ |  |  |
|  | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | \% Error | SPBRG value (decimal) | Actual Rate | $\begin{gathered} \hline \% \\ \text { Error } \end{gathered}$ | SPBRG value (decimal) |
| 300 | 300.0 | 0.00 | 6666 | 300.0 | 0.01 | 3332 | 300.0 | 0.00 | 3071 | 300.1 | 0.04 | 832 |
| 1200 | 1200 | -0.02 | 1666 | 1200 | 0.04 | 832 | 1200 | 0.00 | 767 | 1202 | 0.16 | 207 |
| 2400 | 2401 | 0.04 | 832 | 2398 | 0.08 | 416 | 2400 | 0.00 | 383 | 2404 | 0.16 | 103 |
| 9600 | 9615 | 0.16 | 207 | 9615 | 0.16 | 103 | 9600 | 0.00 | 95 | 9615 | 0.16 | 25 |
| 10417 | 10417 | 0 | 191 | 10417 | 0.00 | 95 | 10473 | 0.53 | 87 | 10417 | 0.00 | 23 |


| 19.2 k | 19.23 k | 0.16 | 103 | 19.23 k | 0.16 | 51 | 19.20 k | 0.00 | 47 | 19.23 k | 0.16 | 12 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 57.6 k | 57.14 k | -0.79 | 34 | 58.82 k | 2.12 | 16 | 57.60 k | 0.00 | 15 | - | - | - |
| 115.2 k | 117.6 k | 2.12 | 16 | 111.1 k | -3.55 | 8 | 115.2 k | 0.00 | 7 | - | - | - |

### 27.2.1 Auto-Baud Detect

The EUSART module supports automatic detection and calibration of the baud rate.
In the Auto-Baud Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the $R X$ signal is timing the BRG. The Baud Rate Generator is used to time the period of a received 55 h (ASCII " $U$ ") which is the Sync character for the LIN bus. The unique feature of this character is that it has five rising edges including the Stop bit edge.

Setting the ABDEN bit of the BAUDxCON register starts the auto-baud calibration sequence. While the ABD sequence takes place, the EUSART state machine is held in Idle. On the first rising edge of the receive line, after the Start bit, the SPxBRG begins counting up using the BRG counter clock as shown in Figure 27-7. The fifth rising edge will occur on the $R X x$ pin at the end of the eighth bit period. At that time, an accumulated value totaling the proper BRG period is left in the SPxBRGH, SPxBRGL register pair, the ABDEN bit is automatically cleared and the RCxIF interrupt flag is set. The value in the RCxREG needs to be read to clear the RCxIF interrupt. RCxREG content should be discarded. When calibrating for modes that do not use the SPxBRGH register the user can verify that the SPxBRGL register did not overflow by checking for 00h in the SPxBRGH register.
The BRG auto-baud clock is determined by the BRG16 and BRGH bits as shown in Table 27-3. During ABD, both the SPxBRGH and SPxBRGL registers are used as a 16 -bit counter, independent of the BRG16 bit setting. While calibrating the baud rate period, the SPxBRGH and SPxBRGL registers are clocked at $1 / 8^{\text {th }}$ the BRG base clock rate. The resulting byte measurement is the average bit time when clocked at full speed.

## Note:

1. If the WUE bit is set with the ABDEN bit, auto-baud detection will occur on the byte following the Break character (see Auto-Wake-up on Break).
2. It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and EUSART baud rates are not possible.
3. During the auto-baud process, the auto-baud counter starts counting at one. Upon completion of the auto-baud sequence, to achieve maximum accuracy, subtract 1 from the SPxBRGH:SPxBRGL register pair.
Table 27-3. BRG Counter Clock Rates

| BRG16 | BRGH | BRG Base Clock | BRG ABD Clock |
| :---: | :---: | :---: | :---: |
| 1 | 1 | Fosc/4 | Fosc/32 |
| 1 | 0 | Fosc/16 | Fosc/128 |
| 0 | 1 | Fosc/16 | Fosc/128 |
| 0 | 0 | Fosc/64 | Fosc/512 |

Note: During the ABD sequence, SPxBRGL and SPxBRGH registers are both used as a 16-bit counter, independent of the BRG16 setting.

Figure 27-7. Automatic Baud Rate Calibration


### 27.2.2 Auto-Baud Overflow

During the course of automatic baud detection, the ABDOVF bit of the BAUDxCON register will be set if the baud rate counter overflows before the $5^{\text {th }}$ rising edge is detected on the $R X x$ pin. The ABDOVF bit indicates that the counter has exceeded the maximum count that can fit in the 16 bits of the SPxBRGH:SPxBRGL register pair. After the ABDOVF bit has been set, the counter continues to count until the $5^{\text {th }}$ rising edge is detected on the $R X x$ pin. Upon detecting the $5^{\text {th }} R X$ edge, the hardware will set the RCxIF interrupt flag and clear the ABDEN bit of the BAUDxCON register. The RCxIF flag can be subsequently cleared by reading the RCxREG register. The ABDOVF flag of the BAUDxCON register can be cleared by software directly.

To terminate the auto-baud process before the RCxIF flag is set, clear the ABDEN bit then clear the ABDOVF bit of the BAUDxCON register. The ABDOVF bit will remain set if the ABDEN bit is not cleared first.

### 27.2.3 Auto-Wake-up on Break

During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper character reception cannot be performed. The Auto-Wake-up feature allows the controller to wake-up due to activity on the RX/DT line. This feature is available only in Asynchronous mode.

The Auto-Wake-up feature is enabled by setting the WUE bit of the BAUDxCON register. Once set, the normal receive sequence on RX/DT is disabled, and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a wake-up signal character for the LIN protocol.)

The EUSART module generates an RCxIF interrupt coincident with the wake-up event. The interrupt is generated synchronously to the Q clocks in normal CPU operating modes as shown in Figure 27-8, and asynchronously if the device is in Sleep mode as shown in Figure 27-9. The interrupt condition is cleared by reading the RCxREG register.

The WUE bit is automatically cleared by the low-to-high transition on the RX line at the end of the Break. This signals to the user that the Break event is over. At this point, the EUSART module is in Idle mode waiting to receive the next character.

### 27.2.3.1 Special Considerations

## Break Character

To avoid character errors or character fragments during a wake-up event, the wake-up character must be all zeros.

When the wake-up is enabled the function works independent of the low time on the data stream. If the WUE bit is set and a valid non-zero character is received, the low time from the Start bit to the first rising edge will be interpreted as the wake-up event. The remaining bits in the character will be received as a fragmented character and subsequent characters can result in framing or overrun errors.

Therefore, the initial character in the transmission must be all ' 0 's. This must be ten or more bit times, 13bit times recommended for LIN bus, or any number of bit times for standard RS-232 devices.

## Oscillator Start-up Time

Oscillator start-up time must be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS/PLL mode). The Sync Break (or wake-up signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART.

## WUE Bit

The wake-up event causes a receive interrupt by setting the RCxIF bit. The WUE bit is cleared in hardware by a rising edge on RX/DT. The interrupt condition is then cleared in software by reading the RCxREG register and discarding its contents.

To ensure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process before setting the WUE bit. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode.

Figure 27-8. Auto-Wake-up Bit (WUE) Timing During Normal Operation


Note 1: The EUSART remains in idle while the WUE bit is set.

Figure 27-9. Auto-Wake-up Bit (WUE) Timings During Sleep


Note 1: The EUSART remains in idle while the WUE bit is set.

### 27.2.4 Break Character Sequence

The EUSART module has the capability of sending the special Break character sequences that are required by the LIN bus standard. A Break character consists of a Start bit, followed by 12 ' 0 ' bits and a Stop bit.

To send a Break character, set the SENDB and TXEN bits of the TXxSTA register. The Break character transmission is then initiated by a write to the TXxREG. The value of data written to TXxREG will be ignored and all ' 0 's will be transmitted.

The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN specification).
The TRMT bit of the TXxSTA register indicates when the transmit operation is active or idle, just as it does during normal transmission. See Figure 27-10 for more detail.

### 27.2.4.1 Break and Sync Transmit Sequence

The following sequence will start a message frame header made up of a Break, followed by an auto-baud Sync byte. This sequence is typical of a LIN bus master.

1. Configure the EUSART for the desired mode.
2. Set the TXEN and SENDB bits to enable the Break sequence.
3. Load the TXxREG with a dummy character to initiate transmission (the value is ignored).
4. Write ' 55 ' to TXxREG to load the Sync character into the transmit FIFO buffer.
5. After the Break has been sent, the SENDB bit is reset by hardware and the Sync character is then transmitted.
When the TXxREG becomes empty, as indicated by the TXxIF, the next data byte can be written to TXxREG.

### 27.2.5 Receiving a Break Character

The EUSART module can receive a Break character in two ways.
The first method to detect a Break character uses the FERR bit of the RCxSTA register and the received data as indicated by RCxREG. The Baud Rate Generator is assumed to have been initialized to the expected baud rate.

A Break character has been received when all three of the following conditions are true:

- RCxIF bit is set
- FERR bit is set
- RCxREG $=00 h$

The second method uses the Auto-Wake-up feature described in Auto-Wake-up on Break. By enabling this feature, the EUSART will sample the next two transitions on RXIDT, cause an RCxIF interrupt, and receive the next data byte followed by another interrupt.

Note that following a Break character, the user will typically want to enable the Auto-Baud Detect feature. For both methods, the user can set the ABDEN bit of the BAUDxCON register before placing the EUSART in Sleep mode.

Figure 27-10. Send Break Character Sequence


### 27.3 EUSART Synchronous Mode

Synchronous serial communications are typically used in systems with a single master and one or more slaves. The master device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Slave devices can take advantage of the master clock by eliminating the internal clock generation circuitry.
There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Slaves use the external clock supplied by the master to shift the serial data into and out of their respective receive and transmit shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Halfduplex refers to the fact that master and slave devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a master or slave device.

Start and Stop bits are not used in synchronous transmissions.

### 27.3.1 Synchronous Master Mode

The following bits are used to configure the EUSART for synchronous master operation:

- $\quad$ SYNC $=1$ (configures the EUSART for synchronous operation)
- CSRC = 1 (configures the EUSART as the master)
- SREN = 0 (for transmit); SREN = 1 (recommended setting to receive 1 byte)
- $\quad$ CREN $=0$ (for transmit); CREN = 1 (to receive continuously)
- $\quad$ SPEN $=1$ (enables the EUSART)

Important: Clearing the SREN and CREN bits of the RCxSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive.

### 27.3.1.1 Master Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a master transmits the clock on the TX/CK line. The TXx/CKx pin output driver is automatically enabled when the EUSART is configured for synchronous transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits.

### 27.3.1.2 Clock Polarity

A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDxCON register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock.

### 27.3.1.3 Synchronous Master Transmission

Data is transferred out of the device on the RXx/DTx pin. The RXx/DTx and TXx/CKx pin output drivers are automatically enabled when the EUSART is configured for synchronous master transmit operation.

A transmission is initiated by writing a character to the TXxREG register. If the TSR still contains all or part of a previous character the new character data is held in the TXxREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXxREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXxREG.

Each data bit changes on the leading edge of the master clock and remains valid until the subsequent leading clock edge.

Note: The TSR register is not mapped in data memory, so it is not available to the user.

### 27.3.1.4 Synchronous Master Transmission Setup

1. Initialize the SPxBRGH, SPxBRGL register pair and the BRG16 bit to achieve the desired baud rate (see EUSART Baud Rate Generator (BRG)).
2. Select the transmit output pin by writing the appropriate values to the RxyPPS register and RXxPPS register. Both selections should enable the same pin.
3. Select the clock output pin by writing the appropriate values to the RxyPPS register and CKxPPS register. Both selections should enable the same pin.
4. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
5. Disable Receive mode by clearing bits SREN and CREN.
6. Enable Transmit mode by setting the TXEN bit.
7. If 9-bit transmission is desired, set the TX9 bit.
8. If interrupts are desired, set the TXxIE bit of the PIEx register and the GIE and PEIE bits of the INTCON register.
9. If 9-bit transmission is selected, the ninth bit should be loaded in the TX9D bit.
10. Start transmission by loading data to the TXxREG register.

Figure 27-11. Synchronous Transmission


### 27.3.1.5 Synchronous Master Reception

Data is received at the RXx/DTx pin. The RXx/DTx pin output driver is automatically disabled when the EUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCxSTA register) or the Continuous Receive Enable bit (CREN of the RCxSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.
To initiate reception, set either SREN or CREN. Data is sampled at the RXx/DTx pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCxIF bit is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCxREG. The RCxIF bit remains set as long as there are unread characters in the receive FIFO.

Note: If the RX/DT function is on an analog pin, the corresponding ANSEL bit must be cleared for the receiver to function.

### 27.3.1.6 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCxREG is read to access the FIFO. When this happens the OERR bit of the RCxSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCxREG. If the overrun occurred when the CREN bit is set then the error condition is cleared by either clearing the CREN bit of the RCxSTA register or by clearing the SPEN bit which resets the EUSART.

### 27.3.1.7 Receiving 9-Bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCxSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCxSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCxREG.

### 27.3.1.8 Synchronous Master Reception Setup

1. Initialize the SPxBRGH:SPxBRGL register pair and set or clear the BRG16 bit, as required, to achieve the desired baud rate.
2. Select the receive input pin by writing the appropriate values to the RxyPPS register and RXxPPS register. Both selections should enable the same pin.
3. Select the clock output pin by writing the appropriate values to the RxyPPS register and CKxPPS register. Both selections should enable the same pin.
4. Clear the ANSEL bit for the RXx pin (if applicable).
5. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
6. Ensure bits CREN and SREN are clear.
7. If interrupts are desired, set the RCxIE bit of the PIEx register and the GIE and PEIE bits of the INTCON register.
8. If 9-bit reception is desired, set bit RX9.
9. Start reception by setting the SREN bit or for continuous reception, set the CREN bit.
10. Interrupt flag bit RCxIF will be set when reception of a character is complete. An interrupt will be generated if the enable bit RCxIE was set.
11. Read the RCxSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
12. Read the 8-bit received data by reading the RCxREG register.
13. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCxSTA register or by clearing the SPEN bit which resets the EUSART.
Figure 27-12. Synchronous Reception (Master Mode, SREN)


### 27.3.2 Synchronous Slave Mode

The following bits are used to configure the EUSART for synchronous slave operation:

- $\quad$ SYNC $=1$ (configures the EUSART for synchronous operation.)
- $\quad \mathrm{CSRC}=0$ (configures the EUSART as a slave)
- $\quad$ SREN $=0$ (for transmit); SREN = 1 (for single byte receive)
- CREN = 0 (for transmit); CREN = 1 (recommended setting for continuous receive)
- $\quad$ SPEN $=1$ (enables the EUSART)


## $t$

Important: Clearing the SREN and CREN bits of the RCxSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive.

### 27.3.2.1 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TXx/CKx pin output driver is automatically disabled when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

Important: If the device is configured as a slave and the TX/CK function is on an analog pin, the corresponding ANSEL bit must be cleared.

### 27.3.2.2 EUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (see Synchronous Master Transmission), except in the case of the Sleep mode.
If two words are written to the TXxREG and then the SLEEP instruction is executed, the following will occur:

1. The first character will immediately transfer to the TSR register and transmit.
2. The second word will remain in the TXxREG register.
3. The TXxIF bit will not be set.
4. After the first character has been shifted out of TSR, the TXxREG register will transfer the second character to the TSR and the TXxIF bit will now be set.
5. If the PEIE and TXxIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.

### 27.3.2.3 Synchronous Slave Transmission Setup

1. Set the SYNC and SPEN bits and clear the CSRC bit.
2. Select the transmit output pin by writing the appropriate values to the RxyPPS register and RXxPPS register. Both selections should enable the same pin.
3. Select the clock input pin by writing the appropriate value to the CKxPPS register.
4. Clear the ANSEL bit for the CKx pin (if applicable).
5. Clear the CREN and SREN bits.
6. If interrupts are desired, set the TXxIE bit of the PIEx register and the GIE and PEIE bits of the INTCON register.
7. If 9-bit transmission is desired, set the TX9 bit.
8. Enable transmission by setting the TXEN bit.
9. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
10. Prepare for transmission by writing the Least Significant eight bits to the TXxREG register. The word will be transmitted in response to the Master clocks at the CKx pin.

### 27.3.2.4 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (see Synchronous Master Reception), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never idle
- SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCxREG register. If the RCxIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

### 27.3.2.5 Synchronous Slave Reception Setup:

1. Set the SYNC and SPEN bits and clear the CSRC bit.
2. Select the receive input pin by writing the appropriate value to the RXxPPS register.
3. Select the clock input pin by writing the appropriate values to the CKxPPS register.
4. Clear the ANSEL bit for both the TXx/CKx and RXx/DTx pins (if applicable).
5. If interrupts are desired, set the RCxIE bit of the PIEx register and the GIE and PEIE bits of the INTCON register.
6. If 9-bit reception is desired, set the RX9 bit.
7. Set the CREN bit to enable reception.
8. The RCxIF bit will be set when reception is complete. An interrupt will be generated if the RCxIE bit was set.
9. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCxSTA register.
10. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCxREG register.
11. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCxSTA register or by clearing the SPEN bit which resets the EUSART.

### 27.4 EUSART Operation During Sleep

The EUSART will remain active during Sleep only in the Synchronous Slave mode. All other modes require the system clock and therefore cannot generate the necessary signals to run the Transmit or Receive Shift registers during Sleep.
Synchronous Slave mode uses an externally generated clock to run the Transmit and Receive Shift registers.

### 27.4.1 Synchronous Receive During Sleep

To receive during Sleep, all the following conditions must be met before entering Sleep mode:

- RCxSTA and TXxSTA Control registers must be configured for Synchronous Slave Reception (see Synchronous Slave Reception Setup:).
- If interrupts are desired, set the RCxIE bit of the PIEx register and the GIE and PEIE bits of the INTCON register.
- The RCxIF interrupt flag must be cleared by reading RCxREG to unload any pending characters in the receive buffer.

Upon entering Sleep mode, the device will be ready to accept data and clocks on the RXx/DTx and TXx/CKx pins, respectively. When the data word has been completely clocked in by the external device, the RCxIF interrupt flag bit of the PIRx register will be set. Thereby, waking the processor from Sleep.

Upon waking from Sleep, the instruction following the SLEEP instruction will be executed. If the Global Interrupt Enable (GIE) bit of the INTCON register is also set, then the Interrupt Service Routine at address 004h will be called.

### 27.4.2 Synchronous Transmit During Sleep

To transmit during Sleep, all the following conditions must be met before entering Sleep mode:

- The RCxSTA and TXxSTA Control registers must be configured for synchronous slave transmission (see Synchronous Slave Transmission Setup).
- The TXxIF interrupt flag must be cleared by writing the output data to the TXxREG, thereby filling the TSR and transmit buffer.
- Interrupt enable bits TXxIE of the PIEx register and PEIE of the INTCON register must set.
- If interrupts are desired, set the GIEx bit of the INTCON register.

Upon entering Sleep mode, the device will be ready to accept clocks on TXx/CKx pin and transmit data on the RXx/DTx pin. When the data word in the TSR has been completely clocked out by the external device, the pending byte in the TXxREG will transfer to the TSR and the TXxIF flag will be set. Thereby, waking the processor from Sleep. At this point, the TXxREG is available to accept another character for transmission. Writing TXxREG will clear the TXxIF flag.

Upon waking from Sleep, the instruction following the SLEEP instruction will be executed. If the Global Interrupt Enable (GIE) bit is also set then the Interrupt Service Routine at address 0004h will be called.

### 27.5 Register Summary - EUSART

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0E99 | RC2REG | 7:0 | RCREG[7:0] |  |  |  |  |  |  |  |
| $0 \times 0 E 9 \mathrm{~A}$ | TX2REG | 7:0 | TXREG[7:0] |  |  |  |  |  |  |  |
| 0x0E9B | SP2BRG | 7:0 | SPBRGL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | SPBRGH[7:0] |  |  |  |  |  |  |  |
| 0x0E9D | RC2STA | 7:0 | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D |
| 0x0E9E | TX2STA | 7:0 | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D |
| 0x0E9F | BAUD2CON | 7:0 | ABDOVF | RCIDL |  | SCKP | BRG16 |  | WUE | ABDEN |
| $\begin{gathered} \text { 0x0EA0 } \\ \ldots \\ \text { 0x0F98 } \end{gathered}$ | Reserved |  |  |  |  |  |  |  |  |  |
| 0x0F99 | RC1REG | 7:0 | RCREG[7:0] |  |  |  |  |  |  |  |
| 0x0F9A | TX1REG | 7:0 | TXREG[7:0] |  |  |  |  |  |  |  |
| 0x0F9B | SP1BRG | 7:0 | SPBRGL[7:0] |  |  |  |  |  |  |  |
| 0x0 ${ }^{\text {a }}$ | SPABR | 15:8 | SPBRGH[7:0] |  |  |  |  |  |  |  |
| 0x0F9D | RC1STA | 7:0 | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D |
| 0x0F9E | TX1STA | 7:0 | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D |
| 0x0F9F | BAUD1CON | 7:0 | ABDOVF | RCIDL |  | SCKP | BRG16 |  | WUE | ABDEN |

### 27.6 Register Definitions: EUSART Control

### 27.6.1 RCxSTA

Name: RCxSTA
Offset: 0xF9D,0xE9D

Receive Status and Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D |
| Access | R/W | R/W | R/W | R/W | R/W | RO | R/HC | R/HC |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - SPEN Serial Port Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Serial port enabled |
| 0 | Serial port disabled (held in Reset) |

Bit 6 - RX9 9-Bit Receive Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Selects 9-bit reception |
| 0 | Selects 8-bit reception |

Bit 5 - SREN Single Receive Enable bit
Controls reception. This bit is cleared by hardware when reception is complete

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC $=1$ AND CSRC $=1$ | Start single receive |
| 0 | SYNC $=1$ AND CSRC $=1$ | Single receive is complete |
| $X$ | SYNC $=0$ OR CSRC $=0$ | Don't care |

Bit 4 - CREN Continuous Receive Enable bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC $=1$ | Enables continuous receive until enable bit CREN is cleared (CREN overrides <br> SREN) |
| 0 | SYNC $=1$ | Disables continuous receive |
| 1 | SYNC $=0$ | Enables receiver |
| 0 | SYNC $=0$ | Disables receiver |

Bit 3 - ADDEN Address Detect Enable bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC $=0$ AND RX9 $=1$ | The receive buffer is loaded and the interrupt occurs only when the <br> ninth received bit is set |
| 0 | SYNC $=0$ AND RX9 $=1$ | All bytes are received and interrupt always occurs. Ninth bit can be <br> used as parity bit |
| $X$ | RX9 $=0$ OR SYNC $=1$ | Don't care |

Bit 2 - FERR Framing Error bit

| Value | Description |
| :--- | :--- |
| 1 | Unread byte in RCxREG has a framing error. |
| 0 | Unread byte in RCxREG does not have a framing error. |

Bit 1 - OERR Overrun Error bit

| Value | Description |
| :--- | :--- |
| 1 | Overrun error (can be cleared by clearing either SPEN or CREN bit) |
| 0 | No overrun error |

## Bit 0 - RX9D Ninth bit of Received Data

This can be address/data bit or a parity bit which is determined by user firmware.

### 27.6.2 TXxSTA

Name: TXxSTA
Offset: 0xF9E,0xE9E

Transmit Status and Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | RO | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |

Bit 7 - CSRC Clock Source Select bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC=1 | Master mode (clock generated internally from BRG) |
| 0 | SYNC=1 | Slave mode (clock from external source) |
| $X$ | SYNC=0 | Don't care |

Bit 6 - TX9 9-bit Transmit Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Selects 9-bit transmission |
| 0 | Selects 8-bit transmission |

Bit 5 - TXEN Transmit Enable bit
Enables transmitter ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 1 | Transmit enabled |
| 0 | Transmit disabled |

Bit 4 - SYNC EUSART Mode Select bit

| Value | Description |
| :--- | :--- |
| 1 | Synchronous mode |
| 0 | Asynchronous mode |

Bit 3 - SENDB Send Break Character bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC=0 | Send Sync Break on next transmission (cleared by hardware upon completion) |
| 0 | SYNC=0 | Sync Break transmission disabled or completed |
| X | SYNC=1 | Don't care |

Bit 2 - BRGH High Baud Rate Select bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC $=0$ | High speed, if $\mathrm{BRG} 16=1$, baud rate is baudclk/4; else baudclk/16 |
| 0 | SYNC=0 | Low speed |
| X | SYNC=1 | Don't care |

Bit 1 - TRMT Transmit Shift Register (TSR) Status bit

| Value | Description |
| :--- | :--- |
| 1 | TSR is empty |
| 0 | TSR is not empty |

Bit 0 - TX9D Ninth bit of Transmit Data
Can be address/data bit or a parity bit.

## Note:

1. SREN and CREN bits override TXEN in Sync mode.

### 27.6.3 BAUDxCON

Name: BAUDxCON
Offset: 0xF9F,0xE9F

Baud Rate Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ABDOVF | RCIDL |  | SCKP | BRG16 |  | WUE | ABDEN |
| Access | RO | RO |  | RW | RW |  | RW | RW |
| Reset | 0 | 0 |  | 0 | 0 |  | 0 | 0 |

Bit 7 - ABDOVF Auto-Baud Detect Overflow bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC=0 | Auto-baud timer overflowed |
| 0 | SYNC=0 | Auto-baud timer did not overflow |
| $X$ | SYNC=1 | Don't care |

Bit 6 - RCIDL Receive Idle Flag bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC=0 | Receiver is Idle |
| 0 | SYNC=0 | Start bit has been received and the receiver is receiving |
| X | SYNC=1 | Don't care |

Bit 4 - SCKP Synchronous Clock Polarity Select bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC=0 | Idle state for transmit (TX) is a low level (transmit data inverted) |
| 0 | SYNC=0 | Idle state for transmit (TX) is a high level (transmit data is non-inverted) |
| 1 | SYNC=1 | Data is clocked on rising edge of the clock |
| 0 | SYNC=1 | Data is clocked on falling edge of the clock |

Bit 3 - BRG16 16-bit Baud Rate Generator Select bit

| Value | Description |
| :--- | :--- |
| 1 | 16-bit Baud Rate Generator is used |
| 0 | 8 -bit Baud Rate Generator is used |

Bit 1 - WUE Wake-up Enable bit

| Value | Condition | Description |
| :---: | :---: | :---: |
| 1 | SYNC=0 | Receiver is waiting for a falling edge. Upon falling edge no character will be received and flag RCxIF will be set. WUE will automatically clear after RCxIF is set. |
| 0 | SYNC=0 | Receiver is operating normally |
| X | SYNC=1 | Don't care |

Bit 0 - ABDEN Auto-Baud Detect Enable bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | SYNC=0 | Auto-Baud Detect mode is enabled (clears when auto-baud is complete) |
| 0 | SYNC=0 | Auto-Baud Detect is complete or mode is disabled |
| $X$ | SYNC=1 | Don't care |

### 27.6.4 SPxBRG

Name: SPxBRG
Offset: 0xF9B,0xE9B

Baud Rate Determination Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SPBRGH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | SPBRGL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - SPBRGH[7:0] Baud Rate High Byte Register
Bits 7:0 - SPBRGL[7:0] Baud Rate Low Byte Register

### 27.6.5 RCxREG

Name: RCxREG
Offset: 0xF99,0xE99

Receive Data Register

\left.| Bit |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |$\right]$

Bits 7:0 - RCREG[7:0] Receive data

### 27.6.6 TXxREG

Name: TXxREG
Offset: 0xF9A,0xE9A

Transmit Data Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TXREG[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - TXREG[7:0] Transmit Data

## 28. (FVR) Fixed Voltage Reference

The Fixed Voltage Reference, or FVR, is a stable voltage reference, independent of $\mathrm{V}_{\mathrm{DD}}$, with the following selectable output levels:

- 1.024 V
- 2.048 V
- 4.096 V

The output of the FVR can be configured to supply a reference voltage to the following:

- ADC input channel
- ADC positive reference
- Comparator input
- Digital-to-Analog Converter (DAC)

The FVR can be enabled by setting the FVREN bit of the FVRCON register.

Important: Fixed Voltage Reference output cannot exceed $V_{D D}$.

### 28.1 Independent Gain Amplifiers

The output of the FVR, which is connected to the ADC, Comparators, and DAC, is routed through two independent programmable gain amplifiers. Each amplifier can be programmed for a gain of $1 \mathrm{x}, 2 \mathrm{x}$ or 4 x , to produce the three possible voltage levels.

The ADFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the ADC module. Reference the ADC chapter for additional information.
The CDAFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the DAC and comparator module.

## Related Links

(ADC2) Analog-to-Digital Converter with Computation Module
(CMP) Comparator Module
(DAC) 5-Bit Digital-to-Analog Converter Module

### 28.2 FVR Stabilization Period

When the Fixed Voltage Reference module is enabled, it requires time for the reference and amplifier circuits to stabilize. Once the circuits stabilize and are ready for use, the FVRRDY bit of the FVRCON register will be set.

Figure 28-1. Voltage Reference Block Diagram


### 28.3 Register Summary - FVR

| Offset | Name | Bit Pos. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 0 F 31$ | FVRCON | $7: 0$ | FVREN | FVRRDY | TSEN | TSRNG | CDAFVR[1:0] | ADFVR[1:0] |

### 28.4 Register Definitions: FVR Control

### 28.4.1 FVRCON

Name: FVRCON
Offset: 0xF31

Fixed Voltage Reference Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | FVREN | FVRRDY | TSEN | TSRNG | CDAFVR[1:0] |  | ADFVR[1:0] |  |
| Access | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | q | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - FVREN Fixed Voltage Reference Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Fixed Voltage Reference is enabled |
| 0 | Fixed Voltage Reference is disabled |

Bit 6 - FVRRDY Fixed Voltage Reference Ready Flag bit

| Value | Description |
| :--- | :--- |
| 1 | Fixed Voltage Reference output is ready for use |
| 0 | Fixed Voltage Reference output is not ready or not enabled |

## Bit 5 - TSEN

Temperature Indicator Enable bit ${ }^{(2)}$

| Value | Description |
| :--- | :--- |
| 1 | Temperature Indicator is enabled |
| 0 | Temperature Indicator is disabled |

Bit 4 - TSRNG
Temperature Indicator Range Selection bit ${ }^{(2)}$

| Value | Description |
| :--- | :--- |
| 1 | $\mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}-4 \mathrm{Vt}$ (High Range) |
| 0 | $\mathrm{~V}_{\text {OUT }}=\mathrm{V}_{D D}-2 \mathrm{Vt}$ (Low Range) |

Bits 3:2 - CDAFVR[1:0] Comparator FVR Buffer Gain Selection bits

| Value | Description |
| :--- | :--- |
| 11 | Comparator FVR Buffer Gain is $4 \mathrm{x},(4.096 \mathrm{~V})^{(1)}$ |
| 10 | Comparator FVR Buffer Gain is $2 \mathrm{x},(2.048 \mathrm{~V})^{(1)}$ |
| 01 | Comparator FVR Buffer Gain is $1 \mathrm{x},(1.024 \mathrm{~V})$ |
| 00 | Comparator FVR Buffer is off |

Bits 1:0 - ADFVR[1:0] ADC FVR Buffer Gain Selection bit

| Value | Description |
| :--- | :--- |
| 11 | ADC FVR Buffer Gain is $4 \mathrm{x},(4.096 \mathrm{~V})^{(1)}$ |
| 10 | ADC FVR Buffer Gain is $2 \mathrm{x},(2.048 \mathrm{~V})^{(1)}$ |

## Value Description <br> 01 ADC FVR Buffer Gain is $1 x,(1.024 \mathrm{~V})$ <br> 00 ADC FVR Buffer is off

## Note:

1. Fixed Voltage Reference output cannot exceed $V_{D D}$.
2. See Temperature Indicator Module section for additional information.

## Related Links

Temperature Indicator Module

## 29. Temperature Indicator Module

This family of devices is equipped with a temperature circuit designed to measure the operating temperature of the silicon die. The circuit's range of operating temperature falls between $-40^{\circ} \mathrm{C}$ and $+85^{\circ} \mathrm{C}$. The output is a voltage that is proportional to the device temperature. The output of the temperature indicator is internally connected to the device ADC.

The circuit may be used as a temperature threshold detector or a more accurate temperature indicator, depending on the level of calibration performed. A one-point calibration allows the circuit to indicate a temperature closely surrounding that point. A two-point calibration allows the circuit to sense the entire range of temperature more accurately. Refer to Application Note AN1333, "Use and Calibration of the Internal Temperature Indicator" (DS00001333) for more details regarding the calibration process.

### 29.1 Circuit Operation

Figure 29-2 shows a simplified block diagram of the temperature circuit. The proportional voltage output is achieved by measuring the forward voltage drop across multiple silicon junctions.

The following equation describes the output characteristics of the temperature indicator.

## Equation 29-1. $V_{\text {OUT }}$ Ranges

High Range: $V_{O U T}=V_{D D}-4 V_{T}$
Low Range: $V_{O U T}=V_{D D}-2 V_{T}$
The temperature sense circuit is integrated with the Fixed Voltage Reference (FVR) module. See "Fixed Voltage Reference (FVR)" chapter for more information.

The circuit is enabled by setting the TSEN bit of the FVRCON register. When disabled, the circuit draws no current.

The circuit operates in either high or low range. The high range, selected by setting the TSRNG bit of the FVRCON register, provides a wider output voltage. This provides more resolution over the temperature range, but may be less consistent from part to part. This range requires a higher bias voltage to operate and thus, a higher $V_{D D}$ is needed.
The low range is selected by clearing the TSRNG bit of the FVRCON register. The low range generates a lower voltage drop and thus, a lower bias voltage is needed to operate the circuit. The low range is provided for low voltage operation.

Figure 29-2. Temperature Circuit Diagram


## Related Links

(FVR) Fixed Voltage Reference

### 29.2 Minimum Operating $V_{D D}$

When the temperature circuit is operated in low range, the device may be operated at any operating voltage that is within specifications.
When the temperature circuit is operated in high range, the device operating voltage, $\mathrm{V}_{\mathrm{DD}}$, must be high enough to ensure that the temperature circuit is correctly biased.
Table 29-1 shows the recommended minimum $V_{D D}$ vs. range setting.
Table 29-1. Recommended $V_{D D}$ vs. Range

| Min. VDD , TSRNG $=1$ | Min. VDD , TSRNG $=0$ |
| :---: | :---: |
| 3.6 V | 1.8 V |

### 29.3 Temperature Output

The output of the circuit is measured using the internal Analog-to-Digital Converter. A channel is reserved for the temperature circuit output. Refer to "Analog-to-Digital Converter with Computation (ADC") Module" chapter for detailed information.

## Related Links

(ADC2) Analog-to-Digital Converter with Computation Module

### 29.4 ADC Acquisition Time

To ensure accurate temperature measurements, the user must wait at least $200 \mu$ s after the ADC input multiplexer is connected to the temperature indicator output before the conversion is performed. In addition, the user must wait $200 \mu$ s between consecutive conversions of the temperature indicator output.

## 30. (DAC) 5-Bit Digital-to-Analog Converter Module

The Digital-to-Analog Converter supplies a variable voltage reference, ratiometric with the input source, with 32 selectable output levels.
The positive input source ( $\mathrm{V}_{\text {SOURCE }}{ }^{+}$) of the DAC can be connected to:

- FVR Buffer
- External $\mathrm{V}_{\text {REF }}+$ pin
- $V_{D D}$ supply voltage

The negative input source ( $\mathrm{V}_{\text {SOURCE }}{ }^{-}$) of the DAC can be connected to:

- External $\mathrm{V}_{\text {REF- }}$ pin
- $V_{S S}$

The output of the DAC (DACx_output) can be selected as a reference voltage to the following:

- Comparator positive input
- ADC input channel
- DACxOUT1 pin
- DACxOUT2 pin

The Digital-to-Analog Converter (DAC) can be enabled by setting the EN bit.

Figure 30-1. Digital-to-Analog Converter Block Diagram


## Note:

1. The unbuffered DACx_output is provided on the DACxOUT pin(s).

### 30.1 Output Voltage Selection

The DAC has 32 voltage level ranges. The 32 levels are set with the DAC1R bits.
The DAC output voltage can be determined by using the following equation.

## Equation 30-1. DAC Output Voltage

When $E N=1$ :
DACx_output $=\left(\left(V_{R E F+}-V_{R E F-}\right) x \frac{D A C R[4: 0]}{2^{5}}\right)+V_{R E F-}$
Note: See the DAC1CON0 register for the available $\mathrm{V}_{\text {SOURCE }}{ }^{+}$and $\mathrm{V}_{\text {SOURCE }}-$ selections.

### 30.2 Ratiometric Output Level

The DAC output value is derived using a resistor ladder with each end of the ladder tied to a positive and negative voltage reference input source. If the voltage of either input source fluctuates, a similar fluctuation will result in the DAC output value.

The value of the individual resistors within the ladder can be found in the " 5 -Bit DAC Specifications" table from the "Electrical Specifications" chapter.

## Related Links

5-Bit DAC Specifications

### 30.3 DAC Voltage Reference Output

The unbuffered DAC voltage can be output to the DACxOUTn pin(s) by setting the respective OEn bit(s). Selecting the DAC reference voltage for output on either DACxOUTn pin automatically overrides the digital output buffer, the weak pull-up and digital input threshold detector functions of that pin.

Reading the DACxOUTn pin when it has been configured for DAC reference voltage output will always return a ' 0 '.

Important: The unbuffered DAC output (DACxOUTn) is not intended to drive an external load.

### 30.4 Operation During Sleep

When the device wakes up from Sleep through an interrupt or a Windowed Watchdog Timer Time-out, the contents of the DACxCON0 register are not affected. To minimize current consumption in Sleep mode, the voltage reference should be disabled.

### 30.5 Effects of a Reset

A device Reset affects the following:

- DACx is disabled.
- DACx output voltage is removed from the DACxOUTn pin(s).
- The DAC1R range select bits are cleared.


### 30.6 Register Summary - DAC Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 0 F 33$ | DAC1CON0 | $7: 0$ | EN |  |  |  |  |  |
| $0 \times 0 F 34$ | DAC1CON1 | $7: 0$ |  |  | OE1 | OE2 | PSS[1:0] | NSS |

### 30.7 Register Definitions: DAC Control

Long bit name prefixes for the DAC are shown in the table below. Refer to the "Long Bit Names Section" for more information.
Table 30-1. DAC Long Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| DAC | DAC |

## Related Links

Long Bit Names

### 30.7.1 DAC1CONO

Name: DAC1CON0
Offset: 0xF33

DAC Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EN |  | OE1 | OE2 | PSS[1:0] |  |  | NSS |
| Access | R/W |  | R/W | R/W | R/W | R/W |  | R/W |
| Reset | 0 |  | 0 | 0 | 0 | 0 |  | 0 |

Bit 7 - EN DAC Enable bit

| Value | Description |
| :--- | :--- |
| 1 | DAC is enabled |
| 0 | DAC is disabled |

Bit 5-OE1 DAC Voltage Output Enable bit

| Value | Description |
| :--- | :--- |
| 1 | DAC voltage level is output on the DAC1OUT1 pin |
| 0 | DAC voltage level is disconnected from the DAC1OUT1 pin |

Bit 4 - OE2 DAC Voltage Output Enable bit

| Value | Description |
| :--- | :--- |
| 1 | DAC voltage level is output on the DAC1OUT2 pin |
| 0 | DAC voltage level is disconnected from the DAC1OUT2 pin |

Bits 3:2 - PSS[1:0] DAC Positive Source Select bit

| Value | Description |
| :--- | :--- |
| 11 | Reserved |
| 10 | FVR buffer |
| 01 | V REF $^{+}$ |
| 00 | AV $_{\text {DD }}$ |

Bit 0 - NSS DAC Negative Source Select bit

| Value | Description |
| :--- | :--- |
| 1 | $\mathrm{~V}_{\text {REF }}-$ |
| 0 | $\mathrm{AV}_{\text {SS }}$ |

### 30.7.2 DAC1CON1

Name: DAC1CON1
Offset: 0xF34

DAC Data Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | DAC1R[4:0] |  |  |  |  |
| Access |  |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  |  | 0 | 0 | 0 | 0 | 0 |

Bits 4:0 - DAC1R[4:0] Data Input Register for DAC bits

## 31. ( $\mathrm{ADC}^{2}$ ) Analog-to-Digital Converter with Computation Module

The Analog-to-Digital Converter with Computation (ADC ${ }^{2}$ ) allows conversion of an analog input signal to a 10-bit binary representation of that signal. This device uses analog inputs, which are multiplexed into a single sample and hold circuit. The output of the sample and hold is connected to the input of the converter. The converter generates a 10 -bit binary result via successive approximation and stores the conversion result into the ADC result registers (ADRES).
Additionally, the following features are provided within the ADC module:

- 8-bit Acquisition Timer
- Hardware Capacitive Voltage Divider (CVD) support:
- 8-bit precharge timer
- Adjustable sample and hold capacitor array
- Guard ring digital output drive
- Automatic repeat and sequencing:
- Automated double sample conversion for CVD
- Two sets of result registers (Result and Previous result)
- Auto-conversion trigger
- Internal retrigger
- Computation features:
- Averaging and low-pass filter functions
- Reference comparison
- 2-level threshold comparison
- Selectable interrupts

Figure 31-1 shows the block diagram of the ADC.
The ADC voltage reference is software selectable to be either internally generated or externally supplied.
The ADC can generate an interrupt upon completion of a conversion and upon threshold comparison. These interrupts can be used to wake-up the device from Sleep.

Figure 31-1. ADC ${ }^{2}$ Block Diagram


### 31.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port Configuration
- Channel Selection
- ADC Voltage Reference Selection
- ADC Conversion Clock Source
- Interrupt Control
- Result Formatting
- Conversion Trigger Selection
- ADC Acquisition Time
- ADC Precharge Time
- Additional Sample and Hold Capacitor
- Single/Double Sample Conversion
- Guard Ring Outputs


### 31.1.1 Port Configuration

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to the "I/O Ports" section for more information.

Important: Analog voltages on any pin that is defined as a digital input may cause the input buffer to conduct excess current.

## Related Links

I/O Ports

### 31.1.2 Channel Selection

The ADPCH register determines which channel is connected to the sample and hold circuit.
There are several channel selections available as shown in the following selection table:
Table 31-1. ADC Positive Input Channel Selections

| ADPCH | ADC Positive Channel Input |
| :--- | :--- |
| 111111 | Fixed Voltage Reference (FVR) $^{(2)}$ |
| 111110 | DAC1 output $^{(1)}$ |
| 111101 | Temperature Indicator $^{(3)}$ |
| 111100 | AVSS (Analog Ground) |
| $100011-111011$ | Reserved. No channel connected. |
| 100010 | RE2/ANE2 ${ }^{(1)}$ |
| 100001 | RE1/ANE1 ${ }^{(1)}$ |
| 100000 | RE0/ANE0(1) |
| 011111 | RD7/AND7(1) |
| 011110 | RD6/AND6 ${ }^{(1)}$ |
| 011101 | RD5/AND5 ${ }^{(1)}$ |
| 011100 | RD4/AND4 ${ }^{(1)}$ |
| 011011 | RD3/AND3 ${ }^{(1)}$ |
| 011010 | RD2/AND2 ${ }^{(1)}$ |
| 011001 | RD1/AND1 ${ }^{(1)}$ |
| 011000 | RD0/AND0(1) |
| 010111 | RC7/ANC7 |


| ADPCH | ADC Positive Channel Input |
| :---: | :---: |
| 010110 | RC6/ANC6 |
| 010101 | RC5/ ANC5 |
| 010100 | RC4/ ANC4 |
| 010011 | RC3/ANC3 |
| 010010 | RC2/ANC2 |
| 010001 | RC1/ ANC1 |
| 010000 | RCO/ANC0 |
| 001111 | RB7/ANB7 |
| 001110 | RB6/ANB6 |
| 001101 | RB5/ANB5 |
| 001100 | RB4/ ANB4 |
| 001011 | RB3/ANB3 |
| 001010 | RB2/ ANB2 |
| 001001 | RB1/ ANB1 |
| 001000 | RB0/ANB0 |
| 000111 | RA7/ANA7 |
| 000110 | RA6/ANA6 |
| 000101 | RA5/ANA5 |
| 000100 | RA4/ ANA4 |
| 000011 | RA3/ ANA3 |
| 000010 | RA2/ ANA2 |
| 000001 | RA1/ ANA1 |
| 000000 | RAO/ANAO |
| Note: <br> 1. 40/44-pin devices only. |  |

When changing channels, a delay is required before starting the next conversion.
Refer to Section "ADC Operation" for more information.

Important: It is recommended that when switching from an ADC channel of a higher voltage to a channel of a lower voltage, the software selects the Vss channel before switching. If the ADC does not have a dedicated Vss input channel, the Vss selection (DAC1R<4:0> = b'00000') through the DAC output channel can be used. If the DAC is in use, a free input channel can be connected to Vss, and can be used in place of the DAC.

### 31.1.3 ADC Voltage Reference

The ADPREF bits provide control of the positive voltage reference. The positive voltage reference can be:

- $\mathrm{V}_{\text {REF }}+$ pin
- $V_{D D}$
- FVR 1.024 V
- FVR 2.048V
- FVR 4.096V

The ADNREF bit provides control of the negative voltage reference. The negative voltage reference can be:

- $V_{\text {ReF- }}$ pin
- $V_{S S}$


### 31.1.4 Conversion Clock

The conversion clock source is software selected with the ADCS bit. When ADCS = 1 the ADC clock source is an internal fixed-frequency clock referred to as FRC. When ADCS $=0$ the ADC clock frequencies are derived from $\mathrm{F}_{\text {osc. }}$. The ADCLK register selects one of 64 possible clock options from $\mathrm{F}_{\mathrm{OSC}} / 2$ to $\mathrm{F}_{\mathrm{Osc}} / 128$ :

- $\mathrm{Fosc}^{1} 2$
- $\mathrm{Fosc}^{14}$
- Fosc/6
- $\mathrm{Fosc}^{1} 8$
- $\mathrm{Fosc}^{\prime} / 10$
- ...
- $\mathrm{Fosc}_{\text {OS }} / 128$

The time to complete one bit conversion is defined as the $\mathrm{T}_{\mathrm{AD}}$. One full 10-bit conversion requires 11.5 $\mathrm{T}_{\mathrm{AD}}$ periods as shown in Figure 31-2.
For correct conversion, the appropriate $\mathrm{T}_{\mathrm{AD}}$ specification must be met. Refer to the "ADC Timing Specifications" for more information. The "ADC Clock Period" table below gives examples of appropriate ADC clock selections.

## Important:

1. Except for the FRC clock source, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.
2. The internal control logic of the ADC runs off of the clock selected by ADCS. When the ADCS is set to ' 1 ' (ADC runs on FRC), there may be unexpected delays in operation when setting ADC control bits.

Table 31-2. ADC Clock Period ( $\mathrm{T}_{\mathrm{AD}}$ ) Vs. Device Operating Frequencies ${ }^{(1,4)}$

| ADC Clock Period ( $\mathrm{T}_{\mathrm{AD}}$ ) |  | Device Frequency (Fosc) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC Clock Source | ADCLK | 64 MHz | 32 MHz | 20 MHz | 16 MHz | 8 MHz | 4 MHz | 1 MHz |
| Foscl2 | 000000 | $\begin{gathered} 31.25 \\ \mathrm{~ns}^{(2)} \end{gathered}$ | $62.5 \mathrm{~ns}^{(2)}$ | $100 \mathrm{~ns}{ }^{(2)}$ | $125 \mathrm{~ns}{ }^{(2)}$ | $250 \mathrm{~ns}{ }^{(2)}$ | $500 \mathrm{~ns}{ }^{(2)}$ | 2.0 s |
| Fosc | 000001 | 62.5 ns ${ }^{(2)}$ | $125 \mathrm{~ns}^{(2)}$ | $200 \mathrm{~ns}{ }^{(2)}$ | $250 \mathrm{~ns}^{(2)}$ | $500 \mathrm{~ns}^{(2)}$ | $1.0 \mu \mathrm{~s}$ | $4.0 \mu \mathrm{~s}$ |
| Fosc/6 | 000010 | $125 \mathrm{~ns}^{(2)}$ | $\begin{gathered} 187.5 \\ \mathrm{~ns}^{(2)} \end{gathered}$ | $300 \mathrm{~ns}{ }^{(2)}$ | $375 \mathrm{~ns}{ }^{(2)}$ | $750 \mathrm{~ns}{ }^{(2)}$ | $1.5 \mu \mathrm{~s}$ | $6.0 \mu \mathrm{~s}$ |
| Fosc/8 | 000011 | $\begin{gathered} 187.5 \\ \mathrm{~ns}^{(2)} \end{gathered}$ | $250 \mathrm{~ns}{ }^{(2)}$ | $400 \mathrm{~ns}{ }^{(2)}$ | $500 \mathrm{~ns}{ }^{(2)}$ | $1.0 \mu \mathrm{~s}$ | 2.0 s | $8.0 \mu \mathrm{~s}^{(3)}$ |
|  |  | ... |  |  | ... |  | ... |  |
| Fosc/16 | 000100 | $250 \mathrm{~ns}^{(2)}$ | $500 \mathrm{~ns}{ }^{(2)}$ | $800 \mathrm{~ns}{ }^{(2)}$ | $1.0 \mu \mathrm{~s}$ | $2.0 \mu \mathrm{~s}$ | 4.0 s | 16.0 ( $\mathrm{s}^{(3)}$ |
|  | ... | $\ldots$ | ... | ... | ... | ... | ... |  |
| Fosc/128 | 111111 | 2.0 s | 4.0 s | $6.4 \mu \mathrm{~s}$ | 8.0 s | 16.0 $\mu \mathrm{s}^{(3)}$ | 32.0 ( ${ }^{(2)}$ | $\begin{aligned} & 128.0 \\ & \mu \mathrm{~s}^{(2)} \end{aligned}$ |
| FRC | ADCS $=1$ | $\begin{gathered} 1.0-6.0 \\ \mu \mathrm{~s} \end{gathered}$ | $\begin{gathered} 1.0-6.0 \\ \mu \mathrm{~s} \end{gathered}$ | $\begin{gathered} 1.0-6.0 \\ \mu \mathrm{~s} \end{gathered}$ | $\begin{gathered} 1.0-6.0 \\ \mu \mathrm{~s} \end{gathered}$ | $\begin{gathered} 1.0-6.0 \\ \mu \mathrm{~s} \end{gathered}$ | $\begin{gathered} 1.0-6.0 \\ \mu \mathrm{~s} \end{gathered}$ | $\begin{gathered} 1.0-6.0 \\ \mu \mathrm{~s} \end{gathered}$ |
| Note: <br> 1. See $T_{A D}$ parameter in the "Electrical Specifications" section for $F R C$ source typical $T_{A D}$ value. <br> 2. These values violate the required $\mathrm{T}_{A D}$ time. <br> 3. Outside the recommended $T_{A D}$ time. <br> 4. The ADC clock period ( $T_{A D}$ ) and total ADC conversion time can be minimized when the ADC clock is derived from the system clock Fosc. However, the FRC oscillator source must be used when conversions are to be performed with the device in Sleep mode. |  |  |  |  |  |  |  |  |

Figure 31-2. Analog-to-Digital Conversion $\mathrm{T}_{\text {AD }}$ Cycles


## Related Links

Analog-to-Digital Converter (ADC) Conversion Timing Specifications

### 31.1.5 Interrupts

The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital Conversion. The ADC Interrupt Flag is the ADIF bit in the PIRx register. The ADC Interrupt Enable is the ADIE bit in the PIEx register. The ADIF bit must be cleared in software.


## Important:

1. The ADIF bit is set at the completion of every conversion, regardless of whether or not the ADC interrupt is enabled.
2. The ADC operates during Sleep only when the FRC oscillator is selected.

This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the ADIE bit and the PEIE bit of the INTCON register must both be set and the GIE bit of the INTCON register must be cleared. If all three of these bits are set, the execution will switch to the Interrupt Service Routine.

### 31.1.6 Result Formatting

The 10-bit ADC conversion result can be supplied in two formats, left justified or right justified. The ADFM bit controls the output format as shown in the following figure.
Figure 31-3. 10-Bit ADC Conversion Result Format


### 31.2 ADC Operation

### 31.2.1 Starting a Conversion

To enable the ADC module, the ADON must be set to a ' 1 '. A conversion may be started by any of the following:

- $\quad$ Software setting the ADGO bit to ' 1 '
- An external trigger (source selected by ADACT)
- A continuous-mode retrigger (see section Continuous Sampling Mode)

Important: The ADGO bit should not be set in the same instruction that turns on the ADC. Refer to ADC Conversion Procedure (Basic Mode).

### 31.2.2 Completion of a Conversion

When any individual conversion is complete, the value already in ADRES is written into ADPREV (if ADPSIS $=0$ ) and the new conversion results appear in ADRES. When the conversion completes, the ADC module will:

- Clear the ADGO bit (unless the ADCONT bit is set)
- Set the ADIF Interrupt Flag bit
- Set the ADMATH bit
- Update ADACC

After every conversion when ADDSEN $=0$, or after every other conversion when ADDSEN $=1$, the following events occur:

- ADERR is calculated
- ADTIF interrupt is set if ADERR calculation meets threshold comparison

Important: Filter and threshold computations occur after the conversion itself is complete. As such, interrupt handlers responding to ADIF should check ADTIF before reading filter and threshold results.

### 31.2.3 Terminating a Conversion

If a conversion must be terminated before completion, the ADGO bit can be cleared in software. The partial conversion results will be discarded and the ADRES registers will retain the value from the previous conversion.

Important: A device Reset forces all registers to their Reset state. Thus, the ADC module is turned off and any pending conversion is terminated.

### 31.2.4 ADC Operation During Sleep

The ADC module can operate during Sleep. This requires the ADC clock source to be set to the FRC option. When the FRC oscillator source is selected, the ADC waits one additional instruction before starting the conversion. This allows the SLEEP instruction to be executed, which can reduce system noise during the conversion. If the ADC interrupt is enabled, the device will wake-up from Sleep when the conversion completes. If the ADC interrupt is disabled, the ADC module is turned off after the conversion completes, although the ADON bit remains set.

### 31.2.5 External Trigger During Sleep

If the external trigger is received during sleep while ADC clock source is set to the FRC, ADC module will perform the conversion and set the ADIF bit upon completion.

If an external trigger is received when the ADC clock source is something other than FRC, the trigger will be recorded, but the conversion will not begin until the device exits Sleep.

### 31.2.6 Auto-Conversion Trigger

The Auto-conversion Trigger allows periodic ADC measurements without software intervention. When a rising edge of the selected source occurs, the ADGO bit is set by hardware.

The Auto-conversion Trigger source is selected with the ADACT bits.
Using the Auto-conversion Trigger does not assure proper ADC timing. It is the user's responsibility to ensure that the ADC timing requirements are met. See the following table for auto-conversion sources.

Table 31-3. ADC Auto-Conversion Trigger Sources

| ADACT | Auto-conversioin Trigger Source |
| :--- | :--- |
| 11111 | Software write to ADPCH |
| 11110 | Reserved, do not use |
| 11101 | Software read of ADRESH |
| 11100 | Software read of ADERRH |
| 10000 to 11011 | Reserved, do not use |
| 01111 | Interrupt-on-change Interrupt Flag |
| 01110 | C2_out |
| 01101 | C1_out |
| 01100 | PWM4_out |
| 01011 | PWM3_out |
| 01010 | CCP2_trigger |
| 01001 | CCP1_trigger |
| 01000 | TMR6_postscaled |
| 00111 | TMR5_overflow |
| 00110 | TMR4_postscaled |
| 00101 | TMR3_overflow |
| 00100 | TMR2_postscaled |
| 00011 | TMR1_overflow |
| 00010 | TMR0_overflow |
| 00001 |  |
| 0000 |  |

### 31.2.7 ADC Conversion Procedure (Basic Mode)

This is an example procedure for using the ADC to perform an Analog-to-Digital Conversion:

1. Configure Port:
1.1. Disable pin output driver (Refer to the TRISx register)
1.2. Configure pin as analog (Refer to the ANSELx register)
2. Configure the ADC module:

### 2.1. Select ADC conversion clock

2.2. Configure voltage reference
2.3. Select ADC input channel (precharge+acquisition)
2.4. Turn on ADC module
3. Configure ADC interrupt (optional):
3.1. Clear ADC interrupt flag
3.2. Enable ADC interrupt
3.3. Enable peripheral interrupt (PEIE bit)
3.4. Enable global interrupt (GIE bit) ${ }^{(1)}$
4. If $\mathrm{ADACQ}=0$, software must wait the required acquisition time ${ }^{(2)}$.
5. Start conversion by setting the ADGO bit.
6. Wait for ADC conversion to complete by one of the following:
6.1. Polling the ADGO bit
6.2. Waiting for the ADC interrupt (interrupts enabled)
7. Read ADC Result.
8. Clear the ADC interrupt flag (required if interrupt is enabled).

## Important:

1. With global interrupts disabled, the device will wake from Sleep but will not enter an Interrupt Service Routine.
2. Refer to ADC Acquisition Requirements.

## ADC Conversion (assembly)

; This code block configures the ADC for polling, Vdd and Vss references,
; FRC oscillator, and ANO input.
; Conversion start \& polling for completion are included.


## ADC Conversion (C)

```
/*This code block configures the ADC
for polling, V}\mp@subsup{V}{DD}{}\mathrm{ and }\mp@subsup{V}{SS}{}\mathrm{ references, ADCRC
oscillator and ANO input.
Conversion start & polling for completion
are included.
    */
        void main() {
            //System Initialize
            initializeSystem();
            //Setup ADC
            ADCONObits.FM = 1; //right justify
            ADCONObits.CS = 1; //FRC Clock
            ADPCH = 0x00; //RAO is Analog channel
            TRISAbits.TRISAO = 1; //Set RA0 to input
            ANSELAbits.ANSELAO = 1; //Set RAO to analog
            ADCONObits.ON = 1; //Turn ADC On
        while (1) {
            ADCONObits.GO = 1; //Start conversion
            while (ADCONObits.GO); //Wait for conversion done
            resultHigh = ADRESH; //Read result
            resultLow = ADRESL; //Read result
        }
}
```


### 31.3 ADC Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor ( $\mathrm{C}_{\text {HOLD }}$ ) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in ADC Acquisition Requirements. The source impedance $\left(R_{S}\right)$ and the internal sampling switch $\left(R_{S S}\right)$ impedance directly affect the time required to charge the capacitor $\mathrm{C}_{\text {HOLD }}$. The sampling switch ( $\mathrm{R}_{\mathrm{SS}}$ ) impedance varies over the device voltage ( $\mathrm{V}_{\mathrm{DD}}$ ), refer to ADC Acquisition Requirements. The maximum recommended impedance for analog sources is $10 \mathrm{k} \Omega$. As the source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an ADC acquisition must be completed before the conversion can be started. To calculate the minimum acquisition time, Acquisition Time Example may be used. This equation assumes that $1 / 2$ LSb error is used ( 1024 steps for the ADC). The $1 / 2 \mathrm{LSb}$ error is the maximum error allowed for the ADC to meet its specified resolution.

## Acquisition Time Example

Assumptions: $\quad$ Temperature $=50^{\circ} \mathrm{C}$ and external impedance of $10 \mathrm{k} \Omega 5.0 \mathrm{~V} \mathrm{VDD}$

$$
\begin{aligned}
\text { TACQ } & =\text { Amplifier Settling Time }+ \text { Hold Capacitor Charging Time }+ \text { Temperature Coefficient } \\
T & =A M P+T C+\text { TCOFF } \\
2 & =\mu S T+C+\left[\left(\text { Temperature }-25^{\circ} \mathrm{C}\right)\left(0.05 \mu \mathrm{~s} /{ }^{\circ} \mathrm{C}\right)\right]
\end{aligned}
$$

The value for TC can be approximated with the following equations:

$$
\begin{array}{ll}
V_{A P P L I E D}\left(1-\frac{1}{\left(2^{n+1}\right)-1}\right)=V_{C H O L D} & ;[1] \text { VCHOLD charged to within } 1 / 2 \text { lsb } \\
V_{A P P L I E D}\left(1-e^{\frac{-T G}{R C}}\right)=V_{C H O L D} & ;[2] \text { VCHOLD charge response to VAPPLIED } \\
V_{A P P L I E D}\left(1-e^{\frac{-T c}{R C}}\right)=V_{A P P L I E D}\left(1-\frac{1}{\left(2^{n+1}\right)-1}\right) & ; \text { combining [1] and [2] }
\end{array}
$$

Note: Where $n=$ number of bits of the $A D C$.

Solving for TC:

$$
\begin{aligned}
T_{C} & =- \text { CHoLd }(\text { RIC }+ \text { RSS }+ \text { RS }) \ln (1 / 2047) \\
1 & =-0 p F 1(k \Omega+7 \mathrm{k} \Omega+10 \mathrm{k} \Omega) \ln (0.0004885) \\
& =1.37 \mu \mathrm{~s}
\end{aligned}
$$

Therefore:

$$
\begin{aligned}
T_{A C Q} & =2 \mu s+892 n s+\left[\left(50^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right)\left(0.05 \mu \mathrm{~S} /{ }^{\circ} \mathrm{C}\right)\right] \\
4 & . \Omega \mu s=
\end{aligned}
$$

## Note:

1. The reference voltage $\left(\mathrm{V}_{\mathrm{REF}}\right)$ has no effect on the equation, since it cancels itself out.
2. The charge holding capacitor $\left(\mathrm{C}_{\mathrm{HOLD}}\right)$ is not discharged after each conversion.
3. The maximum recommended impedance for analog sources is $10 \mathrm{k} \Omega$. This is required to meet the pin leakage specification.

Figure 31-4. Analog Input Model


Figure 31-5. ADC Transfer Function


### 31.4 Capacitive Voltage Divider (CVD) Features

The ADC module contains several features that allow the user to perform a relative capacitance measurement on any ADC channel using the internal ADC sample and hold capacitance as a reference. This relative capacitance measurement can be used to implement capacitive touch or proximity sensing applications. The following figure shows the basic block diagram of the CVD portion of the ADC module.

Figure 31-6. Hardware Capacitive Voltage Divider Block Diagram


### 31.4.1 CVD Operation

A CVD operation begins with the ADC's internal sample and hold capacitor ( $\mathrm{C}_{\mathrm{HOLD}}$ ) being disconnected from the path which connects it to the external capacitive sensor node. While disconnected, $\mathrm{C}_{\text {HOLD }}$ is precharged to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{S S}$ the sensor node is also charged to $\mathrm{V}_{S S}$ or $\mathrm{V}_{\mathrm{DD}}$ respectively to the level opposite that of $C_{\text {HOLD }}$. When the precharge phase is complete, the $V_{D D} / V_{S S}$ bias paths for the two nodes are shut off and the paths between $\mathrm{C}_{\text {HOLD }}$ and the external sensor node is re-connected, at which time the acquisition phase of the CVD operation begins. During acquisition, a capacitive voltage divider is formed between the precharged $\mathrm{C}_{\text {HOLD }}$ and sensor nodes, which results in a final voltage level setting on $\mathrm{C}_{\text {HOLD }}$ which is determined by the capacitances and precharge levels of the two nodes. After acquisition, the ADC converts the voltage level on $\mathrm{C}_{\text {Hold }}$. This process is then repeated with the selected precharge levels inverted for both the $\mathrm{C}_{\text {HOLD }}$ and the sensor nodes. The waveform for two CVD measurements, which is known as differential CVD measurement, is shown in the following figure.

Figure 31-7. Differential CVD Measurement Waveform


### 31.4.2 PreCharge Control

The Precharge stage is an optional period of time that brings the external channel and internal sample and hold capacitor to known voltage levels. Precharge is enabled by writing a non-zero value to the ADPRE register. This stage is initiated when an ADC conversion begins, either from setting the ADGO bit, a special event trigger, or a conversion restart from the computation functionality. If the ADPRE register is cleared when an ADC conversion begins, this stage is skipped.

During the precharge time, $\mathrm{C}_{\text {Hold }}$ is disconnected from the outer portion of the sample path that leads to the external capacitive sensor and is connected to either $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$, depending on the value of the ADPPOL bit. At the same time, the port pin logic of the selected analog channel is overridden to drive a digital high or low out, in order to precharge the outer portion of the ADC's sample path, which includes the external sensor. The output polarity of this override is also determined by the ADPPOL bit such that the external sensor cap is charged opposite that of the internal $\mathrm{C}_{\text {HOLD }}$ cap. The amount of time that this charging needs is controlled by the ADPRE register.

Important: The external charging overrides the TRIS setting of the respective I/O pin. If there is a device attached to this pin, Precharge should not be used.

### 31.4.3 Acquisition Control for CVD (ADPRE > 0)

The Acquisition stage allows time for the voltage on the internal sample and hold capacitor to charge or discharge from the selected analog channel. This acquisition time is controlled by the ADACQ register.

When ADPRE $=0$, acquisition starts at the beginning of conversion. When ADPRE $>0$, the acquisition stage begins when precharge ends.

At the start of the acquisition stage, the port pin logic of the selected analog channel is overridden to turn off the digital high/low output drivers so they do not affect the final result of the charge averaging. Also, the selected ADC channel is connected to $\mathrm{C}_{\text {HOLD }}$. This allows charge averaging to proceed between the precharged channel and the $\mathrm{C}_{\text {HOLD }}$ capacitor.

Important: When ADPRE > 0 setting ADACQ to ' 0 ' will set a maximum acquisition time (256 ADC clock cycles). When precharge is disabled, setting ADACQ to ' 0 ' will disable hardware acquisition time control.

### 31.4.4 Guard Ring Outputs

Figure 31-8 shows a typical guard ring circuit. $\mathrm{C}_{\text {GUARD }}$ represents the capacitance of the guard ring trace placed on the PCB board. The user selects values for $R_{A}$ and $R_{B}$ that will create a voltage profile on $\mathrm{C}_{\text {GUARD }}$, which will match the selected acquisition channel.

The purpose of the guard ring is to generate a signal in phase with the CVD sensing signal to minimize the effects of the parasitic capacitance on sensing electrodes. It also can be used as a mutual drive for mutual capacitive sensing. For more information about active guard and mutual drive, see Application Note AN1478, "mTouch ${ }^{\text {TM }}$ Sensing Solution Acquisition Methods Capacitive Voltage Divider".
The ADC has two guard ring drive outputs, ADGRDA and ADGRDB. These outputs can be routed through PPS controls to I/O pins (see "Peripheral Pin Select (PPS) Module" for details). The polarity of these outputs are controlled by the ADGPOL and ADIPEN bits.
At the start of the first precharge stage, both outputs are set to match the ADGPOL bit. Once the acquisition stage begins, ADGRDA changes polarity, while ADGRDB remains unchanged. When performing a double sample conversion, setting the ADIPEN bit causes both guard ring outputs to transition to the opposite polarity of ADGPOL at the start of the second precharge stage, and ADGRDA toggles again for the second acquisition. For more information on the timing of the guard ring output, refer to Figure 31-8 and Figure 31-9.

Figure 31-8. Guard Ring Circuit


Figure 31-9. Differential CVD with Guard Ring Output Waveform


Figure 31-10. Hardware CVD Sequence Timing Diagram


### 31.4.5 Additional Sample and Hold Capacitance

Additional capacitance can be added in parallel with the internal sample and hold capacitor ( $\mathrm{C}_{\mathrm{HOLL}}$ ) by using the ADCAP register. This register selects a digitally programmable capacitance which is added to the ADC conversion bus, increasing the effective internal capacitance of the sample and hold capacitor in the ADC module. This is used to improve the match between internal and external capacitance for a better sensing performance. The additional capacitance does not affect analog performance of the ADC because it is not connected during conversion. See Figure 31-11.

### 31.5 Computation Operation

The ADC module hardware is equipped with post conversion computation features. These features provide data post-processing functions that can be operated on the ADC conversion result, including digital filtering/averaging and threshold comparison functions.
Figure 31-11. Computational Features Simplified Block Diagram


The operation of the ADC computational features is controlled by the ADMD bits.
The module can be operated in one of five modes:

- Basic: This is a legacy mode. In this mode, ADC conversion occurs on single (ADDSEN = 0) or double (ADDSEN $=1$ ) samples. ADIF is set after each conversion is complete.
- Accumulate: With each trigger, the ADC conversion result is added to the accumulator and ADCNT increments. ADIF is set after each conversion. ADTIF is set according to the calculation mode.
- Average: With each trigger, the ADC conversion result is added to the accumulator. When the ADRPT number of samples have been accumulated, a threshold test is performed. Upon the next trigger, the accumulator is cleared. For the subsequent tests, additional ADRPT samples are required to be accumulated.
- Burst Average: At the trigger, the accumulator is cleared. The ADC conversion results are then collected repetitively until ADRPT samples are accumulated and finally the threshold is tested.
- Low-Pass Filter (LPF): With each trigger, the ADC conversion result is sent through a filter. When ADRPT samples have occurred, a threshold test is performed. Every trigger after that the ADC conversion result is sent through the filter and another threshold test is performed.
The five modes are summarized in the following table.
Table 31-4. Computation Modes

|  |  | Register Clear Event | Value after Cycle ${ }^{(2)}$ Completion |  | Threshold Operations |  |  | Value at ADTIF Interrupt |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mode | ADMD | ADACC and ADCNT | ADACC(1) | ADCNT | Retrigger | Threshold Test | Interrupt | ADAOV | ADFLTR | ADCNT |
| Basic | 0 | ADACLR $=1$ | Unchanged | Unchanged | No | Every Sample | If threshold=true | N/A | N/A | count |
| Accumulate | 1 | ADACLR $=1$ | S1 + ADACC <br> or (S2-S1) + ADACC | If (ADCNT=FF): ADCNT, otherwise: ADCNT+1 | No | Every Sample | If threshold=true | ADACC <br> Overflow | ADACC/ 2 ADCRS | count |
| Average | 2 | $\begin{gathered} \text { ADACLR = } 1 \text { or } \\ \text { ADCNT>=ADRPT } \\ \text { at ADGO or } \\ \text { retrigger } \end{gathered}$ | S1 + ADACC <br> or (S2-S1) + ADACC | If (ADCNT=FF): ADCNT, otherwise: ADCNT+1 | No | $\begin{gathered} \text { If } \\ \text { ADCNT>=ADRPT } \end{gathered}$ | If threshold=true | ADACC <br> Overflow | ADACC/ $2^{\text {ADCRS }}$ | count |
| Burst Average | 3 | ADACLR = 1 or ADGO set or retrigger | Each repetition: same as Average End with sum of all samples | Each repetition: same as Average End with ADCNT=ADRPT | Repeat while ADCNT<ADRPT | $\begin{gathered} \text { If } \\ \text { ADCNT>=ADRPT } \end{gathered}$ | If threshold=true | ADACC <br> Overflow | ADACC/ $2^{\text {ADCRS }}$ | ADRPT |
| Low-pass Filter | 4 | ADACLR $=1$ | $\begin{gathered} \text { S1+ADACC- } \\ \text { ADACC/ } \\ 2^{\text {ADCRS }} \\ \text { or } \\ \text { (S2- } \\ \text { S1)+ADACC- } \\ \text { ADACC/ } \\ 2^{\text {ADCRS }} \end{gathered}$ | If (ADCNT=FF): ADCNT, otherwise: ADCNT+1 | No | $\begin{gathered} \text { If } \\ \text { ADCNT>=ADRPT } \end{gathered}$ | If threshold=true | ADACC <br> Overflow | Filtered Value | count |
| Note: |  |  |  |  |  |  |  |  |  |  |


|  |  | Register Clear Event | Value Co | Cycle ${ }^{(2)}$ tion |  | old Operati |  | Value a | ADTIF | errupt |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mode | ADMD | ADACC and ADCNT | ADACC(1) | ADCNT | Retrigger | Threshold Test | Interrupt | ADAOV | ADFLTR | ADCNT |
| 1. S 1 and S 2 are abbreviations for Sample 1 and Sample 2, respectively. When ADDSEN $=0, \mathrm{~S} 1=\mathrm{ADRES} ; \mathrm{When} \operatorname{ADDSEN}=1, \mathrm{~S} 1=$ and S2 = ADRES. <br> 2. When ADDSEN $=0$ then Cycle means one conversion. When ADDSEN $=1$ the Cycle means two conversions. |  |  |  |  |  |  |  |  |  |  |

### 31.5.1 Digital Filter/Average

The digital filter/average module consists of an accumulator with data feedback options, and control logic to determine when threshold tests need to be applied. The accumulator is a 16 -bit wide register which can be accessed through the ADACC registers.

Upon each trigger event (the ADGO bit set or external event trigger), the ADC conversion result is added to the accumulator. If the accumulated value exceeds $2^{\text {(accumulator_width) }} \mathbf{- 1}=2^{16}=65535$, the ADAOV overflow bit is set.

The number of samples to be accumulated is determined by the ADRPT (A/D Repeat Setting) register. Each time a sample is added to the accumulator, the ADCNT register is incremented. Once ADRPT samples are accumulated (ADCNT = ADRPT), an accumulator clear command can be issued by the software by setting the ADACLR bit. Setting the ADACLR bit will also clear the ADAOV (Accumulator overflow) bit, as well as the ADCNT register. The ADACLR bit is cleared by the hardware when accumulator clearing action is complete.

Important: When ADC is operating from FRC, five FRC clock cycles are required to execute the ADACC clearing operation.

The ADCRS bits control the data shift on the accumulator result, which effectively divides the value in accumulator (ADACC) registers. For the Accumulate mode of the digital filter, the shift provides a simple scaling operation. For the Average/Burst Average mode, the shift bits are used to determine number of samples for averaging. For the Low-pass Filter mode, the shift is an integral part of the filter, and determines the cut-off frequency of the filter. Table 31-5 shows the -3 dB cut-off frequency in $\omega \mathrm{T}$ (radians) and the highest signal attenuation obtained by this filter at nyquist frequency $(\omega T=\pi)$.
Table 31-5. Low-pass Filter -3 dB Cut-off Frequency

| ADCRS | wT (radians) @ -3 dB Frequency | $\mathbf{d B} @ \mathrm{~F}_{\text {nyquist=1/(2T) }}$ |
| :---: | :---: | :---: |
| 1 | 0.72 | -9.5 |
| 2 | 0.284 | -16.9 |
| 3 | 0.134 | -23.5 |
| 4 | 0.065 | -29.8 |
| 5 | 0.032 | -36.0 |
| 6 | 0.016 | -42.0 |
| 7 | 0.0078 | -48.1 |

### 31.5.2 Basic Mode

Basic mode (ADMD $=000$ ) disables all additional computation features. In this mode, no accumulation occurs but threshold error comparison is performed. Double sampling, Continuous mode, and all CVD features are still available, but no features involving the digital filter/average features are used.

### 31.5.3 Accumulate Mode

In Accumulate mode (ADMD = 001), after every conversion, the ADC result is added to the ADACC register. The ADACC register is right-shifted by the value of the ADCRS bits. This right-shifted value is copied in to the ADFLT register. The Formatting mode does not affect the right-justification of the ADACC value. Upon each sample, ADCNT is also incremented, incrementing the number of samples
accumulated. After each sample and accumulation, the ADACC value has a threshold comparison performed on it (see Threshold Comparison) and the ADTIF interrupt may trigger.

### 31.5.4 Average Mode

In Average Mode (ADMD $=010$ ), the ADACC registers accumulate with each ADC sample, much as in Accumulate mode, and the ADCNT register increments with each sample. The ADFLT register is also updated with the right-shifted value of the ADACC register. The value of the ADCRS bits governs the number of right shifts. However, in Average mode, the threshold comparison is performed upon ADCNT being greater than or equal to a user-defined ADRPT value. In this mode when ADRPT = $2^{\wedge}$ ADCNT, then the final accumulated value will be divided by number of samples, allowing for a threshold comparison operation on the average of all gathered samples.

### 31.5.5 Burst Average Mode

The Burst Average mode (ADMD $=011$ ) acts the same as the Average mode in most respects. The one way it differs is that it continuously retriggers ADC sampling until the ADCNT value is greater than or equal to ADRPT, even if Continuous Sampling mode (see Continuous Sampling Mode) is not enabled. This allows for a threshold comparison on the average of a short burst of ADC samples.

### 31.5.6 Low-pass Filter Mode

The Low-pass Filter mode (ADMD = 100) acts similarly to the Average mode in how it handles samples (accumulates samples until ADCNT value greater than or equal to ADRPT, then triggers threshold comparison), but instead of a simple average, it performs a low-pass filter operation on all of the samples, reducing the effect of high-frequency noise on the average, then performs a threshold comparison on the results. (see Computation Operation for a more detailed description of the mathematical operation). In this mode, the ADCRS bits determine the cut-off frequency of the low-pass filter (as demonstrated by Digital Filter/Average).

### 31.5.7 Threshold Comparison

At the end of each computation:

- The conversion results are latched and held stable at the end-of-conversion.
- The error (ADERR) is calculated based on a difference calculation which is selected by the ADCALC bits. The value can be one of the following calculations (see Table 31-6 for more details):
- The first derivative of single measurements
- The CVD result when double-sampling is enabled
- The current result vs. a setpoint
- The current result vs. the filtered/average result
- The first derivative of the filtered/average value
- Filtered/average value vs. a setpoint
- The result of the calculation (ADERR) is compared to the upper and lower thresholds, ADUTH and ADLTH registers, to set the ADUTHR and ADLTHR flag bits. The threshold logic is selected by ADTMD bits. The threshold trigger option can be one of the following:
- Never interrupt
- Error is less than lower threshold
- Error is greater than or equal to lower threshold
- Error is between thresholds (inclusive)
- Error is outside of thresholds
- Error is less than or equal to upper threshold
- Error is greater than upper threshold
- Always interrupt regardless of threshold test results
- If the threshold condition is met, the threshold interrupt flag ADTIF is set.


## Note:

1. The threshold tests are signed operations.
2. If ADAOV is set, a threshold interrupt is signaled. It is good practice for threshold interrupt handlers to verify the validity of the threshold by checking ADAOV.
Table 31-6. ADC Error Calculation Mode

| ADCALC | ADERR |  | Application |
| :---: | :---: | :---: | :---: |
|  | ADDSEN = 0 SingleSample Mode | $\begin{gathered} \text { ADDSEN = } 1 \text { CVD } \\ \text { Double-Sample Mode }{ }^{(1)} \end{gathered}$ |  |
| 111 | ADFLTR | ADFLTR | Filtered results above or below the threshold. |
| 110 | ADRES | ADRES | Measurement above or below the threshold |
| 101 | ADLFTR-ADSTPT | ADFLTR-ADSTPT | Average/filtered value vs. setpoint |
| 100 | ADPREV-ADFLTR | ADPREV-ADFLTR | First derivative of filtered value ${ }^{(3)}$ (negative) |
| 011 | Reserved | Reserved | Reserved |
| 010 | ADRES-ADFLTR | (ADRES-ADPREV)ADFLTR | Actual result vs. averaged/filtered value |
| 001 | ADRES-ADSTPT | (ADRES-ADPREV)ADSTPT | Actual result vs.setpoint |
| 000 | ADRES-ADPREV | ADRES-ADPREV | First derivative of single measurement ${ }^{(2)}$ |
|  |  |  | Actual CVD result ${ }^{(1,2)}$ |
| 1. When ADDSEN=1, ADERR is computed only after every second sample. <br> 2. When ADPSIS $=0$. <br> 3. When ADPSIS $=1$. |  |  |  |

### 31.5.8 Continuous Sampling Mode

Setting the ADCONT bit register automatically retriggers a new conversion cycle after updating the ADACC register. That means the ADGO bit is set to generate automatic retriggering, until the device Reset occurs or the ADSOI A/D Stop-on-interrupt bit is set (correct logic).

### 31.5.9 Double Sample Conversion

Double sampling is enabled by setting the ADDSEN bit. When this bit is set, two conversions are required before the module will calculate threshold error. Each conversion must still be triggered separately when ADCONT $=0$. The first conversion will set the ADMATH bit and update ADACC, but will not calculate ADERR or trigger ADTIF. When the second conversion completes, the first value is transferred to ADPREV (depending on the setting of ADPSIS) and the value of the second conversion is placed into

ADRES. Only upon the completion of the second conversion is ADERR calculated and ADTIF triggered (depending on the value of ADCALC).

### 31.6 Register Summary - ADC Control

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F56 | ADACT | 7:0 |  |  |  | ADACT[4:0] |  |  |  |  |
| 0x0F57 | ADCLK | 7:0 |  |  | ADCS[5:0] |  |  |  |  |  |
| 0x0F58 | ADREF | 7:0 |  |  |  | ADNREF |  |  | ADPREF[1:0] |  |
| 0x0F59 | ADCON1 | 7:0 | ADPPOL | ADIPEN | ADGPOL |  |  |  |  | ADDSEN |
| 0x0F5A | ADCON2 | 7:0 | ADPSIS | ADCRS[2:0] |  |  | ADACLR | ADMD[2:0] |  |  |
| 0x0F5B | ADCON3 | 7:0 |  | ADCALC[2:0] |  |  | ADSOI | ADTMD[2:0] |  |  |
| 0x0F5C | ADACQ | 7:0 | ADACQ[7:0] |  |  |  |  |  |  |  |
| 0x0F5D | ADCAP | 7:0 |  |  |  | ADCAP[4:0] |  |  |  |  |
| 0x0F5E | ADPRE | 7:0 | ADPRE[7:0] |  |  |  |  |  |  |  |
| 0x0F5F | ADPCH | 7:0 |  |  | ADPCH[5:0] |  |  |  |  |  |
| 0x0F60 | ADCONO | 7:0 | ADON | ADCONT |  | ADCS |  | ADFM |  | ADGO |
| 0x0F61 | ADPREV | 7:0 | ADPREVL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADPREVH[7:0] |  |  |  |  |  |  |  |
| 0x0F63 | ADRES | 7:0 | ADRESL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADRESH[7:0] |  |  |  |  |  |  |  |
| 0x0F65 | ADSTAT | 7:0 | ADAOV | ADUTHR | ADLTHR | ADMATH |  | ADSTAT[2:0] |  |  |
| 0x0F66 | ADRPT | 7:0 | ADRPT[7:0] |  |  |  |  |  |  |  |
| 0x0F67 | ADCNT | 7:0 | ADCNT[7:0] |  |  |  |  |  |  |  |
| 0x0F68 | ADSTPT | 7:0 | ADSTPTL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADSTPTH[7:0] |  |  |  |  |  |  |  |
| 0x0F6A | ADLTH | 7:0 | ADLTHL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADLTHH[7:0] |  |  |  |  |  |  |  |
| 0x0F6C | ADUTH | 7:0 | ADUTHL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADUTHH[7:0] |  |  |  |  |  |  |  |
| 0x0F6E | ADERR | 7:0 | ADERRL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADERRH[7:0] |  |  |  |  |  |  |  |
| 0x0F70 | ADACC | 7:0 | ADACCL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADACCH[7:0] |  |  |  |  |  |  |  |
| 0x0F72 | ADFLTR | 7:0 | ADFLTRL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | ADFLTRH[7:0] |  |  |  |  |  |  |  |

### 31.7 Register Definitions: ADC Control

### 31.7.1 ADCONO

Name: ADCON0
Offset: 0xF60

ADC Control Register 0

| Bit | 7 | 6 | 5 | 3 | 2 | 1 | 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADON | ADCONT |  | ADCS |  | ADFM |  | ADGO |
| Access | R/W | R/W |  |  |  |  |  |  |
| Reset | 0 | 0 | R/W/HC |  |  |  |  |  |

Bit 7 - ADON ADC Enable bit

| Value | Description |
| :--- | :--- |
| 1 | ADC is enabled |
| 0 | ADC is disabled |

Bit 6 - ADCONT ADC Continuous Operation Enable bit

| Value | Description |
| :--- | :--- |
| 1 | ADGO is retriggered upon completion of each conversion trigger until ADTIF is set (if ADSOI <br> is set) or until ADGO is cleared (regardless of the value of ADSOI) |
| 0 | ADC is cleared upon completion of each conversion trigger |

Bit 4 - ADCS ADC Clock Selection bit

| Value | Description |
| :--- | :--- |
| 1 | Clock supplied from FRC dedicated oscillator |
| 0 | Clock supplied by Fosc, divided according to ADCLK register |

Bit 2 - ADFM ADC results Format/alignment Selection

| Value | Description |
| :--- | :--- |
| 1 | ADRES and ADPREV data are right-justified |
| 0 | ADRES and ADPREV data are left-justified, zero-filled |

Bit 0 - ADGO ADC Conversion Status bit

| Value | Description |
| :--- | :--- |
| 1 | ADC conversion cycle in progress. Setting this bit starts an ADC conversion cycle. The bit is <br> cleared by hardware as determined by the ADCONT bit |
| 0 | ADC conversion completed/not in progress |

### 31.7.2 ADCON1

Name: ADCON1
Offset: 0xF59

ADC Control Register 1

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADPPOL | ADIPEN | ADGPOL |  |  |  |  | ADDSEN |
| Access | R/W | R/W | R/W |  |  |  |  | R/W |
| Reset | 0 | 0 | 0 |  |  |  |  | 0 |

Bit 7 - ADPPOL Precharge Polarity bit
Action During $1^{\text {st }}$ Precharge Stage

| Value | Condition | Description |
| :--- | :--- | :--- |
| $x$ | ADPRE=0 | Bit has no effect |
| 1 | ADPRE $>0$ \& ADC input is I/O pin | Pin shorted to $A V_{D D}$ |
| 0 | ADPRE $>0$ \& ADC input is I/O pin | Pin shorted to $V_{S S}$ |
| 1 | ADPRE>0 \& ADC input is internal | C $_{\text {HOLD }}$ Shorted to $A V_{D D}$ |
| 0 | ADPRE>0 \& ADC input is internal | C $_{\text {HoLD }}$ Shorted to $V_{S S}$ |

Bit 6 - ADIPEN A/D Inverted Precharge Enable bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| x | ADDSEN =0 | Bit has no effect |
| 1 | ADDSEN =1 | The precharge and guard signals in the second conversion cycle are the <br> opposite polarity of the first cycle |
| 0 | ADDSEN =1 | Both Conversion cycles use the precharge and guards specified by ADPPOL <br> and ADGPOL |

Bit 5 - ADGPOL Guard Ring Polarity Selection bit

| Value | Description |
| :--- | :--- |
| 1 | ADC guard Ring outputs start as digital high during Precharge stage |
| 0 | ADC guard Ring outputs start as digital low during Precharge stage |

Bit 0 - ADDSEN Double-Sample Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Two conversions are processed as a pair. The selected computation is performed after every <br> second conversion. |
| 0 | Selected computation is performed after every conversion |

### 31.7.3 ADCON2

Name: ADCON2
Offset: 0xF5A

ADC Control Register 2

| Bit | 7 | 6 | 5 | 4 |  | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADPSIS |  | ADCRS[2:0] |  | ADACLR |  | ADMD[2:0] |  |
| Access | R/W | R/W | R/W | R/W | R/W/HC | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - ADPSIS ADC Previous Sample Input Select bits

| Value | Description |
| :--- | :--- |
| 1 | ADFLTR is transferred to ADPREV at start-of-conversion |
| 0 | ADRES is transferred to ADPREV at start-of-conversion |

Bits 6:4 - ADCRS[2:0] ADC Accumulated Calculation Right Shift Select bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| 0 to 7 | ADMD $=$ 'b100 | Low-pass filter time constant is $2^{\text {ADCRS }}$, filter gain is $1: 1$ |
| 0 to 7 | ADMD $=$ ' b011 to 'b001 | The accumulated value is right-shifted by ADCRS (divided by <br> 2ADCRS $^{(1,2)}$ |
| $x$ | ADMD $=$ 'b000 to 'b001 | These bits are ignored |

Bit 3-ADACLR A/D Accumulator Clear Command bit ${ }^{(3)}$

| Value | Description |
| :--- | :--- |
| 1 | ADACC, ADAOV and ADCNT registers are cleared |
| 0 | Clearing action is complete (or not started) |

Bits 2:0 - ADMD[2:0] ADC Operating Mode Selection bits ${ }^{(4)}$

| Value | Description |
| :--- | :--- |
| $111-101$ | Reserved |
| 100 | Low-pass Filter mode |
| 011 | Burst Average mode |
| 010 | Average mode |
| 001 | Accumulate mode |
| 000 | Basic (Legacy) mode |

## Note:

1. To correctly calculate an average, the number of samples (set in ADRPT) must be 2ADCRS.
2. $\mathrm{ADCRS}=\mathrm{'b} 111$ is a reserved option.
3. This bit is cleared by hardware when the accumulator operation is complete; depending on oscillator selections, the delay may be many instructions.
4. See Table 31-4 for Full mode descriptions.

### 31.7.4 ADCON3

Name: ADCON3
Offset: 0xF5B

ADC Control Register 3

| Bit | 7 | 6 | 5 | 4 |  | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | ADCALC[2:0] |  | ADSOI |  | ADTMD[2:0] |  |
| Access | R/W | R/W | R/W | R/W/HC | R/W | R/W | R/W |  |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

Bits 6:4 - ADCALC[2:0] ADC Error Calculation Mode Select bits
See Table 31-6 table for selection details.
Bit 3 - ADSOI ADC Stop-on-Interrupt bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | ADCONT $=1$ | ADGO is cleared when the threshold conditions are met, otherwise the <br> conversion is retriggered |
| 0 | ADCONT $=1$ | ADGO is not cleared by hardware, must be cleared by software to stop <br> retriggers |
| $x$ | ADCONT $=0$ | This bit is not used |

Bits 2:0 - ADTMD[2:0] Threshold Interrupt Mode Select bits

| Value | Description |
| :--- | :--- |
| 111 | Interrupt regardless of threshold test results |
| 110 | Interrupt if ADERR>ADUTH |
| 101 | Interrupt if ADERR $\leq$ ADUTH |
| 100 | Interrupt if ADERR<ADLTH or ADERR>ADUTH |
| 011 | Interrupt if ADERR>ADLTH and ADERR<ADUTH |
| 010 | Interrupt if ADERR $\geq$ ADLTH |
| 001 | Interrupt if ADERR<ADLTH |
| 000 | Never interrupt |

### 31.7.5 ADSTAT

Name: ADSTAT
Offset: 0xF65

ADC Status Register

| Bit | 7 | 6 | 5 | 4 | 3 | 1 | 0 |
| ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADAOV | ADUTHR | ADLTHR | ADMATH |  | ADSTAT[2:0] |  |
| Access | $\mathrm{R} / \mathrm{C} / \mathrm{HS} / \mathrm{HC}$ | RO | RO | $\mathrm{R} / \mathrm{C} / \mathrm{HS} / \mathrm{HC}$ |  | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bit 7 - ADAOV ADC Accumulator Overflow bit

| Value | Description |
| :--- | :--- |
| 1 | ADC accumulator or ADERR calculation have overflowed |
| 0 | ADC accumulator and ADERR calculation have not overflowed |

Bit 6 - ADUTHR ADC Module Greater-than Upper Threshold Flag bit

| Value | Description |
| :--- | :--- |
| 1 | ADERR >ADUTH |
| 0 | ADERR $\leq$ ADUTH |

Bit 5 - ADLTHR ADC Module Less-than Lower Threshold Flag bit

| Value | Description |
| :--- | :--- |
| 1 | ADERR<ADLTH |
| 0 | ADERR $\geq$ ADLTH |

Bit 4 - ADMATH ADC Module Computation Status bit

| Value | Description |
| :--- | :--- |
| 1 | Registers ADACC, ADFLTR, ADUTH, ADLTH and the ADAOV bit are updating or have <br> already updated |
| 0 | Associated registers/bits have not changed since this bit was last cleared |

Bits 2:0 - ADSTAT[2:0]
ADC Module Cycle Multi-Stage Status bits ${ }^{(1)}$

| Value | Description |
| :--- | :--- |
| 111 | ADC module is in $2^{\text {nd }}$ conversion stage |
| 110 | ADC module is in $2^{\text {nd }}$ acquisition stage |
| 101 | ADC module is in $2^{\text {nd }}$ precharge stage |
| 100 | Not used |
| 011 | ADC module is in $1^{\text {st }}$ conversion stage |
| 010 | ADC module is in $1^{\text {st }}$ acquisition stage |
| 001 | ADC module is in $1^{\text {st }}$ precharge stage |
| 000 | ADC module is not converting |

## Note:

1. If $\operatorname{ADCS}=1$, and $\mathrm{F}_{\mathrm{OSC}}<\mathrm{F}_{\mathrm{RC}}$, the indicated status may not be valid.

### 31.7.6 ADCLK

Name: ADCLK
Offset: 0xF57

ADC Clock Selection Register


Bits 5:0 - ADCS[5:0] ADC Conversion Clock Select bits

## Value Description

n ADC Clock frequency $=\mathrm{Fosc}_{\mathrm{O}}\left(2^{*}(\mathrm{n}+1)\right)$

### 31.7.7 ADREF

Name: ADREF
Offset: 0xF58

ADC Reference Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ADNREF |  |  | ADPREF[1:0] |  |
| Access |  | R/W |  |  |  |  | R/W | R/W |
| Reset | 0 |  |  |  |  |  | 0 | 0 |

Bit 4 - ADNREF ADC Negative Voltage Reference Selection bit

| Value | Description |
| :--- | :--- |
| 1 | $\mathrm{~V}_{\text {REF- }}$ is connected to external $\mathrm{V}_{\text {REF }}-$ |
| 0 | $\mathrm{~V}_{\text {REF- }}$ - is connected to $\mathrm{AV}_{\text {SS }}$ |

Bits 1:0 - ADPREF[1:0] ADC Positive Voltage Reference Selection bits

| Value | Description |
| :--- | :--- |
| 11 | $\mathrm{~V}_{\text {REF }}{ }^{+}$is connected to internal Fixed Voltage Reference (FVR) module |
| 10 | $\mathrm{~V}_{\text {REF }}{ }^{+}$is connected to external $\mathrm{V}_{\text {REF }}{ }^{+}$ |
| 01 | Reserved |
| 00 | $\mathrm{~V}_{\text {REF }}{ }^{+}$is connected to $\mathrm{V}_{\mathrm{DD}}$ |

### 31.7.8 ADPCH

Name: ADPCH
Offset: 0xF5F

ADC Positive Channel Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | ADPCH[5:0] |  |  |  |  |  |
| Access |  |  | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 5:0 - ADPCH[5:0] ADC Positive Input Channel Selection bits See Channel Selection Table for input selection details.

### 31.7.9 ADPRE

Name: ADPRE
Offset: 0xF5E

ADC Precharge Time Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADPRE[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - ADPRE[7:0] Precharge Time Select bits

| Value | Description |
| :--- | :--- |
| 1 to 255 | Number of ADC clocks in the precharge time. |
| 0 | Precharge time is not included in the data conversion cycle |

### 31.7.10 ADACQ

Name: ADACQ
Offset: 0xF5C

ADC Acquisition Time Control Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADACQ[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - ADACQ[7:0] Acquisition (charge share time) Select bits

| Value | Description |
| :--- | :--- |
| $0 \times 01$ to | Number of ADC clock periods in the acquisition time |
| $0 \times F F$ |  |
| $0 \times 00$ | Acquisition time is not included in the data conversion cycle |

### 31.7.11 ADCAP

Name: ADCAP
Offset: 0xF5D

ADC Additional Sample Capacitor Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ADCAP[4:0] |  |  |  |  |
| Access |  |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  |  | 0 | 0 | 0 | 0 | 0 |

Bits 4:0 - ADCAP[4:0] ADC Additional Sample Capacitor Selection bits

| Value | Description |
| :--- | :--- |
| 1 to 31 | Number of pF in the additional capacitance |
| 0 | No additional capacitance |

### 31.7.12 ADRPT

Name: ADRPT
Offset: 0xF66

ADC Repeat Setting Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADRPT[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - ADRPT[7:0] ADC Repeat Threshold bits
Determines the number of times that the ADC is triggered for a threshold check. When ADCNT reaches this value the error threshold is checked. Used when the computation mode is Low-pass Filter, Burst Average, or Average. See Table 31-4 for more details.

### 31.7.13 ADCNT

Name: ADCNT
Offset: 0xF67

ADC Repeat Counter Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADCNT[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7:0 - ADCNT[7:0] ADC Repeat Count bits
Counts the number of times that the ADC is triggered before the threshold is checked. When this value reaches ADPRT then the threshold is checked. Used when the computation mode is Low-pass Filter, Burst Average, or Average. See Table 31-4 for more details.

### 31.7.14 ADFLTR

Name: ADFLTR
Offset: 0xF72

ADC Filter Register. In Accumulate, Average, and Burst Average mode, this is equal to ADACC right shifted by the ADCRS bits of ADCON2. In LPF mode, this is the output of the low-pass filter.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADFLTRH[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | x | x | x | x | x | x | x | x |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADFLTRL[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | x | x | x | x | x | x | x | x |

Bits 15:8-ADFLTRH[7:0] ADC Filter Output Most Significant bits
Bits 7:0 - ADFLTRL[7:0] ADC Filter Output Least Significant bits

### 31.7.15 ADRES

Name: ADRES
Offset: 0xF63

ADC Result Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADRESH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADRESL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - ADRESH[7:0] ADC Result Register bits. High bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| $0 \times 00,0 x 0$ <br> $1,0 x 02,0 x$ <br> 03 | ADFM=1 | Upper 2 bits of result |
| 0 to $0 x F F$ | ADFM=0 |  |

Bits 7:0 - ADRESL[7:0] ADC Result Register bits. Lower bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| 0 to $0 x F F$ | ADFM=1 | Lower 8 bits of result |
| $0 \times 00,0 \times 4$ <br> $0,0 x 80,0 x$ | ADFM=0 | Lower 2 bits of result |
| C0 |  |  |

### 31.7.16 ADPREV

Name: ADPREV
Offset: 0xF61

ADC Previous Result Register

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADPREVH[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADPREVL[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - ADPREVH[7:0] Previous ADC Result Most Significant bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| 0 to $0 x F F$ | ADPSIS=1 | Upper byte of ADFLTR at the start of current ADC conversion |
| varies | ADPSIS $=0$ | Upper bits of ADRES at the start of current ADC conversion ${ }^{(1)}$ |

Bits 7:0 - ADPREVL[7:0] Previous ADC Result Least Significant bits

| Value | Condition | Description |
| :--- | :--- | :--- |
| 0 to $0 \times F F$ | ADPSIS=1 | Lower byte of ADFLTR at the start of current ADC conversion |
| varies | ADPSIS $=0$ | Lower bits of ADRES at the start of current ADC conversion ${ }^{(1)}$ |

Note: If ADPSIS $=0$, ADPREVH and ADPREVL are formatted the same way as ADRES is, depending on the ADFM bit.

### 31.7.17 ADACC

Name: ADACC
Offset: 0xF70

ADC Accumulator Register
See Table 31-4 for more details.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADACCH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADACCL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | x | x | x | x | x | x | x | x |

Bits 15:8 - ADACCH[7:0]
ADC Accumulator Most Significant Byte.
Reset States: POR/BOR = xxxxxxxx
All Other Resets = uuuuuuuu
Bits 7:0 - ADACCL[7:0]
ADC Accumulator Least Significant Byte.
Reset States: $\mathrm{POR} / \mathrm{BOR}=\mathrm{xxxxxxxx}$
All Other Resets = uuuuuuu

### 31.7.18 ADSTPT

Name: ADSTPT
Offset: 0xF68

ADC Threshold Setpoint Register
Depending on ADCALC, may be used to determine ADERR. See Table 31-6 for more details.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADSTPTH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADSTPTL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8-ADSTPTH[7:0]
ADC Threshold Setpoint Most Significant Byte.
Bits 7:0 - ADSTPTL[7:0]
ADC Threshold Setpoint Least Significant Byte.

### 31.7.19 ADERR

Name: ADERR
Offset: 0xF6E

ADC Setpoint Error Register. ADC Setpoint Error calculation is determined by the ADCALC bits.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADERRH[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADERRL[7:0] |  |  |  |  |  |  |  |
| Access | RO | RO | RO | RO | RO | RO | RO | RO |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - ADERRH[7:0]
ADC Setpoint Error MSB
Bits 7:0 - ADERRL[7:0]
ADC Setpoint Error LSB

### 31.7.20 ADLTH

Name: ADLTH
Offset: 0xF6A

ADC Lower Threshold Register
ADLTH and ADUTH are compared with ADERR to set the ADUTHR and ADLTHR bits of ADSTAT.
Depending on the setting of ADTMD, an interrupt may be triggered by the results of this comparison.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADLTHH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADLTHL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - ADLTHH[7:0] ADC Lower Threshold MSB.
Bits 7:0 - ADLTHL[7:0] ADC Lower Threshold LSB.

### 31.7.21 ADUTH

Name: ADUTH
Offset: 0xF6C

ADC Upper Threshold Register
ADLTH and ADUTH are compared with ADERR to set the ADUTHR and ADLTHR bits of ADSTAT.
Depending on the setting of ADTMD, an interrupt may be triggered by the results of this comparison.

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADUTHH[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|  | ADUTHL[7:0] |  |  |  |  |  |  |  |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 15:8 - ADUTHH[7:0] ADC Upper Threshold MSB.
Bits 7:0 - ADUTHL[7:0] ADC Upper Threshold LSB.

### 31.7.22 ADACT

Name: ADACT
Offset: 0xF56

ADC AUTO Conversion Trigger Source Selection Register

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ADACT[4:0] |  |  |  |  |
| Access |  |  |  | R/W | R/W | R/W | R/W | R/W |
| Reset |  |  |  | 0 | 0 | 0 | 0 | 0 |

Bits 4:0 - ADACT[4:0] Auto-Conversion Trigger Select Bits

| Value | Description |
| :--- | :--- |
| 00000 to | See Auto-Conversion Trigger Sources table. |
| 11111 |  |

## 32. (CMP) Comparator Module

Comparators are used to interface analog circuits to a digital circuit by comparing two analog voltages and providing a digital indication of their relative magnitudes. Comparators are very useful mixed-signal building blocks because they provide analog functionality independent of program execution. The PIC18(L)F26/45/46K40 devices have two comparators (C1/C2).
The analog comparator module includes the following features:

- Programmable input selection
- Programmable output polarity
- Rising/falling output edge interrupts
- Wake-up from Sleep
- CWG Auto-shutdown source
- Selectable voltage reference
- ADC Auto-trigger
- Odd numbered timers (Timer1, Timer3, etc.) Gate
- Even numbered timers (Timer2, Timer4, etc.) Reset
- CCP Capture Mode Input
- DSM Modulator Source
- Input and Window Signal-to-Signal Measurement Timer


### 32.1 Comparator Overview

A single comparator is shown in Figure 32-1 along with the relationship between the analog input levels and the digital output. When the analog voltage at $\mathrm{V}_{\mathbb{I N}^{+}}$is less than the analog voltage at $\mathrm{V}_{\mathbb{I N}^{-}}$, the output of the comparator is a digital low level. When the analog voltage at $\mathrm{V}_{1{ }^{+}}$is greater than the analog voltage at $\mathrm{V}_{\mathrm{IN}^{-}}$, the output of the comparator is a digital high level.

Figure 32-1. Single Comparator


## Note:

1. The black areas of the output of the comparator represent the uncertainty due to input offsets and response time.

Figure 32-2. Comparator Module Simplified Block Diagram


Note 1: When EN = 0 , all multiplexer inputs are disconnected and the Comparator will produce a ' 0 ' at the output.

## Related Links

## CMxNCH

CMxPCH

### 32.2 Comparator Control

Each comparator has two control registers: CMxCON0 and CMxCON1.
The CMxCON0 register contains Control and Status bits for the following:

- Enable
- Output
- Output polarity
- Hysteresis enable
- Timer1 output synchronization

The CMxCON1 register contains Control bits for the following:

- Interrupt on positive/negative edge enables
- Positive input channel selection
- Negative input channel selection


### 32.2.1 Comparator Enable

Setting the EN bit enables the comparator for operation. Clearing the CxEN bit disables the comparator, resulting in minimum current consumption.

### 32.2.2 Comparator Output

The output of the comparator can be monitored by reading either the CxOUT bit or the MCxOUT bit.
The comparator output can also be routed to an external pin through the RxyPPS register. The corresponding TRIS bit must be clear to enable the pin as an output.

## Note:

1. The internal output of the comparator is latched with each instruction cycle. Unless otherwise specified, external outputs are not latched.

## Related Links

RxyPPS

### 32.2.3 Comparator Output Polarity

Inverting the output of the comparator is functionally equivalent to swapping the comparator inputs. The polarity of the comparator output can be inverted by setting the CxPOL bit. Clearing the CxPOL bit results in a non-inverted output.

Table 32-1 shows the output state versus input conditions, including polarity control.
Table 32-1. Comparator Output State vs. Input Conditions

| Input Condition | CxPOL | CxOUT |
| :---: | :---: | :---: |
| CxVn > CxVp | 0 | 0 |
| $C x V n<C x V p$ | 0 | 1 |
| $C x V n>C x V p$ | 1 | 1 |
| $C x V n<C x V p$ | 1 | 0 |

### 32.3 Comparator Hysteresis

A selectable amount of separation voltage can be added to the input pins of each comparator to provide a hysteresis function to the overall operation. Hysteresis is enabled by setting the CxHYS bit.

See Comparator Specifications for more information.

## Related Links

Comparator Specifications

### 32.4 Operation With Timer1 Gate

The output resulting from a comparator operation can be used as a source for gate control of the odd numbered timers (Timer1, Timer3, etc.). See the timer gate section for more information. This feature is useful for timing the duration or interval of an analog event.

It is recommended that the comparator output be synchronized to the timer by setting the SYNC bit. This ensures that the timer does not increment while a change in the comparator is occurring. However, synchronization is only possible with the Timer1 clock source. Synchronization with the other odd numbered timers is only possible when they use the same clock source as Timer1.

## Related Links

Timerl Gate

### 32.4.1 Comparator Output Synchronization

The output from a comparator can be synchronized with Timer1 by setting the SYNC bit.
Once enabled, the comparator output is latched on the falling edge of the Timer1 source clock. If a prescaler is used with Timer1, the comparator output is latched after the prescaling function. To prevent a race condition, the comparator output is latched on the falling edge of the Timer1 clock source and Timer1 increments on the rising edge of its clock source. See the Figure 32-2 Comparator Block Diagram and the Timer1 Block Diagram for more information.

## Related Links

Timerl Module with Gate Control

### 32.5 Comparator Interrupt

An interrupt can be generated upon a change in the output value of the comparator for each comparator; a rising edge detector and a falling edge detector are present.

When either edge detector is triggered and its associated enable bit is set (CxINTP and/or CxINTN bits), the Corresponding Interrupt Flag bit (CxIF bit of the PIR2 register) will be set.

To enable the interrupt, the following bits must be set:

- EN and POL bits
- CxIE bit of the PIE2 register
- INTP bit (for a rising edge detection)
- INTN bit (for a falling edge detection)
- PEIE and GIE bits of the INTCON register

The associated interrupt flag bit, CxIF bit of the PIR2 register, must be cleared in software. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

Important: Although a comparator is disabled, an interrupt can be generated by changing the output polarity with the CxPOL bit, or by switching the comparator on or off with the CxEN bit.

### 32.6 Comparator Positive Input Selection

Configuring the PCH bits direct an internal voltage reference or an analog pin to the non-inverting input of the comparator:

| PCH | Positive Input Source |
| :---: | :--- |
| 111 | AVSS |
| 110 | FVR_Buffer2 |
| 101 | DAC_Output |
| 100 | CxPCH not connected |
| 011 | CxPCH not connected |
| 010 | CxPCH not connected |


| PCH | Positive Input Source |
| :---: | :--- |
| 001 | CxIN1+ |
| 000 | CxIN0 + |

$\pm$Important: To use CxINy+ pins as analog input, the appropriate bits must be set in the ANSEL register and the corresponding TRIS bits must also be set to disable the output drivers.

See Fixed Voltage Reference (FVR) for more information on the Fixed Voltage Reference module.
See 5-Bit Digital-to-Analog Converter (DAC) module for more information on the DAC input signal.
Any time the comparator is disabled ( $\mathrm{CxEN}=0$ ), all comparator inputs are disabled.

## Related Links

(FVR) Fixed Voltage Reference
(DAC) 5-Bit Digital-to-Analog Converter Module

### 32.7 Comparator Negative Input Selection

The NCH bits direct an analog input pin and internal reference voltage or analog ground to the inverting input of the comparator:

| NCH | Negative Input Sources |
| :---: | :--- |
| 111 | AVSS |
| 110 | FVR_Buffer2 |
| 101 | CxNCH not connected |
| 100 | CxNCH not connected |
| 011 | CxIN3- |
| 010 | CxIN2- |
| 001 | CxIN1- |
| 000 | CxIN0- |

Important: To use CxINy- pins as analog input, the appropriate bits must be set in the ANSEL register and the corresponding TRIS bits must also be set to disable the output drivers.

### 32.8 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the

Comparator and Voltage Reference Specifications in Comparator Specifications and Fixed Voltage Reference (FVR) Specifications for more details.

## Related Links

Comparator Specifications
Fixed Voltage Reference (FVR) Specifications

### 32.9 Analog Input Connection Considerations

A simplified circuit for an analog input is shown in Figure 32-3. Since the analog input pins share their connection with a digital input, they have reverse biased ESD protection diodes to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$. The analog input, therefore, must be between $V_{S S}$ and $V_{D D}$. If the input voltage deviates from this range by more than 0.6 V in either direction, one of the diodes is forward biased and a latch-up may occur.

A maximum source impedance of $10 \mathrm{k} \Omega$ is recommended for the analog sources. Also, any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current to minimize inaccuracies introduced.

## Note:

1. When reading a PORT register, all pins configured as analog inputs will read as a ' 0 '. Pins configured as digital inputs will convert as an analog input, according to the input specification.
2. Analog levels on any pin defined as a digital input, may cause the input buffer to consume more current than is specified.
Figure 32-3. Analog Input Model


Note: See Electrical Specifications chapter.

## Related Links

Electrical Specifications

### 32.10 CWG1 Auto-Shutdown Source

The output of the Comparator module can be used as an auto-shutdown source for the CWG1 module. When the output of the comparator is active and the corresponding WGASxE is enabled, the CWG operation will be suspended immediately.

## Related Links

External Input Source

### 32.11 ADC Auto-Trigger Source

The output of the Comparator module can be used to trigger an ADC conversion. When the ADACT register is set to trigger on a comparator output, an ADC conversion will trigger when the comparator output goes high.

### 32.12 Even Numbered Timers Reset

The output of the Comparator module can be used to reset the even numbered timers (Timer2, Timer4, etc.). When the TxERS register is appropriately set, the timer will reset when the comparator output goes high.

### 32.13 Operation in Sleep Mode

The Comparator module can operate during Sleep. The comparator clock source is based on the Timer1 clock source. If the Timer1 clock source is either the system clock ( $\mathrm{F}_{\mathrm{osc}}$ ) or the instruction clock ( $\mathrm{Fosc}_{\mathrm{os}} / 4$ ), Timer1 will not operate during Sleep, and synchronized comparator outputs will not operate.

A comparator interrupt will wake the device from Sleep. The CxIE bits of the PIEx register must be set to enable comparator interrupts.

### 32.14 Register Summary - Comparator

| Offset | Name | Bit Pos. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F35 | CM2CONO | 7:0 | EN | OUT | POL | HYS | SYNC |
| 0x0F36 | CM2CON1 | 7:0 |  |  |  | INTP | INTN |
| 0x0F37 | CM2NCH | 7:0 |  |  |  | NCH[2:0] |  |
| 0x0F38 | CM2PCH | 7:0 |  |  |  | PCH[2:0] |  |
| 0x0F39 | CM1CON0 | 7:0 | EN | OUT | POL | HYS | SYNC |
| 0x0F3A | CM1CON1 | 7:0 |  |  |  | INTP | INTN |
| 0x0F3B | CM1NCH | 7:0 |  |  |  | $\mathrm{NCH}[2: 0]$ |  |
| 0x0F3C | CM1PCH | 7:0 |  |  |  | PCH[2:0] |  |
| 0x0F3D | CMOUT | 7:0 |  |  |  | MC2OUT | MC1OUT |

### 32.15 Register Definitions: Comparator Control

Long bit name prefixes for the comparator peripherals are shown in the table below. Refer to the "Long Bit Names Section" for more information.

Table 32-2. Comparator Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| C1 | C1 |
| C2 | C2 |

## Related Links

Long Bit Names

### 32.15.1 CMxCONO

Name: CMxCONO
Offset: 0xF39,0xF35
Comparator x Control Register 0


Bit 7 - EN Comparator Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Comparator is enabled |
| 0 | Comparator is disabled and consumes no active power |

Bit 6 - OUT Comparator Output bit

| Value | Condition | Description |
| :--- | :--- | :--- |
| 1 | If $\mathrm{POL}=0$ (non-inverted polarity): | CxVP $>\mathrm{CxVN}$ |
| 0 | If $\mathrm{POL}=0$ (non-inverted polarity): | $\mathrm{CxVP}<\mathrm{CxVN}$ |
| 1 | If $\mathrm{POL}=1$ (inverted polarity): | $\mathrm{CxVP}<\mathrm{CxVN}$ |
| 0 | If $\mathrm{POL}=1$ (inverted polarity): | $\mathrm{CxVP}>\mathrm{CxVN}$ |

Bit 4 - POL Comparator Output Polarity Select bit

| Value | Description |
| :--- | :--- |
| 1 | Comparator output is inverted |
| 0 | Comparator output is not inverted |

Bit 1 - HYS Comparator Hysteresis Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Comparator hysteresis enabled |
| 0 | Comparator hysteresis disabled |

Bit 0 - SYNC Comparator Output Synchronous Mode bit
Output updated on the falling edge of Timer $1 / 3 / 5$ clock source.

| Value | Description |
| :--- | :--- |
| 1 | Comparator output to Timer1/3/5 and I/O pin is synchronous to changes on the timer clock <br> source. |
| 0 | Comparator output to Timer1/3/5 and I/O pin is asynchronous |

### 32.15.2 CMxCON1

Name: CMxCON1
Offset: 0xF3A,0xF36

Comparator x Control Register 1


Bit 1 - INTP Comparator Interrupt on Positive-Going Edge Enable bit

| Value | Description |
| :--- | :--- |
| 1 | The CxIF interrupt flag will be set upon a positive-going edge of the CxOUT bit |
| 0 | No interrupt flag will be set on a positive-going edge of the CxOUT bit |

Bit 0 - INTN Comparator Interrupt on Negative-Going Edge Enable bit

| Value | Description |
| :--- | :--- |
| 1 | The CxIF interrupt flag will be set upon a negative-going edge of the CxOUT bit |
| 0 | No interrupt flag will be set on a negative-going edge of the CxOUT bit |

### 32.15.3 CMxNCH

Name: CMxNCH
Offset: 0xF3B,0xF37

Comparator x Inverting Channel Select Register


Bits 2:0 - NCH[2:0] Comparator Inverting Input Channel Select bits

| NCH | Negative Input Sources |
| :---: | :--- |
| 111 | AVSS |
| 110 | FVR_Buffer2 |
| 101 | CxNCH not connected |
| 100 | CxNCH not connected |
| 011 | CxIN3- |
| 010 | CxIN2- |
| 001 | CxIN1- |
| 000 | CxIN0- |

### 32.15.4 СМхРСН

Name: CMxPCH
Offset: 0xF3C,0xF38

Comparator x Non-Inverting Channel Select Register

| PCH | Positive Input Source |
| :--- | :--- |
| 111 | AVSS |
| 110 | FVR_Buffer2 |
| 101 | DAC_Output |
| 100 | CxPCH not connected |
| 011 | CxPCH not connected |
| 010 | CxPCH not connected |
| 001 | CxIN1+ |
| 000 | CxIN0+ |


| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | $\mathrm{PCH}[2: 0]$ |  |  |
| Access |  |  |  |  |  | R/W | R/W | R/W |
| Reset |  |  |  |  |  | 0 | 0 | 0 |

Bits 2:0 - PCH[2:0] Comparator Non-Inverting Input Channel Select bits

### 32.15.5 CMOUT

Name: CMOUT
Offset: 0xF3D

Comparator Output Register


Bits 0, 1 - MCxOUT Mirror copy of CxOUT bit

## 33. (HLVD) High/Low-Voltage Detect

The HLVD module can be configured to monitor the device voltage. This is useful in battery monitoring applications.

Complete control of the HLVD module is provided through the HLVDCON0 and HLVDCON1 registers.
The module's block diagram is shown in the figure below.
Figure 33-1. HLVD Module Block Diagram


Since the HLVD can be software enabled through the HLVDEN bit, setting and clearing the enable bit does not produce a false HLVD event glitch. Each time the HLVD module is enabled, the RDY bit can be used to detect when the module is stable and ready to use.
The INTH and INTL bits determine the overall operation of the module. When INTH is set, the module monitors for rises in $V_{D D}$ above the trip point set by the bits. When INTL is set, the module monitors for drops in $\mathrm{V}_{\mathrm{DD}}$ below the trip point set by the SEL bits. When both the INTH and INTL bits are set, any changes above or below the trip point set by the SEL bits can be monitored.

The OUT bit can be read to determine if the voltage is greater than or less than the selected trip point.

### 33.1 Operation

When the HLVD module is enabled, a comparator uses an internally generated voltage reference as the set point. The set point is compared with the trip point, where each node in the resistor divider represents a trip point voltage. The "trip point" voltage is the voltage level at which the device detects a high or lowvoltage event, depending on the configuration of the module.

When the supply voltage is equal to the trip point, the voltage tapped off of the resistor array is equal to the internal reference voltage generated by the voltage reference module. The comparator then generates an interrupt signal by setting the HLVDIF bit.

The trip point voltage is software programmable to any of 16 values. The trip point is selected by programming the SEL bits.

### 33.2 Setup

To set up the HLVD module:

1. Select the desired HLVD trip point by writing the value to the SEL bits of the HLVDCON1 register.
2. Depending on the application to detect high-voltage peaks or low-voltage drops or both, set the INTH or INTL bit appropriately.
3. Enable the HLVD module by setting the EN bit.
4. Clear the HLVD interrupt flag (HLVDIF), which may have been set from a previous interrupt.
5. If interrupts are desired, enable the HLVD interrupt by setting the HLVDIE and GIE bits. An interrupt will not be generated until the RDY bit is set.

Important: Before changing any module settings (interrupts and tripping point), first disable the module ( $\mathrm{EN}=0$ ), make the changes and re-enable the module. This prevents the generation of false HLVD events.

## Related Links

PIR2
PIE3

### 33.3 Current Consumption

When the module is enabled, the HLVD comparator and voltage divider are enabled and consume static current. The total current consumption, when enabled, is specified in electrical specification Parameter D206.

Depending on the application, the HLVD module does not need to operate constantly. To reduce current consumption, the module can be enabled for short periods where the voltage is checked. After such a check, the module could be disabled.

## Related Links

Power-Down Current (IPD)(1,2)

### 33.4 HLVD Start-up Time

If the HLVD or other circuits using the internal voltage reference are disabled to lower the device's current consumption, the reference voltage circuit will require time to become stable before a low or high-voltage condition can be reliably detected. This start-up time, $\mathrm{T}_{\text {FVRST }}$, is an interval that is independent of device clock speed. It is specified in electrical specification.

The HLVD interrupt flag is not enabled until $T_{\text {FVRST }}$ has expired and a stable reference voltage is reached. For this reason, brief excursions beyond the set point may not be detected during this interval (see the figures below).

Figure 33-2. Low-Voltage Detect Operation (INTL = 1)


CASE 2:


Figure 33-3. High-Voltage Detect Operation (INTH = 1)
CASE 1:


CASE 2:


### 33.5 Applications

In many applications, it is desirable to detect a drop below, or rise above, a particular voltage threshold. For example, the HLVD module could be periodically enabled to detect Universal Serial Bus (USB) attach or detach. This assumes the device is powered by a lower voltage source than the USB when detached. An attach would indicate a High-Voltage Detect from, for example, 3.3 V to 5 V (the voltage on USB) and vice versa for a detach. This feature could save a design a few extra components and an attach signal (input pin).

For general battery applications, the figure below shows a possible voltage curve. Over time, the device voltage decreases. When the device voltage reaches voltage, Va, the HLVD logic generates an interrupt at time, Ta. The interrupt could cause the execution of an Interrupt Service Routine (ISR), which would allow the application to perform "housekeeping tasks" and a controlled shutdown before the device voltage exits the valid operating range at $T_{B}$. This would give the application a time window, represented by the difference between $T_{A}$ and $T_{B}$, to safely exit.

Figure 33-4. Typical Low-Voltage Detect Application


### 33.6 Operation During Sleep

When enabled, the HLVD circuitry continues to operate during Sleep. If the device voltage crosses the trip point, the HLVDIF bit will be set and the device will wake up from Sleep. Device execution will continue from the interrupt vector address if interrupts have been globally enabled.

### 33.7 Operation During Idle and Doze Modes

In both Idle and Doze modes, the module is active and events are generated if peripheral is enabled.

### 33.8 Effects of a Reset

A device Reset forces all registers to their Reset state. This forces the HLVD module to be turned off.

## PIC18(L)F26/45/46K40

### 33.9 Register Summary - HLVD



### 33.10 Register Definitions: HLVD Control

Long bit name prefixes for the HLVD peripheral is shown in the following table. Refer to the "Long Bit Names" section for more information.

Table 33-1. HLVD Long Bit Name Prefixes

| Peripheral | Bit Name Prefix |
| :---: | :---: |
| HLVD | HLVD |

## Related Links

Long Bit Names

### 33.10.1 HLVDCONO

Name: HLVDCONO
Offset: 0xF2F

High/Low-Voltage Detect Control Register 0

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | EN |  | OUT | RDY |  |  | INTH | INTL |
| Access | R/W |  | RO | RO |  |  | R/W | R/W |
| Reset | 0 |  | x | x |  |  | 0 | 0 |

Bit 7 - EN High/Low-voltage Detect Power Enable bit

| Value | Description |
| :--- | :--- |
| 1 | Enables the HLVD module |
| 0 | Disables the HLVD module |

Bit 5 - OUT HLVD Comparator Output bit

| Value | Description |
| :--- | :--- |
| 1 | Voltage $\leq$ selected detection limit (SEL) |
| 0 | Voltage $\geq$ selected detection limit (SEL) |

Bit 4 - RDY Band Gap Reference Voltages Stable Status Flag bit

| Value | Description |
| :--- | :--- |
| 1 | Indicates HLVD Module is ready and output is stable |
| 0 | Indicates HLVD Module is not ready |

Bit 1 - INTH HLVD Positive going (High Voltage) Interrupt Enable

| Value | Description |
| :--- | :--- |
| 1 | HLVDIF will be set when voltage $\geq$ selected detection limit (SEL) |
| 0 | HLVDIF will not be set |

Bit 0 - INTL HLVD Negative going (Low Voltage) Interrupt Enable

| Value | Description |
| :--- | :--- |
| 1 | HLVDIF will be set when voltage $\leq$ selected detection limit (SEL) |
| 0 | HLVDIF will not be set |

### 33.10.2 HLVDCON1

Name: HLVDCON1
Offset: 0xF30

Low-Voltage Detect Control Register 1


Bits 3:0 - SEL[3:0] High/Low Voltage Detection Limit Selection bits
Table 33-2. HLVD Detection Limits

| SEL | Detection Limit |
| :--- | :--- |
| 1111 | Reserved |
| 1110 | 4.63 V |
| 1101 | 4.32 V |
| 1100 | 4.12 V |
| 1011 | 3.91 V |
| 1010 | 3.71 V |
| 1001 | 3.60 V |
| 1000 | 3.40 V |
| 0111 | 3.09 V |
| 0110 | 2.88 V |
| 0101 | 2.78 V |
| 0100 | 2.57 V |
| 0011 | 2.47 V |
| 0010 | 2.26 V |
| 0001 | 2.06 V |
| 0000 | 1.85 V |

Reset States: POR $=0000$
BOR = uuuu

## 34. Register Summary

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0E8D | RX2PPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0E8E | CK2PPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0E8F | SSP2CLKPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0E90 | SSP2DATPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0E91 | SSP2SSPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0E92 | SSP2BUF | 7:0 | BUF[7:0] |  |  |  |  |  |  |  |
| 0x0E93 | SSP2ADD | 7:0 | ADD[7:0] |  |  |  |  |  |  |  |
| 0x0E94 | SSP2MSK | 7:0 | MSK[6:0] |  |  |  |  |  |  | MSK0 |
| 0x0E95 | SSP2STAT | 7:0 | SMP | CKE | $\overline{\text { D/A }}$ | P | s | R/W | UA | BF |
| 0x0E96 | SSP2CON1 | 7:0 | WCOL | SSPOV | SSPEN | CKP | SSPM[3:0] |  |  |  |
| 0x0E97 | SSP2CON2 | 7:0 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN |
| 0x0E98 | SSP2CON3 | 7:0 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN |
| 0x0E99 | RC2REG | 7:0 | RCREG[7:0] |  |  |  |  |  |  |  |
| 0x0E9A | TX2REG | 7:0 | TXREG[7:0] |  |  |  |  |  |  |  |
| 0x0E9B | SP2BRG | 7:0 | SPBRGL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | SPBRGH[7:0] |  |  |  |  |  |  |  |
| 0x0E9D | RC2STA | 7:0 | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D |
| 0x0E9E | TX2STA | 7:0 | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D |
| 0x0E9F | BAUD2CON | 7:0 | ABDOVF | RCIDL |  | SCKP | BRG16 |  | WUE | ABDEN |
| 0x0EAO | PPSLOCK | 7:0 |  |  |  |  |  |  |  | PPSLOCKED |
| 0x0EA1 | INTOPPS | 7:0 |  |  |  |  | PORT | PIN[2:0] |  |  |
| 0x0EA2 | INT1PPS | 7:0 |  |  |  |  | PORT | PIN[2:0] |  |  |
| 0x0EA3 | INT2PPS | 7:0 |  |  |  |  | PORT | PIN[2:0] |  |  |
| 0x0EA4 | TOCKIPPS | 7:0 |  |  |  |  | PORT | PIN[2:0] |  |  |
| 0x0EA5 | T1CKIPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EA6 | T1GPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EA7 | T3CKIPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EA8 | T3GPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EA9 | T5CKIPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EAA | T5GPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EAB | T2INPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EAC | T4INPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EAD | T6INPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| OxOEAE | ADACTPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EAF | CCP1PPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| OxOEBO | CCP2PPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EB1 | CWG1PPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EB2 | MDCARLPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EB3 | MDCARHPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EB4 | MDSRCPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EB5 | RX1PPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EB6 | CK1PPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EB7 | SSP1CLKPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |
| OxOEB8 | SSP1DATPPS | 7:0 |  |  |  | PORT[1:0] |  | PIN[2:0] |  |  |

PIC18(L)F26/45/46K40

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0EB9 | SSP1SSPPS | 7:0 |  |  | TMROIP | PORT[1:0] |  | PIN[2:0] |  |  |
| 0x0EBA | IPR0 | 7:0 |  |  |  | IOCIP |  | INT2IP | INT11P | INTOIP |
| 0x0EbB | IPR1 | 7:0 | OSCFIP | CSWIP |  |  |  |  | ADTIP | ADIP |
| 0x0EBC | IPR2 | 7:0 | HLVDIP | ZCDIP |  |  |  |  | C2IP | C1IP |
| 0xOEBD | IPR3 | 7:0 | RC2IP | TX2IP | RC1IP | TX1IP | BCL2IP | SSP2IP | BCL1IP | SSP1IP |
| 0xOEBE | IPR4 | 7:0 |  |  | TMR6IP | TMR5IP | TMR4IP | TMR3IP | TMR2IP | TMR1IP |
| 0xOEBF | IPR5 | 7:0 |  |  |  |  |  | TMR5GIP | TMR3GIP | TMR1GIP |
| 0x0ECO | IPR6 | 7:0 |  |  |  |  |  |  | CCP2IP | CCP1IP |
| 0x0EC1 | IPR7 | 7:0 | SCANIP | CRCIP | NVMIP |  |  |  |  | CWG1IP |
| 0x0EC2 | PIE0 | 7:0 |  |  | TMROIE | IOCIE |  | INT2IE | INT1IE | INTOIE |
| 0x0EC3 | PIE1 | 7:0 | OSCFIE | CSWIE |  |  |  |  | ADTIE | ADIE |
| 0x0EC4 | PIE2 | 7:0 | HLVDIE | ZCDIE |  |  |  |  | C2IE | C1IE |
| 0x0EC5 | PIE3 | 7:0 | RC2IE | TX2IE | RC1IE | TX1IE | BCL2IE | SSP2IE | BCL1IE | SSP1IE |
| 0x0EC6 | PIE4 | 7:0 |  |  | TMR6IE | TMR5IE | TMR4IE | TMR3IE | TMR2IE | TMR1IE |
| 0x0EC7 | PIE5 | 7:0 |  |  |  |  |  | TMR5GIE | TMR3GIE | TMR1GIE |
| 0x0EC8 | PIE6 | 7:0 |  |  |  |  |  |  | CCP2IE | CCP1IE |
| 0x0EC9 | PIE7 | 7:0 | SCANIE | CRCIE | NVMIE |  |  |  |  | CWG1IE |
| 0x0ECA | PIR0 | 7:0 |  |  | TMROIF | IOCIF |  | INT21F | INT11F | INTOIF |
| 0x0ECB | PIR1 | 7:0 | OSCFIF | CSWIF |  |  |  |  | ADTIF | ADIF |
| 0x0ECC | PIR2 | 7:0 | HLVDIF | ZCDIF |  |  |  |  | C2IF | C1IF |
| 0xOECD | PIR3 | 7:0 | RC2IF | TX21F | RC1IF | TX1IF | BCL2IF | SSP21F | BCL1IF | SSP1IF |
| 0xOECE | PIR4 | 7:0 |  |  | TMR6IF | TMR5IF | TMR4IF | TMR3IF | TMR2IF | TMR1IF |
| 0xOECF | PIR5 | 7:0 |  |  |  |  |  | TMR5GIF | TMR3GIF | TMR1GIF |
| 0xOEDO | PIR6 | 7:0 |  |  |  |  |  |  | CCP2IF | CCP1IF |
| 0x0ED1 | PIR7 | 7:0 | SCANIF | CRCIF | NVMIF |  |  |  |  | CWG1IF |
| 0x0ED2 | WDTCONO | 7:0 |  |  | WDTPS[4:0] |  |  |  |  | SEN |
| 0x0ED3 | WDTCON1 | 7:0 |  | WDTCS[2:0] |  |  |  | WINDOW[2:0] |  |  |
| 0x0ED4 | WDTPS | 7:0 | PSCNTL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | PSCNTH[7:0] |  |  |  |  |  |  |  |
| 0x0ED6 | WDTTMR | 7:0 | WDTTMR[4:0] |  |  |  |  | STATE | PSCNT[1:0] |  |
| 0x0ED7 | CPUDOZE | 7:0 | IDLEN | DOZEN | ROI | DOE |  | DOZE[2:0] |  |  |
| 0x0ED8 | OSCCON1 | 7:0 |  | NOSC[2:0] |  |  | NDIV[3:0] |  |  |  |
| 0x0ED9 | OSCCON2 | 7:0 |  | cosc[2:0] |  |  | CDIV[3:0] |  |  |  |
| 0x0EDA | OSCCON3 | 7:0 | CSWHOLD | SOSCPWR |  | ORDY | NOSCR |  |  |  |
| 0x0EDB | OSCSTAT | 7:0 | EXTOR | HFOR | MFOR | LFOR | SOR | ADOR |  | PLLR |
| 0x0EDC | OSCEN | 7:0 | EXtoen | HFOEN | MFOEN | LFOEN | SOSCEN | ADOEN |  |  |
| 0x0EDD | OSCTUNE | 7:0 |  |  | HFTUN[5:0] |  |  |  |  |  |
| 0xOEDE | OSCFRQ | 7:0 |  |  |  |  | HFFRQ[3:0] |  |  |  |
| 0x0EDF | VREGCON | 7:0 |  |  |  |  |  |  | VREGPM | Reserved |
| 0xOEEO | BORCON | 7:0 | SBOREN |  |  |  |  |  |  | BORRDY |
| 0x0EE1 | PMDO | 7:0 | SYSCMD | FVRMD | HLVDMD | CRCMD | SCANMD | NVMMD | CLKRMD | IOCMD |
| 0x0EE2 | PMD1 | 7:0 |  | TMR6MD | TMR5MD | TMR4MD | TMR3MD | TMR2MD | TMR1MD | TMROMD |
| 0x0EE3 | PMD2 | 7:0 |  | DACMD | ADCMD |  |  | CMP2MD | CMP1MD | ZCDMD |
| 0xOEE4 | PMD3 | 7:0 |  |  |  |  | PWM4MD | PWM3MD | CCP2MD | CCP1MD |
| 0x0EE5 | PMD4 | 7:0 | UART2MD | UART1MD | MSSP2MD | MSSP1MD |  |  |  | CWG1MD |
| 0x0EE6 | PMD5 | 7:0 |  |  |  |  |  |  |  | DSMMD |
| 0x0EE7 | RAOPPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |

PIC18(L)F26/45/46K40

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0EE8 | RA1PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EE9 | RA2PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EEA | RA3PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EEB | RA4PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EEC | RA5PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EED | RA6PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EEE | RA7PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EEF | RBOPPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EFO | RB1PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF1 | RB2PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF2 | RB3PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF3 | RB4PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF4 | RB5PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF5 | RB6PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF6 | RB7PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF7 | RC0PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF8 | RC1PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EF9 | RC2PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EFA | RC3PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EFB | RC4PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EFC | RC5PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EFD | RC6PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EFE | RC7PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0EFF | RD0PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F00 | RD1PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F01 | RD2PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F02 | RD3PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F03 | RD4PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F04 | RD5PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F05 | RD6PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F06 | RD7PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F07 | RE0PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F08 | RE1PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F09 | RE2PPS | 7:0 |  |  |  | PPS[4:0] |  |  |  |  |
| 0x0F0A | IOCAF | 7:0 | IOCAF7 | IOCAF6 | IOCAF5 | IOCAF4 | IOCAF3 | IOCAF2 | IOCAF1 | IOCAF0 |
| 0x0F0B | IOCAN | 7:0 | IOCAN7 | IOCAN6 | IOCAN5 | IOCAN4 | IOCAN3 | IOCAN2 | IOCAN1 | IOCANO |
| 0xOFOC | IOCAP | 7:0 | IOCAP7 | IOCAP6 | IOCAP5 | IOCAP4 | IOCAP3 | IOCAP2 | IOCAP1 | IOCAPO |
| 0x0F0D | INLVLA | 7:0 | INLVLA7 | INLVLA6 | INLVLA5 | INLVLA4 | INLVLA3 | INLVLA2 | INLVLA1 | INLVLA0 |
| 0x0F0E | SLRCONA | 7:0 | SLRA7 | SLRA6 | SLRA5 | SLRA4 | SLRA3 | SLRA2 | SLRA1 | SLRAO |
| 0x0F0F | ODCONA | 7:0 | ODCA7 | ODCA6 | ODCA5 | ODCA4 | ODCA3 | ODCA2 | ODCA1 | ODCAO |
| 0x0F10 | WPUA | 7:0 | WPUA7 | WPUA6 | WPUA5 | WPUA4 | WPUA3 | WPUA2 | WPUA1 | WPUAO |
| 0x0F11 | ANSELA | 7:0 | ANSELA7 | ANSELA6 | ANSELA5 | ANSELA4 | ANSELA3 | ANSELA2 | ANSELA1 | ANSELA0 |
| 0x0F12 | IOCBF | 7:0 | IOCBF7 | IOCBF6 | IOCBF5 | IOCBF4 | IOCBF3 | IOCBF2 | IOCBF1 | IOCBF0 |
| 0x0F13 | IOCBN | 7:0 | IOCBN7 | IOCBN6 | IOCBN5 | IOCBN4 | IOCBN3 | IOCBN2 | IOCBN1 | IOCBN0 |
| 0x0F14 | IOCBP | 7:0 | IOCBP7 | IOCBP6 | IOCBP5 | IOCBP4 | IOCBP3 | IOCBP2 | IOCBP1 | IOCBPO |
| 0x0F15 | INLVLB | 7:0 | INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | INLVLB3 | INLVLB2 | INLVLB1 | INLVLB0 |
| 0x0F16 | SLRCONB | 7:0 | SLRB7 | SLRB6 | SLRB5 | SLRB4 | SLRB3 | SLRB2 | SLRB1 | SLRB0 |


| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0F17 | ODCONB | 7:0 | ODCB7 | ODCB6 | ODCB5 | ODCB4 | ODCB3 | ODCB2 | ODCB1 | ODCB0 |
| 0x0F18 | WPUB | 7:0 | WPUB7 | WPUB6 | WPUB5 | WPUB4 | WPUB3 | WPUB2 | WPUB1 | WPUB0 |
| 0x0F19 | ANSELB | 7:0 | ANSELB7 | ANSELB6 | ANSELB5 | ANSELB4 | ANSELB3 | ANSELB2 | ANSELB1 | ANSELB0 |
| $0 \times 0 \mathrm{~F} 1 \mathrm{~A}$ | IOCCF | 7:0 | IOCCF7 | IOCCF6 | IOCCF5 | IOCCF4 | IOCCF3 | IOCCF2 | IOCCF1 | IOCCFO |
| 0x0F1B | IOCCN | 7:0 | IOCCN7 | IOCCN6 | IOCCN5 | IOCCN4 | IOCCN3 | IOCCN2 | IOCCN1 | IOCCNO |
| 0x0F1C | IOCCP | 7:0 | IOCCP7 | IOCCP6 | IOCCP5 | IOCCP4 | IOCCP3 | IOCCP2 | IOCCP1 | IOCCP0 |
| 0x0F1D | INLVLC | 7:0 | INLVLC7 | INLVLC6 | INLVLC5 | INLVLC4 | INLVLC3 | INLVLC2 | INLVLC1 | INLVLC0 |
| 0x0F1E | SLRCONC | 7:0 | SLRC7 | SLRC6 | SLRC5 | SLRC4 | SLRC3 | SLRC2 | SLRC1 | SLRC0 |
| 0x0F1F | ODCONC | 7:0 | ODCC7 | ODCC6 | ODCC5 | ODCC4 | ODCC3 | ODCC2 | ODCC1 | ODCC0 |
| 0x0F20 | WPUC | 7:0 | WPUC7 | WPUC6 | WPUC5 | WPUC4 | WPUC3 | WPUC2 | WPUC1 | WPUC0 |
| 0x0F21 | ANSELC | 7:0 | ANSELC7 | ANSELC6 | ANSELC5 | ANSELC4 | ANSELC3 | ANSELC2 | ANSELC1 | ANSELC0 |
| 0x0F22 | INLVLD | 7:0 | INLVLD7 | INLVLD6 | INLVLD5 | INLVLD4 | INLVLD3 | INLVLD2 | INLVLD1 | INLVLD0 |
| 0x0F23 | SLRCOND | 7:0 | SLRD7 | SLRD6 | SLRD5 | SLRD4 | SLRD3 | SLRD2 | SLRD1 | SLRD0 |
| 0x0F24 | ODCOND | 7:0 | ODCD7 | ODCD6 | ODCD5 | ODCD4 | ODCD3 | ODCD2 | ODCD1 | ODCD0 |
| 0x0F25 | WPUD | 7:0 | WPUD7 | WPUD6 | WPUD5 | WPUD4 | WPUD3 | WPUD2 | WPUD1 | WPUD0 |
| 0x0F26 | ANSELD | 7:0 | ANSELD7 | ANSELD6 | ANSELD5 | ANSELD4 | ANSELD3 | ANSELD2 | ANSELD1 | ANSELD0 |
| 0x0F27 | IOCEF | 7:0 |  |  |  |  | IOCEF3 |  |  |  |
| 0x0F28 | IOCEN | 7:0 |  |  |  |  | IOCEN3 |  |  |  |
| 0x0F29 | IOCEP | 7:0 |  |  |  |  | IOCEP3 |  |  |  |
| 0x0F2A | INLVLE | 7:0 |  |  |  |  | INLVLE3 | INLVLE2 | INLVLE1 | INLVLE0 |
| 0x0F2B | SLRCONE | 7:0 |  |  |  |  |  | SLRE2 | SLRE1 | SLRE0 |
| 0x0F2C | ODCONE | 7:0 |  |  |  |  |  | ODCE2 | ODCE1 | ODCE0 |
| 0x0F2D | WPUE | 7:0 |  |  |  |  | WPUE3 | WPUE2 | WPUE1 | WPUE0 |
| 0x0F2E | ANSELE | 7:0 |  |  |  |  |  | ANSELE2 | ANSELE1 | ANSELE0 |
| 0x0F2F | HLVDCONO | 7:0 | EN |  | OUT | RDY |  |  | INTH | INTL |
| 0x0F30 | HLVDCON1 | 7:0 |  |  |  |  | SEL[3:0] |  |  |  |
| 0x0F31 | FVRCON | 7:0 | FVREN | FVRRDY | TSEN | TSRNG | CDAFVR[1:0] |  | ADFVR[1:0] |  |
| 0x0F32 | ZCDCON | 7:0 | SEN |  | OUT | POL |  |  | INTP | INTN |
| 0x0F33 | DAC1CON0 | 7:0 | EN |  | OE1 | OE2 |  |  |  | NSS |
| 0x0F34 | DAC1CON1 | 7:0 |  |  |  | DAC1R[4:0] |  |  |  |  |
| 0x0F35 | CM2CONO | 7:0 | EN | OUT |  | POL |  |  | HYS | SYNC |
| 0x0F36 | CM2CON1 | 7:0 |  |  |  |  |  |  | INTP | INTN |
| 0x0F37 | CM2NCH | 7:0 |  |  |  |  |  | NCH[2:0] |  |  |
| 0x0F38 | CM2PCH | 7:0 |  |  |  |  |  | PCH[2:0] |  |  |
| 0x0F39 | CM1CON0 | 7:0 | EN | OUT |  | POL |  |  | HYS | SYNC |
| 0x0F3A | CM1CON1 | 7:0 |  |  |  |  |  |  | INTP | INTN |
| 0x0F3B | CM1NCH | 7:0 |  |  |  |  |  | NCH[2:0] |  |  |
| 0x0F3C | CM1PCH | 7:0 |  |  |  |  |  | PCH[2:0] |  |  |
| 0x0F3D | CMOUT | 7:0 |  |  |  |  |  |  | MC2OUT | MC1OUT |
| 0x0F3E | CLKRCON | 7:0 | EN |  |  | DC[1:0] |  | DIV[2:0] |  |  |
| 0x0F3F | CLKRCLK | 7:0 |  |  |  |  |  | CLK[2:0] |  |  |
| 0x0F40 | CWG1CLKCON | 7:0 |  |  |  |  |  |  |  | CS |
| 0x0F41 | CWG1ISM | 7:0 |  |  |  |  |  | ISM[2:0] |  |  |
| 0x0F42 | CWG1DBR | 7:0 |  |  | DBR[5:0] |  |  |  |  |  |
| 0x0F43 | CWG1DBF | 7:0 |  |  | DBF[5:0] |  |  |  |  |  |
| 0x0F44 | CWG1CON0 | 7:0 | EN | LD |  |  |  | MODE[2:0] |  |  |
| 0x0F45 | CWG1CON1 | 7:0 |  |  | IN |  | POLD | POLC | POLB | POLA |

PIC18(L)F26/45/46K40


PIC18(L)F26/45/46K40


PIC18(L)F26/45/46K40


PIC18(L)F26/45/46K40

| Offset | Name | Bit Pos. |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0FD2 | TMR1CLK | 7:0 |  |  |  |  | CS[3:0] |  |  |  |
| 0x0FD3 | TMR0 | 7:0 | TMROL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | TMROH[7:0] |  |  |  |  |  |  |  |
| 0x0FD5 | TOCONO | 7:0 | toen |  | toout | T016BIT |  | ToOU | [3:0] |  |
| 0x0FD6 | TOCON1 | 7:0 | TOCS[2:0] |  |  | TOASYNC | TOCKPS[3:0] |  |  |  |
| 0x0FD7 | PCONO | 7:0 | STKOVF | STKUNF | WDTWV | RWDT | RMCLR | RI | POR | $\overline{B O R}$ |
| 0x0FD8 | StATUS | 7:0 |  | TO | $\overline{\mathrm{PD}}$ | N | OV | z | DC | c |
| 0x0FD9 | FSR2 | 7:0 | FSRL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 |  |  |  |  | FSRH[3:0] |  |  |  |
| 0x0FDB | PLUSW2 | 7:0 | PLUSW[7:0] |  |  |  |  |  |  |  |
| 0xOFDC | PREINC2 | 7:0 | PREINC[7:0] |  |  |  |  |  |  |  |
| 0xOFDD | POSTDEC2 | 7:0 | POSTDEC[7:0] |  |  |  |  |  |  |  |
| OxOFDE | POSTINC2 | 7:0 | POSTINC[7:0] |  |  |  |  |  |  |  |
| 0xOFDF | INDF2 | 7:0 | INDF[7:0] |  |  |  |  |  |  |  |
| 0x0FE0 | BSR | 7:0 |  |  |  |  | BSR[3:0] |  |  |  |
| 0x0FE1 | FSR1 | 7:0 | FSRL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 |  |  |  |  | FSRH[3:0] |  |  |  |
| 0x0FE3 | PLUSW1 | 7:0 | PLUSW[7:0] |  |  |  |  |  |  |  |
| 0x0FE4 | PREINC1 | 7:0 | PREINC[7:0] |  |  |  |  |  |  |  |
| 0x0FE5 | POSTDEC1 | 7:0 | POSTDEC[7:0] |  |  |  |  |  |  |  |
| 0x0FE6 | POSTINC1 | 7:0 | POSTINC[7:0] |  |  |  |  |  |  |  |
| 0x0FE7 | INDF1 | 7:0 | INDF[7:0] |  |  |  |  |  |  |  |
| 0x0FE8 | WREG | 7:0 | WREG[7:0] |  |  |  |  |  |  |  |
| 0x0FE9 | FSRO | 7:0 | FSRL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 |  |  |  |  | FSRH[3:0] |  |  |  |
| 0x0FEB | PLUSWO | 7:0 | PLUSW[7:0] |  |  |  |  |  |  |  |
| 0xOFEC | PREINCO | 7:0 | PREINC[7:0] |  |  |  |  |  |  |  |
| 0xOFED | POSTDECO | 7:0 | POSTDEC[7:0] |  |  |  |  |  |  |  |
| 0xOFEE | POSTINCO | 7:0 | POSTINC[7:0] |  |  |  |  |  |  |  |
| 0xOFEF | INDF0 | 7:0 | INDF[7:0] |  |  |  |  |  |  |  |
| 0x0FF0  <br> $\ldots$ Reserved <br> 0x0FF1  |  |  |  |  |  |  |  |  |  |  |
| 0x0FF2 | INTCON | 7:0 | GIE/GIEH | PEIE/GIEL | IPEN |  |  | INT2EDG | INT1EDG | INTOEDG |
| 0x0FF3 | PROD | 7:0 | PRODL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | PRODH[7:0] |  |  |  |  |  |  |  |
| 0x0FF5 | TABLAT | 7:0 | TABLAT[7:0] |  |  |  |  |  |  |  |
| 0x0FF6 | TBLPTR | 7:0 | TBLPTRL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | TBLPTRH[7:0] |  |  |  |  |  |  |  |
|  |  | 23:16 |  |  | TBLPTR21 | TBLPTRU[4:0] |  |  |  |  |
| 0x0FF9 | PCL | 7:0 | PCL[7:0] |  |  |  |  |  |  |  |
| 0x0FFA | PCLAT | 7:0 | PCLATH[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 |  |  |  | PCLATU[4:0] |  |  |  |  |
| 0x0FFC | STKPTR | 7:0 |  |  |  | STKPTR[4:0] |  |  |  |  |
| 0x0FFD | tos | 7:0 | TOSL[7:0] |  |  |  |  |  |  |  |
|  |  | 15:8 | TOSH[7:0] |  |  |  |  |  |  |  |
|  |  | 23:16 |  |  |  | TOSU[4:0] |  |  |  |  |

## 35. In-Circuit Serial Programming ${ }^{\text {TM }}$ (ICSP ${ }^{\text {TM }}$ )

ICSP ${ }^{\text {TM }}$ programming allows customers to manufacture circuit boards with unprogrammed devices. Programming can be done after the assembly process, allowing the device to be programmed with the most recent firmware or a custom firmware. Five pins are needed for ICSP ${ }^{\top M}$ programming:

- ICSPCLK
- ICSPDAT
- $\overline{M C L R} / V_{P P}$
- $V_{D D}$
- $V_{S S}$

In Program/Verify mode the program memory, User IDs and the Configuration Words are programmed through serial communications. The ICSPDAT pin is a bidirectional I/O used for transferring the serial data and the ICSPCLK pin is the clock input. For more information on ICSP ${ }^{\text {TM }}$ refer to the " Memory Programming Specification" (DS40001772).

### 35.1 High-Voltage Programming Entry Mode

The device is placed into High-Voltage Programming Entry mode by holding the ICSPCLK and ICSPDAT pins low then raising the voltage on $\overline{M C L R} / V_{P P}$ to $\mathrm{V}_{\mathrm{IH}}$.

### 35.2 Low-Voltage Programming Entry Mode

The Low-Voltage Programming Entry mode allows the $\mathrm{PIC}^{\circledR}$ Flash MCUs to be programmed using $\mathrm{V}_{\mathrm{DD}}$ only, without high voltage. When the LVP bit of Configuration Words is set to ' 1 ', the low-voltage ICSP programming entry is enabled. To disable the Low-Voltage ICSP mode, the LVP bit must be programmed to ' 0 '.

Entry into the Low-Voltage Programming Entry mode requires the following steps:

1. $\overline{\mathrm{MCLR}}$ is brought to Vil.
2. A 32-bit key sequence is presented on ICSPDAT, while clocking ICSPCLK.

Once the key sequence is complete, $\overline{M C L R}$ must be held at $\mathrm{V}_{\mathrm{IL}}$ for as long as Program/Verify mode is to be maintained.

If low-voltage programming is enabled (LVP = 1), the $\overline{M C L R}$ Reset function is automatically enabled and cannot be disabled. See the $\overline{M C L R}$ Section for more information.
The LVP bit can only be reprogrammed to ' 0 ' by using the High-Voltage Programming mode.

## Related Links

MCLR

### 35.3 Common Programming Interfaces

Connection to a target device is typically done through an ICSP ${ }^{\text {TM }}$ header. A commonly found connector on development tools is the RJ-11 in the 6P6C (6-pin, 6-connector) configuration. See Figure 35-1.

Figure 35-1. ICD RJ-11 Style Connector Interface


Pin Description*
$1=V_{P P} / \overline{M C L R}$
$2=V_{D D}$ Target
$3=V_{S S}$ (ground)
4 = ICSPDAT
5 = ICSPCLK
6 = No Connect
Another connector often found in use with the PICkit $^{\text {TM }}$ programmers is a standard 6 -pin header with 0.1 inch spacing. Refer to Figure 35-2.
For additional interface recommendations, refer to the specific device programmer manual prior to PCB design.
It is recommended that isolation devices be used to separate the programming pins from other circuitry. The type of isolation is highly dependent on the specific application and may include devices such as resistors, diodes, or even jumpers. See Figure 35-3 for more information.
Figure 35-2. PICkit ${ }^{\text {TM }}$ Programmer Style Connector Interface


Pin Description ${ }^{1}$
$1=V_{\mathrm{PP}} / \overline{\mathrm{MCLR}}$
$2=V_{D D}$ Target
$3=V_{\text {SS }}$ (ground)
4 = ICSPDAT
5 = ICSPCLK
$6=$ No Connect

## Note:

1. Note: The 6 -pin header ( 0.100 " spacing) accepts 0.025 " square pins.

Figure 35-3. Typical Connection for ICSP ${ }^{\text {TM }}$ Programming


* Isolation devices (as required).


## 36. Instruction Set Summary

PIC18(L)F26/45/46K40 devices incorporate the standard set of 75 PIC18 core instructions, as well as an extended set of eight new instructions, for the optimization of code that is recursive or that utilizes a software stack. The extended set is discussed later in this section.

### 36.1 Standard Instruction Set

The standard PIC18 instruction set adds many enhancements to the previous PIC ${ }^{\circledR} \mathrm{MCU}$ instruction sets, while maintaining an easy migration from these $\mathrm{PIC}^{\circledR} \mathrm{MCU}$ instruction sets. Most instructions are a single program memory word ( 16 bits), but there are four instructions that require two program memory locations.
Each single-word instruction is a 16-bit word divided into an opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into four basic categories:

- Byte-oriented operations
- Bit-oriented operations
- Literal operations
- Control operations

The PIC18 instruction set summary in Table 36-2 lists byte-oriented, bit-oriented, literal and control operations. Table 36-1 shows the opcode field descriptions.

Most byte-oriented instructions have three operands:

1. The file register (specified by ' $f$ ')
2. The destination of the result (specified by ' $d$ ')
3. The accessed memory (specified by 'a')

The file register designator ' $f$ ' specifies which file register is to be used by the instruction. The destination designator ' $d$ ' specifies where the result of the operation is to be placed. If ' $d$ ' is zero, the result is placed in the WREG register. If ' $d$ ' is one, the result is placed in the file register specified in the instruction.

All bit-oriented instructions have three operands:

1. The file register (specified by ' $f$ ')
2. The bit in the file register (specified by ' $b$ ')
3. The accessed memory (specified by 'a')

The bit field designator 'b' selects the number of the bit affected by the operation, while the file register designator ' f ' represents the number of the file in which the bit is located.

The literal instructions may use some of the following operands:

- A literal value to be loaded into a file register (specified by ' $k$ ')
- The desired FSR register to load the literal value into (specified by ' $f$ ')
- No operand required
(specified by '-')
The control instructions may use some of the following operands:
- A program memory address (specified by ' $n$ ')
- The mode of the CALL or RETURN instructions (specified by 's')
- The mode of the table read and table write instructions (specified by 'm')
- No operand required (specified by '-')

All instructions are a single word, except for four double-word instructions. These instructions were made double-word to contain the required information in 32 bits. In the second word, the four MSbs are ' 1 's. If this second word is executed as an instruction (by itself), it will execute as a NOP.

All single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the Program Counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles, with the additional instruction cycle(s) executed as a NOP.

The double-word instructions execute in two instruction cycles.
One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz , the normal instruction execution time is $1 \mu \mathrm{~s}$. If a conditional test is true, or the Program Counter is changed as a result of an instruction, the instruction execution time is $2 \mu \mathrm{~s}$. Two-word branch instructions (if true) would take $3 \mu \mathrm{~s}$.

Figure 36-1 shows the general formats that the instructions can have. All examples use the convention 'nnh' to represent a hexadecimal number.

The Instruction Set Summary, shown in Table 36-2, lists the standard instructions recognized by the Microchip Assembler (MPASM ${ }^{\mathrm{TM}}$ ).

Standard Instruction Set
provides a description of each instruction.
Table 36-1. Opcode Field Descriptions

| Field | Description |
| :---: | :---: |
| a | RAM access bit $a=0:$ RAM location in Access RAM (BSR register is ignored) $a=1:$ RAM bank is specified by BSR register |
| bbb | Bit address within an 8-bit file register (0 to 7). |
| BSR | Bank Select Register. Used to select the current RAM bank. |
| C, DC, Z, OV, N | ALU Status bits: Carry, Digit Carry, Zero, Overflow, Negative. |
| d | Destination select bit $\mathrm{d}=0$ : store result in WREG $d=1$ : store result in file register $f$ |
| dest | Destination: either the WREG register or the specified register file location. |
| f | 8-bit Register file address (00h to FFh) or 2-bit FSR designator (0h to 3h). |
| $\mathrm{f}_{\text {s }}$ | 12-bit Register file address (000h to FFFh). This is the source address. |


| Field | Description |
| :---: | :---: |
| $\mathrm{f}_{\mathrm{d}}$ | 12-bit Register file address (000h to FFFh). This is the destination address. |
| GIE | Global Interrupt Enable bit. |
| k | Literal field, constant data or label (may be either an 8-bit, 12-bit or a 20-bit value). |
| label | Label name. |
| mm | The mode of the TBLPTR register for the table read and table write instructions. Only used with table read and table write instructions: |
| * | No change to register (such as TBLPTR with table reads and writes) |
| *+ | Post-Increment register (such as TBLPTR with table reads and writes) |
| *- | Post-Decrement register (such as TBLPTR with table reads and writes) |
| +* | Pre-Increment register (such as TBLPTR with table reads and writes) |
| n | The relative address (2's complement number) for relative branch instructions or the direct address for CALL/BRANCH and RETURN instructions. |
| PC | Program Counter. |
| PCL | Program Counter Low Byte. |
| PCH | Program Counter High Byte. |
| PCLATH | Program Counter High Byte Latch. |
| PCLATU | Program Counter Upper Byte Latch. |
| PD | Power-down bit. |
| PRODH | Product of Multiply High Byte. |
| PRODL | Product of Multiply Low Byte. |
| s | $\begin{gathered} \text { Fast Call/Return mode select bit } \\ s=0: \text { do not update into/from shadow registers } \\ s=1: \text { certain registers loaded into/from shadow registers (Fast mode) } \end{gathered}$ |
| TBLPTR | 21-bit Table Pointer (points to a Program Memory location). |
| TABLAT | 8-bit Table Latch. |


| Field | Description |
| :---: | :---: |
| то | Time-out bit. |
| TOS | Top-of-Stack. |
| u | Unused or unchanged. |
| WDT | Watchdog Timer. |
| WREG | Working register (accumulator). |
| x | Don't care (' 0 ' or ' 1 '). The assembler will generate code with $x=0$. It is the recommended form of use for compatibility with all Microchip software tools. |
| $\mathrm{z}_{\text {s }}$ | 7-bit offset value for indirect addressing of register files (source). |
| $z_{\text {d }}$ | 7-bit offset value for indirect addressing of register files (destination). |
| \{ \} | Optional argument. |
| [text] | Indicates an indexed address. |
| (text) | The contents of text. |
| [expr]<n> | Specifies bit n of the register indicated by the pointer expr. |
| $\rightarrow$ | Assigned to. |
| < > | Register bit field. |
| $\epsilon$ | In the set of. |
| italics | User defined term (font is Courier). |

Figure 36-1. General Format for Instructions
Byte-oriented file register operations

| 15 | 10 |  |  |
| :--- | :--- | :--- | :--- |
| OPCODE | d | a | f (FILE \#) |

$\mathrm{d}=0$ for result destination to be WREG register
$d=1$ for result destination to be file register (f)
a $=0$ to force Access Bank
a = 1 for BSR to select bank
$\mathrm{f}=8$-bit file register address
Byte to Byte move operations (2-word)
$15 \quad 1211$

| 12 |  | 0 |  |
| :--- | :--- | :--- | :--- |
| OPCODE |  | f (Source FILE \#) |  |
| 15 12 11 | 0 |  |  |

$\mathrm{f}=12$-bit file register address
Bit-oriented file register operations

| 15 | 1211 | 981 | 0 |  |
| :--- | :--- | :--- | :--- | :--- |
| OPCODE | b (BIT \#) | a | f (FILE \#) |  |

$\mathrm{b}=3$-bit position of bit in file register (f)
a $=0$ to force Access Bank
$\mathrm{a}=1$ for BSR to select bank
$\mathrm{f}=8$-bit file register address
Literal operations

| 15 | 8 |
| :--- | :--- |
| $\oplus$ CODE k | 0 |

$\mathrm{k}=8$-bit immediate value

## Control operations

CALL, GOTO and Branch operations

| 87 |  |  |  | 0 |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
|  | OPCODE | $\mathrm{n}<7: 0>$ (literal) |  |  |  |
| 15 | 12 |  |  | 11 | 0 |
| 1111 | $\mathrm{n}<19: 8>$ (literal) |  |  |  |  |

$$
\mathrm{n}=20 \text {-bit immediate value }
$$



| 15 | 8 |  | 0 |
| :--- | :--- | :---: | :---: |
| OPCODE | $\mathrm{n}<7: 0>$ (literal) |  |  |

Example Instruction

ADDWF MYREG, $W$, B

MOVFF MYREG1, MYREG2

Table 36-2. Instruction Set

| Mnemonic, Operands |  | Description | Cycles | 16-Bit Instruction Word |  |  |  | Status Affected | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSb |  |  |  | LSb |  |  |
| BYTE-ORIENTED OPERATIONS |  |  |  |  |  |  |  |  |  |
| ADDWF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ |  | Add WREG and f | 1 | 0010 | 01da | ffff | ffff | $\begin{gathered} \mathrm{C}, \mathrm{DC}, \mathrm{Z}, \\ \mathrm{OV}, \mathrm{~N} \end{gathered}$ | 1, 2 |
| ADDWFC | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Add WREG and CARRY bit to $f$ | 1 | 0010 | 00da | ffff | ffff | $\begin{gathered} \mathrm{C}, \mathrm{DC}, \mathrm{Z}, \\ \mathrm{OV}, \mathrm{~N} \end{gathered}$ | 1, 2 |
| ANDWF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | AND WREG with f | 1 | 0001 | 01da | ffff | ffff | Z, N | 1, 2 |
| CLRF | f, a | Clear f | 1 | 0110 | 101a | ffff | ffff | Z | 2 |
| COMF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Complement f | 1 | 0001 | 11da | ffff | ffff | Z, N | 1, 2 |
| CPFSEQ | f, a | Compare f with WREG, skip = | 1 (2 or 3) | 0110 | 001a | ffff | ffff | None | 4 |
| CPFSGT | f, a | Compare f with WREG, skip > | 1 (2 or 3) | 0110 | 010a | ffff | ffff | None | 4 |
| CPFSLT | f, a | Compare f with WREG, skip < | 1 (2 or 3) | 0110 | 000a | ffff | ffff | None | 1, 2 |
| DECF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Decrement f | 1 | 0000 | 01da | ffff | ffff | $\begin{gathered} \mathrm{C}, \mathrm{DC}, \mathrm{Z}, \\ \mathrm{OV}, \mathrm{~N} \end{gathered}$ | $\begin{gathered} 1,2,3 \\ 4 \end{gathered}$ |
| DECFSZ | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Decrement $f$, Skip if 0 | 1 (2 or 3) | 0010 | 11da | ffff | ffff | None | $\begin{gathered} 1,2,3 \\ 4 \end{gathered}$ |
| DCFSNZ | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Decrement $f$, Skip if Not 0 | 1 (2 or 3) | 0100 | 11da | ffff | ffff | None | 1, 2 |
| INCF | $\begin{gathered} \mathrm{f}, \mathrm{~d}, \\ \mathrm{a} \end{gathered}$ | Increment f | 1 | 0010 | 10da | ffff | ffff | $\begin{gathered} \mathrm{C}, \mathrm{DC}, \mathrm{Z}, \\ \mathrm{OV}, \mathrm{~N} \end{gathered}$ | $\begin{gathered} 1,2,3 \\ 4 \end{gathered}$ |
| INCFSZ | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Increment f, Skip if 0 | 1 (2 or 3) | 0011 | 11da | ffff | ffff | None | 4 |
| INFSNZ | $\mathrm{f}, \mathrm{~d}$ a | Increment f, Skip if Not 0 | 1 (2 or 3) | 0100 | 11da | ffff | ffff | None | 1, 2 |
| IORWF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Inclusive OR WREG with f | 1 | 0001 | 00da | ffff | ffff | Z, N | 1, 2 |
| MOVF | $\begin{gathered} \mathrm{f}, \mathrm{~d}, \\ \mathrm{a} \end{gathered}$ | Move f | 1 | 0101 | 00da | ffff | ffff | Z, N | 1 |
| MOVFF | $f_{s}, f_{d}$ | Move $f_{s}$ (source) to 1st word <br> $\mathrm{f}_{\mathrm{d}}$ (destination) 2nd word | 2 | 1100 1111 | ffff ffff | ffff ffff | ffff ffff | None |  |


| Mnemonic, Operands |  | Description | Cycles | 16-Bit Instruction Word |  |  |  | Status Affected | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSb |  |  |  | LSb |  |  |
| MOVWF | f, a |  | Move WREG to f | 1 | 0110 | 111a | ffff | ffff | None |  |
| MULWF | $\mathrm{f}, \mathrm{a}$ | Multiply WREG with $f$ | 1 | 0000 | 001a | ffff | ffff | None | 1, 2 |
| NEGF | f, a | Negate f | 1 | 0110 | 110a | ffff | ffff | $\begin{gathered} C, D C, Z, \\ O V, N \end{gathered}$ |  |
| RLCF | $\begin{gathered} \mathrm{f}, \mathrm{~d}, \\ \mathrm{a} \end{gathered}$ | Rotate Left f through Carry | 1 | 0011 | 01da | ffff | ffff | C, Z, N | 1, 2 |
| RLNCF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Rotate Left f(No Carry) | 1 | 0100 | 01da | ffff | ffff | Z, N |  |
| RRCF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Rotate Right $f$ through Carry | 1 | 0011 | 00da | ffff | ffff | C, Z, N |  |
| RRNCF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Rotate Right f (No Carry) | 1 | 0100 | 00da | ffff | ffff | Z, N |  |
| SETF | f, a | Set f | 1 | 0110 | 00da | ffff | ffff | None | 1, 2 |
| SUBFWB | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Subtract f from WREG with borrow | 1 | 0101 | 01da | ffff | ffff | $\begin{gathered} \mathrm{C}, \mathrm{DC}, \mathrm{Z}, \\ \mathrm{OV}, \mathrm{~N} \end{gathered}$ |  |
| SUBWF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Subtract WREG from $f$ | 1 | 0101 | 11da | ffff | ffff | $\begin{gathered} \mathrm{C}, \mathrm{DC}, \mathrm{Z}, \\ \mathrm{OV}, \mathrm{~N} \end{gathered}$ | 1, 2 |
| SUBWFB | $\begin{gathered} \mathrm{f}, \mathrm{~d}, \\ \mathrm{a} \end{gathered}$ | Subtract WREG from $f$ with borrow | 1 | 0101 | 10da | ffff | ffff | $\begin{gathered} C, D C, Z, \\ O V, N \end{gathered}$ |  |
| SWAPF | $\begin{gathered} \mathrm{f}, \mathrm{~d} \\ \mathrm{a} \end{gathered}$ | Swap nibbles in f | 1 | 0011 | 10da | ffff | ffff | None | 4 |
| TSTFSZ | $\mathrm{f}, \mathrm{a}$ | Test f, skip if 0 | 1 (2 or 3) | 0110 | 011a | ffff | ffff | None | 1, 2 |
| XORWF | $\begin{gathered} \mathrm{f}, \mathrm{~d}, \\ \mathrm{a} \end{gathered}$ | Exclusive OR WREG with f | 1 | 0001 | 10da | ffff | ffff | Z, N |  |
| BIT-ORIENTED OPERATIONS |  |  |  |  |  |  |  |  |  |
| BCF | $\begin{gathered} f, b, \\ a \end{gathered}$ | Bit Clear f | 1 | 1001 | bbba | ffff | ffff | None | 1, 2 |
| BSF | $\begin{gathered} \mathrm{f}, \mathrm{~b} \\ \mathrm{a} \end{gathered}$ | Bit Set f | 1 | 1000 | bbba | ffff | ffff | None | 1, 2 |
| BTFSC | $\begin{gathered} \mathrm{f}, \mathrm{~b}, \\ \mathrm{a} \end{gathered}$ | Bit Test f, Skip if Clear | 1 (2 or 3) | 1011 | bbba | ffff | ffff | None | 3, 4 |
| BTFSS | $\begin{gathered} f, b, \\ a \end{gathered}$ | Bit Test f, Skip if Set | 1 (2 or 3) | 1010 | bbba | ffff | ffff | None | 3, 4 |



| Mnemonic, Operands |  | Description | Cycles | 16-Bit Instruction Word |  |  |  | Status Affected | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSb |  |  |  | LSb |  |  |
| PUSH | - |  | Push top of return stack (TOS) | 1 | 0000 | 0000 | 0000 | 0101 | None |  |
| RCALL | n | Relative Call | 2 | 1101 | 1 nnn | nnnn | nnnn | None |  |
| RESET |  | Software device Reset | 1 | 0000 | 0000 | 1111 | 1111 | All |  |
| RETFIE | S | Return from interrupt enable | 2 | 0000 | 0000 | 0001 | 000s | GIE/GIEH, PEIE/GIEL |  |
| RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None |  |
| RETURN | S | Return from Subroutine | 2 | 0000 | 0000 | 0001 | 001s | None |  |
| SLEEP | - | Go into Standby mode | 1 | 0000 | 0000 | 0000 | 0011 | $\overline{T O}, \overline{P D}$ |  |
| LITERAL OPERATIONS |  |  |  |  |  |  |  |  |  |
| ADDLW | k | Add literal and WREG | 1 | 0000 | 1111 | kkkk | kkkk | $\begin{gathered} C, D C, Z, \\ O V, N \end{gathered}$ |  |
| ANDLW | k | AND literal with WREG | 1 | 0000 | 1011 | kkkk | kkkk | Z, N |  |
| IORLW | k | Inclusive OR literal with WREG | 1 | 0000 | 1001 | kkkk | kkkk | Z, N |  |
| LFSR | f, k | Move literal (12-bit) 2nd word | 2 | 1110 | 1110 | 00 ff | kkkk | None |  |
|  |  | to FSR(f) 1st word |  | 1111 | 0000 | kkkk | kkkk |  |  |
| MOVLB | k | Move literal to BSR<3:0> | 1 | 0000 | 0001 | 0000 | kkkk | None |  |
| MOVLW | k | Move literal to WREG | 1 | 0000 | 1110 | kkkk | kkkk | None |  |
| MULLW | k | Multiply literal with WREG | 1 | 0000 | 1101 | kkkk | kkkk | None |  |
| RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkk | kkkk | None |  |
| SUBLW | k | Subtract WREG from literal | 1 | 0000 | 1000 | kkk | kkkk | $\begin{gathered} \text { C, DC, Z, } \\ \text { OV, N } \end{gathered}$ |  |
| XORLW | k | Exclusive OR literal with WREG | 1 | 0000 | 1010 | kkkk | kkkk | Z, N |  |


| Mnemonic Operands | Description | Cycles | 16-Bit Instruction Word |  |  |  | Status Affected | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MSb |  |  | LSb |  |  |
| DATA MEMORY ↔PROGRAM MEMORY OPERATIONS |  |  |  |  |  |  |  |  |
| TBLRD* | Table Read | 2 | 0000 | 0000 | 0000 | 1000 | None |  |
| TBLRD** | Table Read with post-increment |  | 0000 | 0000 | 0000 | 1001 | None |  |
| TBLRD*- | Table Read with post-decrement |  | 0000 | 0000 | 0000 | 1010 | None |  |
| TBLRD+* | Table Read with pre-increment |  | 0000 | 0000 | 0000 | 1011 | None |  |
| TBLWT* | Table Write | 2 | 0000 | 0000 | 0000 | 1100 | None |  |
| TBLWT* ${ }^{+}$ | Table Write with post-increment |  | 0000 | 0000 | 0000 | 1101 | None |  |
| TBLWT*- | Table Write with post-decrement |  | 0000 | 0000 | 0000 | 1110 | None |  |
| TBLWT+* | Table Write with pre-increment |  | 0000 | 0000 | 0000 | 1111 | None |  |

## Note:

1. When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is ' 1 ' for a pin configured as input and is driven low by an external device, the data will be written back with a ' 0 '.
2. If this instruction is executed on the TMRO register (and where applicable, ' $d$ ' $=1$ ), the prescaler will be cleared if assigned.
3. If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.
4. Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction.

### 36.1.1 Standard Instruction Set

| ADDLW | ADD literal to W |  |  |
| :--- | :--- | :--- | :--- |
| Syntax: | ADDLW $k$ |  |  |
| Operands: | $0 \leq \mathrm{k} \leq 255$ |  |  |
| Operation: | (W) $+\mathrm{k} \rightarrow \mathrm{W}$ |  |  |
| Status Affected: | $\mathrm{N}, \mathrm{OV}, \mathrm{C}, \mathrm{DC}, \mathrm{Z}$ |  |  |
| Encoding: | 0000 | 1111 | kkkk |


| ADDLW | ADD literal to $W$ |  |  |
| :--- | :--- | :--- | :--- |
| Description: | The contents of $W$ are added to the <br> 8 -bit literal ' $k$ ' and the result is placed in $W$ |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> literal ' $k$ ' | Process Data | Write to W |


| Example: | ADDLW | 15 h |
| :--- | :--- | :--- |
| Before Instruction <br> W $=10 \mathrm{~h}$ |  |  |
| After Instruction |  |  |
| $\mathrm{W}=25 \mathrm{~h}$ |  |  |



| Q Cycle Activity: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 |  | Q4 |
| Decode | Read register ' $f$ ' | Process Data |  | Write to destination |
| Example: | ADDWF |  | Reg, | 0, 0 |
| Before Instruction$W=17 h$ |  |  |  |  |
| REG $=0 \mathrm{C} 2 \mathrm{~h}$ |  |  |  |  |
| After Instruction |  |  |  |  |
| W = 0D9h |  |  |  |  |
| REG $=0 \mathrm{C} 2 \mathrm{~h}$ |  |  |  |  |

Important: All PIC18 instructions may take an optional label argument preceding the instruction mnemonic for use in symbolic addressing. If a label is used, the instruction format then becomes: \{label\} instruction argument(s).

| ADDWFC | ADD W and CARRY bit to f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | ADDWFC f $\{, \mathrm{d}\{, \mathrm{a}\}\}$ |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | $(\mathrm{W})+(\mathrm{f})+(\mathrm{C}) \rightarrow$ dest |  |  |  |
| Status Affected: | N, OV, C, DC, Z |  |  |  |
| Encoding: | 0010 | 00da | ffff | ffff |
| Description: | Add W , the CARRY flag and data memory location ' $f$ '. If ' $d$ ' is ' 0 ', the result is placed in W . If ' $d$ ' is ' 1 ', the result is placed in data memory location ' $f$ '. <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ (5Fh). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |



| ANDWF | AND $\mathbf{W}$ with f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | ANDWF f $\{, \mathrm{d}\{, \mathrm{a}\}\}$ |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (W).AND. (f) $\rightarrow$ dest |  |  |  |
| Status Affected: | N, Z |  |  |  |
| Encoding: | 0001 | 01da | ffff | ffff |
| Description: | The contents of W are AND'ed with register ' $f$ '. If ' $d$ ' is ' 0 ', the result is stored in W. If ' $d$ ' is ' 1 ', the result is stored back in register ' $f$ ' (default). <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ (5Fh). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Q Cycle Activity: |  |  |  |  |
| Q1 | Q2 | Q3 |  | Q4 |
| Decode | Read register ' f ' | Process Data |  | Write to destination |
| Example: | Andwe |  | REG, | 0, 0 |
| Before Instruction$W=17 h$ |  |  |  |  |
| REG $=\mathrm{C} 2 \mathrm{~h}$ |  |  |  |  |
| After Instruction |  |  |  |  |
| W = 02h |  |  |  |  |
| REG $=\mathrm{C} 2 \mathrm{~h}$ |  |  |  |  |
| BC | Branch if Carry |  |  |  |
| Syntax: | BC n |  |  |  |
| Operands: | $-128 \leq n \leq 127$ |  |  |  |
| Operation: | if CARRY bit is ' 1 '$(\mathrm{PC})+2+2 n \rightarrow P C$ |  |  |  |


| BC | Branch if Carry |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Status Affected: | None |  |  |  |
| Encoding: | 1110 | 0010 | nnnn | nnnn |
| Description: | If the CARRY bit is ' 1 ', then the program will branch. <br> The 2 's complement number ' $2 n$ ' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC $+2+2 n$. This instruction is then a 2 -cycle instruction. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1(2) |  |  |  |


| Q Cycle Activity: If Jump: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read literal ' n ' | Process Data | Write to PC |
| No operation | No operation | No operation | No operation |
| If No Jump: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read literal ' $n$ ' | Process Data | No operation |


| Example: |  | HERE | BC | 5 |
| :---: | :---: | :---: | :---: | :---: |
| Before Instruction PC = address (HERE) <br> After Instruction <br> If CARRY = 1 ; <br> PC = address (HERE + 12) <br> If CARRY $=0$; <br> PC = address (HERE + 2) |  |  |  |  |
| BCF | Bit Clear f |  |  |  |
| Syntax: | BCF f, b \{, a |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & 0 \leq b \leq 7 \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | $0 \rightarrow f<b>$ |  |  |  |



| BN | Branch if Negative |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Words: | 1 |  | $\underline{\square}$ |  |
| Cycles: | 1(2) |  |  |  |
| Q Cycle Activity: If Jump: |  |  |  |  |
| Q1 |  | Q2 | Q3 | Q4 |
| Decode |  | Read literal ' n ' | Process Data | Write to PC |
| No operation |  | No operation | No operation | No operation |
| If No Jump: |  |  |  |  |
| Q1 |  | Q2 | Q3 | Q4 |
| Decode |  | Read literal ' n ' | Process Data | No operation |
| Example: |  | HERE | BN | Jump |
| Before Instruc PC = address After Instructio <br> If NEGATIVE <br> PC = address <br> If NEGATIVE <br> PC = address | n <br> HERE <br> 1; <br> Jump <br> $0 ;$ <br> HERE |  |  |  |


| BNC | Branch if Not Carry |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | BNC $n$ |  |  |  |
| Operands: | $-128 \leq n \leq 127$ |  |  |  |
| Operation: | if CARRY bit is ' 0 '$(P C)+2+2 n \rightarrow P C$ |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: | 1110 | 0011 | nnnn | nnnn |
| Description: | If the CARRY bit is ' 0 ', then the program will branch. <br> The 2 's complement number ' $2 n$ ' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC $+2+2 n$. This instruction is then a 2 -cycle instruction. |  |  |  |



| BNN | Branch if Not Negative |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | BNN n |  |  |  |
| Operands: | $-128 \leq n \leq 127$ |  |  |  |
| Operation: | if NEGATIVE bit is ' 0 '$(P C)+2+2 n \rightarrow P C$ |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: | 1110 | 0111 | nnnn | nnnn |
| Description: | If the NEGATIVE bit is ' 0 ', then the program will branch. <br> The 2's complement number ' $2 n$ ' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC $+2+2 n$. This instruction is then a 2 -cycle instruction. |  |  |  |



| BNOV | Branch if Not Overflow |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | BNOV n |  |  |  |
| Operands: | $-128 \leq n \leq 127$ |  |  |  |
| Operation: | if OVERFLOW bit is ' 0 '$(\mathrm{PC})+2+2 \mathrm{n} \rightarrow \mathrm{PC}$ |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 1110 | 0101 | nnnn | nnnn |
| Description: | If the OVERFLOW bit is ' 0 ', then the program will branch. <br> The 2's complement number ' $2 n$ ' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC $+2+2 n$. This instruction is then a 2 -cycle instruction. |  |  |  |



| BNZ | Branch if Not Zero |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | BNZ n |  |  |  |
| Operands: | $-128 \leq \mathrm{n} \leq 127$ |  |  |  |
| Operation: | if $Z E R O$ bit is ' 0 '$(P C)+2+2 n \rightarrow P C$ |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: | 1110 | 0001 | nnnn | nnnn |
| Description: | If the ZERO bit is ' 0 ', then the program will branch. <br> The 2's complement number ' $2 n$ ' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC $+2+2 n$. This instruction is then a 2 -cycle instruction. |  |  |  |


| BNZ | Branch if Not Zero |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Words: | 1 |  |  |  |  |
| Cycles: | 1(2) |  |  |  |  |
| Q Cycle Activity: <br> If Jump: |  |  |  |  |  |
| Q1 |  | Q2 |  | Q3 | Q4 |
| Decode |  | Read literal 'n' |  | Process Data | Write to PC |
| No operation |  | No operation |  | No operation | No operation |
| If No Jump: |  |  |  |  |  |
| Q1 |  | Q2 |  | Q3 | Q4 |
| Decode |  | Read literal ' $n$ ' |  | Process Data | No operation |
| Example: |  |  | HERE | BNZ | Jump |
| Before Instruc PC = address <br> After Instructio <br> If $Z E R O=0$; <br> PC = address <br> If $Z E R O=1$; <br> PC = address | n HERE <br> Jump <br> HERE |  |  |  |  |


| BRA | Unconditional Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | BRA n |  |  |  |
| Operands: | $-1024 \leq \mathrm{n} \leq 1023$ |  |  |  |
| Operation: | $(\mathrm{PC})+2+2 \mathrm{n} \rightarrow \mathrm{PC}$ |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: | 1101 | Onnn | nnnn | nnnn |
| Description: | Add the 2 's complement number ' $2 n$ ' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + $2+2 n$. This instruction is a $2-$ cycle instruction. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 2 |  |  |  |



```
FLAG_REG = 0Ah
After Instruction
FLAG_REG = 8Ah
```

| BTFSC | Bit Test File, Skip if Clear |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | BTFSC f, b $\{, \mathrm{a}\}$ |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & 0 \leq b \leq 7 \\ & a \in[0,1] \end{aligned}$ |  |  |
| Operation: | skip if ( $\mathrm{f}<\mathrm{b}>$ ) $=0$ |  |  |
| Status <br> Affected: | None |  |  |
| Encoding: | 1011 bbba | ffff |  |
| Description: | If bit ' $b$ ' in register ' $f$ ' is ' 0 ', then the next instruction is skipped. If bit ' $b$ ' is ' 0 ', then the next instruction fetched during the current instruction execution is discarded and a NOP is executed instead, making this a 2 -cycle instruction. <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $f \leq 95$ (5Fh). <br> See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1(2) <br> Note: Three cycles if skip and followed by a 2 -word instruction. |  |  |


| Q Cycle Activity: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read register ' $f$ ' | Process Data | No operation |
| If skip: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |
| No operation | No operation | No operation | No operation |
| If skip and followed by 2-word instruction: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |




| BTG | Bit Toggle f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f $\leq 95$ (5Fh). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Q Cycle Activity: |  |  |  |  |
| Q1 | Q2 | Q3 |  | Q4 |
| Decode | Read register ' f ' | Process Data |  | Write register 'f' |
| Example: | BTG |  | PORTC, | 4, 0 |
| Before Instruction: <br> PORTC = 01110101 [75h] <br> After Instruction: <br> PORTC = 01100101 [65h] |  |  |  |  |
| BOV | Branch if Overflow |  |  |  |
| Syntax: | BOV $n$ |  |  |  |
| Operands: | $-128 \leq n \leq 127$ |  |  |  |
| Operation: | if OVERFLOW bit is ' 1 '$(P C)+2+2 n \rightarrow P C$ |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 1110 | 0100 | nnnn | nnnn |
| Description: | If the OVERFLOW bit is ' 1 ', then the program will branch. <br> The 2's complement number ' $2 n$ ' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC $+2+2 n$. This instruction is then a 2 -cycle instruction. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1(2) |  |  |  |
| Q Cycle Activity: |  |  |  |  |


| If Jump: |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Q1 |  | Q2 |  |  | Q3 |  | Q4 |
| Decode |  | Read literal ' n ' |  |  | Process Data |  | Write to PC |
| No operation |  | No operation |  |  | No operation |  | No operation |
| If No Jump: |  |  |  |  |  |  |  |
| Q1 |  | Q2 |  |  | Q3 |  | Q4 |
| Decode |  | Read literal ' n ' |  |  | Process Data |  | No operation |
| Example: |  |  | HERE |  |  | Bov | Jump |
| Before Instruction PC = address (HERE) <br> After Instruction <br> If OVERFLOW = 1 ; <br> PC = address (Jump) <br> If OVERFLOW = 0 ; <br> PC = address (HERE + 2) |  |  |  |  |  |  |  |
| BZ | Branch if Zero |  |  |  |  |  |  |
| Syntax: | BZ n |  |  |  |  |  |  |
| Operands: | $-128 \leq \mathrm{n} \leq 127$ |  |  |  |  |  |  |
| Operation: | if $Z E R O$ bit is ' 1 '$(\mathrm{PC})+2+2 n \rightarrow P C$ |  |  |  |  |  |  |
| Status <br> Affected: | None |  |  |  |  |  |  |
| Encoding: | 1110 |  |  | 0000 |  | nnnn | nnnn |
| Description: | If the ZERO bit is ' 1 ', then the program will branch. <br> The 2 's complement number ' $2 n$ ' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC $+2+2 n$. This instruction is then a 2-cycle instruction. |  |  |  |  |  |  |
| Words: | 1 |  |  |  |  |  |  |
| Cycles: | 1(2) |  |  |  |  |  |  |
| Q Cycle Activity: If Jump: |  |  |  |  |  |  |  |
| Q1 |  | Q2 |  |  | Q3 |  | Q4 |





| CLRWDT | Clear Watchdog Timer |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | CLRWDT |  |  |  |
| Operands: | None |  |  |  |
| Operation: | $\begin{aligned} & 000 \mathrm{~h} \rightarrow \text { WDT, } \\ & 000 \mathrm{~h} \rightarrow \text { WDT postscaler, } \\ & 1 \rightarrow \overline{\mathrm{TO}}, \\ & 1 \rightarrow \overline{\mathrm{PD}} \end{aligned}$ |  |  |  |
| Status Affected: | $\overline{\mathrm{TO}}, \overline{\mathrm{PD}}$ |  |  |  |
| Encoding: | 0000 | 0000 | 0000 | 010 |
| Description: | CLRWDT instruction resets the Watchdog Timer. It also resets the postscaler of the WDT. Status bits, $\overline{\mathrm{TO}}$ and $\overline{\mathrm{PD}}$, are set. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | No <br> operation | Process <br> Data | No <br> operation |

Example:

Before Instruction

```
WDT Counter = ?
After Instruction
WDT Counter = 00h
WDT Postscaler = 0
TO}=
\overline{PD}=1
```

| COMF | Complement f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | COMF f $\{$, d \{,a\} $\}$ |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | $(\overline{\mathrm{f}}) \rightarrow$ dest |  |  |  |
| Status Affected: | N, Z |  |  |  |
| Encoding: | 0001 | 11da | ffff | ffff |
| Description: | The contents of register ' $f$ ' are complemented. If ' $d$ ' is ' 0 ', the result is stored in W. If ' $d$ ' is ' 1 ', the result is stored back in register ' $f$ ' (default). <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f $\leq 95$ (5Fh). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> register 'f' | Process Data | Write to <br> destination |


| Example: | ComF | REG, | 0,0 |
| :--- | :--- | :--- | :--- |
| Before Instruction |  |  |  |
| REG $=13 \mathrm{~h}$ |  |  |  |
| After Instruction |  |  |  |
| REG $=13 \mathrm{~h}$ |  |  |  |

$$
W=E C h
$$

| CPFSEQ | Compare f with W , skip if $\mathrm{f}=\mathrm{W}$ |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | CPFSEQ f , a $\}$ |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & a \in[0,1] \end{aligned}$ |  |  |
| Operation: | $\begin{aligned} & \text { (f) }- \text { (W), } \\ & \text { skip if (f) = (W) } \\ & \text { (unsigned comparison) } \end{aligned}$ |  |  |
| Status <br> Affected: | None |  |  |
| Encoding: | 0110 001a | ffff | ffff |
| Description: | Compares the contents of data memory location ' $f$ ' to the contents of $W$ by performing an unsigned subtraction. <br> If ' $f$ ' = W, then the fetched instruction is discarded and a NOP is executed instead, making this a 2-cycle <br> instruction. <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ (5Fh). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1(2) <br> Note: Three cycles if skip and followed by a 2 -word instruction. |  |  |


| Q Cycle Activity: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read register ' f ' | Process Data | No operation |
| If skip: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |
| No operation | No operation | No operation | No operation |
| If skip and followed by 2-word instruction: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |





```
W=?
After Instruction
If REG < W;
PC = Address (LESS)
If REG \geq W;
PC = Address (NLESS)
```

| DAW | Decimal Adjust W Register |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | DAW |  |  |  |
| Operands: | None |  |  |  |
| Operation: | $\begin{aligned} & \text { If }[W<3: 0 \gg 9] \text { or }[D C=1] \text { then } \\ & (W<3: 0>)+6 \rightarrow W<3: 0>\text {; } \\ & \text { else } \\ & (W<3: 0>) \rightarrow W<3: 0>\text {; } \\ & \text { If }[W<7: 4>+D C>9] \text { or }[C=1] \text { then } \\ & (W<7: 4>)+6+D C \rightarrow W<7: 4>\text {; } \\ & \text { else } \\ & (W<7: 4>)+D C \rightarrow W<7: 4> \end{aligned}$ |  |  |  |
| Status <br> Affected: | C |  |  |  |
| Encoding: | 0000 | 0000 | 0000 | 0111 |
| Description: | DAW adjusts the 8-bit value in W , resulting from the earlier addition of two variables (each in packed BCD format) and produces a correct packed BCD result. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> register W | Process Data | Write <br> W |

Example1:
Before Instruction
W $=$ A5h
$C=0$
DC $=0$
After Instruction

$$
\begin{aligned}
& W=05 h \\
& C=1 \\
& D C=0 \\
& \text { Example } 2: \\
& \text { Before Instruction } \\
& W=C E h \\
& C=0 \\
& D C=0 \\
& \text { After Instruction } \\
& W=34 h \\
& C=1 \\
& D C=0
\end{aligned}
$$

| DECF | Decrement f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | DECF f $\{$, \{,a\}\} |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (f) - $1 \rightarrow$ dest |  |  |  |
| Status <br> Affected: | C, DC, N, OV, Z |  |  |  |
| Encoding: | 0000 | 01da | ffff | ffff |
| Description: | Decrement register ' $f$ '. If ' $d$ ' is ' 0 ', the result is stored in $W$. If ' $d$ ' is ' 1 ', the result is stored back in register ' $f$ ' (default). <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f $\leq 95$ (5Fh). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> register 'f' | Process Data | Write to <br> destination |



| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> register 'f' | Process Data | Write to <br> destination |



| DCFSNZ | Decrement f, skip if not 0 |
| :---: | :---: |
|  | it a 2-cycle instruction. <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction Literal Offset Addressing mode whenev Bit-Oriented Instructions in Indexed Lite |
| Words: | 1 |
| Cycles: | 1(2) <br> Note: Three cycles if skip and followed by a 2 -word instruction. |



```
PC = Address (NZERO)
```

| GOTO | Unconditional Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | GOTO k |  |  |  |
| Operands: | $0 \leq k \leq 1048575$ |  |  |  |
| Operation: | $\mathrm{k} \rightarrow \mathrm{PC}<20: 1>$ |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: <br> 1st word ( $k<7: 0>$ ) <br> 2nd word(k<19:8>) | $\begin{aligned} & 1110 \\ & 1111 \end{aligned}$ | 1111 <br> $\mathrm{k}_{19} \mathrm{kkk}$ | $\mathrm{k}_{7} \mathrm{kkk}$ kkkk | kkkk $_{0}$ $\mathrm{kkk}_{8}$ |
| Description: | GOTO allows an unconditional branch anywhere within entire 2-Mbyte memory range. The 20-bit value ' $k$ ' is loaded into $\mathrm{PC}<20: 1>$. GOTO is always a 2-cycle instruction. |  |  |  |
| Words: | 2 |  |  |  |
| Cycles: | 2 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read literal ' $k$ ' $<7: 0>$, | No <br> operation | Read literal ' $k$ '<19:8>, Write to PC |
| No <br> operation | No <br> operation | No <br> operation | No <br> operation |

Example:

```
GOTO THERE
```

After Instruction
PC = Address (THERE)

| INCF | Increment f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | INCF f \{, d \{, a \} |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (f) $+1 \rightarrow$ dest |  |  |  |
| Status <br> Affected: | C, DC, N, OV, Z |  |  |  |
| Encoding: | 0010 | 10da | ffff | ffff |



# PIC18(L)F26/45/46K40 



| Q Cycle Activity: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read register ' $f$ ' | Process Data | Write to destination |
| If skip: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |
| No operation | No operation | No operation | No operation |
| If skip and followed by 2-word instruction: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |
| No operation | No operation | No operation | No operation |
| No operation | No operation | No operation | No operation |
| Example: | $\begin{array}{ll} \text { HERE } & \text { INCFSZ } \\ \text { NZRERO } & \vdots \\ \text { ZERO } & \vdots \end{array}$ | CNT, 1, 0 |  |
| Before Instruction PC = Address (HERE) |  |  |  |
| After Instruction |  |  |  |
| $\mathrm{CNT}=\mathrm{CNT}+1$ |  |  |  |

```
If CNT = 0;
PC = Address (ZERO)
If CNT = 0;
PC = Address (NZERO)
```

| INFSNZ | Increment f, skip if not 0 |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | INFSNZ f $\{$, d \{,a\}\} |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |
| Operation: | $\begin{aligned} & \text { (f) }+1 \rightarrow \text { dest, } \\ & \text { skip if result } \neq 0 \end{aligned}$ |  |  |
| Status <br> Affected: | None |  |  |
| Encoding: | 0100 10da | ffff | ffff |
| Description: | The contents of register ' $f$ ' are <br> incremented. If ' $d$ ' is ' 0 ', the result is placed in W. If ' $d$ ' is ' 1 ', the result is placed back in register ' $f$ ' (default). <br> If the result is not ' 0 ', the next <br> instruction, which is already fetched, is discarded and a NOP is executed instead, making <br> it a 2 -cycle <br> instruction. <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ ( 5 Fh ). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1(2) <br> Note: Three cycles if skip and followed by a 2 -word instruction. |  |  |


| Q Cycle Activity: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read register 'f' | Process Data | Write to destination |
| If skip: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |



| Example: | IORLW | 35 h |
| :--- | :--- | :--- |
| Before Instruction |  |  |
| W $=9$ Ah |  |  |
| After Instruction |  |  |
| W $=$ BFh |  |  |


| IORWF | Inclusive OR W with f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | IORWF f $\{, \mathrm{d}\{, \mathrm{a}\}\}$ |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (W).OR. (f) $\rightarrow$ dest |  |  |  |
| Status <br> Affected: | N, Z |  |  |  |
| Encoding: | 0001 | 00da | ffff | ffff |
| Description: | Inclusive OR W with register ' $f$ '. If ' $d$ ' is ' 0 ', the result is placed in $W$. If ' $d$ ' is ' 1 ', the result is placed back in register ' $f$ ' (default). <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ (5Fh). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> register ' $f$ ' | Process Data | Write to <br> destination |


| Example: | IORWF ReSuLT, 0,1 |
| :--- | :--- |
| Before Instruction |  |
| RESULT $=13 \mathrm{~h}$ |  |
| W $=91 \mathrm{~h}$ |  |
| After Instruction |  |
| RESULT $=13 \mathrm{~h}$ |  |
| W $=93 \mathrm{~h}$ |  |







| MULLW | Multiply literal with W |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Q Cycle Activity: |  |  |  |  |
| Q1 | Q2 | Q3 | Q4 |  |
| Decode | Read literal 'k' | Process Data | Write registers PRODH: PRODL |  |
| Example: | muliw ocah |  |  |  |
| Before Instr W = E2h <br> PRODH =? <br> PRODL = ? <br> After Instruc <br> $\mathrm{W}=\mathrm{E} 2 \mathrm{~h}$ <br> PRODH = A $\text { PRODL }=0$ | tion |  |  |  |
| MULWF | Multiply W with f |  |  |  |
| Syntax: | MULWF f $\{$,a\} |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (W) x (f) $\rightarrow$ PRODH:PRODL |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 0000 | 001a | ffff | ffff |
| Description: | An unsigned multiplication is carried out between the contents of W and the register file location ' $f$ '. The 16 -bit result is stored in the PRODH:PRODL register pair. PRODH contains the high byte. Both W and ' $f$ ' are unchanged. <br> None of the Status flags are affected. <br> Note that neither overflow nor carry is possible in this operation. A zero result is possible but not detected. <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever |  |  |  |



| NEGF | Negate f |  |  |
| :--- | :--- | :--- | :--- |
|  | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in <br> Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ (5Fh). See Byte-Oriented and <br> Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> register ' $f$ ' | Process Data | Write <br> register 'f' |


| Example: | NEGF |
| :--- | :--- |
| Before Instruction |  |
| REG $=00111010[3 \mathrm{Ah}]$ |  |
| After Instruction |  |
| REG $=11000110[\mathrm{C} 6 \mathrm{~h}]$ |  |

\(\left.\begin{array}{|l|l|l|l|l|}\hline NOP \& No Operation \& \& \& <br>
\hline Syntax: \& NOP \& \& \& <br>
\hline Operands: \& None \& \& \& <br>
\hline Operation: \& No operation \& \& \& <br>
\hline Status Affected: \& None \& \& \& <br>
\hline Encoding: \& 0000 \& 0000 \& 0000 \& 0000 <br>

\& \& 1111 \& xxxx \& xxxx\end{array}\right]\)| xxxx |
| :--- |

Q Cycle Activity:

| Q1 | Q2 | Q3 | Q4 |
| :--- | :--- | :--- | :--- |
| Decode | No <br> operation | No <br> operation | No <br> operation |

## Example:

None.

## PIC18(L)F26/45/46K40

| POP | Pop Top of Return Stack |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | POP |  |  |  |
| Operands: | None |  |  |  |
| Operation: | (TOS) $\rightarrow$ bit bucket |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: | 0000 | 0000 | 0000 | 0110 |
| Description: | The TOS value is pulled off the return stack and is discarded. The TOS value then becomes the previous value that was pushed onto the return stack. <br> This instruction is provided to enable the user to properly manage the return stack to incorporate a software stack. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |


| Q Cycle Activity: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Q1 | Q2 |  | Q3 | Q4 |
| Decode | No operation |  | POP TOS value | No operation |
| Example: |  | $\begin{aligned} & \text { POP } \\ & \text { GOTO } \end{aligned}$ |  | NEW |
| Before Instruction TOS $=0031 \mathrm{~A} 2 \mathrm{~h}$ |  |  |  |  |
| Stack (1 level down) $=014332 \mathrm{~h}$ |  |  |  |  |
| After Instruction |  |  |  |  |
| TOS $=014332 \mathrm{~h}$ |  |  |  |  |
| $\mathrm{PC}=\mathrm{NEW}$ |  |  |  |  |


| PUSH | Push Top of Return Stack |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | PUSH |  |  |  |
| Operands: | None |  |  |  |
| Operation: | (PC + 2) $\rightarrow$ TOS |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: | 0000 | 0000 | 0000 | 0101 |
| Description: | The PC + 2 is pushed onto the top of the return stack. The previous TOS value is pushed down on the stack. |  |  |  |



PIC18(L)F26/45/46K40


| RETFIE | Return from Interrupt |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $1 \rightarrow$ GIE/GIEH or PEIE/GIEL, <br> if $s=1$ $(W S) \rightarrow W,$ <br> (STATUSS) $\rightarrow$ Status, $(\mathrm{BSRS}) \rightarrow \mathrm{BSR},$ <br> PCLATU, PCLATH are unchanged. |  |  |  |
| Status Affected: | GIE/GIEH, PEIE/GIEL. |  |  |  |
| Encoding: | 0000 | 0000 | 0001 | 000s |
| Description: | Return from interrupt. Stack is popped and Top-of-Stack (TOS) is loaded into the PC. <br> Interrupts are enabled by <br> setting either the high or low priority <br> global interrupt enable bit. If ' $s$ ' $=1$, the contents of the shadow registers, WS, STATUSS and BSRS, are loaded into their corresponding registers, W , <br> Status and BSR. If 's' $=0$, no update of these registers occurs (default). |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 2 |  |  |  |
| Q Cycle Activity: |  |  |  |  |
| Q1 | Q2 | Q3 | Q4 |  |
| Decode | No operation | No operation | POP PC from stack <br> Set GIEH or GIEL |  |
| No operation | No operation | No operation | No operation |  |
| Example: |  | Retfie |  |  |
| After Interrupt$P C=T O S$ |  |  |  |  |
| W = WS |  |  |  |  |
| $B S R=B S R S$ |  |  |  |  |
| Status $=$ STATUSS |  |  |  |  |
| GIE/GIEH, PEIE/GIEL = 1 |  |  |  |  |
| RETLW | Return literal to W |  |  |  |
| Syntax: | RETLW k |  |  |  |
| Operands: | $0 \leq \mathrm{k} \leq 255$ |  |  |  |



## PIC18(L)F26/45/46K40




| RLNCF | Rotate Left $f$ (No Carry) |
| :--- | :--- |
| Description: | The contents of register ' $f$ ' are rotated one bit to the left. If ' $d$ ' is ' 0 ', the result is placed in <br> W. If ' $d$ ' is ' 1 ', the result is stored back in register ' $f$ ' (default). <br> If ' ' ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR <br> bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed <br> Literal Offset Addressing mode whenever $f$ s $95(5 F h$ ). See Byte-Oriented and <br> Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |
| Words: | 1 |
| Cycles: | 1 |


| Q Cycle Activity: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |  |
| Decode | Read <br> register ' $f$ ' |  | Process Data |  |


| Example: | RLNCF | REG, 1, 0 |
| :--- | :--- | :--- |
| Before Instruction |  |  |
| REG $=1010$ 1011 |  |  |
| After Instruction |  |  |
| REG $=01010111$ |  |  |


| RRCF | Rotate Right f through Carry |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | RRCF f $\{$, \{,a\} $\}$ |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | $\begin{aligned} & (\mathrm{f}<\mathrm{n}>) \rightarrow \text { dest<n }-1>, \\ & (\mathrm{f}<0>) \rightarrow \mathrm{C}, \\ & (\mathrm{C}) \rightarrow \text { dest }<7> \end{aligned}$ |  |  |  |
| Status <br> Affected: | C, N, Z |  |  |  |
| Encoding: | 0011 | 00da | ffff | fff |
| Description: | The contents of register ' $f$ ' are rotated one bit to the right through the CARRY flag. If ' $d$ ' is ' 0 ', the result is placed in W. If ' $d$ ' is ' 1 ', the result is placed back in register ' $f$ ' (default). If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. |  |  |  |




| SETF | Set |
| :---: | :---: |
|  | If ' a ' ban <br> If 'a' Inde Bit- |
| Words: | 1 |
| Cycles: | 1 |


| Q Cycle Activity: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |  |
| Decode | Read <br> register ' $f$ ' |  | Process Data |  |


| Example: | SETF | REG, 1 |
| :--- | :--- | :--- |
| Before Instruction |  |  |
| REG $=5$ Ah |  |  |
| After Instruction |  |  |
| REG $=$ FFh |  |  |


| SLEEP | Enter Sleep mode |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | SLEEP |  |  |
| Operands: | None |  |  |
| Operation: | $\begin{aligned} & 00 \mathrm{~h} \rightarrow \text { WDT, } \\ & 0 \rightarrow \text { WDT postscaler, }, \\ & 1 \rightarrow \overline{\mathrm{TO}}, \\ & 0 \rightarrow \overline{\mathrm{PD}} \end{aligned}$ |  |  |
| Status Affected: | $\overline{\mathrm{TO}}, \overline{\mathrm{PD}}$ |  |  |
| Encoding: | 00000000 | 0000 | 0011 |
| Description: | The Power-down Status bit ( PD ) is cleared. The Time-out Status bit (TO) is set. Watchdog Timer and its postscaler are cleared. <br> The processor is put into Sleep mode with the oscillator stopped. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |


| Q Cycle Activity: |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Q1 |  | Q2 |  | Q3 |  |  | Q4 |
| Decode |  | No operation |  | Process Data |  |  | Go to Sleep |
| Example: |  |  | SLEEP |  |  |  |  |
| Before Instruction $\begin{aligned} & \mathrm{TO}=? \\ & \overline{\mathrm{PD}}=? \end{aligned}$ <br> After Instruction $\begin{aligned} & \overline{\mathrm{TO}}=1 \dagger \\ & \overline{\mathrm{PD}}=0 \end{aligned}$ <br> $\dagger$ If WDT causes wake-up, this bit is cleared. |  |  |  |  |  |  |  |
| SUBFWB | Subtract f from W with borrow (Continued) |  |  |  |  |  |  |
| Syntax: | SUBFWB f $\{, \mathrm{d}\{, \mathrm{a}\}\}$ |  |  |  |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & d \in[0,1] \\ & a \in[0,1] \end{aligned}$ |  |  |  |  |  |  |
| Operation: | $(\mathrm{W})-$ (f) $-(\overline{\mathrm{C}}) \rightarrow$ dest |  |  |  |  |  |  |
| Status <br> Affected: | N, OV, C, DC, Z |  |  |  |  |  |  |
| Encoding: |  | 0101 |  | 01da | ffff |  | ffff |
| Description: | Subtract register ' $f$ ' and CARRY flag (borrow) from W (2's complement method). If ' $d$ ' is ' 0 ', the result is stored in W. If ' $d$ ' is ' 1 ', the result is stored in register ' $f$ ' (default). If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ (5Fh). See Section 35.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. |  |  |  |  |  |  |
| Words: | 1 |  |  |  |  |  |  |
| Cycles: | 1 |  |  |  |  |  |  |
| Q Cycle Activity: |  |  |  |  |  |  |  |
| Q1 |  | Q2 |  | Q3 |  | Q4 |  |
| Decode |  | Read register ' f ' |  | Process Data |  | Write to destination |  |


| Example 1: | SUBFWB | Reg, 1, 0 |
| :---: | :---: | :---: |
| Before Instruction $\text { REG }=3$ |  |  |
| W = 2 |  |  |
| $\mathrm{C}=1$ |  |  |
| After Instruction |  |  |
| REG $=$ FF |  |  |
| W = 2 |  |  |
| $\mathrm{C}=0$ |  |  |
| $\mathrm{Z}=0$ |  |  |
| $N=1$; result is negative |  |  |
| Example 2: | SUBFWB | ReG, 0, 0 |
| Before Instruction $\text { REG = } 2$ |  |  |
| W = 5 |  |  |
| $\mathrm{C}=1$ |  |  |
| After Instruction |  |  |
| REG $=2$ |  |  |
| W = 3 |  |  |
| $C=1$ |  |  |
| $\mathrm{Z}=0$ |  |  |
| $N=0$; result is positive |  |  |
| Example 3: | SUBFWB | ReG, 1, 0 |
| Before Instruction $\text { REG = } 1$ |  |  |
| W = 2 |  |  |
| $\mathrm{C}=0$ |  |  |
| After Instruction |  |  |
| REG $=0$ |  |  |
| W = 2 |  |  |
| $C=1$ |  |  |
| $\mathrm{Z}=1$; result is zero |  |  |
| $\mathrm{N}=0$ |  |  |




| Example 1: | SUBWF | ReG, 1, 0 |
| :---: | :---: | :---: |
| Before Instruction <br> REG $=3$ |  |  |
| W = 2 |  |  |
| $\mathrm{C}=$ ? |  |  |
| After Instruction |  |  |
| REG $=1$ |  |  |
| W = 2 |  |  |
| C $=1$; result is positive |  |  |
| $\mathrm{Z}=0$ |  |  |
| $\mathrm{N}=0$ |  |  |
| Example 2: | SUBWF | Reg, 0, 0 |
| Before Instruction $\text { REG }=2$ |  |  |
| W = 2 |  |  |
| $\mathrm{C}=$ ? |  |  |
| After Instruction |  |  |
| REG $=2$ |  |  |
| W = 0 |  |  |
| $C=1$; result is zero |  |  |
| $\mathrm{Z}=1$ |  |  |
| $\mathrm{N}=0$ |  |  |
| Example 3: | SUBWF | ReG, 1, 0 |
| Before Instruction $\text { REG = } 1$ |  |  |
| W = 2 |  |  |
| $\mathrm{C}=$ ? |  |  |
| After Instruction |  |  |
| REG = FFh ; (2's complement) |  |  |
| W = 2 |  |  |
| $C=0$; result is negative |  |  |
| $\mathrm{Z}=0$ |  |  |
| $\mathrm{N}=1$ |  |  |




## PIC18(L)F26/45/46K40



| TBLRD | Table Read |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Encoding: | 0000 | 0000 | 0000 | $\begin{gathered} \begin{array}{c} 10 \mathrm{nn} \\ \mathrm{nn}=0 \end{array} \\ =1^{*}+ \\ =2^{*}- \\ =3+^{*} \end{gathered}$ |
| Description: | This instruction is used to read the contents of Program Memory (P.M.). To address the program memory, a pointer called Table Pointer (TBLPTR) is used. <br> The TBLPTR (a 21 -bit pointer) points to each byte in the program memory. TBLPTR has a 2-Mbyte address range. <br> TBLPTR[0] $=0$ : Least Significant Byte of Program Memory Word <br> TBLPTR[0] = 1: Most Significant Byte of Program Memory Word <br> The TBLRD instruction can modify the value of TBLPTR as follows: <br> - no change <br> - post-increment <br> - post-decrement <br> - pre-increment |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 2 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | No operation | No operation | No operation |
| No operation | No operation (Read Program Memory) | No operation | No operation (Write TABLAT) |
| TBLRD | Table Read |  |  |
| Example1: | TBLRD |  |  |
| Before Instruction TABLAT $=55 \mathrm{~h}$ |  |  |  |
| TBLPTR $=00 \mathrm{~A} 356 \mathrm{~h}$ |  |  |  |
| MEMORY (00A356h) $=34 \mathrm{~h}$ |  |  |  |
| After Instruction |  |  |  |
| TABLAT $=34 \mathrm{~h}$ |  |  |  |
| TBLPTR $=00 \mathrm{~A} 357 \mathrm{~h}$ |  |  |  |



| TBLWT <br> (Continued) | Table Write |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Program Memory (P.M.). (Refer to the "Program Flash Memory" section for additiona details on programming Flash memory.) <br> The TBLPTR (a 21-bit pointer) points to each byte in the program memory. TBLPTR has a 2-MByte address range. The LSb of the TBLPTR selects which byte of the program memory location to access. <br> TBLPTR[0] $=0$ : Least Significant Byte of Program Memory Word <br> TBLPTR[0] = 1: Most Significant Byte of Program Memory Word <br> The TBLWT instruction can modify the value of TBLPTR as follows: <br> - no change <br> - post-increment <br> - post-decrement <br> - pre-increment |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 2 |  |  |  |
| Q Cycle Activity: |  |  |  |  |
|  | Q1 | Q2 | Q3 | Q4 |
|  | Decode | No operation | No operation | No operation |
|  | No operation | No operation (Read TABLAT) | No operation | No operation (Write to Holding Register ) |
| TBLWT |  | Table Write (Continued) |  |  |
| Example1: |  | TBLWT **; |  |  |
| Before Instruction <br> TABLAT = 55h |  |  |  |  |
| TBLPTR $=00 \mathrm{~A} 356 \mathrm{~h}$ |  |  |  |  |
| HOLDING REGISTER(00A356h) = FFh |  |  |  |  |
| After Instructions (table write completion) |  |  |  |  |
| TABLAT $=55 \mathrm{~h}$ |  |  |  |  |
| TBLPTR $=004357 \mathrm{~h}$ |  |  |  |  |
| HOLDING REGISTER$(00 A 356 h)=55 h$ |  |  |  |  |
| Example 2: |  | TBLWT +*; |  |  |
| Before Instruction |  |  |  |  |

```
TABLAT = 34h
TBLPTR = 01389Ah
HOLDING REGISTER
(01389Ah) = FFh
HOLDING REGISTER
(01389Bh) = FFh
After Instruction (table write completion)
TABLAT = 34h
TBLPTR = 01389Bh
HOLDING REGISTER
(01389Ah) = FFh
HOLDING REGISTER
(01389Bh) = 34h
```

| TSTFSZ | Test f , skip if 0 |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | TSTFSZ f $\{, \mathrm{a}\}$ |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 255 \\ & a \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | skip if $\mathrm{f}=0$ |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: | 0110 | 011a | ffff | ffff |
| Description: | If ' $f$ ' $=0$, the next instruction fetched during the current instruction execution is discarded and a NOP is executed, making this a 2 -cycle instruction. <br> If ' $a$ ' is ' 0 ', the Access Bank is selected. If ' $a$ ' is ' 1 ', the BSR is used to select the GPR bank. <br> If ' $a$ ' is ' 0 ' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $\mathrm{f} \leq 95$ ( 5 Fh ). See Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode for details. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1(2) <br> Note: Three cycles if skip and followed by a 2 -word instruction. |  |  |  |


| Q Cycle Activity: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read <br> register ' $f$ ' | Process Data | No <br> operation |




### 36.2 Extended Instruction Set

In addition to the standard 75 instructions of the PIC18 instruction set, PIC18(L)F26/45/46K40 devices also provide an optional extension to the core CPU functionality. The added features include eight additional instructions that augment indirect and indexed addressing operations and the implementation of Indexed Literal Offset Addressing mode for many of the standard PIC18 instructions.
The additional features of the extended instruction set are disabled by default. To enable them, users must set the XINST Configuration bit.

The instructions in the extended set can all be classified as literal operations, which either manipulate the File Select Registers, or use them for indexed addressing. Two of the instructions, ADDFSR and SUBFSR, each have an additional special instantiation for using FSR2. These versions (ADDULNK and SUBULNK) allow for automatic return after execution.

The extended instructions are specifically implemented to optimize re-entrant program code (that is, code that is recursive or that uses a software stack) written in high-level languages, particularly C. Among other things, they allow users working in high-level languages to perform certain operations on data structures more efficiently. These include:

- dynamic allocation and deallocation of software stack space when entering and leaving subroutines
- function pointer invocation
- software Stack Pointer manipulation
- manipulation of variables located in a software stack

A summary of the instructions in the extended instruction set is provided in Extended Instruction Syntax. Detailed descriptions are provided in Extended Instruction Set. The opcode field descriptions in Standard Instruction Set apply to both the standard and extended PIC18 instruction sets.

Important: The instruction set extension and the Indexed Literal Offset Addressing mode were designed for optimizing applications written in C ; the user may likely never use these instructions directly in assembler. The syntax for these commands is provided as a reference for users who may be reviewing code that has been generated by a compiler.

### 36.2.1 Extended Instruction Syntax

Most of the extended instructions use indexed arguments, using one of the File Select Registers and some offset to specify a source or destination register. When an argument for an instruction serves as part of indexed addressing, it is enclosed in square brackets ("[ ]"). This is done to indicate that the argument is used as an index or offset. MPASM ${ }^{\text {TM }}$ Assembler will flag an error if it determines that an index or offset value is not bracketed.

When the extended instruction set is enabled, brackets are also used to indicate index arguments in byteoriented and bit-oriented instructions. This is in addition to other changes in their syntax. For more details, see Extended Instruction Syntax with Standard PIC18 Commands.

Important: In the past, square brackets have been used to denote optional arguments in the PIC18 and earlier instruction sets. In this text and going forward, optional arguments are denoted by braces ("\{ \}").

Table 36-3. Extensions to the PIC18 Instruction Set

| Mnemonic, Operands |  | Description | Cycles | 16-Bit Instruction Word |  |  |  | Status Affected |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSb |  |  |  | LSb |  |
| ADDFSR | f, k |  | Add literal to FSR | 1 | 1110 | 1000 | ffkk | kkk | None |
| ADDULNK | k | Add literal to FSR2 and return | 2 | 1110 | 1000 | 11 kk | kkkk | None |
| CALLW |  | Call subroutine using WREG | 2 | 0000 | 0000 | 0001 | 0100 | None |
| MOVSF | $z_{s}, f_{d}$ | Move $\mathrm{z}_{\mathrm{s}}$ (source) to 1st word | 2 | 1110 | 1011 | 0zzz | zzzz | None |
|  |  | $\mathrm{f}_{\mathrm{d}}$ (destination) 2nd word |  | 1111 | ffff | ffff | ffff |  |
| MOVSS | $\mathrm{z}_{\mathrm{s}}, \mathrm{z}_{\mathrm{d}}$ | Move $\mathrm{z}_{\mathrm{s}}$ (source) to 1st word | 2 | 1110 | 1011 | 1zzz | zzzz | None |
|  |  | $\mathrm{z}_{\mathrm{d}}$ (destination) 2nd word |  | 1111 | xxxx | $x z z z$ | zzzz |  |
| PUSHL | k | Store literal at FSR2, decrement FSR2 | 1 | 1110 | 1010 | kkkk | kkkk | None |
| SUBFSR | f, k | Subtract literal from FSR | 1 | 1110 | 1001 | ffkk | kkkk | None |
| SUBULNK | k | Subtract literal from FSR2 and return | 2 | 1110 | 1001 | 11 kk | kkkk | None |

### 36.2.2 Extended Instruction Set

| ADDFSR | Add Literal to FSR |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | ADDFSR f, k |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq k \leq 63 \\ & f \in[0,1,2] \end{aligned}$ |  |  |  |
| Operation: | $\operatorname{FSR}(\mathrm{f})+\mathrm{k} \rightarrow \mathrm{FSR}(\mathrm{f})$ |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 1110 | 1000 | ffkk | kkkk |
| Description: | The 6-bit literal ' $k$ ' is added to the contents of the FSR specified by ' $f$ '. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |

Q Cycle Activity:

| Q1 | Q2 | Q3 | Q4 |
| :--- | :--- | :--- | :--- |
| Decode | Read <br> literal 'k' | Process Data | Write to <br> FSR |



Important: All PIC18 instructions may take an optional label argument preceding the instruction mnemonic for use in symbolic addressing. If a label is used, the instruction syntax then becomes: \{label\} instruction argument(s).


$$
\begin{aligned}
& \text { TOS }=\text { address }(\text { HERE }+2) \\
& \text { PCLATH }=10 \mathrm{~h} \\
& \text { PCLATU }=00 \mathrm{~h} \\
& \mathrm{~W}=06 \mathrm{~h}
\end{aligned}
$$

| MOVSF | Move Indexed to f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | MOVSF [ $\mathrm{z}_{\mathrm{s}}$, $\mathrm{f}_{\mathrm{d}}$ |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq \mathrm{z}_{\mathrm{s}} \leq 127 \\ & 0 \leq \mathrm{f}_{\mathrm{d}} \leq 4095 \end{aligned}$ |  |  |  |
| Operation: | $\left((\right.$ FSR2 $\left.)+\mathrm{z}_{\mathrm{s}}\right) \rightarrow \mathrm{f}_{\mathrm{d}}$ |  |  |  |
| Status <br> Affected: | None |  |  |  |
| Encoding: 1st word (source) 2nd word (destin.) | $\begin{aligned} & 1110 \\ & 1111 \end{aligned}$ | $\begin{gathered} 1011 \\ \text { fffff } \end{gathered}$ | $\begin{gathered} \text { Ozzz } \\ \text { ffff } \end{gathered}$ | $\begin{gathered} \mathrm{zzzz}_{\mathrm{s}} \\ \text { ffffd }_{\mathrm{d}} \end{gathered}$ |
| Description: | The contents of the source register are moved to destination register ' $f_{d}$ '. The actual address of the source register is determined by adding the 7 -bit literal offset ' $z_{s}$ ' in the first word to the value of FSR2. The address of the destination register is specified by the 12 -bit literal ' $f_{d}$ ' in the second word. Both addresses can be anywhere in the 4096byte data space ( 000 h to FFFh). <br> The MOVSF instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register. <br> If the resultant source address points to an indirect addressing register, the value returned will be 00h. |  |  |  |
| Words: | 2 |  |  |  |
| Cycles: | 2 |  |  |  |


| Q Cycle Activity: |  |  |  |
| :--- | :--- | :--- | :--- |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Determine source addr | Determine <br> source addr | Read <br> source reg |
| Decode | No <br> operation <br> No dummy read | No <br> operation | Write <br> register ' $f$ ' (dest) |


| Example: | MOVSF $[05 \mathrm{~h}$, ReG2 |
| :--- | :--- |
| Before Instruction |  |




| Example: |  | PUSHL 08 h |  |
| :---: | :---: | :---: | :---: |
| Before InstructionFSR2H:FSR2L = 01ECh |  |  |  |
| Memory (01ECh) $=00 \mathrm{~h}$ |  |  |  |
| After Instruction |  |  |  |
| FSR2H:FSR2L $=01 \mathrm{EBh}$ |  |  |  |
| Memory (01ECh $)=08 \mathrm{~h}$ |  |  |  |
| SUBFSR | Subtract Literal from FSR |  |  |
| Syntax: | SUBFSR f, k |  |  |
| Operands: | $0 \leq \mathrm{k} \leq 63$ |  |  |
|  | $f \in[0,1,2]$ |  |  |
| Operation: | FSR(f) - $\mathrm{k} \rightarrow$ FSRf |  |  |
| Status Affected: | None |  |  |
| Encoding: | 1110 | 1001 ffkk | kkkk |
| Description: | The 6-bit literal ' $k$ ' is subtracted from the contents of the FSR specified by ' f '. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Q Cycle Activity: |  |  |  |
| Q1 | Q2 | Q3 | Q4 |
| Decode | $\begin{aligned} & \text { Read } \\ & \text { register 'f' } \end{aligned}$ | Process Data | Write to destination |
| Example: |  | SUBFSR 2, 23h |  |
| Before Instruction$\text { FSR2 }=03 F F h$ |  |  |  |
| After Instruction |  |  |  |
| FSR2 $=03 \mathrm{DCh}$ |  |  |  |


| SUBULNK | Subtract Literal from FSR2 and Return |
| :--- | :--- |
| Syntax: | SUBULNK $k$ |
| Operands: | $0 \leq k \leq 63$ |
| Operation: | FSR2 $-\mathrm{k} \rightarrow$ FSR2 |
|  | (TOS $) \rightarrow$ PC |


| SUBULNK | Subtract Literal from FSR2 and Return |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Status Affected: | None |  |  |  |
| Encoding: | 1110 | 1001 | 11kk | kkkk |
| Description: | The 6 -bit literal ' $k$ ' is subtracted from the contents of the FSR2. A RETURN is then executed by loading the PC with the TOS. <br> The instruction takes two cycles to execute; a NOP is performed during the second cycle. <br> This may be thought of as a special case of the SUBFSR instruction, where $f=3$ (binary '11'); it operates only on FSR2. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 2 |  |  |  |
| Q Cycle Activity: |  |  |  |  |
| Q1 | Q2 | Q3 |  | Q4 |
| Decode | Read register ' $f$ ' | Process Data |  | Write to destination |
| No Operation | No Operation | No Operation |  | No Operation |
| Example: |  | SUBULNK 23h |  |  |
| Before Instruction$\text { FSR2 }=03 F F h$ |  |  |  |  |
| $\mathrm{PC}=0100 \mathrm{~h}$ |  |  |  |  |
| After Instruction |  |  |  |  |
| FSR2 $=03 \mathrm{DCh}$ |  |  |  |  |
| $\mathrm{PC}=(\mathrm{TOS})$ |  |  |  |  |

### 36.2.3 Byte-Oriented and

 Bit-Oriented Instructions in Indexed Literal Offset ModeImportant: Enabling the PIC18 instruction set extension may cause legacy applications to behave erratically or fail entirely.

In addition to eight new commands in the extended set, enabling the extended instruction set also enables Indexed Literal Offset Addressing mode (Section "Indexed Addressing with Literal Offset"). This has a significant impact on the way that many commands of the standard PIC18 instruction set are interpreted.

When the extended set is disabled, addresses embedded in opcodes are treated as literal memory locations: either as a location in the Access Bank ('a' = 0), or in a GPR bank designated by the BSR ('a' =
1). When the extended instruction set is enabled and ' $a$ ' $=0$, however, a file register argument of 5 Fh or less is interpreted as an offset from the pointer value in FSR2 and not as a literal address. For practical purposes, this means that all instructions that use the Access RAM bit as an argument - that is, all byteoriented and bit-oriented instructions, or almost half of the core PIC18 instructions - may behave differently when the extended instruction set is enabled.

When the content of FSR2 is 00h, the boundaries of the Access RAM are essentially remapped to their original values. This may be useful in creating backward compatible code. If this technique is used, it may be necessary to save the value of FSR2 and restore it when moving back and forth between C and assembly routines in order to preserve the Stack Pointer. Users must also keep in mind the syntax requirements of the extended instruction set (see Extended Instruction Syntax with Standard PIC18 Commands).

Although the Indexed Literal Offset Addressing mode can be very useful for dynamic stack and pointer manipulation, it can also be very annoying if a simple arithmetic operation is carried out on the wrong register. Users who are accustomed to the PIC18 programming must keep in mind that, when the extended instruction set is enabled, register addresses of 5Fh or less are used for Indexed Literal Offset Addressing.

Representative examples of typical byte-oriented and bit-oriented instructions in the Indexed Literal Offset Addressing mode are provided on the following page to show how execution is affected. The operand conditions shown in the examples are applicable to all instructions of these types.

## Related Links

Data Memory and the Extended Instruction Set

### 36.2.3.1 Extended Instruction Syntax with Standard PIC18 Commands

When the extended instruction set is enabled, the file register argument, ' $f$ ', in the standard byte-oriented and bit-oriented commands is replaced with the literal offset value, ' k '. As already noted, this occurs only when ' $f$ ' is less than or equal to 5Fh. When an offset value is used, it must be indicated by square brackets (" [ ]"). As with the extended instructions, the use of brackets indicates to the compiler that the value is to be interpreted as an index or an offset. Omitting the brackets, or using a value greater than 5Fh within brackets, will generate an error in the MPASM assembler.

If the index argument is properly bracketed for Indexed Literal Offset Addressing, the Access RAM argument is never specified; it will automatically be assumed to be ' 0 '. This is in contrast to standard operation (extended instruction set disabled) when 'a' is set on the basis of the target address. Declaring the Access RAM bit in this mode will also generate an error in the MPASM assembler.

The destination argument, ' $d$ ', functions as before.
In the latest versions of the MPASM ${ }^{\text {TM }}$ assembler, language support for the extended instruction set must be explicitly invoked. This is done with either the command line option, $/ \mathrm{y}$, or the PE directive in the source listing.

## Related Links

Data Memory and the Extended Instruction Set

### 36.2.4 Considerations when Enabling the Extended Instruction Set

It is important to note that the extensions to the instruction set may not be beneficial to all users. In particular, users who are not writing code that uses a software stack may not benefit from using the extensions to the instruction set.

Additionally, the Indexed Literal Offset Addressing mode may create issues with legacy applications written to the PIC18 assembler. This is because instructions in the legacy code may attempt to address
registers in the Access Bank below 5Fh. Since these addresses are interpreted as literal offsets to FSR2 when the instruction set extension is enabled, the application may read or write to the wrong data addresses.

When porting an application to the PIC18(L)F26/45/46K40 it is very important to consider the type of code. A large, re-entrant application that is written in ' $C$ ' and would benefit from efficient compilation will do well when using the instruction set extensions. Legacy applications that heavily use the Access Bank will most likely not benefit from using the extended instruction set.



| Q Cycle Activity: |  |  |  |
| :---: | :---: | :---: | :---: |
| Q1 | Q2 | Q3 | Q4 |
| Decode | Read 'k' | Process Data | Write register |
| Example: | SETF | [OFST] |  |
| Before Instructio <br> OFST = 2Ch <br> $\mathrm{FSR} 2=0 \mathrm{~A} 00 \mathrm{~h}$ <br> Contents of 0A2Ch $=00 \mathrm{~h}$ <br> After Instruction <br> Contents <br> of 0A2Ch $=\mathrm{FFh}$ |  |  |  |

### 36.2.5 Special Considerations with Microchip MPLAB ${ }^{\circledR}$ IDE Tools

The latest versions of Microchip's software tools have been designed to fully support the extended instruction set of the PIC18(L)F26/45/46K40 family of devices. This includes the MPLAB C18 C compiler, MPASM assembly language and MPLAB Integrated Development Environment (IDE).

When selecting a target device for software development, MPLAB IDE will automatically set default Configuration bits for that device. The default setting for the XINST Configuration bit is ' 0 ', disabling the extended instruction set and Indexed Literal Offset Addressing mode. For proper execution of applications developed to take advantage of the extended instruction set, XINST must be set during programming.

To develop software for the extended instruction set, the user must enable support for the instructions and the Indexed Addressing mode in their language tool(s). Depending on the environment being used, this may be done in several ways:

- A menu option, or dialog box within the environment, that allows the user to configure the language tool and its settings for the project
- A command line option
- A directive in the source code

These options vary between different compilers, assemblers and development environments. Users are encouraged to review the documentation accompanying their development systems for the appropriate information.

## 37. Development Support

The PIC ${ }^{\circledR}$ microcontrollers (MCU) and dsPIC ${ }^{\circledR}$ digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB ${ }^{\circledR}$ XIDE Software
- Compilers/Assemblers/Linkers
- MPLAB XC Compiler
- MPASM ${ }^{\top}$ A Assembler
- MPLINK ${ }^{\text {TM }}$ Object Linker/ MPLIB ${ }^{\text {TM }}$ Object Librarian
- MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
- MPLAB X SIM Software Simulator
- Emulators
- MPLAB REAL ICE ${ }^{\text {TM }}$ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
- MPLAB ICD 3
- PICkit ${ }^{\text {™ }} 3$
- Device Programmers
- MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools


### 37.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows ${ }^{\circledR}$, Linux and Mac OS ${ }^{\circledR}$ X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for highperformance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

## Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- Call graph window

Project-Based Workspaces:

- Multiple projects
- Multiple tools
- Multiple configurations
- Simultaneous debugging sessions

File History and Bug Tracking:

- Local file history feature
- Built-in support for Bugzilla issue tracker


### 37.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16, and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- Support for the entire device instruction set
- Support for fixed-point and floating-point data
- Command-line interface
- Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility


### 37.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.
The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel ${ }^{\circledR}$ standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB X IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process


### 37.4 MPLINK Object Linker/MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.
The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.
The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction


### 37.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire device instruction set
- Support for fixed-point and floating-point data
- Command-line interface
- Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility


### 37.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.
The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

### 37.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

### 37.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

### 37.9 PICkit 3 In-Circuit Debugger/Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a full-speed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming ${ }^{\text {TM }}$ (ICSP ${ }^{T M}$ ).

### 37.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at Vddmin and Vddmax for maximum reliability. It features a large LCD display ( $128 \times 64$ ) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

### 37.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

## PIC18(L)F26/45/46K40

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.
In addition to the PICDEM ${ }^{T M}$ and dsPICDEM ${ }^{T M}$ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KeeLoq ${ }^{\circledR}$ security ICs, CAN, IrDA ${ }^{\circledR}$, PowerSmart battery management, SEEVAL ${ }^{\circledR}$ evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

### 37.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent ${ }^{\circledR}$ and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika ${ }^{\circledR}$


## 38. Electrical Specifications

### 38.1 Absolute Maximum Ratings ${ }^{( } \boldsymbol{}$ )

## Parameter Ambient temperature under bias Storage temperature Voltage on pins with respect to $V_{\text {ss }}$

- on $V_{D D}$ pin:
- on MCLR pin:
- on all other pins:


## Maximum current

- on $V_{\text {SS }}$ pin $^{(1)}$
- on $V_{D D}$ pin for 28-pin Devices ${ }^{(1)}$
- on $\mathrm{V}_{\mathrm{DD}}$ pin for 40-pin Devices ${ }^{(1)}$
- on any standard I/O pin

Clamp current, $\mathrm{I}_{\mathrm{K}}\left(\mathrm{V}_{\text {PIN }}<0\right.$ or $\left.\mathrm{V}_{\text {PIN }}>\mathrm{V}_{\mathrm{DD}}\right)$
Total power dissipation ${ }^{(2)}$

$$
\begin{aligned}
& \text { Rating } \\
& -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
& -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{aligned}
$$

PIC18LF26/45/46K40

$$
-0.3 \mathrm{~V} \text { to }+4.0 \mathrm{~V}
$$

$$
-0.3 \mathrm{~V} \text { to }+6.5 \mathrm{~V}
$$

$$
-0.3 \mathrm{~V} \text { to }+9.0 \mathrm{~V}
$$

$$
-0.3 \mathrm{~V} \text { to }\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)
$$

| $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | 350 mA |
| :--- | :--- |
| $85^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 120 mA |
| $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | 250 mA |
| $85^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 85 mA |
| $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ | 350 mA |
| $85^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 120 mA |
|  | $\pm 50 \mathrm{~mA}$ |
|  | $\pm 20 \mathrm{~mA}$ |
|  | 800 mW |

## Important:

1. Maximum current rating requires even load distribution across $I / O$ pins. Maximum current rating may be limited by the device package power dissipation characterizations, see Thermal Characteristics to calculate device specifications.
2. Power dissipation is calculated as follows:
$P_{\mathrm{DIS}}=\mathrm{V}_{\mathrm{DD}} \times\left\{\mathrm{I}_{\mathrm{DD}}-\Sigma \mathrm{I}_{\mathrm{OH}}\right\}+\Sigma\left\{\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{OH}}\right) \times \mathrm{I}_{\mathrm{OH}}\right\}+\Sigma\left(\mathrm{V}_{\mathrm{OI}} \times \mathrm{I}_{\mathrm{OL}}\right)$

NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

### 38.2 Standard Operating Conditions

The standard operating conditions for any device are defined as:
Operating Voltage:
$\mathrm{V}_{\mathrm{DDMIN}} \leq \mathrm{V}_{\mathrm{DD}} \leq \mathrm{V}_{\mathrm{DDMAX}}$

## Operating Temperature:

$$
\mathrm{T}_{\mathrm{A}_{-} \mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{A}_{-} \mathrm{MAX}}
$$

## Parameter

## Ratings

$\mathrm{V}_{\mathrm{DD}}$ — Operating Supply Voltage ${ }^{(1)}$

| PIC18LF26/45/46K40 | $\mathrm{V}_{\text {DDMIN }}(\mathrm{FOSC} \leq 16 \mathrm{MHz})$ | +1.8V |
| :---: | :---: | :---: |
|  | $\mathrm{V}_{\text {DDMIN }}(\mathrm{FOSC} \leq 32 \mathrm{MHz})$ | +2.5V |
|  | $\mathrm{V}_{\text {DDMIN }}(\mathrm{FOSC} \leq 64 \mathrm{MHz})$ | +3.0V |
|  | $V_{\text {DDMAX }}$ | +3.6V |
| PIC18F26/45/46K40 | $V_{\text {DDMIN }}(\mathrm{FOSC} \leq 16 \mathrm{MHz})$ | +2.3V |
|  | $\mathrm{V}_{\text {DDMIN }}(\mathrm{FOSC} \leq 32 \mathrm{MHz})$ | +2.5V |
|  | $\mathrm{V}_{\text {DDMIN }}(\mathrm{FOSC} \leq 64 \mathrm{MHz})$ | $+3.0 \mathrm{~V}$ |
|  | $V_{\text {DDMAX }}$ | +5.5V |
| $\mathrm{T}_{\mathrm{A}}$ - Operating Ambient Temperature Range |  |  |
| Industrial Temperature | $\mathrm{T}_{\text {A_MIN }}$ | $-40^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\text {A_MAX }}$ | $+85^{\circ} \mathrm{C}$ |
| Extended Temperature | TA_MIN | $-40^{\circ} \mathrm{C}$ |
|  | $\mathrm{T}_{\text {A_MAX }}$ | $+125^{\circ} \mathrm{C}$ |

Figure 38-1. Voltage Frequency Graph, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, for PIC18F26/45/46K40 only


## Note:

1. The shaded region indicates the permissible combinations of voltage and frequency.
2. Refer to External Clock/Oscillator Timing Requirements for each Oscillator mode's supported frequencies.

Figure 38-2. Voltage Frequency Graph, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, for PIC18LF26/45/46K40 Devices only


## Note:

1. The shaded region indicates the permissible combinations of voltage and frequency.
2. Refer to External Clock/Oscillator Timing Requirements for each Oscillator mode's supported frequencies.

### 38.3 DC Characteristics

### 38.3.1 Supply Voltage

Table 38-1.

| PIC18LF26/45/46K40 only |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| Param. No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| Supply Voltage |  |  |  |  |  |  |  |
| D002 | $V_{D D}$ |  | 1.8 | - | 3.6 | V | $\begin{aligned} & \text { FOSC } \leq 16 \\ & \mathrm{MHz} \end{aligned}$ |
|  |  |  | 2.5 | - | 3.6 | V | $\begin{aligned} & \text { FOSC > } 16 \\ & \mathrm{MHz} \end{aligned}$ |
|  |  |  | 3.0 | - | 3.6 | V | $\begin{aligned} & \text { FOSC > } 32 \\ & \mathrm{MHz} \end{aligned}$ |
| RAM Data Retention ${ }^{(1)}$ |  |  |  |  |  |  |  |
| D003 | $V_{\text {DR }}$ |  | 1.5 | - | - | V | Device in SLEEP mode |
| Power-on Reset Release Voltage ${ }^{(2)}$ |  |  |  |  |  |  |  |
| D004 | $\mathrm{V}_{\mathrm{POR}}$ |  | - | 1.6 | - | V | BOR or LPBOR disabled ${ }^{(3)}$ |

PIC18LF26/45/46K40 only

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param. No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| Power-on Reset Rearm Voltage ${ }^{(2)}$ |  |  |  |  |  |  |  |
| D005 | $V_{\text {PORR }}$ |  | - | 0.8 | - | V | BOR or LPBOR disabled ${ }^{(3)}$ |
| $\mathrm{V}_{\mathrm{DD}}$ Rise Rate to ensure internal Power-on Reset signal ${ }^{(2)}$ |  |  |  |  |  |  |  |
| D006 | $S_{\text {VDD }}$ |  | 0.05 | - | - | V/ms | BOR or LPBOR disabled ${ }^{(3)}$ |

Data in "Typ." column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## Note:

1. This is the limit to which $V_{D D}$ can be lowered in Sleep mode without losing RAM data.
2. See the following figure, POR and POR REARM with Slow Rising $V_{D D}$.
3. Please see Reset, WDT, Oscillator Start-up Timer, Power-up Timer, Brown-Out Reset and LowPower Brown-Out Reset Specifications for BOR and LPBOR trip point information.

| PIC18F26/45/46K40 only |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| Param. No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| Supply Voltage |  |  |  |  |  |  |  |
| D002A | $V_{D D}$ |  | 2.3 | - | 5.5 | V | $\begin{aligned} & \text { FOSC } \leq 16 \\ & \mathrm{MHz} \end{aligned}$ |
|  |  |  | 2.5 | - | 5.5 | V | $\begin{aligned} & \text { FOSC > } 16 \\ & \mathrm{MHz} \end{aligned}$ |
|  |  |  | 3.0 | - | 5.5 | V | $\begin{aligned} & \text { FOSC > } 32 \\ & \mathrm{MHz} \end{aligned}$ |
| RAM Data Retention ${ }^{(1)}$ |  |  |  |  |  |  |  |
| D003A | $V_{\text {DR }}$ |  | 1.7 | - | - | V | Device in SLEEP mode |
| Power-on Reset Release Voltage ${ }^{(2)}$ |  |  |  |  |  |  |  |
| D004A | $V_{\text {POR }}$ |  | - | 1.6 | - | V | BOR or LPBOR disabled ${ }^{(3)}$ |
| Power-on Reset Rearm Voltage ${ }^{(2)}$ |  |  |  |  |  |  |  |
| D005A | $V_{\text {PORR }}$ |  | - | 1.5 | - | V | BOR or LPBOR disabled ${ }^{(3)}$ |
| $V_{D D}$ Rise Rate to ensure internal Power-on Reset signal ${ }^{(2)}$ |  |  |  |  |  |  |  |

## PIC18F26/45/46K40 only

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param. <br> No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| D006A | $S_{\text {VDD }}$ |  | 0.05 | - | - | V/ms | BOR or LPBOR disabled ${ }^{(3)}$ |

Data in "Typ." column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## Note:

1. This is the limit to which $V_{D D}$ can be lowered in Sleep mode without losing RAM data.
2. See the following figure, POR and POR REARM with Slow Rising $V_{D D}$.
3. Please see Reset, WDT, Oscillator Start-up Timer, Power-up Timer, Brown-Out Reset and LowPower Brown-Out Reset Specifications for BOR and LPBOR trip point information.

Figure 38-3. POR and POR Rearm with Slow Rising VDD


## Note:

1. When NPOR is low, the device is held in Reset.
2. $\mathrm{T}_{\mathrm{POR}} 1 \mu \mathrm{~s}$ typical.
3. TVLow $2.7 \mu \mathrm{~s}$ typical.

### 38.3.2 Supply Current $\left(I_{D D}\right)^{(1,2,4)}$

Table 38-2.

| PIC18LF26/45/46K40 only |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | Standard Operating Conditions (unless otherwise stated)

Data in "Typ." column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## Note:

1. The test conditions for all $I_{D D}$ measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins are outputs driven low; $\overline{M C L R}=V_{D D}$; WDT disabled.
2. The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.
3. $I_{D D_{\text {DOZE }}}=\left[I_{D D_{\text {IDLE }}}{ }^{*}(\mathrm{~N}-1) / \mathrm{N}\right]+\mathrm{I}_{\mathrm{DD}}{ }_{\mathrm{HFO}} 16 / \mathrm{N}$ where $\mathrm{N}=$ DOZE Ratio (see CPUDOZE register).
4. PMD bits are all in the default state, no modules are disabled.

PIC18F26/45/46K40 only
Standard Operating Conditions (unless otherwise stated)

| Param. No. | Sym. | Device <br> Characteristics | Min. | Typ. $\dagger$ | Max. | Units | Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}$ | Note |
| D150 | $\mathrm{IDD}_{\text {XT4 }}$ | $\mathrm{XT}=4 \mathrm{MHz}$ | - | 550 | 750 | $\mu \mathrm{A}$ | 3.0 V |  |
| D150A | $\mathrm{IDD}_{\text {XT4 }}$ | XT $=4 \mathrm{MHz}$ | - | 410 | - | $\mu \mathrm{A}$ | 3.0 V | PMD's all 1's |
| D151 | $\mathrm{I}_{\mathrm{DDFO16}}$ | $\begin{aligned} & \text { HFINTOSC }=16 \\ & \text { MHz } \end{aligned}$ | - | 2.0 | 2.7 | mA | 3.0 V |  |
| D151A | $\mathrm{I}_{\text {DDFO16 }}$ | $\begin{aligned} & \text { HFINTOSC }=16 \\ & \mathrm{MHz} \end{aligned}$ | - | 1.5 | - | mA | 3.0 V | PMD's all 1's |
| D152 | $\mathrm{IDD}_{\text {HFOPLL }}$ | $\begin{aligned} & \text { HFINTOSC }=64 \\ & \mathrm{MHz} \end{aligned}$ | - | 7.5 | 9.5 | mA | 3.0 V |  |
| D152A | $\mathrm{IDD}_{\text {HFOPLL }}$ | $\begin{aligned} & \text { HFINTOSC }=64 \\ & \text { MHz } \end{aligned}$ | - | 5.3 | - | mA | 3.0 V | PMD's all 1's |
| D153 | $\mathrm{IDD}_{\text {HSPLL64 }}$ | HS+PLL $=64 \mathrm{MHz}$ | - | 7.0 | 9.0 | mA | 3.0 V |  |
| D153A | $\mathrm{IDD}_{\text {HSPLL64 }}$ | HS+PLL $=64 \mathrm{MHz}$ | - | 5.0 | - | mA | 3.0 V | PMD's all 1's |
| D154 | $\mathrm{I}_{\text {DIIILE }}$ | IDLE mode, HFINTOSC = 16 MHz | - | 1.15 | - | mA | 3.0 V |  |
| D155 | $\mathrm{IDD}_{\text {Doze }}{ }^{(3)}$ | DOZE mode, HFINTOSC = 16 MHz , Doze Ratio = 16 | - | 1.2 | - | mA | 3.0 V |  |

Data in "Typ." column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note:

1. The test conditions for all $\mathrm{I}_{\mathrm{DD}}$ measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins are outputs driven low; $\overline{M C L R}=V_{D D}$; WDT disabled.
2. The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.
3. $I_{\mathrm{DD}}^{\text {DOZE }}=\left[\mathrm{I}_{\mathrm{DDIDEE}}{ }^{*}(\mathrm{~N}-1) / \mathrm{N}\right]+\mathrm{I}_{\mathrm{DD}}^{\mathrm{HFO}} 16 / \mathrm{N}$ where $\mathrm{N}=$ DOZE Ratio (see CPUDOZE register).
4. PMD bits are all in the default state, no modules are disabled.

## Related Links

CPUDOZE

### 38.3.3 Power-Down Current (IPD) ${ }^{(1,2)}$

Table 38-3.

| PIC18LF26/45/46K40 only |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |  |  |
| Param. No. | Sym. | Device Characteristics | Min. | Typ. $\dagger$ | $\begin{aligned} & \text { Max. } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \text { Max. } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | Units | Conditions |  |
|  |  |  |  |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}$ | Note |
| D200 | IPD | IPD Base | - | 0.05 | 2 | 9 | $\mu \mathrm{A}$ | 3.0 V |  |
| D201 | IPD_WDT | Low-Frequency Internal Oscillator/WDT | - | 0.4 | 3 | 10 | $\mu \mathrm{A}$ | 3.0 V |  |
| D202 | IPD_SOSC | Secondary Oscillator (Sosc) | - | 0.6 | 5 | 13 | $\mu \mathrm{A}$ | 3.0 V |  |
| D203 | IPD_LPBOR | Low-Power Brown-out Reset (LPBOR) | - | 0.5 | 3.0 | 10 | $\mu \mathrm{A}$ | 3.0 V |  |
| D204 | $\mathrm{IPD}_{\text {_ }}$ FVR | FVR | - | 31 | 51 | 60 | $\mu \mathrm{A}$ | 3.0 V | $\begin{gathered} \text { FVRCON }= \\ 0 \times 81 \text { or } \\ 0 \times 84 \end{gathered}$ |
| D205 | IPD_BOR | Brown-out Reset (BOR) | - | 9 | 14 | 18 | $\mu \mathrm{A}$ | 3.0 V |  |
| D206 | IPD_HLVD | High/Low Voltage Detect (HLVD) | - | 31 | - | - | $\mu \mathrm{A}$ | 3.0 V |  |
| D207 | IPD_ADCA | ADC - Active | - | 250 | - | - | $\mu \mathrm{A}$ | 3.0 V | ADC is converting (4) |
| D208 | $\mathrm{IPD}_{\text {P CMP }}$ | Comparator | - | 30 | 45 | 48 | $\mu \mathrm{A}$ | 3.0 V |  |

Data in "Typ." column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## Note:

1. The peripheral current is the sum of the base $I_{D D}$ and the additional current consumed when this peripheral is enabled. The peripheral $\Delta$ current can be determined by subtracting the base $I_{D D}$ or $\mathrm{l}_{\mathrm{PD}}$ current from this limit. Max. values should be used when calculating total current consumption.
2. The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode with all I/O pins in high-impedance state and tied to $V_{\mathrm{Ss}}$.
3. All peripheral currents listed are on a per-peripheral basis if more than one instance of a peripheral is available.
4. ADC clock source is FRC.

PIC18F26/45/46K40 only
Standard Operating Conditions (unless otherwise stated), VREGPM = 1

| Param. No. | Sym. | Device Characteristics | Min. | Typ. $\dagger$ | $\begin{gathered} \text { Max. } \\ +85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \text { Max. } \\ +125^{\circ} \mathrm{C} \end{gathered}$ | Units | Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}$ | Note |
| D250 | IPD | IPD Base | - | 0.4 | 4 | 12 | $\mu \mathrm{A}$ | 3.0 V |  |
| D250A | IPD | IPD Base | - | 20 | - | - | $\mu \mathrm{A}$ | 3.0 V | $\begin{gathered} \text { VREGPM }= \\ 0 \end{gathered}$ |
| D251 | $I_{\text {PD_WDT }}$ | Low-Frequency Internal Oscillator/WDT | - | 0.6 | 5 | 13 | $\mu \mathrm{A}$ | 3.0 V |  |
| D252 | IPD_SOSC | Secondary <br> Oscillator (Sosc) | - | 0.8 | 8.5 | 15 | $\mu \mathrm{A}$ | 3.0 V |  |
| D253 | IPD_LPBOR | Low-Power Brown-out Reset (LPBOR) | - | 0.7 | 5.0 | 13 | $\mu \mathrm{A}$ | 3.0 V |  |
| D254 | IPD_FVR | FVR | - | 32 | 53 | 62 | $\mu \mathrm{A}$ | 3.0 V | $\begin{gathered} \text { FVRCON }= \\ 0 \times 81 \text { or } \\ 0 \times 84 \end{gathered}$ |
| D255 | IPD_BOR | Brown-out Reset (BOR) | - | 14 | 19 | 21 | $\mu \mathrm{A}$ | 3.0 V |  |
| D256 | IPD_HLVD | High/Low Voltage Detect (HLVD) | - | 32 | - | - | $\mu \mathrm{A}$ | 3.0 V |  |
| D257 | IPD_ADCA | ADC - Active | - | 280 | - | - | $\mu \mathrm{A}$ | 3.0 V | ADC is converting (4) |
| D258 | $\mathrm{IPD}_{\text {P CMP }}$ | Comparator | - | 31 | 47 | 50 | $\mu \mathrm{A}$ | 3.0 V |  |

Data in "Typ." column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## Note:

1. The peripheral current is the sum of the base $I_{D D}$ and the additional current consumed when this peripheral is enabled. The peripheral $\Delta$ current can be determined by subtracting the base $I_{D D}$ or $l_{\text {PD }}$ current from this limit. Max. values should be used when calculating total current consumption.
2. The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode with all I/O pins in high-impedance state and tied to $V_{\text {Ss }}$.
3. All peripheral currents listed are on a per-peripheral basis if more than one instance of a peripheral is available.
4. ADC clock source is FRC.

### 38.3.4 I/O Ports

## Table 38-4.

Standard Operating Conditions (unless otherwise stated)

| Param. No. | Sym. | Device <br> Characteristics | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Low Voltage |  |  |  |  |  |  |  |
|  | VIL | I/O PORT: |  |  |  |  |  |
| D300 |  | - with TTL buffer | - | - | 0.8 | V | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| D301 |  |  | - | - | $0.15 \mathrm{~V}_{\mathrm{DD}}$ | V | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 4.5 \mathrm{~V}$ |
| D302 |  | - with Schmitt Trigger buffer | - | - | $0.2 \mathrm{~V}_{\mathrm{DD}}$ | V | $2.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| D303 |  | - with $I^{2} \mathrm{C}$ levels | - | - | 0.3 V D | V |  |
| D304 |  | - with SMBus levels | - | - | 0.8 | V | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| D305 |  | $\overline{\mathrm{MCLR}}$ | - | - | 0.2 V D | V |  |

## High Low Voltage

|  | $\mathrm{V}_{\mathrm{IH}}$ | I/O PORT: |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D320 |  | with TTL buffer | 2.0 | - | - | V | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| D321 |  |  | $\begin{gathered} 0.25 \mathrm{~V}_{\mathrm{DD}} \\ +0.8 \end{gathered}$ | - | - | V | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 4.5 \mathrm{~V}$ |
| D322 |  | - with Schmitt Trigger buffer | $0.8 \mathrm{~V}_{\mathrm{DD}}$ | - | - | V | $2.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| D323 |  | - with $\mathrm{I}^{2} \mathrm{C}$ levels | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | - | V |  |
| D324 |  | - with SMBus levels | 2.1 | - | - | V | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| D325 |  | $\overline{\mathrm{MCLR}}$ | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | - | V |  |

Input Leakage Current ${ }^{(1)}$

| D340 | IIL | I/O PORTS | - | $\pm 5$ | $\pm 125$ | nA | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{PIN}} \leq \mathrm{V}_{\mathrm{DD}}$, Pin at highimpedance, $85^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D341 |  |  | - | $\pm 5$ | $\pm 1000$ | nA | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{PIN}} \leq \mathrm{V}_{\mathrm{DD}}$, <br> Pin at highimpedance, $125^{\circ} \mathrm{C}$ |
| D342 |  | $\overline{\mathrm{MCLR}}{ }^{(2)}$ | - | $\pm 50$ | $\pm 200$ | nA | $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{PIN}} \leq \mathrm{V}_{\mathrm{DD}}$, Pin at highimpedance, $85^{\circ} \mathrm{C}$ |
| Weak Pull-up Current |  |  |  |  |  |  |  |
| D350 | IPUR |  | 25 | 120 | 200 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{PIN}}=\mathrm{V}_{\mathrm{SS}}$ |

## Output Low Voltage

| D360 | $V_{\mathrm{OL}}$ | I/O PORTS | - | - | 0.6 | V | l <br> $\mathrm{lL}=10.0 \mathrm{~mA}$, <br> $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |


| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param. No. | Sym. | Device Characteristics | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| Output High Voltage |  |  |  |  |  |  |  |
| D370 | $\mathrm{V}_{\mathrm{OH}}$ | I/O PORTS | $V_{D D}-0.7$ | - | - | V | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=6.0 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V} \end{aligned}$ |
| All I/O Pins |  |  |  |  |  |  |  |
| D380 | $\mathrm{C}_{10}$ |  | - | 5 | 50 | pF |  |
| Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested. |  |  |  |  |  |  |  |
| Note: |  |  |  |  |  |  |  |
| 2. The leakage current on the $\overline{M C L R}$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. |  |  |  |  |  |  |  |

### 38.3.5 Memory Programming Specifications

Table 38-5.
Standard Operating Conditions (unless otherwise stated)

| $\begin{array}{c}\text { Param } \\ \text { No. }\end{array}$ | Sym. | Device Characteristics | Min. | Typ $\dagger$ | Max. | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Data EEPROM Memory Specifications

| MEM20 | $\mathrm{E}_{\mathrm{D}}$ | DataEE Byte Endurance | 100k | - | - | E/W | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MEM21 | $\mathrm{T}_{\text {D_RET }}$ | Characteristic Retention | - | 40 | - | Year | Provided no other specifications are violated |
| MEM22 | $\mathrm{N}_{\text {D_REF }}$ | Total Erase/Write Cycles before Refresh | 1M | 10M | - | E/W | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+60^{\circ} \mathrm{C}$ |
|  |  |  | 500k |  |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |
| MEM23 | $\mathrm{V}_{\text {_ }} \mathrm{RW}$ | $V_{D D}$ for Read or Erase/Write operation | $V_{\text {DDMIN }}$ | - | $V_{\text {DDMAX }}$ | V |  |
| MEM24 | T ${ }_{\text {D_BEW }}$ | Byte Erase and Write Cycle Time | - | 4.0 | 5.0 | ms |  |


| MEM30 | $\mathrm{E}_{\mathrm{P}}$ | Flash Memory Cell <br> Endurance | 10 k | - | - | E/W | $-40^{\circ} \mathrm{C} \leq T a \leq+85^{\circ} \mathrm{C}$ <br> $($ Note 1) |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| MEM32 | TP_RET | Characteristic Retention | - | 40 | - | Year | Provided no other <br> specifications are <br> violated |
| MEM33 | $\mathrm{V}_{\text {P_RD }}$ | $\mathrm{V}_{\text {DD }}$ for Read operation | $\mathrm{V}_{\text {DDMIN }}$ | - | $V_{\text {DDMAX }}$ | V |  |


| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Device Characteristics | Min. | Typ $\dagger$ | Max. | Units | Conditions |
| MEM34 | $\mathrm{V}_{\text {P_REW }}$ | $V_{D D}$ for Row Erase or Write operation | $V_{\text {DDMIN }}$ | - | $V_{\text {dimax }}$ | V |  |
| MEM35 | TP_REW | Self-Timed Row Erase or Self-Timed Write | - | 2.0 | 2.5 | ms |  |

Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## Note:

1. Flash Memory Cell Endurance for the Flash memory is defined as: One Row Erase operation and one Self-Timed Write.

### 38.3.6 Thermal Characteristics

Table 38-6.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Typ. | Units | Conditions |
| TH01 | $\theta_{\mathrm{JA}}$ | Thermal Resistance Junction to Ambient | 60 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin SPDIP package |
|  |  |  | 80 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin SOIC package |
|  |  |  | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin SSOP package |
|  |  |  | 27.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28 -pin UQFN $4 \times 4 \mathrm{~mm}$ package |
|  |  |  | 27.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin QFN 6x6mm package |
|  |  |  | 47.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 40-pin PDIP package |
|  |  |  | TBD | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 40-pin UQFN 5x5 package |
|  |  |  | 46 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 44-pin TQFP package |
|  |  |  | 24.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 44-pin QFN 8x8mm package |
| TH02 | $\theta_{\mathrm{Jc}}$ | Thermal Resistance Junction to Case | 31.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin SPDIP package |
|  |  |  | 24 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin SOIC package |
|  |  |  | 24 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin SSOP package |
|  |  |  | 24 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin UQFN 4x4mm package |
|  |  |  | 24 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 28-pin QFN 6x6mm package |
|  |  |  | 24.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 40-pin PDIP package |
|  |  |  | TBD | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 40-pin UQFN 5x5 package |
|  |  |  | 14.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 44-pin TQFP package |
|  |  |  | 20 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 44-pin QFN 8x8mm package |

Standard Operating Conditions (unless otherwise stated)

| Param No. | Sym. | Characteristic | Typ. | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TH03 | $\mathrm{T}_{\text {JMAX }}$ | Maximum Junction Temperature | 150 | ${ }^{\circ} \mathrm{C}$ |  |
| TH04 | PD | Power Dissipation | - | W | $\mathrm{PD}=\mathrm{P}_{\text {INTERNAL }}+\mathrm{P}_{\text {I/O }}{ }^{(3)}$ |
| TH05 | Pinternal | Internal Power Dissipation | - | W | $\mathrm{P}_{\text {INTERNAL }}=\mathrm{I}_{\text {DD }} \times \mathrm{V}_{\text {DD }}{ }^{(1)}$ |
| TH06 | $\mathrm{P}_{\text {I/ }}$ | I/O Power Dissipation | - | W | $\mathrm{P}_{\text {//O }}=\Sigma\left(\mathrm{l}_{\mathrm{OL}}{ }^{*} \mathrm{~V}_{\mathrm{OL}}\right)+\sum\left(\mathrm{l}_{\mathrm{OH}}{ }^{*}\left(\mathrm{~V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{OH}}\right)\right)$ |
| TH07 | P ${ }_{\text {der }}$ | Derated Power | - | W | $\mathrm{P}_{\text {DER }}=\mathrm{PD}_{\text {MAX }}\left(\mathrm{T}_{J}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{J A}{ }^{(2)}$ |

1. $I_{D D}$ is current to run the chip alone without driving any load on the output pins.
2. $\mathrm{T}_{\mathrm{A}}=$ Ambient Temperature, $\mathrm{T}_{\mathrm{J}}=$ Junction Temperature.
3. See "Absolute Maximum Ratings" for total power dissipation.

### 38.4 AC Characteristics

## Figure 38-4. Load Conditions

Load Condition


Legend: $\mathrm{CL}=50 \mathrm{pF}$ for all pins

### 38.4.1 External Clock/Oscillator Timing Requirements

Figure 38-5. Clock Timing


Note: See table below.

Table 38-7.
Standard Operating Conditions (unless otherwise stated)

| Param <br> No. | Sym. | Characteristic | Min. | Typ. † | Max. | Units | Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

ECL Oscillator

| OS1 | $\mathrm{F}_{\mathrm{ECL}}$ | Clock Frequency | - | - | 500 | kHz |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| OS2 | $\mathrm{T}_{\text {ECL_DC }}$ | Clock Duty Cycle | 40 | - | 60 | $\%$ |  |

ECM Oscillator

| OS3 | FECM | Clock Frequency | - | - | 8 | MHz |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| OS4 | $\mathrm{T}_{\text {ECM_DC }}$ | Clock Duty Cycle | 40 | - | 60 | $\%$ |  |


| OS5 | $\mathrm{F}_{\text {ECH }}$ | Clock Frequency | - | - | 64 | MHz |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| OS6 | $\mathrm{T}_{\text {ECH_DC }}$ | Clock Duty Cycle | 40 | - | 60 | $\%$ |  |

LP Oscillator

| OS7 | $\mathrm{F}_{\text {LP }}$ | Clock Frequency | - | - | 100 | kHz | Note 4 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

XT Oscillator

| OS8 | F $_{\text {XT }}$ | Clock Frequency | - | - | 4 | MHz | Note 4 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| HS Oscillator |  |  |  |  |  |  |  |
| OS9 | FHS $^{\text {OS }}$ | Clock Frequency | - | - | 20 | MHz | Note 4 |


| Secondary Oscillator |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| OS10 | FSEC | Clock Frequency | 32.4 | 32.768 | 33.1 | kHz | Note 4 |

System Oscillator

| OS20 | FOSC | System Clock <br> Frequency | - | - | 64 | MHz | (Note 2, Note <br> 3) |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| OS21 | $\mathrm{F}_{\mathrm{CY}}$ | Instruction <br> Frequency | - | $\mathrm{F}_{\mathrm{OSC}} / 4$ | - | MHz |  |
| OS22 | $\mathrm{T}_{\mathrm{CY}}$ | Instruction Period | 62.5 | $1 / \mathrm{F}_{\mathrm{CY}}$ | - | ns |  |

## Note:

1. Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.
2. The system clock frequency (FOSC) is selected by the "main clock switch controls" as described in the "Power Saving Operation Modes" section.

Standard Operating Conditions (unless otherwise stated)

3. The system clock frequency (FOSC) must meet the voltage requirements defined in the "Standard Operating Conditions" section.
4. LP, XT and HS oscillator modes require an appropriate crystal or resonator to be connected to the device. For clocking the device with the external square wave, one of the EC mode selections must be used.

## Related Links

Standard Operating Conditions
Power-Saving Operation Modes

### 38.4.2 Internal Oscillator Parameters ${ }^{(1)}$

Table 38-8.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. † | Max. | Units | Conditions |
| OS50 | $\mathrm{F}_{\text {HFOSC }}$ | Precision <br> Calibrated <br> HFINTOSC <br> Frequency | - | $\begin{gathered} 4 \\ 8 \\ 12 \\ 16 \\ 32 \\ 48 \\ 64 \end{gathered}$ | - | MHz | (Note 2) |
| OS51 | $\mathrm{F}_{\text {HFOSCLP }}$ | Low-Power Optimized HFINTOSC Frequency | - | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | - | MHz <br> MHz |  |
| OS52 | $\mathrm{F}_{\text {MFOSC }}$ | Internal Calibrated MFINTOSC Frequency | - | 500 | - | kHz |  |
| OS53* | FLFOSC | Internal LFINTOSC Frequency | - | 31 | - | kHz |  |
| OS54* | $\mathrm{T}_{\text {HFOSCST }}$ | HFINTOSC Wakeup from Sleep Start-up Time | - | $\begin{aligned} & 11 \\ & 50 \end{aligned}$ | $20$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ | $\begin{aligned} & \text { VREGPM=0 } \\ & \text { VREGPM=1 } \end{aligned}$ |
| OS56 | TLFOSCST | LFINTOSC Wakeup from Sleep Start-up Time | - | 0.2 | - | ms |  |

[^0]
## PIC18(L)F26/45/46K40

Standard Operating Conditions (unless otherwise stated)

$\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## Note:

1. To ensure these oscillator frequency tolerances, $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ must be capacitively decoupled as close to the device as possible. $0.1 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ values in parallel are recommended.
2. See the figure below.

Figure 38-6. Precision Calibrated HFINTOSC Frequency Accuracy Over Device $\mathrm{V}_{\mathrm{DD}}$ and Temperature


### 38.4.3 PLL Specifications

Table 38-9.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| Param <br> No. | Sym. | Characteristic | Min. | Typ. † | Max. | Units | Conditions |
| PLL01 | FPLLIN | PLL Input <br> Frequency Range | 4 | - | 16 | MHz |  |
| PLL02 | FPLLOUT | PLL Output <br> Frequency Range | 16 | - | 64 | MHz | (Note 1) |
| PLL03 | FPLLST | PLL Lock Time <br> from Start-up | - | 200 | - | $\mu \mathrm{s}$ |  |

Standard Operating Conditions (unless otherwise stated)

| Param <br> No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| PLL04 | FPLLIT | PLL Output <br> Frequency Stability <br> (Jitter) | -0.25 | - | 0.25 | $\%$ |  |

*     - These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


## Note:

1. The output frequency of the PLL must meet the Fosc requirements listed in Parameter D002.

### 38.4.4 I/O and CLKOUT Timing Specifications

Figure 38-7. CLKOUT and I/O Timing


Table 38-10. I/O and CLKOUT Timing Specifications

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| IO1* | TCLKOUTH | CLKOUT rising edge delay (rising <br> edge Fosc (Q1 cycle) to falling edge <br> CLKOUT | - | - | 70 | ns |  |
| IO2* | TCLKOUTL | CLKOUT falling edge delay (rising <br> edge Fosc (Q3 cycle) to rising edge <br> CLKOUT | - | - | 72 | ns |  |
| IO3* | TIO_VALID | Port output valid time (rising edge <br> Fosc (Q1 cycle) to port valid) | - | 50 | 70 | ns |  |
| $104^{*}$ | TIO_SETUP | Port input setup time (Setup time <br> before rising edge Fosc - Q2 cycle) | 20 | - | - | ns |  |


| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| IO5* | TIO_HOLD | Port input hold time (Hold time after rising edge Fosc - Q2 cycle) | 50 | - | - | ns |  |
| 106* | TIOR_SLREN | Port I/O rise time, slew rate enabled | - | 25 | - | ns | $V_{D D}=3.0 \mathrm{~V}$ |
| 107* | TIOR_SLRDIS | Port I/O rise time, slew rate disabled | - | 5 | - | ns | $\mathrm{V}_{\text {DD }}=3.0 \mathrm{~V}$ |
| 108* | TIOF_SLREN | Port I/O fall time, slew rate enabled | - | 25 | - | ns | $\mathrm{V}_{\text {DD }}=3.0 \mathrm{~V}$ |
| 109* | TIOF_SLRDIS | Port I/O fall time, slew rate disabled | - | 5 | - | ns | $V_{D D}=3.0 \mathrm{~V}$ |
| 1010* | $\mathrm{T}_{\text {INT }}$ | INT pin high or low time to trigger an interrupt | 25 | - | - | ns |  |
| 1011* | TIoc | Interrupt-on-Change minimum high or low time to trigger interrupt | 25 | - | - | ns |  |
| * - These parameters are characterized but not tested. |  |  |  |  |  |  |  |

### 38.4.5 Reset, WDT, Oscillator Start-up Timer, Power-up Timer, Brown-Out Reset and Low-Power BrownOut Reset Specifications

Table 38-11.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| RST01* | $\mathrm{T}_{\text {MCLR }}$ | $\overline{\text { MCLR Pulse Width }}$ Low to ensure Reset | 2 | - | - | $\mu \mathrm{s}$ |  |
| RST02* | $\mathrm{T}_{\text {IOZ }}$ | I/O high-impedance from Reset detection | - | - | 2 | $\mu \mathrm{s}$ |  |
| RST03 | $\mathrm{T}_{\text {WDT }}$ | Watchdog Timer Time-out Period | - | 16 | - | ms | 1:512 Prescaler |
| RST04* | TPWRT | Power-up Timer Period | - | 65 | - | ms |  |
| RST05 | ToSt | Oscillator Start-up <br> Timer Period ${ }^{(1,2)}$ | - | 1024 | - | Tosc |  |
| RST06 | $V_{\text {BOR }}$ | Brown-out Reset Voltage | 2.7 <br> 2.55 <br> 2.3 <br> 2.3 <br> 1.8 | $\begin{gathered} 2.85 \\ 2.7 \\ 2.45 \\ 2.45 \\ 1.9 \end{gathered}$ | $\begin{gathered} 3.0 \\ 2.85 \\ 2.6 \\ 2.6 \\ \\ 2.1 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ v V | $B O R V=00$ <br> BORV=01 <br> BORV=10 <br> BORV=11 (F <br> devices only) <br> BORV=11(LF <br> Devices only) |
| RST07 | $\mathrm{V}_{\text {BORHYS }}$ | Brown-out Reset Hysteresis | - | 40 | - | mV |  |

Standard Operating Conditions (unless otherwise stated)

| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| RST08 | TBORDC | Brown-out Reset <br> Response Time | - | 3 | - | $\mu s$ |  |
| RST09 | VLPBOR | Low-Power Brown- <br> out Reset Voltage | 1.8 | 1.9 | 2.5 | V |  |

*     - These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


## Note:

1. By design, the Oscillator Start-up Timer (OST) counts the first 1024 cycles, independent of frequency.
2. To ensure these voltage tolerances, $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ must be capacitively decoupled as close to the device as possible. $0.1 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ values in parallel are recommended.

Figure 38-8. Reset, Watchdog Timer, Oscillator Start-up Timer and Power-up Timer Timing


## Note:

1. Asserted low.

Figure 38-9. Brown-out Reset Timing and Characteristics


## Note:

1. Only if $\overline{\text { PWRTE }}$ bit in the Configuration Word register is programmed to ' 1 '; 2 ms delay if $\overline{\text { PWRTE }}=$ 0.

### 38.4.6 High/Low-Voltage Detect Characteristics

Table 38-12.

| Standard 0 | ting | ditions (unles | wi | sta |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. | Max. | Units | Conditions |
| HLVD01 | $V_{\text {DET }}$ | Voltage Detect | - | 1.90 | - | V | HLVDSEL=b'0000' |
|  |  |  | - | 2.10 | - | V | HLVDSEL=b'0001' |
|  |  |  | - | 2.25 | - | V | HLVDSEL=b'0010' |
|  |  |  | - | 2.50 | - | V | HLVDSEL=b'0011' |
|  |  |  | - | 2.60 | - | V | HLVDSEL=b'0100' |
|  |  |  | - | 2.75 | - | V | HLVDSEL=b'0101' |
|  |  |  | - | 2.90 | - | V | HLVDSEL=b'0110' |
|  |  |  | - | 3.15 | - | V | HLVDSEL=b'0111' |
|  |  |  | - | 3.35 | - | V | HLVDSEL=b'1000' |
|  |  |  | - | 3.60 | - | V | HLVDSEL=b'1001' |
|  |  |  | - | 3.75 | - | V | HLVDSEL=b'1010' |
|  |  |  | - | 4.00 | - | V | HLVDSEL=b'1011' |
|  |  |  | - | 4.20 | - | V | HLVDSEL=b'1100' |
|  |  |  | - | 4.35 | - | V | HLVDSEL=b'1101' |
|  |  |  | - | 4.65 | - | V | HLVDSEL=b'1110' |

### 38.4.7 Analog-To-Digital Converter (ADC) Accuracy Specifications ${ }^{(1,2)}$

Table 38-13.

| Standard Operating Conditions$\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~T}_{\mathrm{AD}}=1 \mu \mathrm{~s}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| AD01 | $\mathrm{N}_{\mathrm{R}}$ | Resolution | - | - | 10 | bit |  |
| AD02 | $\mathrm{EIL}_{\text {IL }}$ | Integral Error | - | $\pm 0.1$ | $\pm 1.0$ | LSb | $\begin{aligned} & \mathrm{ADC}_{\text {REF }}+=3.0 \mathrm{~V}, \\ & \mathrm{ADC}_{\text {REF }}=0 \mathrm{~V} \end{aligned}$ |
| AD03 | $E_{D L}$ | Differential Error | - | $\pm 0.1$ | $\pm 1.0$ | LSb | $\begin{aligned} & \mathrm{ADC}_{\text {REF }}+=3.0 \mathrm{~V}, \\ & \mathrm{ADC}_{\text {REF }}=0 \mathrm{~V} \end{aligned}$ |
| AD04 | $\mathrm{E}_{\text {OFF }}$ | Offset Error | - | 0.5 | $\pm 2.0$ | LSb | $\begin{aligned} & \mathrm{ADC}_{\text {REF }}=3.0 \mathrm{~V}, \\ & \mathrm{ADC}_{\text {REF }}=0 \mathrm{~V} \end{aligned}$ |
| AD05 | $\mathrm{E}_{\mathrm{GN}}$ | Gain Error | - | $\pm 0.2$ | $\pm 1.5$ | LSb | $\begin{aligned} & \mathrm{ADC}_{\mathrm{REF}}+=3.0 \mathrm{~V}, \\ & \mathrm{ADC}_{\text {REF }}=0 \mathrm{~V} \end{aligned}$ |
| AD06 | $V_{\text {ADREF }}$ | ADC Reference Voltage $\left(A D_{\text {REF }}{ }^{+}-A D_{\text {REF }}\right.$ ) | 1.8 | - | $V_{D D}$ | V |  |
| AD07 | $\mathrm{V}_{\text {AIN }}$ | Full-Scale Range | $\mathrm{AD}_{\text {REF- }}$ | - | $\mathrm{AD}_{\text {REF }}{ }^{+}$ | V |  |
| AD08 | $\mathrm{Z}_{\text {AIN }}$ | Recommended Impedance of Analog Voltage Source | - | 10 | - | k $\Omega$ |  |
| AD09 | R VREF | ADC Voltage Reference Ladder Impedance | - | 50 | - | k $\Omega$ | (Note 3) |
| * - These parameters are characterized but not tested. <br> $\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested. |  |  |  |  |  |  |  |
| 1. Total Absolute Error is the sum of the offset, gain and integral non-linearity (INL) errors. <br> 2. The ADC conversion result never decreases with an increase in the input and has no missing codes. |  |  |  |  |  |  |  |

### 38.4.8 Analog-to-Digital Converter (ADC) Conversion Timing Specifications Table 38-14.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| AD20 | $\mathrm{T}_{\text {AD }}$ | ADC Clock Period | 1 | - | 9 | $\mu \mathrm{s}$ | Using Fosc as the ADC clock source ADOCS = 0 |
| AD21 |  |  | - | 2 | - | $\mu \mathrm{s}$ | Using $F_{R C}$ as the ADC clock source ADOCS = 1 |

Standard Operating Conditions (unless otherwise stated)

| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD22 | $\mathrm{T}_{\text {CNV }}$ | Conversion Time ${ }^{(1)}$ | - | $11+3 \mathrm{~T}_{C Y}$ | - | $\mathrm{T}_{\text {AD }}$ | Set of GO/DONE bit to Clear of GO/ DONE bit |
| AD23 | $\mathrm{T}_{\text {ACQ }}$ | Acquisition Time | - | 2 | - | $\mu \mathrm{s}$ |  |
| AD24 | $\mathrm{T}_{\mathrm{HCD}}$ | Sample and Hold Capacitor Disconnect Time | - | - | - | $\mu \mathrm{s}$ | Fosc-based clock source <br> $\mathrm{F}_{\mathrm{Rc}}$-based clock source |

*     - These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


## Note:

1. Does not apply for the ADCRC oscillator.

Figure 38-10. ADC Conversion Timing (ADC Clock Fosc-Based)


Figure 38-11. ADC Conversion Timing (ADC Clock from ADCRC)


## Note:

1. If the ADC clock source is selected as ADCRC, a time of $T_{C Y}$ is added before the ADC clock starts. This allows the SLEEP instruction to be executed.

### 38.4.9 Comparator Specifications

Table 38-15.

| Standard Operating Cond$\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param <br> No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| CM01 | VIOFF | Input Offset Voltage | - | - | $\pm 30$ | mV | $\mathrm{V}_{\mathrm{ICM}}=\mathrm{V}_{\mathrm{DD}} / 2$ |
| CM02 | VICM | Input Common Mode Range | GND | - | $V_{D D}$ | V |  |
| CM03 | CMRR | Common Mode Input Rejection Ratio | - | 50 | - | dB |  |
| CM04 | $\mathrm{V}_{\text {HYST }}$ | Comparator Hysteresis | 10 | 25 | 40 | mV |  |
| CM05 | $\mathrm{T}_{\text {RESP }}{ }^{(1)}$ | Response Time, Rising Edge | - | 300 | 600 | ns |  |
|  |  | Response Time, Falling Edge | - | 220 | 500 | ns |  |

*     - These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


Note:

1. Response time measured with one comparator input at $V_{D D} / 2$, while the other input transitions from $V_{S S}$ to $V_{D D}$.

### 38.4.10 5-Bit DAC Specifications

Table 38-16.

| Standard Operating C$\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| DSB01 | $\mathrm{V}_{\text {LSB }}$ | Step Size | - | $\begin{aligned} & \left(\mathrm{V}_{\text {DACREF }}+-\right. \\ & \left.\mathrm{V}_{\text {DACREF }}\right) / 32 \end{aligned}$ | - | V |  |
| DSB02 | $V_{\text {ACC }}$ | Absolute Accuracy | - | - | $\pm 5$ | LSb |  |
| DSB03* | $\mathrm{R}_{\text {UNIT }}$ | Unit Resistor Value | - | 5000 | - | $\Omega$ |  |
| DSB04* | $\mathrm{T}_{\text {ST }}$ | Settling Time ${ }^{(1)}$ | - | - | 10 | $\mu \mathrm{s}$ |  |

*     - These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


## Note:

1. Settling time measured while $D A C R<4: 0>$ transitions from ' 00000 ' to ' 01111 '.

### 38.4.11 Fixed Voltage Reference (FVR) Specifications

Table 38-17.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| FVR01 | $V_{\text {FVR }} 1$ | 1x Gain (1.024V) | -4 | - | +4 | $\%$ | VDD $\geq 2.5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| FVR02 | $\mathrm{V}_{\mathrm{FVR}} 2$ | $2 x$ Gain (2.048V) | -4 | - | +4 | $\%$ | $\mathrm{VDD} \geq 2.5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| FVR03 | $\mathrm{V}_{\mathrm{FVR}} 4$ | $4 x$ Gain (4.096V) | -5 | - | +5 | $\%$ | $\mathrm{VDD} \geq 4.75 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| FVR04 | $\mathrm{T}_{\text {FVRST }}$ | FVR Start-up Time | - | 25 | - | $\mu \mathrm{s}$ |  |

### 38.4.12 Zero Cross Detect (ZCD) Specifications

## Table 38-18.

| Standard Operating C$\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| ZC01 | $V_{\text {PINZC }}$ | Voltage on Zero Cross Pin | - | 0.75 | - | V |  |
| ZC02 | $\mathrm{I}_{\text {ZCD_MAX }}$ | Maximum source or sink current | - | - | 600 | $\mu \mathrm{A}$ |  |
| ZC03 | $\mathrm{T}_{\text {RESPH }}$ | Response Time, Rising Edge | - | 1 | - | $\mu \mathrm{s}$ |  |
|  | $\mathrm{T}_{\text {RESPL }}$ | Response Time, Falling Edge | - | 1 | - | $\mu \mathrm{s}$ |  |
| $\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested. |  |  |  |  |  |  |  |

### 38.4.13 Timer0 and Timer1 External Clock Requirements

Table 38-19.

| Standard Operating Conditions (unless otherwise stated) Operating Temperature: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic |  | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| 40* | $\mathrm{T}_{\mathrm{T}} \mathrm{OH}$ | TOCKI <br> High <br> Pulse <br> Width | No Prescaler | $\begin{gathered} 0.5 \mathrm{~T}_{\mathrm{CY}} \\ +20 \end{gathered}$ | - | - | ns |  |
|  |  |  | With Prescaler | 10 | - | - | ns |  |
| 41* | $\mathrm{T}_{\mathrm{T}} \mathrm{OL}$ | TOCKI <br> Low <br> Pulse <br> Width | No Prescaler | $\begin{gathered} 0.5 \mathrm{~T}_{\mathrm{CY}} \\ +20 \end{gathered}$ | - | - | ns |  |
|  |  |  | With Prescaler | 10 | - | - | ns |  |
| 42* | $\mathrm{T}_{\mathrm{T}} \mathrm{OP}$ | TOCKI Period |  | Greater of: 20 or ( $\mathrm{T}_{\mathrm{CY}}$ $+40) / \mathrm{N}$ | - | - | ns | $\begin{aligned} & N=\text { Prescale } \\ & \text { value } \end{aligned}$ |
| 45* | $\mathrm{T}_{\mathrm{T}} 1 \mathrm{H}$ | $\begin{aligned} & \text { T1CKI } \\ & \text { High } \\ & \text { Time } \end{aligned}$ | Synchronous, No Prescaler | $\begin{gathered} 0.5 \mathrm{~T}_{\mathrm{CY}} \\ +20 \end{gathered}$ | - | - | ns |  |
|  |  |  | Synchronous, with Prescaler | 15 | - | - | ns |  |
|  |  |  | Asynchronous | 30 | - | - | ns |  |


| Standard Operating Conditions (unless otherwise stated) Operating Temperature: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic |  | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| 46* | $\mathrm{T}_{\mathrm{T}} 1 \mathrm{~L}$ | T1CKI Low Time | Synchronous, No Prescaler | $\begin{gathered} 0.5 \mathrm{~T}_{\mathrm{CY}} \\ +20 \end{gathered}$ | - | - | ns |  |
|  |  |  | Synchronous, with Prescaler | 15 | - | - | ns |  |
|  |  |  | Asynchronous | 30 | - | - | ns |  |
| 47* | TT 1 P | T1CKI Input Period | Synchronous | Greater of: 30 or ( $\mathrm{T}_{\mathrm{CY}}$ +40 )/ N | - | - | ns | $\begin{aligned} & N=\text { Prescale } \\ & \text { value } \end{aligned}$ |
|  |  |  | Asynchronous | 60 | - | - | ns |  |
| 49* | $\mathrm{TCKEZ}_{\text {TMR }} 1$ | Delay from External Clock Edge to Timer Increment |  | $2 \mathrm{~T}_{\text {osc }}$ | - | 7 T Osc | - | Timers in Sync mode |
| * - These parameters are characterized but not tested. <br> $\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested. |  |  |  |  |  |  |  |  |

Figure 38-12. Timer0 and Timing1 External Clock Timings


### 38.4.14 Capture/Compare/PWM Requirements (CCP)

Table 38-20.

| Standard Operating Conditions (unless otherwise stated) Operating Temperature: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param <br> No. | Sym. | Characteristic |  | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| CC01* | $\mathrm{T}_{\text {cCL }}$ | $\begin{array}{\|l} \text { CCPx } \\ \text { Input Low } \\ \text { Time } \\ \hline \end{array}$ | No Prescaler | $0.5 \mathrm{~T}_{\mathrm{CY}}+20$ | - | - | ns |  |
|  |  |  | With <br> Prescaler | 20 | - | - | ns |  |
| CC02* | $\mathrm{T}_{\mathrm{cc}} \mathrm{H}$ | CCPx <br> Input High Time | No Prescaler | $0.5 \mathrm{~T}_{\mathrm{CY}}+20$ | - | - | ns |  |
|  |  |  | With <br> Prescaler | 20 | - | - | ns |  |
| CC03* | $\mathrm{T}_{\mathrm{CC}} \mathrm{P}$ | $\begin{aligned} & \text { CCPx } \\ & \text { Input } \\ & \text { Period } \end{aligned}$ |  | $\begin{gathered} \left(3 T_{C Y}\right. \\ +40) / \mathrm{N} \end{gathered}$ | - | - | ns | $\begin{aligned} & N=\text { Prescale } \\ & \text { value } \end{aligned}$ |
| * - These parameters are characterized but not tested. <br> $\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested. |  |  |  |  |  |  |  |  |

Figure 38-13. Capture/Compare/PWM Timings (CCP)


Note: Refer to Figure 38-4 for load conditions.

### 38.4.15 EUSART Synchronous Transmission Requirements

Table 38-21.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Max. | Units | Conditions |
| US120 | $\mathrm{T}_{\mathrm{CK}} \mathrm{H} 2_{\text {dT }} \mathrm{V}$ | SYNC XMIT (Master and Slave) <br> Clock high to data-out valid | - | 80 | ns | $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | - | 100 | ns | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| US121 | $\mathrm{T}_{\text {CKRF }}$ | Clock out rise time and fall time (Master mode) | - | 45 | ns | $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | - | 50 | ns | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| US122 | $\mathrm{T}_{\text {DTRF }}$ | Data-out rise time and fall time | - | 45 | ns | $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | - | 50 | ns | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |

Figure 38-14. EUSART Synchronous Transmission (Master/Slave) Timing


Note: Refer to Figure 38-4 for load conditions.

### 38.4.16 EUSART Synchronous Receive Requirements

Table 38-22.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Max. | Units | Conditions |
| US125 | T $_{\text {DTV }}$ V2 | CKL | SYNC RCV (Master and Slave) | 10 | - | ns |$|$

Figure 38-15. EUSART Synchronous Receive (Master/Slave) Timing


Note: Refer to Figure 38-4 for load conditions.

### 38.4.17 SPI Mode Requirements

Table 38-23.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| SP70* | $\begin{aligned} & \mathrm{T}_{\mathrm{ss}} \mathrm{~L} 2_{\mathrm{sc}} \mathrm{H}, \\ & \mathrm{~T}_{\mathrm{ss}} \mathrm{~L} 2_{\mathrm{sc}} \mathrm{l} \end{aligned}$ | $\overline{\text { SS }} \downarrow$ to $\mathrm{SCK} \downarrow$ or SCK $\uparrow$ input | ${ }^{2} .25{ }^{*} \mathrm{~T}_{\mathrm{CY}}$ | - | - | ns |  |
| SP71* | $\mathrm{T}_{\mathrm{sc}} \mathrm{H}$ | SCK input high time (Slave mode) | $\mathrm{T}_{\mathrm{CY}}+20$ | - | - | ns |  |
| SP72* | $\mathrm{T}_{\text {Sc }}$ | SCK input low time (Slave mode) | $\mathrm{T}_{\mathrm{CY}}+20$ | - | - | ns |  |
| SP73* | $\begin{aligned} & \mathrm{T}_{\mathrm{DI}} \mathrm{~V} 2_{\mathrm{SC}} \mathrm{H}, \\ & \mathrm{~T}_{\mathrm{DI}} \mathrm{~V} 2_{\mathrm{SC}} \mathrm{~L} \end{aligned}$ | Setup time of SDI data input to SCK edge | 100 | - | - | ns |  |


| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Sym. | Characteristic | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| SP74* | $\begin{aligned} & \mathrm{T}_{\mathrm{sc}} \mathrm{H} 2_{\mathrm{D} \mathrm{~L}}, \\ & \mathrm{~T}_{\mathrm{Sc}} \mathrm{~L} 2_{\mathrm{DI}} \mathrm{~L} \end{aligned}$ | Hold time of SDI data input to SCK edge | 100 | - | - | ns |  |
| SP75* | T ${ }_{\text {DO }}$ | SDO data output rise time | - | 10 | 25 | ns | $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | - | 25 | 50 | ns | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| SP76* | $\mathrm{T}_{\mathrm{DO}} \mathrm{F}$ | SDO data output fall time | - | 10 | 25 | ns |  |
| SP77* | $\mathrm{T}_{\text {SS }} \mathrm{H}_{2} \mathrm{DO} \mathrm{Z}$ | $\overline{\mathrm{SS}} \uparrow$ to SDO output high-impedance | 10 | - | 50 | ns |  |
| SP78* | $\mathrm{T}_{\text {sc }} \mathrm{R}$ | SCK output rise time (Master mode) | - | 10 | 25 | ns | $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | - | 25 | 50 | ns | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| SP79* | Tsc ${ }^{\text {c }}$ | SCK output fall time (Master mode) | - | 10 | 25 | ns |  |
| SP80* | $\begin{aligned} & \mathrm{T}_{\mathrm{Sc}} \mathrm{H} 2_{\mathrm{DO}} \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{Sc}} \mathrm{~L} 2_{\mathrm{DO}} \mathrm{l} \end{aligned}$ | SDO data output valid after SCK edge | - | - | 50 | ns | $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | - | - | 145 | ns | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ |
| SP81* | $\begin{aligned} & \mathrm{T}_{\mathrm{DO}} \mathrm{~V} 2_{\mathrm{sc}} \mathrm{H}, \\ & \mathrm{~T}_{\mathrm{DO}} \mathrm{~V} 2_{\mathrm{sc}} \mathrm{~L} \end{aligned}$ | SDO data output setup to SCK edge | $1 \mathrm{~T}_{C Y}$ | - | - | ns |  |
| SP82* | $\mathrm{T}_{\mathrm{SS}} \mathrm{L} 2_{\mathrm{DO}} \mathrm{V}$ | SDO data output valid after $\overline{\mathrm{SS}} \downarrow$ edge | - | - | 50 | ns |  |
| SP83* | $\begin{aligned} & \mathrm{T}_{\mathrm{sc}} \mathrm{H} 2_{\mathrm{ss}} \mathrm{H}, \\ & \mathrm{~T}_{\mathrm{sc}} \mathrm{~L} 2_{\mathrm{ss}} \mathrm{H} \end{aligned}$ | $\begin{aligned} & \text { SS } \uparrow \square \text { after SCK } \\ & \text { edge } \end{aligned}$ | $\begin{gathered} 1.5 \mathrm{~T}_{C Y} \\ +40 \end{gathered}$ | - | - | ns |  |
| * - These parameters are characterized but not tested. <br> $\dagger$ Data in "Typ" column is at $3.0 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested. |  |  |  |  |  |  |  |

Figure 38-16. SPI Master Mode Timing (CKE = 0, SMP = 0 )


Note: Refer to Figure 38-4 for load conditions.
Figure 38-17. SPI Master Mode Timing (CKE = 1, SMP = 1)


Note: Refer to Figure 38-4 for load conditions.

Figure 38-18. SPI Slave Mode Timing (CKE = 0)


Note: Refer to Figure 38-4 for load conditions.
Figure 38-19. SPI Slave Mode Timing (CKE = 1)


Note: Refer to Figure 38-4 for load conditions.

### 38.4.18 $I^{2} \mathrm{C}$ Bus Start/Stop Bits Requirements

## Table 38-24.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param. No. | Sym. | Characteristic |  | Min. | Typ. $\dagger$ | Max. | Units | Conditions |
| SP90* | TSU:STA | Start condition Setup time | $100 \text { kHz }$ <br> mode | 4700 | - | - | ns | Only relevant for Repeated Start Setup time 400 kHz mode 600 condition |
|  |  |  | 400 kHz <br> mode | 600 | - | - |  |  |
| SP91* | $\mathrm{T}_{\text {HD:STA }}$ | Start condition Hold time | 100 kHz mode | 4000 | - | - | ns | After this period, the first clock Hold time 400 kHz mode 600 —— pulse is generated |
|  |  |  | 400 kHz mode | 600 | - | - |  |  |
| SP92* | T Su:Sto | Stop condition Setup time | 100 kHz mode | 4700 | - | - | ns |  |
|  |  |  | 400 kHz mode | 600 | - | - |  |  |
| SP93* | THD:Sto | Stop condition Hold time | 100 kHz mode | 4000 | - | - | ns |  |
|  |  |  | 400 kHz mode | 600 | - | - |  |  |
| * - These parameters are characterized but not tested. |  |  |  |  |  |  |  |  |

Figure 38-20. $\mathbf{I}^{2}$ C Bus Start/Stop Bits Timing


Note: Refer to Figure 38-4 for load conditions.

### 38.4.19 $I^{2} \mathrm{C}$ Bus Data Requirements

Table 38-25.

| Standard Operating Conditions (unless otherwise stated) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param. No. | Sym. | Characteristic |  | Min. | Max. | Units | Conditions |
| SP100* | $\mathrm{T}_{\text {HIGH }}$ | Clock high time | $100 \mathrm{kHz}$ <br> mode | 4.0 | - | $\mu \mathrm{s}$ | Device must operate at a minimum of 1.5 MHz |
|  |  |  | 400 kHz mode | 0.6 | - | $\mu \mathrm{s}$ | Device must operate at a minimum of 10 MHz |
|  |  |  | SSP module | $1.5 \mathrm{~T}_{\mathrm{CY}}$ | - |  |  |
| SP101* | TLOW | Clock low time | $100 \mathrm{kHz}$ <br> mode | 4.7 | - | $\mu \mathrm{s}$ | Device must operate at a minimum of 1.5 MHz |
|  |  |  | $400 \mathrm{kHz}$ mode | 1.3 | - | $\mu \mathrm{s}$ | Device must operate at a minimum of 10 MHz |
|  |  |  | SSP module | $1.5 \mathrm{~T}_{\mathrm{CY}}$ | - |  |  |
| SP102* | $\mathrm{T}_{\mathrm{R}}$ | SDA and SCL rise time | $100 \mathrm{kHz}$ <br> mode | - | 1000 | ns |  |
|  |  |  | $400 \text { kHz }$ <br> mode | $\begin{gathered} 20 \\ +0.1 C_{B} \end{gathered}$ | 300 | ns | $C_{B}$ is specified to be from 10-400 pF |
| SP103* | $\mathrm{T}_{\text {F }}$ | SDA and SCL fall time | $100 \mathrm{kHz}$ <br> mode | - | 250 | ns |  |
|  |  |  | $400 \mathrm{kHz}$ mode | $\begin{gathered} 20 \\ +0.1 C_{B} \end{gathered}$ | 250 | ns | $C_{B}$ is specified to be from 10-400 pF |
| SP106* | $\mathrm{T}_{\text {HD:DAT }}$ | Data input hold time | 100 kHz mode | 0 | - | ns |  |
|  |  |  | $400 \mathrm{kHz}$ mode | 0 | 0.9 | $\mu \mathrm{s}$ |  |
| SP107* | $\mathrm{T}_{\text {SU:DAT }}$ | Data input setup time | $100 \mathrm{kHz}$ <br> mode | 250 | - | ns | (Note 2) |

Standard Operating Conditions (unless otherwise stated)

| Param. <br> No. | Sym. | Characteristic |  | Min. | Max. | Units | Conditions |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| SP109* | $\mathrm{T}_{\mathrm{AA}}$ | Output <br> valid from <br> clock <br> mode | 100 kHz <br> mode | - | 100 | - | ns |
| 400 kHz <br> mode | - | - | ns |  |  |  |  |
| SP110* | $\mathrm{T}_{\text {BUF }}$ | Bus free <br> time | 100 kHz <br> mode | 4.7 | - | $\mu \mathrm{n}$ | Time the bus <br> must be free <br> before a new <br> transmission can <br> start |
| SP111 | $\mathrm{C}_{\mathrm{B}}$ | Bus capacitive loading | - | 400 | pF |  |  |

*     - These parameters are characterized but not tested.


## Note:

1. As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns ) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.
2. A Fast mode $(400 \mathrm{kHz}) \mathrm{I}^{2} \mathrm{C}$ bus device can be used in a Standard mode $(100 \mathrm{kHz}) \mathrm{I}^{2} \mathrm{C}$ bus system, but the requirement $\mathrm{T}_{\text {SU:DAT }} \geq 250$ ns must then be met. This will automatically be the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line TR max. $+\mathrm{T}_{\text {SU:DAT }}=$ $1000+250=1250 \mathrm{~ns}$ (according to the Standard mode ${ }^{2} \mathrm{C}$ bus specification), before the SCL line is released.

Figure 38-21. $\mathrm{I}^{2} \mathrm{C}$ Bus Data Timing


Note: Refer to Figure 38-4 for load conditions.

## 39. DC and AC Characteristics Graphs and Tables

The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented are outside specified operating range (i.e., outside specified VDD range). This is for information only and devices are ensured to operate properly only within the specified range. Unless otherwise noted, all graphs apply to both the $L$ and LF devices.

## Note:

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

Note:
"Typical" represents the mean of the distribution at $25^{\circ} \mathrm{C}$. "Maximum", "Max.", "Minimum" or "Min." represents (mean + 3б) or (mean-3б) respectively, where $\sigma$ is a standard deviation, over each temperature range.

### 39.1 Graphs

Figure 39-1. $A D C, I N L, V_{D D}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{AD}}=1 \mu \mathrm{~S}$, $25^{\circ} \mathrm{C}$


Figure 39-3. $A D C, I N L, V_{D D}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{AD}}=4 \mu \mathrm{~S}$, $25^{\circ} \mathrm{C}$


Figure 39-5. ADC, Single-Ended INL, $\mathrm{V}_{\mathrm{DD}}=$ 3.0V, VREF $=3.0 \mathrm{~V}$


Figure 39-2. $A D C, D N L, V_{D D}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{AD}}=1 \mu \mathrm{~S}$, $25^{\circ} \mathrm{C}$


Figure 39-4. $A D C, D N L, V_{D D}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{AD}}=4 \mu \mathrm{~S}$, $25^{\circ} \mathrm{C}$


Figure 39-6. ADC, Single-Ended DNL, $\mathrm{V}_{\mathrm{DD}}=$ 3.0 V , VREF $=3.0 \mathrm{~V}$


## PIC18(L)F26/45/46K40

Figure 39-7. ADC, Single-Ended INL, $\mathrm{V}_{\mathrm{DD}}=$ $3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{AD}}=1 \mu \mathrm{~S}$


Figure 39-9. ADC RC Oscillator Period, PIC18LF26/45/46K40 only


Figure 39-11. Bandgap Ready Time, PIC18LF26/45/46K40


Figure 39-8. ADC, Single-Ended DNL, $\mathrm{V}_{\mathrm{DD}}=$ $3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{AD}}=1 \mu \mathrm{~S}$


Figure 39-10. ADC RC Oscillator Period, PIC18F26/45/46K40 only


Figure 39-12. Brown-Out Reset Voltage, Trip Point (BORV = 00)


Figure 39-13. Brown-Out Reset Hysteresis, Low Trip Point (BORV = 00)


Figure 39-15. Brown-Out Reset Hysteresis, Trip Point (BORV = 01)


Figure 39-17. Brown-Out Reset Hysteresis, Trip Point (BORV = 1x)


Figure 39-14. Brown-Out Reset Voltage, Trip Point (BORV = 01)


Figure 39-16. Brown-Out Reset Voltage, Trip Point (BORV = 1x)


Figure 39-18. LPBOR Reset Voltage, PIC18LF26/45/46K40 only


Figure 39-19. LPBOR Reset Hysteresis, PIC18LF26/45/46K40 only


Figure 39-21. Brown-Out Reset Hysteresis, Trip Point (BORV = 11) for PIC18LF26/45/46K40 only


Figure 39-23. BOR Response Time, PIC18F26/45/46K40 only


Figure 39-20. Brown-Out Reset Voltage, Trip Point (BORV = 11) for PIC18LF26/45/46K40 only


Figure 39-22. BOR Response Time, PIC18LF26/45/46K40 only


Left blank intentionally

Figure 39-24. Comparator Response Time, Falling Edge, PIC18LF26/45/46K40 only

—Typical $25^{\circ} \mathrm{C} \quad$ _ +3 Sigma $125^{\circ} \mathrm{C}$

Figure 39-26. Comparator Response Time, Falling Edge, PIC18F26/45/46K40 only


Figure 39-28. Comparator Offset, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$, $25^{\circ} \mathrm{C}$


Figure 39-25. Comparator Response Time, Rising Edge, PIC18LF26/45/46K40 only

—Typical $25^{\circ} \mathrm{C} \quad+3$ Sigma $125^{\circ} \mathrm{C}$

Figure 39-27. Comparator Response Time, Rising Edge, PIC18F26/45/46K40 only


Figure 39-29. Comparator Offset, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$, from $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$


Figure 39-30. Comparator Hysteresis, $\mathrm{V}_{\mathrm{DD}}=$ 3.0V, PIC18LF26/45/46K40 only


Figure 39-32. Comparator Offset, $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, $25^{\circ} \mathrm{C}$, PIC18F26/45/46K40 only


Figure 39-34. Typical FVR Voltage Error 1x, PIC18LF26/45/46K40 only


Figure 39-31. Comparator Hysteresis, $\mathrm{V}_{\mathrm{DD}}=$ 5.5V, PIC18F26/45/46K40 only

$-40^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}-125^{\circ}-85^{\circ}$

Figure 39-33. Comparator Offset, $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$, from $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, PIC18F26/45/46K40 only


Figure 39-35. Typical FVR Voltage Error 1x, PIC18F26/45/46K40 only


Figure 39-36. Typical FVR Voltage Error 2x, PIC18LF26/45/46K40 only


Figure 39-38. Typical FVR Voltage Error 4x, PIC18F26/45/46K40 only


Figure 39-40. HFINTOSC Typical Frequency Error, PIC18F26/45/46K40 only


Figure 39-37. Typical FVR Voltage Error 2x, PIC18F26/45/46K40 only


Figure 39-39. HFINTOSC Typical Frequency Error, PIC18LF26/45/46K40 only


Figure 39-41. HFINTOSC Frequency Error, $V_{D D}$ $=3 \mathrm{~V}$


Figure 39-42. $\mathrm{I}_{\mathrm{DD}}$, LFINTOSC, $\mathrm{F}_{\mathrm{OSC}}=31 \mathrm{kHz}$, PIC18F26/45/46K40 only

—Typical ——Max.

Figure 39-44. $\mathrm{I}_{\mathrm{DD}}$, ECM Oscillator, $\mathrm{F}_{\mathrm{OsC}}=4 \mathrm{MHz}$ PIC18F26/45/46K40 only


Figure 39-46. IDD, ECH Oscillator, Maximum, PIC18F26/45/46K40 only


Figure 39-43. $\mathrm{I}_{\mathrm{DD}}$ Maximum, HFINTOSC, PIC18F26/45/46K40 only


Figure 39-45. IDD, ECH Oscillator, Typical, PIC18F26/45/46K40 only


Figure 39-47. $\mathrm{I}_{\mathrm{DD}}$, HFINTOSC, Typical, PIC18F26/45/46K40 only


Figure 39-48. $\mathrm{I}_{\mathrm{DD}}$, LFINTOSC, $\mathrm{F}_{\mathrm{OSC}}=31 \mathrm{kHz}$, PIC18LF26/45/46K40 only


Figure 39-50. $\mathrm{I}_{\mathrm{DD}}$, ECM Oscillator, $\mathrm{F}_{\mathrm{OSC}}=4 \mathrm{MHz}$, PIC18LF26/45/46K40 only


Figure 39-52. $\mathrm{I}_{\mathrm{DD}}$, ECH Oscillator, Maximum, PIC18LF26/45/46K40 only


Figure 39-49. $\mathrm{I}_{\mathrm{DD}}$, HFINTOSC, Maximum, PIC18LF26/45/46K40 only


Figure 39-51. I ${ }_{\text {DD }}$, ECH Oscillator, Typical, PIC18LF26/45/46K40 only


Figure 39-53. $\mathrm{I}_{\mathrm{DD}}$, HFINTOSC, Typical, PIC18LF26/45/46K40 only


Figure 39-54. Schmitt Trigger High Values


Figure 39-56. Input Level TTL


Figure 39-58. I/O Fall Time, Slew Rate Control Enabled


Figure 39-55. Schmitt Trigger Low Values


Figure 39-57. I/O Rise Time, Slew Rate Control Enabled


Figure 39-59. I/O Rise Time, Slew Rate Control Disabled


Figure 39-60. I/O Fall Time, Slew Rate Control Disabled


Figure 39-62. IPD, Watchdog Timer, PIC18F26/45/46K40 only


Figure 39-64. IPD, Fixed Voltage Reference (FVR), PIC18F26/45/46K40 only


Figure 39-61. IPD, Watchdog Timer, PIC18LF26/45/46K40 only


Figure 39-63. IPD, Fixed Voltage Reference (FVR), PIC18LF26/45/46K40 only


Figure 39-65. $\mathrm{I}_{\mathrm{PD}}$, Brown-out Reset, BORV = 1, PIC18LF26/45/46K40 only


Figure 39-66. $\mathrm{I}_{\mathrm{PD}}$, Brown-out Reset, BORV = 1, PIC18F26/45/46K40 only


Figure 39-68. IPD, Low-power Brown-out Reset, LPBOR = 0, PIC18F26/45/46K40 only


Figure 39-70. IPD, Comparator, PIC18F26/45/46K40 only


Figure 39-67. IPD, Low-power Brown-out Reset, LPBOR = 0, PIC18LF26/45/46K40 only


Figure 39-69. IPD, Comparator, PIC18LF26/45/46K40 only


Figure 39-71. IPD Base, Low-power Sleep Mode, PIC18LF26/45/46K40 only


Figure 39-72. IPD Base, VREGPM = 00, PIC18F26/45/46K40 only


Figure 39-74. $\mathrm{I}_{\mathrm{PD}}$ Base, VREGPM = 10, PIC18F26/45/46K40 only


Figure 39-76. LFINTOSC Frequency, PIC18LF26/45/46K40 only


Figure 39-73. $\mathrm{I}_{\mathrm{PD}}$ Base, VREGPM = 01, PIC18F26/45/46K40 only


Figure 39-75. IPD Base, VREGPM = 11, PIC18F26/45/46K40 only


Figure 39-77. LFINTOSC Frequency, PIC18F26/45/46K40 only


Figure 39-78. OSCTUNE Center Frequency


Figure 39-80. POR Rearm Voltage, VREGPM1 = 0, PIC18F26/45/46K40 only


Figure 39-82. POR Rearm Voltage, Normal Power Mode, PIC18LF26/45/46K40 only


Figure 39-79. POR Release Voltage


Figure 39-81. POR Rearm Voltage, VREGPM1 = 1, PIC18F26/45/46K40 only


Figure 39-83. Power-up Timer Period, PIC18F26/45/46K40 only


Figure 39-84. Power-up Timer Period, PIC18LF26/45/46K40 only


Figure 39-86. Temperature Indicator, Initial Offset, Low Range, Temp $=20^{\circ} \mathrm{C}$, PIC18F26/45/46K40 only


Figure 39-88. Temperature Indicator, Slope Normalized to $20^{\circ} \mathrm{C}$, High Range, $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$, PIC18F26/45/46K40 only


Figure 39-85. Temperature Indicator, Initial Offset, High Range, Temp $=20^{\circ} \mathrm{C}$, PIC18F26/45/46K40 only


Figure 39-87. Temperature Indicator, Initial Offset, Low Range, Temp $=20^{\circ} \mathrm{C}$, PIC18LF26/45/46K40 only


Figure 39-89. Temperature Indicator, Slope Normalized to $20^{\circ} \mathrm{C}$, High Range, $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$


Figure 39-90. Temperature Indicator, Slope Normalized to $20^{\circ} \mathrm{C}$, High Range, $\mathrm{V}_{\mathrm{DD}}=\mathbf{3 . 0 V}$


Figure 39-92. Temperature Indicator, Slope Normalized to $20^{\circ} \mathrm{C}$, Low Range, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$


Figure 39-94. $\mathrm{V}_{\mathrm{OH}}$ vs $\mathrm{I}_{\mathrm{OH}}$, Over Temperature, $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, PIC18F26/45/46K40 only


Figure 39-91. Temperature Indicator, Slope Normalized to $20^{\circ} \mathrm{C}$, Low Range, $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$


Figure 39-93. Temperature Indicator, Slope Normalized to $20^{\circ} \mathrm{C}$, Low Range, $\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V}$, PIC18LF26/45/46K40 only


Figure 39-95. $\mathrm{V}_{\mathrm{OL}}$ vs $\mathrm{I}_{\mathrm{OL}}$, Over Temperature, $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, PIC18F26/45/46K40 only


Figure 39-96. $\mathrm{V}_{\mathrm{OH}}$ vs $\mathrm{I}_{\mathrm{OH}}$, Over Temperature, $V_{D D}=3.0 \mathrm{~V}$


Figure 39-98. $\mathrm{V}_{\mathrm{OH}}$ vs $\mathrm{I}_{\mathrm{OH}}$, Over Temperature, $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, PIC18LF26/45/46K40 only


Figure 39-100. Wake From Sleep, VREGPM $=0$, HFINTOSC $=4 \mathrm{MHz}$


Figure 39-97. $\mathrm{V}_{\mathrm{OL}}$ vs $\mathrm{I}_{\mathrm{OL}}$, Over Temperature, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$


Figure 39-99. $\mathrm{V}_{\mathrm{OL}}$ vs $\mathrm{I}_{\mathrm{OL}}$, Over Temperature, $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, PIC18LF26/45/46K40 only


Figure 39-101. Wake From Sleep, VREGPM = 1, HFINTOSC $=4 \mathrm{MHz}$


Figure 39-102. Wake From Sleep, VREGPM = 0, HFINTOSC $=16 \mathrm{MHz}$


Figure 39-104. Wake From Sleep, VREGPM = 1, LFINTOSC, PIC18F26/45/46K40 only


Figure 39-106. Watchdog Timer Time-out Period, PIC18F26/45/46K40 only


Figure 39-103. Wake From Sleep, VREGPM = 1, HFINTOSC $=16 \mathrm{MHz}$


Figure 39-105. Wake From Sleep, LFINTOSC, PIC18LF26/45/46K40 only


Figure 39-107. Watchdog Timer Time-out Period, PIC18LF26/45/46K40 only


Figure 39-108. Weak Pull-up Current, PIC18F26/45/46K40 only


Figure 39-109. Weak Pull-up Current, PIC18LF26/45/46K40 only


## 40. Packaging Information

Package Marking Information
Rev. $\left.\begin{array}{c}30.099000 \\ 51712017 \\ \hline\end{array}\right]$
Legend: XX...X Customer-specific information or Microchip part number
$Y \quad$ Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code
(e3) b-fre EDEC ${ }^{\circledR}$ designator for Matte Tin (Sn)

* This package is Pb -free. The Pb -free JEDEC designator (e3) can be found on the outer packaging for this package.

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.




### 40.1 Package Details

The following sections give the technical details of the packages.

## 28-Lead Skinny Plastic Dual In-Line (SP) - 300 mil Body [SPDIP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | INCHES |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 28 |  |  |
| Pitch | e | .100 BSC |  |  |
| Top to Seating Plane | A | - | - | .200 |
| Molded Package Thickness | A 2 | .120 | .135 | .150 |
| Base to Seating Plane | A 1 | .015 | - | - |
| Shoulder to Shoulder Width | E | .290 | .310 | .335 |
| Molded Package Width | E 1 | .240 | .285 | .295 |
| Overall Length | D | 1.345 | 1.365 | 1.400 |
| Tip to Seating Plane | L | .110 | .130 | .150 |
| Lead Thickness | c | .008 | .010 | .015 |
| Upper Lead Width | b 1 | .040 | .050 | .070 |
| Lower Lead Width | b | .014 | .018 | .022 |
| Overall Row Spacing $\S$ | eB | - | - | .430 |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions $D$ and $E 1$ do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010 " per side.
4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


TOP VIEW


VIEW A-A

## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 28 |  |  |
| Pitch | e | 1.27 BSC |  |  |
| Overall Height | A | - | - | 2.65 |
| Molded Package Thickness | A2 | 2.05 | - | - |
| Standoff § | A1 | 0.10 | - | 0.30 |
| Overall Width | E | 10.30 BSC |  |  |
| Molded Package Width | E1 | 7.50 BSC |  |  |
| Overall Length | D | 17.90 BSC |  |  |
| Chamfer (Optional) | h | 0.25 | - | 0.75 |
| Foot Length | L | 0.40 | - | 1.27 |
| Footprint | L1 | 1.40 REF |  |  |
| Lead Angle | $\theta$ | $0^{\circ}$ | - | - |
| Foot Angle | $\varphi$ | $0^{\circ}$ | - | $8^{\circ}$ |
| Lead Thickness | c | 0.18 | - | 0.33 |
| Lead Width | b | 0.31 | - | 0.51 |
| Mold Draft Angle Top | $\alpha$ | $5^{\circ}$ | - | $15^{\circ}$ |
| Mold Draft Angle Bottom | $\beta$ | $5^{\circ}$ | - | $15^{\circ}$ |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic
3. Dimension $D$ does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
5. Datums $A \& B$ to be determined at Datum $H$.

## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

$\begin{array}{ll}\text { Note: } & \begin{array}{l}\text { For the most current package drawings, please see the Microchip Packaging Specification located at } \\ \text { http://www.microchip.com/packaging }\end{array}\end{array}$


## RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Contact Pitch | E | 1.27 BSC |  |  |
| Contact Pad Spacing | C |  | 9.40 |  |
| Contact Pad Width (X28) | X |  |  | 0.60 |
| Contact Pad Length (X28) | Y |  |  | 2.00 |
| Distance Between Pads | Gx | 0.67 |  |  |
| Distance Between Pads | G | 7.40 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances
Microchip Technology Drawing No. C04-2052A

## 28-Lead Plastic Shrink Small Outline (SS) - $\mathbf{5 . 3 0} \mathbf{~ m m ~ B o d y ~ [ S S O P ] ~}$

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 28 |  |  |
| Pitch | e | 0.65 BSC |  |  |
| Overall Height | A | - | - | 2.00 |
| Molded Package Thickness | A2 | 1.65 | 1.75 | 1.85 |
| Standoff | A1 | 0.05 | - | - |
| Overall Width | E | 7.40 | 7.80 | 8.20 |
| Molded Package Width | E 1 | 5.00 | 5.30 | 5.60 |
| Overall Length | D | 9.90 | 10.20 | 10.50 |
| Foot Length | L | 0.55 | 0.75 | 0.95 |
| Footprint | L 1 |  | 1.25 REF |  |
| Lead Thickness | c | 0.09 | - | 0.25 |
| Foot Angle | $\varphi$ | $0^{\circ}$ | $4^{\circ}$ | $8^{\circ}$ |
| Lead Width | b | 0.22 | - | 0.38 |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions $D$ and $E 1$ do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing C04-073B

## 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  |  | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |  |
| Contact Pitch | E | 0.65 BSC |  |  |  |
| Contact Pad Spacing | C |  | 7.20 |  |  |
| Contact Pad Width (X28) | X1 |  |  | 0.45 |  |
| Contact Pad Length (X28) | Y1 |  |  | 1.75 |  |
| Distance Between Pads | G | 0.20 |  |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2073A

## 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] With 0.55 mm Terminal Length

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing C04-105C Sheet 1 of 2

## 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] With 0.55 mm Terminal Length

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension | Limits | MIN | NOM | MAX |
| Number of Pins | N | 28 |  |  |
| Pitch | e | 0.65 BSC |  |  |
| Overall Height | A | 0.80 | 0.90 | 1.00 |
| Standoff | A 1 | 0.00 | 0.02 | 0.05 |
| Terminal Thickness | A 3 | 0.20 REF |  |  |
| Overall Width | E | 6.00 BSC |  |  |
| Exposed Pad Width | E 2 | 3.65 | 3.70 | 4.20 |
| Overall Length | D | 6.00 BSC |  |  |
| Exposed Pad Length | D 2 | 3.65 | 3.70 | 4.20 |
| Terminal Width | b | 0.23 | 0.30 | 0.35 |
| Terminal Length | L | 0.50 | 0.55 | 0.70 |
| Terminal-to-Exposed Pad | K | 0.20 | - | - |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package is saw singulated
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

## 28-Lead Plastic Quad Flat, No Lead Package (ML) - $6 \times 6$ mm Body [QFN] with 0.55 mm Contact Length

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units |  |  | MILLIMETERS |  |  |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |  |  |
| Contact Pitch | E | 0.65 BSC |  |  |  |  |
| Optional Center Pad Width | W2 |  |  | 4.25 |  |  |
| Optional Center Pad Length | T2 |  |  | 4.25 |  |  |
| Contact Pad Spacing | C1 |  | 5.70 |  |  |  |
| Contact Pad Spacing | C2 |  | 5.70 |  |  |  |
| Contact Pad Width (X28) | X1 |  |  | 0.37 |  |  |
| Contact Pad Length (X28) | Y1 |  |  | 1.00 |  |  |
| Distance Between Pads | G | 0.20 |  |  |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2105A

## 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 4x4x0.5 mm Body [UQFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing C04-152A Sheet 1 of 2

## 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 4x4x0.5 mm Body [UQFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 28 |  |  |
| Pitch | e | 0.40 BSC |  |  |
| Overall Height | A | 0.45 | 0.50 | 0.55 |
| Standoff | A1 | 0.00 | 0.02 | 0.05 |
| Contact Thickness | A3 | 0.127 REF |  |  |
| Overall Width | E | 4.00 BSC |  |  |
| Exposed Pad Width | E2 | 2.55 | 2.65 | 2.75 |
| Overall Length | D | 4.00 BSC |  |  |
| Exposed Pad Length | D2 | 2.55 | 2.65 | 2.75 |
| Contact Width | b | 0.15 | 0.20 | 0.25 |
| Contact Length | L | 0.30 | 0.40 | 0.50 |
| Contact-to-Exposed Pad | K | 0.20 | - | - |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package is saw singulated.
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing C04-152A Sheet 2 of 2

28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (MV) - $4 \times 4 \mathrm{~mm}$ Body [UQFN] With 0.40 mm Contact Length
Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN |  |  |
|  |  |  |  |  |
| Contact Pitch | E | 0.40 BSC |  |  |
| Optional Center Pad Width | W2 |  |  | MAX |
| Optional Center Pad Length | T2 |  |  | 2.35 |
| Contact Pad Spacing | C1 |  | 4.00 |  |
| Contact Pad Spacing | C2 |  | 4.00 |  |
| Contact Pad Width (X28) | X1 |  |  | 0.20 |
| Contact Pad Length (X28) | Y1 |  |  | 0.80 |
| Distance Between Pads | G | 0.20 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2152A

## 40-Lead Plastic Dual In-Line (P) - 600 mil Body [PDIP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | INCHES |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 40 |  |  |
| Pitch | e | .100 BSC |  |  |
| Top to Seating Plane | A | - | - | .250 |
| Molded Package Thickness | A 2 | .125 | - | .195 |
| Base to Seating Plane | A 1 | .015 | - | - |
| Shoulder to Shoulder Width | E | .590 | - | .625 |
| Molded Package Width | E 1 | .485 | - | .580 |
| Overall Length | D | 1.980 | - | 2.095 |
| Tip to Seating Plane | L | .115 | - | .200 |
| Lead Thickness | c | .008 | - | .015 |
| Upper Lead Width | b 1 | .030 | - | .070 |
| Lower Lead Width | b | .014 | - | .023 |
| Overall Row Spacing § | eB | - | - | .700 |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

## 40-Lead Ultra Thin Plastic Quad Flat, No Lead Package (MV) - 5x5x0.5 mm Body [UQFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing C04-156A Sheet 1 of 2

40-Lead Ultra Thin Plastic Quad Flat, No Lead Package (MV) - 5x5x0.5 mm Body [UQFN]
$\begin{array}{ll}\text { Note: } & \begin{array}{l}\text { For the most current package drawings, please see the Microchip Packaging Specification located at } \\ \text { http://www.microchip.com/packaging }\end{array}\end{array}$

| Units |  | MILLIMETERS |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |  |  |
| Number of Pins | N | 40 |  |  |  |  |
| Pitch | e | 0.40 BSC |  |  |  |  |
| Overall Height | A | 0.45 | 0.50 | 0.55 |  |  |
| Standoff | A 1 | 0.00 | 0.02 | 0.05 |  |  |
| Contact Thickness | A 3 | 0.127 REF |  |  |  |  |
| Overall Width | E | 5.00 BSC |  |  |  |  |
| Exposed Pad Width | E 2 | 3.60 | 3.70 |  |  | 3.00 BSC |
| Overall Length | D |  |  |  |  |  |
| Exposed Pad Length | D 2 | 3.60 | 3.70 | 3.80 |  |  |
| Contact Width | b | 0.15 | 0.20 | 0.25 |  |  |
| Contact Length | L | 0.30 | 0.40 | 0.50 |  |  |
| Contact-to-Exposed Pad | K | 0.20 | - | - |  |  |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package is saw singulated.
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing C04-156A Sheet 2 of 2

## 40-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 5x5 mm Body [UQFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Contact Pitch | E | 0.40 BSC |  |  |
| Optional Center Pad Width | W2 |  |  | 3.80 |
| Optional Center Pad Length | T2 |  |  | 3.80 |
| Contact Pad Spacing | C1 |  | 5.00 |  |
| Contact Pad Spacing | C2 |  | 5.00 |  |
| Contact Pad Width (X40) | X1 |  |  | 0.20 |
| Contact Pad Length (X40) | Y1 |  |  | 0.75 |
| Distance Between Pads | G | 0.20 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2156B

## 44-Lead Plastic Quad Flat, No Lead Package (ML) - $8 \times 8$ mm Body [QFN or VQFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing C04-103D Sheet 1 of 2

## 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN or VQFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 44 |  |  |
| Pitch | e | 0.65 BSC |  |  |
| Overall Height | A | 0.80 | 0.90 | 1.00 |
| Standoff | A 1 | 0.00 | 0.02 | 0.05 |
| Terminal Thickness | A 3 | 0.20 REF |  |  |
| Overall Width | E | 8.00 BSC |  |  |
| Exposed Pad Width | E 2 | 6.25 | 6.45 | 6.60 |
| Overall Length | D | 8.00 BSC |  |  |
| Exposed Pad Length | D 2 | 6.25 | 6.45 | 6.60 |
| Terminal Width | b | 0.20 | 0.30 | 0.35 |
| Terminal Length | L | 0.30 | 0.40 | 0.50 |
| Terminal-to-Exposed-Pad | K | 0.20 | - | - |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package is saw singulated
3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing C04-103D Sheet 2 of 2

## 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN or VQFN]

## Note: For the most current package drawings, please see the Microchip Packaging Specification located at

 http://www.microchip.com/packaging

RECOMMENDED LAND PATTERN

| Units |  | MILLIMETERS |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  |  |  |  |  | MIN |  | NOM | MAX |
| Contact Pitch | E | 0.65 BSC |  |  |  |  |  |  |  |
| Optional Center Pad Width | X2 |  |  | 6.60 |  |  |  |  |  |
| Optional Center Pad Length | Y2 |  |  | 6.60 |  |  |  |  |  |
| Contact Pad Spacing | C1 |  | 8.00 |  |  |  |  |  |  |
| Contact Pad Spacing | C2 |  | 8.00 |  |  |  |  |  |  |
| Contact Pad Width (X44) | X1 |  |  | 0.35 |  |  |  |  |  |
| Contact Pad Length (X44) | Y1 |  |  | 0.85 |  |  |  |  |  |
| Contact Pad to Contact Pad (X40) | G1 | 0.30 |  |  |  |  |  |  |  |
| Contact Pad to Center Pad (X44) | G2 | 0.28 |  |  |  |  |  |  |  |
| Thermal Via Diameter | V |  | 0.33 |  |  |  |  |  |  |
| Thermal Via Pitch | EV |  | 1.20 |  |  |  |  |  |  |

## Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

## 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1.0 mm Body [TQFP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing C04-076C Sheet 1 of 2

## 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1.0 mm Body [TQFP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


SECTION A-A

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Leads | N | 44 |  |  |
| Lead Pitch | e | 0.80 BSC |  |  |
| Overall Height | A | - | - | 1.20 |
| Standoff | A 1 | 0.05 | - | 0.15 |
| Molded Package Thickness | A 2 | 0.95 | 1.00 | 1.05 |
| Overall Width | E | 12.00 BSC |  |  |
| Molded Package Width | E 1 | 10.00 BSC |  |  |
| Overall Length | D | 12.00 BSC |  |  |
| Molded Package Length | D 1 |  |  |  |
| Lead Width | b | 0.30 | 0.37 | 0.45 |
| Lead Thickness | C | 0.09 | - | 0.20 |
| Lead Length | L | 0.45 | 0.60 | 0.75 |
| Footprint | L 1 | 1.00 REF |  |  |
| Foot Angle | $\theta$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Exact shape of each corner is optional.
3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

## Note: For the most current package drawings, please see the Microchip Packaging Specification located at

 http://www.microchip.com/packaging

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  |  | MIN | NOM |
| MAX |  |  |  |  |
| Contact Pitch | E | 0.80 BSC |  |  |
| Contact Pad Spacing | C1 |  | 11.40 |  |
| Contact Pad Spacing | C2 |  | 11.40 |  |
| Contact Pad Width (X44) | X1 |  |  | 0.55 |
| Contact Pad Length (X44) | Y 1 |  |  | 1.50 |
| Distance Between Pads | G | 0.25 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2076B

## 41. Revision History

Revision A (9/2015): Initial Release.
Revision B (5/2016): Updated Example 11-6; Figures 37-1, 37-2, 37-5; Register 31-5; Sections 1.1.2, 21.4.1, 21.4.2, 22.1.3, 22.1.9, 22.1.10, 37.2; Tables 37-1, 37-2, 37-3, 37-7, 37-8, 37-9, 37-11, 37-13; Removed Register 5-3; Added long name bit/short name bits section 1.4 and updated bit names accordingly.

Revision C (9/2016): Updated Peripheral Module, Memory and Core features descriptions on cover page; Updated the PIC18(L)F2x/4xK40 Family Types table; Updated Examples 11-1, 11-3, 11-5 and 11-6; Figures 14-1 and 31-2; Registers 4-2, 4-5, 13-18 and 31-6; Sections 1.2, 4.4.1, 4.5, 4.5.4, 17.3, 17.5, 17.7, 18.1, 18.1.1, 18.1.1.1, 18.1.2, 18.1.6, 18.3, 18.4, 18.7, 19.0, 19.8.1, 20.0, 21.3 and 25.3; Tables 4-2, $37-2,37-3,37-5,37-13$ and 37-14.

Revision D (4/2017): Updated Cover page; Updated Example 13-1; Figures 6-1 and 11-11; Registers 3-6, 3-13, 19-1 and 26-9; Sections 1.1.2, 4.3, 13.8, 23.5, 26.5.1, 26.10, 31.1.2 and 31.1.6; Tables 4-1, 10-5, 37-11 and 37-15; New Timer2 Chapter; Removed Section 4.4.2 and 31.2.3; Added Section 23.5.1.

Revision E (10/2017) Updated Cover page; Data sheet format and content updated; Added characteristic graphs.

## The Microchip Web Site

Microchip provides online support via our web site at http://www.microchip.com/. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support - Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support - Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip - Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives


## Customer Change Notification Service

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at http://www.microchip.com/. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## Customer Support

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

## Product Identification System

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.


| Device: | PIC18(L)F26K40, PIC18(L)F45K40, PIC18(L)F46K40 |  |
| :---: | :---: | :---: |
| Tape \& Reel Option: | Blank | = Tube |
|  | T | = Tape \& Reel |
| Temperature Range: | 1 | $=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ (Industrial) |
|  | E | $=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (Extended) |
| Package: | ML | = 28-lead QFN 6x6mm |
|  | MV | = 28-lead UQFN $4 \times 4 \times 0.5 \mathrm{~mm}$ |
|  | So | = 28-lead SOIC |
|  | SP | = 28-lead Skinny Plastic DIP |
|  | SS | = 28-lead SSOP |
|  | MV | = 40-lead UQFN $5 \times 5 \times 0.5 \mathrm{~mm}$ |
|  | P | = 40-lead PDIP |
|  | PT | = 44-lead TQFP (Thin Quad Flatpack) |
|  | ML | $=44-\mathrm{lead}$ QFN $8 \times 8 \times 0.9 \mathrm{~mm}$ |

## Examples:

- PIC18F26K40-E/P 301: Extended temp., PDIP package, QTP pattern \#301.
- PIC18F26K40-E/SO = Extended temp., SOIC package.
- PIC18F26K40T-I/ML = Tape and reel, Industrial temp., QFN package.


## Note:

1. Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.
2. Small form-factor packaging options may be available. Please check http://www.microchip.com/ packaging for small-form factor package availability, or contact your local Sales Office.

## Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

## Legal Notice

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.
Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH \& Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.
© 2017, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.
ISBN: 978-1-5224-2301-0

## Quality Management System Certified by DNV

## ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC ${ }^{\circledR}$ MCUs and dsPIC ${ }^{\circledR}$ DSCs, KEELOQ ${ }^{\circledR}$ code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

## Worldwide Sales and Service

| AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE |
| :---: | :---: | :---: | :---: |
| Corporate Office 2355 West Chandler Blvd. <br> Chandler, AZ 85224-6199 <br> Tel: 480-792-7200 <br> Fax: 480-792-7277 <br> Technical Support: <br> http://www.microchip.com/ support <br> Web Address: <br> www.microchip.com <br> Atlanta <br> Duluth, GA <br> Tel: 678-957-9614 <br> Fax: 678-957-1455 <br> Austin, TX <br> Tel: 512-257-3370 <br> Boston <br> Westborough, MA <br> Tel: 774-760-0087 <br> Fax: 774-760-0088 <br> Chicago <br> Itasca, IL <br> Tel: 630-285-0071 <br> Fax: 630-285-0075 <br> Dallas <br> Addison, TX <br> Tel: 972-818-7423 <br> Fax: 972-818-2924 <br> Detroit <br> Novi, MI <br> Tel: 248-848-4000 <br> Houston, TX <br> Tel: 281-894-5983 <br> Indianapolis <br> Noblesville, IN <br> Tel: 317-773-8323 <br> Fax: 317-773-5453 <br> Tel: 317-536-2380 <br> Los Angeles <br> Mission Viejo, CA <br> Tel: 949-462-9523 <br> Fax: 949-462-9608 <br> Tel: 951-273-7800 <br> Raleigh, NC <br> Tel: 919-844-7510 <br> New York, NY <br> Tel: 631-435-6000 <br> San Jose, CA <br> Tel: 408-735-9110 <br> Tel: 408-436-4270 <br> Canada - Toronto <br> Tel: 905-695-1980 <br> Fax: 905-695-2078 | Australia - Sydney <br> Tel: 61-2-9868-6733 <br> China - Beijing <br> Tel: 86-10-8569-7000 <br> China - Chengdu <br> Tel: 86-28-8665-5511 <br> China - Chongqing <br> Tel: 86-23-8980-9588 <br> China - Dongguan <br> Tel: 86-769-8702-9880 <br> China - Guangzhou <br> Tel: 86-20-8755-8029 <br> China - Hangzhou <br> Tel: 86-571-8792-8115 <br> China - Hong Kong SAR <br> Tel: 852-2943-5100 <br> China - Nanjing <br> Tel: 86-25-8473-2460 <br> China - Qingdao <br> Tel: 86-532-8502-7355 <br> China - Shanghai <br> Tel: 86-21-3326-8000 <br> China - Shenyang <br> Tel: 86-24-2334-2829 <br> China - Shenzhen <br> Tel: 86-755-8864-2200 <br> China - Suzhou <br> Tel: 86-186-6233-1526 <br> China - Wuhan <br> Tel: 86-27-5980-5300 <br> China - Xian <br> Tel: 86-29-8833-7252 <br> China - Xiamen <br> Tel: 86-592-2388138 <br> China - Zhuhai <br> Tel: 86-756-3210040 | India - Bangalore <br> Tel: 91-80-3090-4444 <br> India - New Delhi <br> Tel: 91-11-4160-8631 <br> India - Pune <br> Tel: 91-20-4121-0141 <br> Japan - Osaka <br> Tel: 81-6-6152-7160 <br> Japan - Tokyo <br> Tel: 81-3-6880-3770 <br> Korea - Daegu <br> Tel: 82-53-744-4301 <br> Korea - Seoul <br> Tel: 82-2-554-7200 <br> Malaysia - Kuala Lumpur <br> Tel: 60-3-7651-7906 <br> Malaysia - Penang <br> Tel: 60-4-227-8870 <br> Philippines - Manila <br> Tel: 63-2-634-9065 <br> Singapore <br> Tel: 65-6334-8870 <br> Taiwan - Hsin Chu <br> Tel: 886-3-577-8366 <br> Taiwan - Kaohsiung <br> Tel: 886-7-213-7830 <br> Taiwan - Taipei <br> Tel: 886-2-2508-8600 <br> Thailand - Bangkok <br> Tel: 66-2-694-1351 <br> Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 | Austria - Wels <br> Tel: 43-7242-2244-39 <br> Fax: 43-7242-2244-393 <br> Denmark - Copenhagen <br> Tel: 45-4450-2828 <br> Fax: 45-4485-2829 <br> Finland - Espoo <br> Tel: 358-9-4520-820 <br> France - Paris <br> Tel: 33-1-69-53-63-20 <br> Fax: 33-1-69-30-90-79 <br> Germany - Garching <br> Tel: 49-8931-9700 <br> Germany - Haan <br> Tel: 49-2129-3766400 <br> Germany - Heilbronn <br> Tel: 49-7131-67-3636 <br> Germany - Karlsruhe <br> Tel: 49-721-625370 <br> Germany - Munich <br> Tel: 49-89-627-144-0 <br> Fax: 49-89-627-144-44 <br> Germany - Rosenheim <br> Tel: 49-8031-354-560 <br> Israel - Ra'anana <br> Tel: 972-9-744-7705 <br> Italy - Milan <br> Tel: 39-0331-742611 <br> Fax: 39-0331-466781 <br> Italy - Padova <br> Tel: 39-049-7625286 <br> Netherlands - Drunen <br> Tel: 31-416-690399 <br> Fax: 31-416-690340 <br> Norway - Trondheim <br> Tel: 47-7289-7561 <br> Poland - Warsaw <br> Tel: 48-22-3325737 <br> Romania - Bucharest <br> Tel: 40-21-407-87-50 <br> Spain - Madrid <br> Tel: 34-91-708-08-90 <br> Fax: 34-91-708-08-91 <br> Sweden - Gothenberg <br> Tel: 46-31-704-60-40 <br> Sweden - Stockholm <br> Tel: 46-8-5090-4654 <br> UK - Wokingham <br> Tel: 44-118-921-5800 <br> Fax: 44-118-921-5820 |


[^0]:    *     - These parameters are characterized but not tested.

