# Product Change Notification / SYST-08OAYW733 Date: 09-Feb-2022 # **Product Category:** 16-Bit - Microcontrollers and Digital Signal Controllers # **PCN Type:** **Document Change** # **Notification Subject:** ERRATA - PIC24FJ256GB110 Family Silicon/Data Sheet Errata Document Revision # **Affected CPNs:** SYST-08OAYW733\_Affected\_CPN\_02092022.pdf SYST-08OAYW733\_Affected\_CPN\_02092022.csv # **Notification Text:** SYST-08OAYW733 Microchip has released a new Product Documents for the PIC24FJ256GB110 Family Silicon/Data Sheet Errata of devices. If you are using one of these devices please read the document located at PIC24FJ256GB110 Family Silicon/Data Sheet Errata. ERRATA - PIC24FJ128GC0XX Family Silicon Errata and Data Sheet Clarification Errata Document Revision **Notification Status: Final** # **Description of Change:** 1) Added data sheet clarification issues 8 (Universal Serial Bus with On-The-Go Support (USB OTG)), 9 (Universal Serial Bus with On-The-Go Support (USB OTG)), 10 (Electrical Characteristics), 11 (Inter-integrated Circuit (I2C)) and 12 (Special Features). 2) The USB OTG, SPI and I2C standards use the terminology "Master" and "Slave". The equivalent Microchip terminology used in this document is "Host" and "Client", respectively. Impacts to Data Sheet: None Reason for Change: To Improve Productivity **Change Implementation Status:** Complete **Date Document Changes Effective:** 09 Feb 2022 **NOTE:** Please be advised that this is a change to the document only the product has not been changed. Markings to Distinguish Revised from Unrevised Devices: N/A # **Attachments:** PIC24FJ256GB110 Family Silicon/ Data Sheet Errata Please contact your local Microchip sales office with questions or concerns regarding this notification. ## **Terms and Conditions:** If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN</u> home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section. If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections. # Affected Catalog Part Numbers (CPN) PIC24FJ128GB106-I/MR PIC24FJ128GB106-I/PT PIC24FJ128GB106T-I/MR PIC24FJ128GB106T-I/PT PIC24FJ128GB106T-I/PT031 PIC24FJ128GB106T-I/PT032 PIC24FJ128GB108-I/PT PIC24FJ128GB110-I/PF PIC24FJ128GB110-I/PT PIC24FJ192GB106-I/MR PIC24FJ192GB106-I/PT PIC24FJ192GB106T-I/PTV02 PIC24FJ192GB108-I/PT PIC24FJ192GB110-I/PF PIC24FJ192GB110-I/PT PIC24FJ256GB106-I/MR PIC24FJ256GB106-I/PT PIC24FJ256GB106T-I/MR PIC24FJ256GB106T-I/PT PIC24FJ256GB108-I/PT PIC24FJ256GB108T-I/PT PIC24FJ256GB110-I/PF PIC24FJ256GB110-I/PT PIC24FJ256GB110-I/PTREL PIC24FJ256GB110T-I/PF PIC24FJ256GB110T-I/PT PIC24FJ64GB106-I/MR PIC24FJ64GB106-I/PT PIC24FJ64GB106T-I/PT PIC24FJ64GB108-I/PT PIC24FJ64GB108T-I/PT PIC24FJ64GB110-I/PF PIC24FJ64GB110-I/PT # PIC24FJ256GB110 Family Silicon Errata and Data Sheet Clarification The PIC24FJ256GB110 family devices that you have received conform functionally to the current Device Data Sheet (DS39897**C**), except for the anomalies described in this document. The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2. The errata described in this document will be addressed in future revisions of the PIC24FJ256GB110 family silicon. Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A6). Data Sheet Clarifications and corrections start on page 14, following the discussion of silicon issues. The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com). For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit™ 3: - 1. Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/debugger or to the PICkit 3. - 2. From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box. - Select the MPLAB IDE hardware too (Debugger>Select Tool). - Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the Output window. **Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance. The DEVREV values for the various PIC24FJ256GB110 family silicon revisions are shown in Table 1. TABLE 1: SILICON DEVREV VALUES | Part Number | Device<br>ID <sup>(1)</sup> | Revision ID for<br>Silicon Revision <sup>(2)</sup> | | | Part Number | Device<br>ID <sup>(1)</sup> | | vision ID for<br>on Revision <sup>(2)</sup> | | |-----------------|-----------------------------|----------------------------------------------------|------|------|-----------------|-----------------------------|------|---------------------------------------------|------| | | יטו , | А3 | A5 | A6 | | י יטו | А3 | A5 | A6 | | PIC24FJ256GB110 | 101Fh | | | | PIC24FJ128GB108 | 100Bh | | | | | PIC24FJ192GB110 | 1017h | | | | PIC24FJ64GB108 | 1003h | | | | | PIC24FJ128GB110 | 100Fh | 01h | 03h | 04h | PIC24FJ256GB106 | 1019h | 01h | 03h | 04h | | PIC24FJ64GB110 | 1007h | UIII | USII | 0411 | PIC24FJ192GB106 | 1011h | OIII | USII | 0411 | | PIC24FJ256GB108 | 101Bh | | | | PIC24FJ128GB106 | 1009h | | | | | PIC24FJ192GB108 | 1013h | | | | PIC24FJ64GB106 | 1001h | | | | - Note 1: The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of configuration memory space. They are shown in hexadecimal in the format, "DEVID DEVREV". - **2:** Refer to the "PIC24FJXXXGA0XX Flash Programming Specification" (DS39768) for detailed information on Device and Revision IDs for your specific device. TABLE 2: SILICON ISSUE SUMMARY | Module | Feature | Item<br>Number | Issue Summary | Re | Affecte | d<br>s <sup>(1)</sup> | |-----------------------------------------|-------------------------|----------------|----------------------------------------------------------------------|----|---------|-----------------------| | | | Number | | А3 | A5 | A6 | | Core (RAM<br>Operation) | RAM Operation | 1. | Repeated register operations entering Doze mode. | Х | Х | Х | | Core (BOR) | BOR | 2. | Spontaneous BOR with analog or USB peripherals. | Χ | | | | JTAG (Device<br>Programming) | Device<br>Programming | 3. | Programming lockout during JTAG programming. | Х | Х | Х | | UART | _ | 4. | Framing issues when using two Stop bits. | Χ | | | | I/O (PORTB) | PORTB | 5. | RB5 remains in high-impedance in Open-Drain mode. | Χ | | | | SPI (Host Mode) | Host mode | 6. | SPIxIF and SPIRBF may be set early in some instances. | Χ | | | | CTMU | _ | 7. | Trigger to IC or OC modules may not work. | Х | | | | USB | _ | 8. | Issue with Host mode, low-speed operation. | Χ | Χ | Х | | USB (Vusb<br>Regulator) | Vusa Regulator | 9. | Does not regulate to 3.3V. | | Х | Х | | USB | _ | 10. | CRC errors while using external transceiver. | | Χ | Х | | USB | _ | 11. | ACTIVIF flag functions only during Sleep. | | Х | Х | | UART (UERIF<br>Interrupt) | UERIF<br>Interrupt | 12. | Interrupt may not function with multiple errors. | Х | | | | UART (FIFO<br>Error Flags) | FIFO Error | 13. | PERR and FERR flags may be incorrect in certain cases. | Х | | | | UART (IrDA <sup>®</sup> ) | IrDA <sup>®</sup> | 14. | Payload error in 8-bit mode. | | | | | UART (IrDA) | IrDA | 15. | Framing error in 9-bit mode. | | | | | UART (IrDA) | IrDA | 16. | Payload errors in 8-bit mode. | | | | | , , | Host mode | 17. | Host module may Acknowledge its own transmission as a Client. | X | | | | I <sup>2</sup> C Module<br>(Slave Mode) | Slave mode | 18. | Module may not respond correctly to reserved addresses. | Х | | | | Memory (Program<br>Space Visibility) | PSV | 19. | False address error traps. | Х | | | | ICSP™ | _ | 20. | PGEC3/PGED3 not functional. | Х | | | | Core (Instruction Set) | Instruction Set | 21. | Issue with Read-After-Write stalls in REPEAT loops. | Х | Х | Х | | RTCC | _ | 22. | Unexpected decrements of Alarm Repeat Counter. | Х | | | | SPI (Enhanced<br>Buffer Modes) | Enhanced<br>Buffer mode | 23. | Issue with early full buffer interrupt. | Х | | | | A/D Converter | _ | 24. | Disabled voltage references during Debug mode (64-pin devices only). | Х | | | | SPI (Enhanced<br>Buffer Mode) | Enhanced<br>Buffer mode | 25. | Issue with SRMPT bit becoming set early in certain cases. | Х | | | | Core (Code<br>Protection) | Code-Protect | 26. | GCP disables write access to interrupt vectors. | Х | | | | CTMU (A/D<br>Trigger) | A/D Trigger | 27. | Automatic conversion may not function. | Х | | | | Oscillator (LPRC) | LPRC | 28. | Failure to restart following BOR events. | Х | | | | Oscillator<br>(Two-Speed<br>Start-up) | Two-Speed<br>Start-up | 29. | Feature is not functional. | X | Х | Х | | Output Compare | _ | 30. | Single missed compare events under certain conditions. | Х | | | | Interrupts (INTx) | INTx | 31. | External interrupts missed when writing to INTCON2. | Х | Х | Х | | A/D Converter | _ | 32. | Module continues to draw current when disabled. | X | X | X | | Oscillator | _ | 33. | POSCEN bit does not work with Primary + PLL modes. | X | X | X | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. TABLE 2: SILICON ISSUE SUMMARY (CONTINUED) | Module | Feature | ltem Issue Summary | | Affected<br>Revisions <sup>(1</sup> | | <del></del> | |-----------------------------|--------------------------|--------------------|-------------------------------------------------------------------------------|-------------------------------------|-----------|-------------| | | | Number | | А3 | <b>A5</b> | A6 | | Output Compare (Interrupt) | Interrupt | 34. | Interrupt flag may precede the output pin change under certain circumstances. | Х | Х | Х | | CTMU | _ | 35. | Disabling module affects band gap. | Х | Х | Х | | UART | Transmit | 36. | A TX interrupt may occur before the data transmission is complete. | Х | Х | Х | | USB (Device<br>Mode) | Device Mode | 37. | EPSTALL bit behavior differs from previous documentation. | Х | Х | Х | | USB (Device and Host Modes) | Device and Host<br>Modes | 38. | ACTVIF wake-up behavior differs from previous documentation. | Х | Х | Х | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. ### Silicon Errata Issues Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A6). # 1. Module: Core (RAM Operation) If a RAM read is performed on the instruction immediately prior to enabling Doze mode, an extra read event may occur when Doze mode is enabled. This has no effect on most SFRs and on user RAM space. However, this could cause registers, which also perform some action on a read (such as auto-incrementing a pointer or removing data from a FIFO buffer), to repeat that action, possibly resulting in lost data or unexpected operation. ### Work around Avoid reading registers which perform a secondary action (e.g., UARTx and SPIx's FIFO buffers, and the RTCVAL registers) immediately prior to entering Doze mode. If this cannot be avoided, execute a ${\tt NOP}$ instruction before entering Doze mode. # **Affected Silicon Revisions** | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Χ | Х | Х | | | | # 2. Module: Core (BOR) When the on-chip regulator is enabled (ENVREG tied to VDD), a BOR event may spontaneously occur under the following circumstances: - VDD is less than 2.5V, and either: - the internal band gap reference is being used as a reference with the A/D Converter (AD1PCFG2[1] or [0] = 1) or comparators (CMxCON[1:0] = 11); or - the CTMU or the USB module is enabled. ### Work around Limit the following activities to only those times when the on-chip regulator is not in Tracking mode (LVDIF (IFS4[8]) = 0): - · Enabling the USB or CTMU modules - Selecting the internal band gap as a reference for the A/D Converter or the comparators ### **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Χ | Χ | Χ | | | | # 3. Module: JTAG (Device Programming) The JTAGEN Configuration bit can be programmed to '0' while using the JTAG interface for device programming. This may cause a situation where JTAG programming can lock itself out of being able to program the device. ## Work around None. ## **Affected Silicon Revisions** | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Χ | Х | Х | | | | ### 4 Module: UART When the UARTx is operating using two Stop bits (STSEL = 1), it may sample the first Stop bit instead of the second one. If the device being communicated with is one using one Stop bit in its communications, this may lead to framing errors. ### Work around None ### **Affected Silicon Revisions** | А3 | <b>A</b> 5 | <b>A6</b> | | | | |----|------------|-----------|--|--|--| | Χ | | | | | | ## 5. Module: I/O (PORTB) When RB5 is configured as an open-drain output, it remains in a High-Impedance state. The settings of LATB5 and TRISB5 have no effect on the pin's state. ### Work around If open-drain operation is not required, configure RB5 as a regular I/O (ODCB[5] = 0). If open-drain operation is required, there are two options: - Select a different I/O pin for the open-drain function - Place an external transistor on the pin and configure the pin as a regular I/O | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Χ | | | | | | # 6. Module: SPI (Host Mode) In Host mode, both the SPIx Interrupt Flag (SPIxIF) and the SPIRBF bit (SPIxSTAT[0]) may become set one-half clock cycle early, instead of on the clock edge. This occurs only under the following circumstances: - Enhanced Buffer mode is disabled (SPIBEN = 0) - The module is configured for serial data output changes on transition from clock active to clock Idle state (CKE = 1) If the application is using the interrupt flag to determine when data to be transmitted are written to the transmit buffer, the data currently in the buffer may be overwritten. ## Work around Before writing to the SPIx buffer, check the SCKx pin to determine if the last clock edge has passed. Example 1 (below) demonstrates a method for doing this. In this example, pin RD1 functions as the SPIx clock, SCKx, which is configured as Idle low. ### **Affected Silicon Revisions** | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Х | | | | | | ### 7. Module: CTMU When the CTMU module is selected as the trigger source (SYNCSEL[4:0] = 11000), the output compare or input capture module triggers may not work. ### Work around Manually trigger the output compare and/or input capture modules after a CTMU event is received. Be certain to compensate for any time latency required by manually triggering the module. ### **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | | | | | | #### 8. Module: USB While operating in Host mode and attached to a low-speed device through a full-speed USB hub, the PRE signal may not be generated correctly. This will result in not being able to communicate correctly with the low-speed device. ### Work around Connect low-speed devices directly to the application and not through a USB hub. ## **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | # 9. Module: USB (Vusb Regulator) The USB internal voltage regulator does not regulate to 3.3V. The USB internal voltage regulator is an optional feature and is not required for USB operation or compliance. ### Work around Disable the USB voltage regulator (DISUVREG Configuration bit set to '1') and supply 3.0V to 3.6V from an external source to the VUSB pin. ### **Affected Silicon Revisions** | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Χ | Χ | Χ | | | | # 10. Module: USB When the module is configured to use an external transceiver, the CRC5 value of some packets may be incorrect. # Work around Use the module's internal transceiver. ### Affected Silicon Revisions | | А3 | <b>A5</b> | A6 | | | | |---|----|-----------|----|--|--|--| | ĺ | Χ | Χ | Χ | | | | ## **EXAMPLE 1: CHECKING THE STATE OF SPIXIF AGAINST THE SPIX CLOCK** ### 11. Module: USB The Bus Activity Interrupt Flag, ACTVIF, is active only while the device is in Sleep mode. It will not become set when the microcontroller is in a Run mode. ### Work around The type of work around depends on the type of application that the microcontroller is being used for For Self-Powered Peripherals: After receiving a Suspend command from the PC, do NOT suspend or disable the USB module. In addition, do not switch to a clock configuration that is incompatible with USB operation (refer to the device data sheet for USB compatible clock settings). **For Bus Powered Peripherals:** After receiving a Suspend command from the PC (IDLEIF Interrupt Flag = 1): - Suspend the USB module (U1PWRC[1] = 1) - Globally enable USB interrupts (IEC5[6] = 1) - Specifically enable the bus activity interrupt (U1OTGIE[4] = 1) - Place the microcontroller into Sleep mode as soon as possible ### For Embedded Host Devices: - Issue a Suspend command to the peripheral device - Suspend the USB module (U1PWRC[1] = 1) - Globally enable USB interrupts (IEC5[6] = 1) - Place the microcontroller into Sleep mode as soon as possible As an alternate procedure, do NOT suspend or disable the USB module and do not switch to a clock configuration that is incompatible with USB operation. # **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Χ | Х | Х | | | | ## 12. Module: UART (UERIF Interrupt) The UARTx error interrupt may not occur, or occur at an incorrect time, if multiple errors occur during a short period of time. ### Work around Read the error flags in the UxSTA register whenever a byte is received to verify the error status. In most cases, these bits will be correct, even if the UARTx error interrupt fails to occur. For possible exceptions, refer to Errata # 13. ### **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Х | | | | | | # 13. Module: UART (FIFO Error Flags) Under certain circumstances, the PERR and FERR error bits may not be correct for all bytes in the receive FIFO. This has only been observed when both of the following conditions are met: - The UARTx receive interrupt is set to occur when the FIFO is full or <sup>3</sup>/<sub>4</sub> full (UxSTA[7:6] = 1x) - · More than two bytes with an error are received In these cases, only the first two bytes with a parity or framing error will have the corresponding bits indicate correctly. The error bits will not be set after this. ### Work around None ### **Affected Silicon Revisions** | , | А3 | A5 | A6 | | | | |---|----|----|----|--|--|--| | | Χ | | | | | | # 14. Module: UART (IrDA®) When the UARTx is operating in 8-bit mode (PDSEL[1:0] = 0x) and using the IrDA endec (IREN = 1), the module incorrectly transmits a data payload of 80h as 00h. ### Work around None. | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Χ | | | | | | # 15. Module: UART (IrDA) When the UARTx is operating in 8-bit mode (PDSEL[1:0] = 0x) and using the IrDA endec (IREN = 1), a framing error may occur when transmitting a data payload of 00h. # Work around: None. # **Affected Silicon Revisions** | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Х | | | | | | # 16. Module: UART (IrDA) When the UARTx is operating in 9-bit mode (PDSEL[1:0] = $1 \times$ ) and using the IrDA endec (IREN = 1), the module will incorrectly transmit ten bits when transmitting data payloads of 00h or 80h. ### Work around: None. ## **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Х | | | | | | # 17. Module: I<sup>2</sup>C Module (Host Mode) Under certain circumstances, a module operating in Host mode may Acknowledge its own command addressed to a Client device. This happens when the following occurs: - 10-Bit Addressing mode is used (A10M = 1) - The I<sup>2</sup>C Host has the same two upper address bits (I2CADD[9:8]) as the addressed Client module In these cases, the Host also Acknowledges the Address command and generates an erroneous $I^2C$ Client interrupt, as well as the $I^2C$ Host interrupt. # Work around Several options are available: When using 10-Bit Addressing mode, make certain that the Host and Client devices do not share the same two MSbs of their addresses. If this cannot be avoided: - Clear the A10M bit (I2CxCON[10] = 0) prior to performing a Host mode transmit - Read the ADD10 bit (I2CxSTAT[8]) to check for a full 10-bit match whenever a Client I<sup>2</sup>C interrupt occurs on the Host module ### **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Χ | | | | | | # 18. Module: I<sup>2</sup>C Module (Slave Mode) Under certain circumstances, a module operating in Slave mode, may not respond correctly to some of the special addresses reserved by the I<sup>2</sup>C protocol. This happens when the following occurs: - 10-Bit Addressing mode is used (A10M = 1) - Bits A[7:1] of the Client address (I2CADD[7:1]) fall into the range of the reserved 7-bit address ranges: '1111xxx' or '0000xxx' In these cases, the Slave module Acknowledges the command and triggers an I<sup>2</sup>C Client interrupt; it does *not* copy the data into the I2CxRCV register or set the RBF bit. ### Work around Do not set bits A[7:1] of the module's Client address equal to '1111xxx' or '0000xxx'. | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | | | | | | # 19. Module: Memory (Program Space Visibility) When accessing data in the PSV area of data RAM, it is possible to generate a false address error trap condition by reading data located precisely at the lower address boundary (8000h). If data are read using an instruction with an auto-decrement, the resulting RAM address will be below the PSV boundary (i.e., at 7FFEh); this will result in an address error trap. This false address error can also occur if a 32-bit MoV instruction is used to read the data at location, 8000h. ## Work around Do not use the first location of the PSV page (address 8000h). The MPLAB C Compiler (v3.11 or later) supports the option, "-merrata=psv\_trap", to prevent it from generating code that would cause this erratum. # **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | X | | | | | | ## 20. Module: ICSP™ The ICSP/ICD port pair, PGEC3/PGED3 (RB5/RB4), cannot be used to read or program the device. ### Work around Use either PGEC2/PGED2 or PGEC1/PGED1. # **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Х | | | | | | ### 21. Module: Core (Instruction Set) If an instruction producing a Read-After-Write Stall condition is executed inside a REPEAT loop, the instruction will be executed fewer times than was intended. For example, this loop: repeat #0xf inc [w1],[++w1] will execute less than 15 times. # Work around Avoid using REPEAT to repetitively execute instructions that create a Stall condition. Instead, use a software loop using conditional branches. The MPLAB C Compiler will not generate REPEAT loops that cause this erratum. ### **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 22. Module: RTCC Under certain circumstances, the value of the Alarm Repeat Counter (ALCFGRPT[7:0]) may be unexpectedly decremented. This happens only when a byte write to the upper byte of ALCFGRPT is performed in the interval between a device POR/BOR and the first edge from the RTCC clock source. ### Work around Do not perform byte writes on ALCFGRPT, particularly the upper byte. Alternatively, wait until one period of the SOSC has completed before performing byte writes to ALCFGRPT. | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | X | | | | | | # 23. Module: SPI (Enhanced Buffer Modes) If the SPIx event interrupt is configured to occur when the enhanced FIFO buffer is full (SISEL[2:0] = 111), the interrupt may actually occur when the 7th byte is written to the buffer, instead of the 8th byte. The other enhanced buffer interrupts function as previously described. ### Work around Do not use the Full Buffer Interrupt mode. The SPITBF bit (SPIxSTAT[1]) reliably indicates when the enhanced FIFO buffer is full and can be polled instead of using the Full Buffer Interrupt mode. ### **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Х | | | | | | ## 24. Module: A/D Converter When using PGEC1 and PGED1 to debug an application on any 64-pin devices in this family, all voltage references will be disabled. This includes VREF+, VREF-, AVDD and AVSS. Any A/D conversion will always equal 0x3FF. Note: This issue only applies to 64-pin devices in this family (PIC24FJ256GB106, PIC24FJ192GB106, and PIC24FJ64GB106). ### Work around Use PGEC2 and PGED2 to debug any A/D functionality. ### **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | | | | | | ## 25. Module: SPI (Enhanced Buffer Mode) In Enhanced Host mode, the SRMPT bit (SPIxSTAT[7]) may erroneously become set for several clock cycles in the middle of a FIFO transfer, indicating that the shift register is empty when it is not. This happens when both SPIx clock prescalers are set to values other than their maximum (SPIxCON[4:2] $\neq$ 000 and SPIxCON[1:0] $\neq$ 00). ### Work around Set SISEL[2:0] (SPIxSTAT[4:2]) to '101'. This configures the module to generate an SPIx event interrupt whenever the last bit is shifted out of the shift register. When the SPIxIF flag becomes set, the shift register is empty. ## **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Х | | | | | | ### 26. Module: Core (Code Protection) When General Segment code protection has been enabled (GCP Configuration bit is programmed), applications are unable to write to the first 512 bytes of the program memory space (0000h through 0200h). In applications that may require the interrupt vectors to be changed during run time, such as bootloaders, modifications to the Interrupt Vector Tables (IVT) will not be possible. #### Work around Create two new Interrupt Vector Tables, one each for the IVT and AIVT, in an area of program space beyond the affected region. Map the addresses in the old vector tables to the new tables. These new tables can then be modified as needed to the actual addresses of the ISRs. ### Affected Silicon Revisions | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | | | | | | # 27. Module: CTMU (A/D Trigger) The CTMU may not trigger an automatic A/D conversion after the current source is turned off. This happens even when the A/D Trigger Control bit, CTTRIG (CTMUCON[8]), has been set. ### Work around Perform a manual A/D conversion by clearing the SAMP bit (AD1CON1[1]) immediately after the CTMU current source has been stopped. | А3 | A5 | <b>A6</b> | | | | |----|----|-----------|--|--|--| | Χ | | | | | | # 28. Module: Oscillator (LPRC) The LPRC may not automatically restart following BOR events (i.e., when supply voltage sags to between the BOR and POR thresholds, then returns to above the BOR level). When this happens, systems that use the LPRC clock may not work. This includes the PLL, Two-Speed Start-up, Fail-Safe Clock Monitor and the WDT. ### Work around For PLL issues: select a Non-PLL Clock mode as the initial start-up mode, using the FNOSC Configuration bits (CW2[10:8]). After the application has initialized, switch to a PLL Clock mode in software using the NOSCx bits (OSCCON[10:8]). Allow 10 µs to elapse between application start-up and a software clock switch. For WDT issues: disable the WDT by programming the FWDTEN bit (CW1[7]). After the application has initialized, enable the WDT in software by setting the SWDTEN bit (RCON[5]). Allow 10 µs to elapse between application start-up and setting SWDTEN. ## **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Χ | | | | | | # 29. Module: Oscillator (Two-Speed Start-up) Two-Speed Start-up is not functional. Leaving the IESO Configuration bit in its default state (Two-Speed Start-up enabled) may result in unpredictable operation. ### Work around None. Always program the IESO Configuration bit to disable this feature (CW2[15] = 0). ### **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Χ | Χ | Χ | | | | ## 30. Module: Output Compare In PWM mode, the output compare module may miss a compare event when the current Duty Cycle register (OCxRS) value is 0000h (0% duty cycle) and the OCxRS register is updated with a value of 0001h. The compare event is only missed the first time a value of 0001h is written to OCxRS and the PWM output remains low for one PWM period. Subsequent PWM high and low times occur as expected. ### Work around If the current OCxRS register value is 0000h, avoid writing a value of 0001h to OCxRS. Instead, write a value of 0002h. In this case, however, the duty cycle will be slightly different from the desired value. ### **Affected Silicon Revisions** | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Χ | Х | Х | | | | # 31. Module: Interrupts (INTx) Writing to the INTCON2 register may cause an external interrupt event (inputs on INT0 through INT4) to be missed. This only happens when the interrupt event and the write event occur during the same clock cycle. ### Work around If this cannot be avoided, write the data intended for INTCON2 to any other register in the interrupt block of the SFR (addresses 0080h to 00E0h); then write the data to INTCON2. Be certain to write the data to a register not being actively used by the application, or to any of the Interrupt Flag registers, in order to avoid spurious interrupts. For example, if the interrupts controlled by IEC5 are not being used in the application, the code sequence would be: ``` IEC5 = 0 \times 1E; INTCON2 = 0 \times 1E; IEC5 = 0; ``` It is the user's responsibility to determine an appropriate register for the particular application. | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Χ | Χ | Χ | | | | ### 32. Module: A/D Converter Once the A/D module is enabled (AD1CON1[15] = 1), it may continue to draw extra current, even if the module is later disabled (AD1CON1[15] = 0). ### Work around In addition to disabling the module through the ADON bit, set the corresponding PMD bit (ADC1MD, PMD1[0]) to power it down completely. Disabling the A/D module through the PMD register also disables the AD1PCFG registers, which in turn, affects the state of any port pins with analog inputs. Users should consider the effect on I/O ports and other digital peripherals on those ports when ADC1MD is used for power conservation. ### **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | Χ | Х | | | | ## 33. Module: Oscillator The POSCEN bit (OSCCON[2]) has no effect when a Primary Oscillator with PLL mode is selected (COSC[2:0] = 011). If XTPLL, HSPLL or ECPLL Oscillator mode is selected, and the device enters Sleep mode, the Primary Oscillator will be disabled, regardless of the state of the POSCEN bit. XT, HS and EC Oscillator modes (without the PLL) will continue to operate as expected. ### Work around None. # **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Х | Х | Χ | | | | # 34. Module: Output Compare (Interrupt) Under certain circumstances, an Output Compare match may cause the interrupt flag (OCxIF) to become set prior to the Change-of-State (COS) of the OCx pin. This has been observed when all of the following are true: - the module is in One-Shot mode (OCM[2:0] = 001, 010 or 100); - one of the timer modules is being used as the time base; and - a timer prescaler other than 1:1 is selected. If the module is reinitialized by clearing OCM[2:0] after the One-Shot compare, the OCx pin may not be driven as expected. ### Work around After OCxIF is set, allow an interval (in CPU cycles) of at least twice the prescaler factor to elapse before clearing OCM[2:0]. For example, for a prescaler value of 1:8, allow 16 CPU cycles to elapse after the interrupt. ### Affected Silicon Revisions | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Χ | Х | Х | | | | ### 35. Module: CTMU Using the CTMUMD bit (PMD4[2]) to selectively power down the module may reduce the accuracy of the internal Band Gap Reference (VBG). In those cases where VBG is used as a reference for other analog modules, the accuracy of measurements or comparisons may be affected. ### Work around If the A/D Converter or comparators are being used with VBG selected as a reference, do not set the CTMUMD bit. | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 36. Module: UART When using UTXISEL[1:0] = 01 (interrupt when last character is shifted out of the Transmit Shift Register), and the final character is being shifted out through the Transmit Shift Register, the TX interrupt may occur before the final bit is shifted out. ## Work around If it is critical that the interrupt processing occurs only when all transmit operations are complete, then after which, the following work around can be implemented: Hold off the interrupt routine processing by adding a loop at the beginning of the routine that polls the Transmit Shift Register empty bit, as shown in Example 2. ### **Affected Silicon Revisions** | А3 | A5 | A6 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ## 37. Module: USB (Device Mode) In previous literature for this module, the EPSTALL bits (U1EPn[1]) are described as being only stall status indicator bits in Device mode. In actual implementation, the EPSTALL bits function as both status and control bits. If the EPSTALL bit for endpoint 'n' is set (either by the SIE hardware or manually in firmware), both the IN and OUT endpoints, associated with the endpoint, will send STALL packets when the endpoint's UOWN bit (BDnSTAT[15]) is also set. ### Work around <u>For Host Applications:</u> No work around is needed as Hosts do not send STALL packets. For Device Mode Applications: When it is necessary to stop sending STALL packets on an endpoint, clear the endpoint's respective BSTALL (BDnSTAT[10]) and EPSTALL bits. If the application firmware was developed based on one of the examples in the Microchip USB framework, this is already the default behavior of the USB stack firmware (except Version 2.8); no further work around is normally needed. If a Device mode application was based upon Version 2.8 of the USB framework, and the application uses STALL packets on any of the application endpoints (1-15), it is suggested to update the application to the latest version. ## **Affected Silicon Revisions** | А3 | <b>A5</b> | A6 | | | | |----|-----------|----|--|--|--| | Χ | Χ | Х | | | | ### **EXAMPLE 2: DELAYING THE ISR BY POLLING THE TRMT BIT** # 38. Module: USB (Device and Host Modes) In previous literature for this module, the ACTVIF interrupt flag (U1OTGIR[4]) is described as being asserted, based on state changes detected on D+, D- or VBUS, when the microcontroller is in Sleep mode. In actual implementation, state changes on the RF3/USBID pin also cause the ACTVIF flag to be asserted. As a result, logic input level changes on RF3/USBID may cause ACTVIF to be asserted, even in non-OTG applications that do not use the USBID function. This may cause the microcontroller to wake-up unexpectedly. ## Work around For On-The-Go (OTG) Based Applications: No work around is needed. For non-OTG Device, Host or Dual Role Applications: If ACTVIF is used as a wake-up source, it is recommended that the application be designed so that RF3/USBID does not see any changes while the microcontroller is in a power-saving mode. If RF3/USBID is not needed in the application, it is recommended to configure it as a digital output. If the RF3/USBID pin is configured as a digital input, ensure that the signal provider does not change the pin state while ACTVIF is enabled as a wake-up source. If the pin is used as a general purpose input, which can change while in the USB Suspend state, check the IDIF flag (U1OTGIR[7]) after waking up from an ACTVIF event to determine if the wake-up event was caused by a state change on RF3/USBID. | А3 | <b>A</b> 5 | A6 | | | | |----|------------|----|--|--|--| | Х | Х | Х | | | | ### **Data Sheet Clarifications** The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS39897**C**): **Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity. # Module: Guidelines for Getting Started with 16-Bit Microcontrollers Section 2.4 Voltage Regulator Pins (ENVREG/DISVREG and Vcap/Vddcore) has been replaced with a new and more detailed section. The entire text follows: # 2.4 Voltage Regulator Pins Voltage Regulator Pins (ENVREG/DISVREG and VCAP/VDDCORE) **Note:** This section applies only to PIC24FJ devices with an on-chip voltage regulator. The on-chip voltage regulator enable/disable pin (ENVREG or DISVREG, depending on the device family) must always be connected directly to either a supply voltage or to ground. The particular connection is determined by whether or not the regulator is to be used: - For ENVREG, tie to VDD to enable the regulator, or to ground to disable the regulator - For DISVREG, tie to ground to enable the regulator or to VDD to disable the regulator Refer to Section 26.2 "On-Chip Voltage Regulator" for details on connecting and using the on-chip regulator. When the regulator is enabled, a low-ESR ( $< 5\Omega$ ) capacitor is required on the VCAP/VDDCORE pin to stabilize the voltage regulator output voltage. The VCAP/VDDCORE pin must not be connected to VDD and must use a capacitor of 10 $\mu$ F connected to ground. The type can be ceramic or tantalum. Suitable examples of capacitors are shown in Table 2-1. Capacitors with equivalent specifications can be used. Designers may use Figure 2-3 to evaluate ESR equivalence of candidate devices. The placement of this capacitor should be close to VCAP/VDDCORE. It is recommended that the trace length not exceed 0.25 inch (6 mm). Refer to Section 29.0 "Electrical Characteristics" for additional information. When the regulator is disabled, the VCAP/VDDCORE pin must be tied to a voltage supply at the VDDCORE level. Refer to **Section 29.0 "Electrical Characteristics"** for information on VDD and VDDCORE. FIGURE 2-3 FREQUENCY vs. ESR PERFORMANCE FOR SUGGESTED VCAP TABLE 2-1 SUITABLE CAPACITOR EQUIVALENTS | Make | Part # | Nominal<br>Capacitance | Base Tolerance | Rated Voltage | Temp. Range | |-----------|--------------------|------------------------|----------------|---------------|---------------| | TDK | C3216X7R1C106K | 10 μF | ±10% | 16V | -55 to +125°C | | TDK | C3216X5R1C106K | 10 μF | ±10% | 16V | -55 to +85°C | | Panasonic | ECJ-3YX1C106K | 10 μF | ±10% | 16V | -55 to +125°C | | Panasonic | ECJ-4YB1C106K | 10 μF | ±10% | 16V | -55 to +85°C | | Murata | GRM32DR71C106KA01L | 10 μF | ±10% | 16V | -55 to +125°C | | Murata | GRM31CR61C106KC31L | 10 μF | ±10% | 16V | -55 to +85°C | # 2.4.1 CONSIDERATIONS FOR CERAMIC CAPACITORS In recent years, large value, low-voltage, surface mount ceramic capacitors have become very cost effective in sizes up to a few tens of microfarad. The low-ESR, small physical size and other properties make ceramic capacitors very attractive in many types of applications. Ceramic capacitors are suitable for use with the internal voltage regulator of this microcontroller. However, some care is needed in selecting the capacitor to ensure that it maintains sufficient capacitance over the intended operating range of the application. Typical low-cost 10 µF ceramic capacitors are available in X5R, X7R and Y5V dielectric ratings (other types are also available, but are less common). The initial tolerance specifications for these types of capacitors are often specified as $\pm 10\%$ to $\pm 20\%$ (X5R and X7R), or -20%/+80% (Y5V). However, the effective capacitance that these capacitors provide in an application circuit will also vary based on additional factors, such as the applied DC bias voltage and the temperature. The total in-circuit tolerance is, therefore, much wider than the initial tolerance specification. The X5R and X7R capacitors typically exhibit satisfactory temperature stability (ex: $\pm 15\%$ over a wide temperature range, but consult the manufacturer's data sheets for exact specifications). However, Y5V capacitors typically have extreme temperature tolerance specifications of +22%/-82%. Due to the extreme temperature tolerance, a 10 $\mu F$ nominal rated Y5V type capacitor may not deliver enough total capacitance to meet minimum internal voltage regulator stability and transient response requirements. Therefore, Y5V capacitors are not recommended for use with the internal voltage regulator if the application must operate over a wide temperature range. In addition to temperature tolerance, the effective capacitance of large value ceramic capacitors can vary substantially, based on the amount of DC voltage applied to the capacitor. This effect can be very significant, but is often overlooked or is not always documented. A typical DC bias voltage vs. capacitance graph for 16V, 10V and 6.3V rated capacitors is shown in Figure 2-4. FIGURE 2-4 DC BIAS VOLTAGE vs. CAPACITANCE CHARACTERISTICS When selecting a ceramic capacitor to be used with the internal voltage regulator, it is suggested to select a high-voltage rating, so that the operating voltage is a small percentage of the maximum rated capacitor voltage. For example, choose a ceramic capacitor rated at 16V for the 2.5V core voltage. Suggested capacitors are shown in Table 2-1. # 2. Module: Electrical Specifications The "Absolute Maximum Ratings" listed on page 311 are amended by adding the following specification: Voltage on VUSB with respect to VSS.....(VDDCORE - 0.3V) to 4.0V # 3. Module: Electrical Specifications (DC Characteristics) Figure 29-1 ("PIC24FJ256GB110 Family Voltage-Frequency Graph") is amended by adding an additional footnote. The updated figure is shown below (changes in **bold**; bold in original removed for clarity). For frequencies between 16 MHz and 32 MHz, FMAX = (64 MHz/V) \* (VDDCORE - 2V) + 16 MHz. - **Note 1:** When the voltage regulator is disabled, VDD and VDDCORE must be maintained so that $VDDCORE \le VDD \le 3.6V$ . - 2: When the USB module is enabled, VUSB should be provided at 3.0V to 3.6V while VDDCORE must be 2.35V. When the USB module is not enabled, the wider limits shaded in grey apply. The voltage on the VUSB pin should be maintained at (VDDCORE .3V) or greater. Optionally, the pin may be left in a High-Impedance state when the USB module is not in use, but doing so may result in higher IPD currents than specified. # 4. Module: Electrical Specifications (DC Characteristics) Table 29-3 ("DC Characteristics: Temperature and Voltage Specifications") is amended by adding a new specification, VUSB, and an explanatory footnote. The changes are shown below in **bold text** (bold text in original was removed for clarity). # 5. Module: Electrical Specifications In Table 29-3 ("DC Characteristics: Temperature and Voltage Specifications"), the Minimum and Maximum values for DC18 (BOR Voltage on VDD Transition) are changed to 1.80V and 2.25V, respectively. The Typical value remains unchanged. TABLE 29-3: DC CHARACTERISTICS: TEMPERATURE AND VOLTAGE SPECIFICATIONS (PARTIAL REPRESENTATION) | DC CH | ARACTER | STICS | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial | | | | | | | |--------------|-------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|---|-----------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Typ <sup>(1)</sup> | Max Units Conditions | | | | | | Operation | Operating Voltage | | | | | | | | | | | Vusb | USB Supply Voltage | 3.0 | 3.3 | 3.6 | V | USB module enabled <sup>(3)</sup> | | | - **Note 1:** Data in "Typ" column are at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 2: This is the limit to which VDD can be lowered without losing RAM data. - 3: VUSB should always be maintained at VDD or greater when the USB module is enabled. The VUSB pin may be left in a High-Impedance state when the USB module is disabled and pins, RG2 and RG3, will not be used as general purpose inputs, but doing so may result in higher IPD currents than specified. ## 6. Module: Electrical Specifications Table 29-7 (I/O Pin Input Specifications) is amended by the addition of the following new specifications: - DI31 (Maximum Load Current for Internal Pull-up) - · DI60 (Injection Currents) The new specifications, and accompanying new footnotes, 5 through 9, are shown below (additions in **bold**; bold in existing text was removed for clarity). TABLE 29-7: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS (PARTIAL PRESENTATION) | | | FRESENTATION | | | | | | |--------|---------|-----------------------------------------------------------------------|--------------------|-------------------------------------------|---------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------| | DC CHA | RACTERI | STICS | (unless ot | Operating C<br>herwise stat<br>temperatur | e -40°C | ≤ Ta ≤ +8 | /<br>35°C for Industrial<br>25°C for Extended | | Param. | Symbol | Characteristic | Min. | Typ <sup>(1)</sup> | Max. | Units | Conditions | | DI31 | IPU | Maximum Load Current for Digital High Detection with | _ | _ | 30<br>100 | μΑ | V <sub>DD</sub> = 2.0V<br>V <sub>DD</sub> = 3.3V | | | | Internal Pull-up | _ | _ | 100 | μΑ | VDD = 3.3V | | DI60a | licL | Input Low Injection Current | 0 | _ | -5 <sup>(5,8)</sup> | mA | All pins, except VDD,<br>VSS, AVDD, AVSS, MCLR,<br>VCAP, RB11, SOSCI,<br>SOSCO, D+, D-, VUSB<br>and VBUS | | DI60b | ІІСН | Input High Injection Current | 0 | _ | +5(6,7,8) | mA | All pins, except VDD,<br>VSS, AVDD, AVSS, MCLR,<br>VCAP, RB11, SOSCI,<br>SOSCO, D+, D-, VUSB<br>and VBUS, and all 5V<br>tolerant pins <sup>(7)</sup> | | DI60c | ∑licT | Total Input Injection Current<br>(sum of all I/O and control<br>pins) | -20 <sup>(9)</sup> | _ | +20 <sup>(9)</sup> | mA | Absolute instantaneous sum of all ± input injection currents from all I/O pins ( licL + licH ) ≤ ∑licT | Note 1: (existing footnote) - 2: (existing footnote) - 3: (existing footnote) - 4: (existing footnote) - 5: Parameter characterized but not tested. - 6: Non-5V tolerant pins: VIH source > (VDD + 0.3), 5V tolerant pins: VIH source > 5.5V. Characterized but not tested. - 7: Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources greater than 5.5V. - 8: Injection currents > | 0 | can affect the performance of all analog peripherals (e.g., A/D, comparators, internal band gap reference, etc.). - 9: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions is permitted provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. Characterized but not tested. # 7. Module: Electrical Specifications Table 29-10 and Table 29-11 (shown below) are added to **Section 28 "Electrical Characteristics"**, following the existing Table 29-9 (Program Memory). All subsequent tables in this section are renumbered accordingly. (Bold text in these tables represents original and unmodified content.) # **TABLE 29-10: COMPARATOR SPECIFICATIONS** | Operation | Operating Conditions: 2.0V < VDD < 3.6V, -40°C < TA < +85°C (unless otherwise stated) | | | | | | | | | | |--------------|---------------------------------------------------------------------------------------|-----------------------------------------|-----|-----|-----|-------|----------|--|--|--| | Param<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Comments | | | | | D300 | VIOFF | Input Offset Voltage* | | 10 | 30 | mV | | | | | | D301 | VICM | Input Common Mode Voltage* | 0 | _ | VDD | V | | | | | | D302 | CMRR | Common Mode Rejection Ratio* | 55 | _ | _ | dB | | | | | | 300 | TRESP | Response Time*(1) | _ | 150 | 400 | ns | | | | | | 301 | Тмс2оv | Comparator Mode Change to Output Valid* | _ | _ | 10 | μS | | | | | <sup>\*</sup> Parameters are characterized but not tested. **Note 1:** Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD. ## **TABLE 29-11: COMPARATOR VOLTAGE REFERENCE SPECIFICATIONS** | Operatin | Operating Conditions: 2.0V < VDD < 3.6V, -40°C < TA < +85°C (unless otherwise stated) | | | | | | | | | | | |--------------|---------------------------------------------------------------------------------------|------------------------------|--------|-----|------------|-------|----------|--|--|--|--| | Param<br>No. | Symbol | Characteristic | Min | Тур | Max | Units | Comments | | | | | | VRD310 | CVRES | Resolution | VDD/24 | _ | VDD/32 | LSb | | | | | | | VRD311 | CVRAA | Absolute Accuracy | _ | _ | AVDD - 1.5 | LSb | | | | | | | VRD312 | CVRur | Unit Resistor Value (R) | _ | 2k | _ | Ω | | | | | | | VR310 | TSET | Settling Time <sup>(1)</sup> | _ | | 10 | μS | | | | | | Note 1: Settling time measured while CVRR = 1 and CVR[3:0] bits transition from '0000' to '1111'. # 8. Module: Universal Serial Bus with On-The-Go Support (USB OTG) The following section is added to **Section 18.1** "Hardware Configuration": 18.1.1.2 VBUS Pin In order to meet the "USB 2.0 Specification" requirement relating to the back drive voltage on the D+/D- pins, the USB module incorporates VBUS-level sensing comparators. When the comparators detect the VBUS level below the VA\_SESS\_VLD level, the hardware will automatically disable the D+ pull-up resistor described in **Section 18.1.1.1 "D+ Pull-up Resistor"**. This allows the device to automatically meet the back drive requirement for D+ and D-, even if the application firmware does not explicitly monitor the VBUS level. Therefore, the VBUS microcon- troller pin should not be left floating in USB Device mode application designs and should normally be connected to the VBUS pin on the USB connector/cable (either directly or through a small resistance ≥ 100 ohms). # 9. Module: Universal Serial Bus with On-The-Go Support (USB OTG) In Figure 18-3: Bus Power Only, Figure 18-4: Self-Power Only and Figure 18-5: Dual Power Example, the VBUS series resistance value of 100 kOhm is changed to 100 Ohms. ### 10. Module: Electrical Characteristics The Min and Max values for VBOR are added to Table 29-3 as shown in **bold**: TABLE 29-3: DC CHARACTERISTICS: TEMPERATURE AND VOLTAGE SPECIFICATIONS | DC CH | ARACTER | STICS | Standard Op<br>Operating te | | | | V (unless otherwise stated)<br>85°C for Industrial | | | | |--------------|---------------------|------------------------------------------------------------------|-----------------------------|--------------------|------|-------|----------------------------------------------------|--|--|--| | Param<br>No. | Symbol | Characteristic | Min | Typ <sup>(1)</sup> | Max | Units | Conditions | | | | | Operati | Operating Voltage | | | | | | | | | | | DC10 | DC10 Supply Voltage | | | | | | | | | | | | VDD | | 2.2 | _ | 3.6 | V | Regulator enabled | | | | | | VDD | | VDDCORE | _ | 3.6 | V | Regulator disabled | | | | | | VDDCORE | | 2.0 | _ | 2.75 | > | Regulator disabled | | | | | DC12 | VDR | RAM Data Retention<br>Voltage <sup>(2)</sup> | 1.5 | _ | _ | V | | | | | | DC16 | VPOR | VDD Start Voltage<br>To Ensure Internal<br>Power-on Reset Signal | Vss | _ | _ | V | | | | | | DC17 | SVDD | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal | 0.05 | _ | _ | V/ms | 0-3.3V in 0.1s,<br>0-2.5V in 60 ms | | | | | DC18 | VBOR | BOR Voltage on VDD<br>Transition. High-to-Low | 2.05 | 2.05 | 2.25 | V | Voltage regulator enabled | | | | Note 1: Data in "Typ" column are at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. <sup>2:</sup> This is the limit to which VDD can be lowered without losing RAM data. # 11. Module: Inter-Integrated Circuit (I<sup>2</sup>C) The following Clock Stretching information is added to Section 16.3 "Client Address Masking": When clock stretching is enabled (STREN = 1) in Client mode, it will not occur during the address detect phase. As a result, the SCLREL bit will not be cleared upon address reception when the R/W bit is '0'. User software should read the Acknowledged address from the receive buffer before the data byte is received. This can be achieved by configuring the Client interrupt priority so that the interrupt latency is less time than it takes to receive the next byte. # 12. Module: Special Features In Register 26-3: CW3: Flash Configuration Word 3, the WPEND bit description is updated as follows: **bit 15 WPEND:** Segment Write Protection End Page Select bit - 1 = Protected Code Segment upper boundary is at the last page of program memory; lower boundary is the code page specified by WPFP[7:0] - 0 = Protected Code Segment lower boundary is at the bottom of program memory (000000h); upper boundary is the code page specified by WPFP[7:0] # APPENDIX A: DOCUMENT REVISION HISTORY ### Rev A Document (2/2008) Original version of this document, for silicon revision A3. Includes silicon issues 1 (Core, RAM Operation), 2 (Core, BOR), 3 (JTAG, Programming), 4 (UART), 5 (I/O, PORTB), 6 (SPI, Host Mode), 7 (Input Capture) and 8 through 11 (USB). ### Rev B Document (7/2008) Revised silicon issues 4 (UART) and 6 (SPI, Host Mode) to reflect updated definition of issues. Added to revision A3: silicon issues 12 (UART, UERIF Interrupt), 13 (UART, FIFO Error Flags), 14 through 16 (UART, IrDA), 17 (I<sup>2</sup>C, Master Mode), 18 (I<sup>2</sup>C, Slave Mode), 19 (Memory, Program Space Visibility), 20 (ICSP), 21 (Core, Instruction Set), 22 (RTCC), 23 (SPI, Enhanced Buffer Modes) and 24 (A/D Converter). # Rev C Document (10/2008) Added silicon issue 25 (SPI – Enhanced Buffer Mode) to revision A3. ### Rev D Document (1/2009) Added silicon issue 26 (Core – Code Protection) to revision A3. #### Rev E Document (5/2009) Added silicon issues 27 (CTMU – A/D Trigger) and 28 (Oscillator – LPRC) to revision A3. Ported document to unified silicon errata/data sheet clarification format. ### Rev F Document (7/2009) Added silicon revision A5 to document. Includes existing silicon issues 1 (Core, RAM Operation), 3 (JTAG, Programming), 8 through 11 (USB) and 21 (Core, Instruction Set). No additional new issues added. ## Rev G Document (02/2010) Added silicon issue 29 (Oscillator – Two-Speed Start-up) to silicon revisions A3 and A5. # Rev H Document (06/2010) Added silicon issues 30 (Output Compare) and 31 (Interrupts – INTx) to silicon revisions A3 and A5. # Rev J Document (07/2010) Added silicon issue 32 (A/D Converter) to silicon revisions A3 and A5. ### Rev K Document (09/2010) Revised silicon issue 32 (A/D Converter) to reflect updated definition of issues. Added data sheet clarification issue 1 (Guidelines For Getting Started with 16-Bit Microcontrollers). # Rev L Document (04/2011) Added data sheet clarification issues 2, 3 and 4 (Electrical Characteristics). No new silicon issues added. ### Rev M Document (6/2011) Added silicon revision A6 to document. Includes all existing silicon issues that are applicable to silicon revision A5 (issues 1, 3, 8, 9, 10, 11, 21, 29, 31 and 32). No additional new issues added. ### Rev N Document (11/2011) Added silicon issues 33 (Oscillator), 34 (Output Compare – Interrupt), 35 (CTMU), 36 (UART), 37 (USB – Device Mode) and 38 (USB – Device and Host Modes). Added data sheet clarification issues 5, 6 and 7 (Electrical Specifications). ### Rev P Document (1/2013) Revised data sheet clarification 5 to show BOR min value as 1.80V instead of 1.90V. ## Rev Q Document (2/2022) Added data sheet clarification issues 8 (Universal Serial Bus with On-The-Go Support (USB OTG)), 9 (Universal Serial Bus with On-The-Go Support (USB OTG)), 10 (Electrical Characteristics), 11 (Inter-integrated Circuit ( $I^2C$ )) and 12 (Special Features). The USB OTG, SPI and I<sup>2</sup>C standards use the terminology "Master" and "Slave". The equivalent Microchip terminology used in this document is "Host" and "Client", respectively. ### Note the following details of the code protection feature on Microchip products: - · Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2008-2022, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-5224-9754-7 # **Worldwide Sales and Service** #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com **Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 ### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 China - Chengdu Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 **China - Hangzhou** Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 **China - Nanjing** Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 China - Shanghai Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 **China - Xian** Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 Japan - Tokyo Tel: 81-3-6880- 3770 **Korea - Daegu** Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** **Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 **Germany - Heilbronn** Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 **Italy - Padova** Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820