

# **Product Change Notification - SYST-24RLJI580**

Date: 25 Apr 2018 Product Category: Development Tools; USB Hubs Affected CPNs: Notification subject: Data Sheet - USB2517/USB2517i - USB 2.0 Hi-Speed 7-Port Hub Controller Notification text:

SYST-24RLJI580

Microchip has released a new DeviceDoc for the USB2517/USB2517i - USB 2.0 Hi-Speed 7-Port Hub Controller of devices. If you are using one of these devices please read the document located at USB2517/USB2517i - USB 2.0 Hi-Speed 7-Port Hub Controller.

Notification Status: Final

**Description of Change:** 1) Added row: HBM ESD Performance in section 8.1 Maximum Ratings 2) Added section 8.3 Package Thermal specifications.

Impacts to Data Sheet: None

Reason for Change: To Improve Manufacturability

Change Implementation Status: Complete

Date Document Changes Effective: 25 Apr 2018

NOTE: Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A

# Attachment(s):

USB2517/USB2517i - USB 2.0 Hi-Speed 7-Port Hub Controller

Please contact your local Microchip sales office with questions or concerns regarding this notification.

# **Terms and Conditions:**

If you wish to change your product/process change notification (PCN) profile please log on to our website at http://www.microchip.com/PCN sign into myMICROCHIP to open the myMICROCHIP home page, then select a profile option from the left navigation bar.

To opt out of future offer or information emails (other than product change notification emails), click here to go to microchipDIRECT and login, then click on the "My account" link, click on



"Update profile" and un-check the box that states "Future offers or information about Microchip's products or services."

Affected Catalog Part Numbers (CPN)

EVB-USB2517 USB2517/JZXAC0 USB2517/JZXARC USB2517-I/JZX USB2517I-JZX USB2517I-JZX-ACC USB2517I-JZX-CAG USB2517-JZX-TR USB2517-JZX-AR0 USB2517-JZX-ARC USB2517-JZX-ARC



# **USB 2.0 Hi-Speed 7-Port Hub Controller**

### **General Description**

The 7-Port Hub is a low power, OEM configurable, MTT (multi transaction translator) hub controller IC with 7 downstream ports for embedded USB solutions. The 7-port hub is fully compliant with the USB 2.0 Specification and will attach to an upstream port as a Full-Speed Hub or as a Full-/Hi-Speed Hub. The 7-Port Hub supports Low-Speed, Full-Speed, and Hi-Speed (if operating as a Hi-Speed Hub) downstream devices on all of the enabled downstream ports.

#### **General Features**

- · Hub Controller IC with 7 downstream ports
- High-performance multiple transaction translator MultiTRAK<sup>™</sup> Technology provides one transaction translator per port
- Enhanced OEM configuration options available through either a single serial I<sup>2</sup>C EEPROM, or SMBus Slave Port
- 64-Pin (9x9 mm) QFN, RoHS compliant package
- Supports commercial (0°C to +70°C) and industrial (-40°C to +85°C) temperature ranges

#### **Hardware Features**

- · Low power operation
- Full Power Management with individual or ganged power control of each downstream port
- On-chip Power On Reset (POR)
- Internal 1.8V Voltage Regulator
- Fully integrated USB termination and Pull-up/Pulldown resistors
- On Board 24MHz Crystal Driver, Resonator, or External 24/MHz clock input
- USB host/device speed indicator. Per-port 3-color LED drivers indicate the speed of USB host and device connection - hi-speed (480 Mbps), fullspeed (12 Mbps), low-speed (1.5 Mbps)
- Enhanced EMI rejection and ESD protection performance

### **OEM Selectable Features**

- Customizable Vendor ID, Product ID, and Device ID
- Select whether the hub is part of a compound device (When any downstream port is permanently hardwired to a USB peripheral device, the hub is part of a compound device.)
- Flexible port mapping and disable sequence. Ports can be disabled/reordered in any order to support multiple product SKUs. Hub will automatically reorder the remaining ports to match the Host controller's numbering scheme
- Programmable USB differential-pair pin location
   Eases PCB layout by aligning USB signal lines directly to connectors
- Programmable USB signal drive strength. Recover USB signal integrity due to compromised system environments using 4-level driving strength resolution
- Select the presence of a permanently hardwired USB peripheral device on a port by port basis
- Configure the delay time for filtering the over-current sense inputs
- Configure the delay time for turning on downstream port power
- Indicate the maximum current that the 347-port hub consumes from the USB upstream port
- Indicate the maximum current required for the hub controller
- Support Custom String Descriptor up to 31 characters in length for:
  - Product String
  - Manufacturer String
  - Serial Number String
- Pin Selectable Options for Default Configuration
  - Select Downstream Ports as Non-Removable Ports
  - Select Downstream Ports as Disabled Ports
  - Select Downstream Port Power Control and Over-Current Detection on a Ganged or Individual Basis
  - Select USB Signal Drive Strength
  - Select USB Differential Pair Pin location

# Applications

- LCD monitors and TVs
- Multi-function USB peripherals
- · PC mother boards
- Set-top boxes, DVD players, DVR/PVR
- Printers and scanners
- PC media drive bay
- Portable hub boxes
- Mobile PC docking
- Embedded systems

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>

Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# **Table of Contents**

| 1.0 Acronyms & Definitions                                                     | 5  |
|--------------------------------------------------------------------------------|----|
| 1.0 Acronyms & Definitions                                                     | 6  |
| 3.0 Pin Configuration                                                          | 7  |
| 3.0 Pin Configuration                                                          | 8  |
| 5.0 Pin Descriptions and Buffer Type Descriptions                              | 10 |
| 5.0 Pin Descriptions and Buffer Type Descriptions<br>6.0 LED Usage Description | 17 |
| 7.0 Configuration Options                                                      |    |
| 8.0 DC Parameters                                                              | 47 |
| 9.0 AC Specifications                                                          | 52 |
| 9.0 AC Specifications                                                          | 53 |
| Appendix A: Data Sheet Revision History                                        | 55 |
| The Microchip Web Site                                                         | 56 |
| Customer Change Notification Service                                           | 56 |
| Customer Support                                                               | 56 |
| Product Identification System                                                  |    |

# 1.0 ACRONYMS & DEFINITIONS

EEPROMM: Electrically Erasable Programmable Read-Only Memory (a type of non-volatile memory)

- EMI: Electromagnetic Interference
- **ESD:** Electrostatic Discharge
- I<sup>2</sup>C: Inter-Integrated Circuit
- LCD: Liquid Crystal Display
- LED: Light Emitting Diode
- **OCS:** Over-current sense
- PCB: Printed Circuit Board
- PHY: Physical Layer
- PLL: Phase-Locked Loop
- PVR: Personal Video Recorder (also known as a Digital Video Recorder)
- QFN: Quad Flat No Leads
- **RoHS:** Restriction of Hazardous Substances Directive
- SCK: Serial Clock
- SD: Secure Digital
- SIE: Serial Interface Engine
- SMBus: System Management Bus
- TT: Transaction Translator

# 2.0 BLOCK DIAGRAM

### FIGURE 2-1: USB2517/USB2517I BLOCK DIAGRAM



# 3.0 PIN CONFIGURATION





## 4.0 PIN TABLE

## 4.1 64-Pin List

#### TABLE 4-1: USB2517I 64-PIN TABLE

|                              | Upstream USB 2.0 Interfaces (3 pins) |                                     |                          |  |  |
|------------------------------|--------------------------------------|-------------------------------------|--------------------------|--|--|
| USBUP_DP                     | USBUP_DM                             | VBUS_DET                            |                          |  |  |
|                              | Downstream 7-Port US                 | B 2.0 Interfaces (43 Pins)          |                          |  |  |
| USBDN1_DP/<br>PRT_DIS_P1     | USBDN2_DP/<br>PRT_DIS_P2             | USBDN3_DP/<br>PRT_DIS_P3            | USBDN4_DP/<br>PRT_DIS_P4 |  |  |
| USBDN5_DP/<br>PRT_DIS_P5     | USBDN6_DP/<br>PRT_DIS_P6             | USBDN7_DP/<br>PRT_DIS_P7            | USBDN1_DM/<br>PRT_DIS_M1 |  |  |
| USBDN2_DM/<br>PRT_DIS_M2     | USBDN3_DM/<br>PRT_DIS_M3             | USBDN4_DM/<br>PRT_DIS_M4            | USBDN5_DM/<br>PRT_DIS_M5 |  |  |
| USBDN6_DM/<br>PRT_DIS_M6     | USBDN7_DM/<br>PRT_DIS_M7             | LED_A1_N/<br>PRT_SWP1               | LED_A2_N/<br>PRT_SWP2    |  |  |
| LED_A3_N/<br>PRT_SWP3        | LED_A4_N/<br>PRT_SWP4                | LED_A5_N/<br>PRT_SWP5               | LED_A6_N/<br>PRT_SWP6    |  |  |
| LED_A7_N/<br>PRT_SWP7        | LED_B1_N/<br>BOOST0                  | LED_B2_N/<br>BOOST1                 | LED_B3_N/<br>GANG_EN     |  |  |
| LED_B4_N                     | LED_B5_N                             | LED_B6_N                            | LED_B7_N                 |  |  |
| PRTPWR1                      | PRTPWR2                              | PRTPWR3                             | PRTPWR4                  |  |  |
| PRTPWR5                      | PRTPWR6                              | PRTPWR7                             | OCS1_N                   |  |  |
| OCS2_N                       | OCS3_N                               | OCS4_N                              | OCS5_N                   |  |  |
| OCS6_N                       | OCS7_N                               | RBIAS                               |                          |  |  |
|                              | Serial Port In                       | terface (4 Pins)                    |                          |  |  |
| SDA/<br>SMBDATA/<br>NON_REM1 | SCL/<br>SMBCLK/<br>CFG_SEL0          | HS_IND/<br>CFG_SEL1                 | CFG_SEL2                 |  |  |
|                              | MISC                                 | (5 Pins)                            | •                        |  |  |
| XTAL1/CLKIN                  | XTAL2                                | SUSP_IND/<br>LOCAL_PWR/<br>NON_REM0 | RESET_N                  |  |  |
| TEST                         |                                      |                                     |                          |  |  |

# TABLE 4-1: USB2517I 64-PIN TABLE (CONTINUED)

| Analog Power (6 Pins)          |  |  |  |  |
|--------------------------------|--|--|--|--|
| VDD18PLL                       |  |  |  |  |
| Digital Power, Ground (3 Pins) |  |  |  |  |
| VDD33 VDD18 VDD33CR            |  |  |  |  |
| Total 64                       |  |  |  |  |

# 5.0 PIN DESCRIPTIONS AND BUFFER TYPE DESCRIPTIONS

## 5.1 Pin Descriptions

This section provides a detailed description of each signal. The signals are arranged in functional groups according to their associated interface.

The "N" symbol in the signal name indicates that the active, or asserted, state occurs when the signal is at a low voltage level. When "N" is not present before the signal name, the signal is asserted when at the high voltage level.

The terms assertion and negation are used exclusively. This is done to avoid confusion when working with a mixture of "active low" and "active high" signals. The term assert, or assertion, indicates that a signal is active, independent of whether that level is represented by a high or low voltage. The term negate, or negation, indicates that a signal is inactive.

| Symbol                                                                    | 64 QFN                                                                   | Buffer Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|---------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                           |                                                                          | Upst        | ream USB Interfaces                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| USBUP_DP<br>USBUP_DM                                                      | 59<br>58                                                                 | IO-U        | USB Bus Data<br>These pins connect to the upstream USB bus data signals (Host<br>port, or upstream hub).                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| VBUS_DET                                                                  | 44                                                                       | I/O12       | Detect Upstream VBUS Power<br>Detects state of Upstream VBUS power. The MCHP Hub monitors<br>VBUS_DET to determine when to assert the internal D+ pull-up<br>resistor (signaling a connect event).<br>When designing a detachable hub, this pin must be connected to<br>the VBUS power pin of the USB port that is upstream from the hub.<br>For self-powered applications with a permanently attached host,<br>this pin must be connected to 3.3V or 5.0V (typically VDD33).     |  |  |
|                                                                           | Downstream 7-Port USB 2.0 Interfaces                                     |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| USBDN[7:1]_DP/<br>PRT_DIS_P[7:1]<br>&<br>USBDN[7:1]_DM/<br>PRT_DIS_M[7:1] | 56<br>54<br>12<br>9<br>7<br>4<br>2<br>55<br>53<br>11<br>8<br>6<br>3<br>1 | IO-U        | Hi-Speed USB Data & Port Disable Strap Option<br>USBDN_DP[7:1] / USBDN_DM[7:1]: These pins connect to the<br>downstream USB peripheral devices attached to the hub's port.<br>Downstream Port Disable Strap option:<br>PRT_DIS_P[7:1] / PRT_DIS_M[7:1]: If the strap is enabled by<br>package and configuration settings (see Table 5-2), this pin will be<br>sampled at RESET_N negation to determine if the port is disabled.<br>To disable, pull up with 10K resistor to 3.3V. |  |  |
| PRTPWR[7:1]                                                               | 36<br>39<br>30<br>20<br>23<br>26<br>29                                   | 012         | USB Power Enable<br>Enables power to USB peripheral devices downstream.<br><b>Note:</b> The hub supports active high power controllers only!                                                                                                                                                                                                                                                                                                                                      |  |  |

TABLE 5-1: USB2517/USB2517I PIN DESCRIPTIONS

| Symbol                        | 64 QFN         | Buffer Type | Description                                                                                                                                                                                                                       |
|-------------------------------|----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED_A[7:1]_N/<br>PRT_SWP[7:1] | 15<br>17       | I/O12       | Port LED Indicators & Port Swap strapping option                                                                                                                                                                                  |
| FRI_SWF[7.1]                  | 31<br>33       |             | Indicator LED for ports 1-7. Will be active low when LED support is enabled via EEPROM or SMBus.                                                                                                                                  |
|                               | 47<br>49<br>51 |             | If this strap is enabled by package and configuration settings (see Table 5-2), this pin will be sampled at RESET_N negation to determine the electrical connection polarity of the downstream USB Port pins (USB_DP and USB_DM). |
|                               |                |             | Also, the active state of the LED will be determined as follows:                                                                                                                                                                  |
|                               |                |             | '0' = Port Polarity is normal, LED is active high.                                                                                                                                                                                |
|                               |                |             | '1' = Port Polarity (USB_DP and USB_DM) is swapped, LED is active low.                                                                                                                                                            |
| LED_B[7:4]_N                  | 14<br>16       | I/O12       | Enhanced Indicator Port 4-7 LED                                                                                                                                                                                                   |
|                               | 18<br>32       |             | Enhanced Indicator LED for ports 4-7. Will be active low when LED support is enabled via EEPROM or SMBus.                                                                                                                         |
| LED_B3_N/<br>GANG_EN          | 34             | I/O12       | Enhanced Port 3 LED, Gang Power, and Over-current Strap<br>Option                                                                                                                                                                 |
|                               |                |             | Enhanced Indicator LED for port 3. Will be active low when LED support is enabled via EEPROM or SMBus.                                                                                                                            |
|                               |                |             | GANG_EN: Selects between Gang or Individual Port power and<br>Over-current sensing.                                                                                                                                               |
|                               |                |             | If this strap is enabled by package and configuration settings (see Table 5-2), this pin will be sampled at RESET_N negation to determine the mode as follows:                                                                    |
|                               |                |             | '0' = Individual sensing & switching, and LED_B3_N is active high.                                                                                                                                                                |
|                               |                |             | '1' = Ganged sensing & switching, and LED_B3_N is active low.                                                                                                                                                                     |

| TABLE 5-1: U | USB2517/USB2517I PIN DESCRIPTIONS ( | CONTINUED) |  |
|--------------|-------------------------------------|------------|--|
|--------------|-------------------------------------|------------|--|

| Symbol                      | 64 QFN   | Buffer Type | Description                                                                                                                                                                                                                                                                                                         |
|-----------------------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED_B[2:1]_N/<br>BOOST[1:0] | 48<br>50 | I/O12       | Enhanced Port [2:1] LED & PHY Boost strapping option                                                                                                                                                                                                                                                                |
|                             |          |             | Enhanced Indicator LED for ports 1 & 2. Will be active low when                                                                                                                                                                                                                                                     |
|                             |          |             | LED support is enabled via EEPROM or SMBus.                                                                                                                                                                                                                                                                         |
|                             |          |             | BOOST[1:0]: If this strap is enabled by package and configuration settings (see Table 5-2), this pin will be sampled at RESET_N negation to determine if all PHY ports (upstream and downstream) operate at a normal or boosted electrical level. Also, the active state of the LEDs will be determined as follows: |
|                             |          |             | See Section 7.2.1.26, "Register F6h: Boost_Up" and Section 7.2.1.28, "Register F8h: Boost_4:0".                                                                                                                                                                                                                     |
|                             |          |             | BOOST[1:0] = BOOST_IOUT[1:0]                                                                                                                                                                                                                                                                                        |
|                             |          |             | BOOST[1:0] = '00',                                                                                                                                                                                                                                                                                                  |
|                             |          |             | LED_B2_N is active high,                                                                                                                                                                                                                                                                                            |
|                             |          |             | LED_B1_N is active high.                                                                                                                                                                                                                                                                                            |
|                             |          |             | BOOST[1:0] = '01',                                                                                                                                                                                                                                                                                                  |
|                             |          |             | LED_B2_N is active high,                                                                                                                                                                                                                                                                                            |
|                             |          |             | LED_B1_N is active low.                                                                                                                                                                                                                                                                                             |
|                             |          |             | BOOST[1:0] = '10',                                                                                                                                                                                                                                                                                                  |
|                             |          |             | LED_B2_N is active low,                                                                                                                                                                                                                                                                                             |
|                             |          |             | LED_B1_N is active high.                                                                                                                                                                                                                                                                                            |
|                             |          |             | BOOST[1:0] = '11',                                                                                                                                                                                                                                                                                                  |
|                             |          |             | LED_B2_N is active low,                                                                                                                                                                                                                                                                                             |
|                             |          |             | LED_B1_N is active low.                                                                                                                                                                                                                                                                                             |
| OCS[7:1]_N                  | 37       | IPU         | Over-current Sense                                                                                                                                                                                                                                                                                                  |
|                             | 38       |             |                                                                                                                                                                                                                                                                                                                     |
|                             | 35       |             | Input from external current monitor indicating an over-current con-                                                                                                                                                                                                                                                 |
|                             | 21<br>22 |             | dition.                                                                                                                                                                                                                                                                                                             |
|                             | 27       |             | {Note: Contains internal pull-up to 3.3V supply}                                                                                                                                                                                                                                                                    |
|                             | 28       |             |                                                                                                                                                                                                                                                                                                                     |
| RBIAS                       | 63       | I-R         | USB Transceiver Bias                                                                                                                                                                                                                                                                                                |
|                             |          |             | A 12.0k $\Omega$ (+/- 1%) resistor is attached from the ground to this pin                                                                                                                                                                                                                                          |
|                             |          |             | to set the transceiver's internal bias settings.                                                                                                                                                                                                                                                                    |

| Symbol               | 64 QFN | Buffer Type | Description                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      |        | S           | erial Port Interface                                                                                                                                                                                                                                                                                                                                                        |
| SDA/                 | 40     | I/OSD12     | Serial Data / SMB Data                                                                                                                                                                                                                                                                                                                                                      |
| SMBDATA/<br>NON_REM1 |        |             | NON_REM1: Non-removable port strap option.                                                                                                                                                                                                                                                                                                                                  |
|                      |        |             | If this strap is enabled by package and configuration settings (see Table 5-2) this pin will be sampled (in conjunction with SUSP_IND/LOCAL_PWR/NON_REM0) at RESET_N negation to determine if ports [3:1] contain permanently attached (non-removable) devices:                                                                                                             |
|                      |        |             | NON_REM[1:0] = '00', All ports are removable,                                                                                                                                                                                                                                                                                                                               |
|                      |        |             | NON_REM[1:0] = '01', Port 1 is non-removable,                                                                                                                                                                                                                                                                                                                               |
|                      |        |             | NON_REM[1:0] = '10', Ports 1 & 2 are non-removable,                                                                                                                                                                                                                                                                                                                         |
|                      |        |             | NON_REM[1:0] = '11', Ports 1, 2 & 3 are non-removable.                                                                                                                                                                                                                                                                                                                      |
| SCL/                 | 41     | I/OSD12     | Serial Clock (SCL)                                                                                                                                                                                                                                                                                                                                                          |
|                      |        |             | SMBus Clock (SMBCLK)                                                                                                                                                                                                                                                                                                                                                        |
| SMBCLK/              |        |             | Configuration Select_SEL0: The logic state of this multifunctional                                                                                                                                                                                                                                                                                                          |
| CFG_SEL0             |        |             | pin is internally latched on the rising edge of RESET_N (RESET_N negation), and will determine the hub configuration method as described in Table 5-2, "USB2517I SMBUS or EEPROM Interface Behavior".                                                                                                                                                                       |
| HS_IND/<br>CFG_SEL1  | 42     | I/O12       | Hi-Speed Upstream port indicator & Configuration Programming Select                                                                                                                                                                                                                                                                                                         |
|                      |        |             | HS_IND: High Speed Indicator for upstream port connection speed.                                                                                                                                                                                                                                                                                                            |
|                      |        |             | The active state of the LED will be determined as follows:                                                                                                                                                                                                                                                                                                                  |
|                      |        |             | CFG_SEL1 = '0',                                                                                                                                                                                                                                                                                                                                                             |
|                      |        |             | HS_IND is active high,                                                                                                                                                                                                                                                                                                                                                      |
|                      |        |             | CFG_SEL1 = '1',                                                                                                                                                                                                                                                                                                                                                             |
|                      |        |             | HS_IND is active low,                                                                                                                                                                                                                                                                                                                                                       |
|                      |        |             | 'Asserted' = Hub is connected at HS<br>'Negated' = Hub is connected at FS                                                                                                                                                                                                                                                                                                   |
|                      |        |             | CFG_SEL1: The logic state of this pin is internally latched on the rising edge of RESET_N (RESET_N negation), and will determine the hub configuration method as described in Table 5-2, "USB2517I SMBUS or EEPROM Interface Behavior".                                                                                                                                     |
| CFG_SEL2             | 13     | I           | Configuration Programming Select<br>This pin is not available in all packages; it is held to a logic '0' when<br>not available.<br>The logic state of this pin is internally latched on the rising edge of<br>RESET_N (RESET_N negation), and will determine the hub con-<br>figuration method as described in Table 5-2, "USB2517I SMBUS<br>or EEPROM Interface Behavior". |

# TABLE 5-1: USB2517/USB2517I PIN DESCRIPTIONS (CONTINUED)

| Symbol                  | 64 QFN | Buffer Type | Description                                                                                                                          |
|-------------------------|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|
|                         |        | 1           | MISC                                                                                                                                 |
| XTAL1/<br>CLKIN         | 61     | ICLKx       | Crystal Input/External Clock Input                                                                                                   |
|                         |        |             | 24MHz crystal or external clock input.                                                                                               |
|                         |        |             | This pin connects to either one terminal of the crystal or to an                                                                     |
|                         |        |             | external 24MHz clock when a crystal is not used.                                                                                     |
| XTAL2                   | 60     | OCLKx       | Crystal Output                                                                                                                       |
|                         |        |             | 24MHz Crystal                                                                                                                        |
|                         |        |             | This is the other terminal of the crystal. It can be treated as a no                                                                 |
|                         |        |             | connect when an external clock source is used to drive XTAL1/<br>CLKIN. This output must not be used to drive any external circuitry |
|                         |        |             | other than the crystal circuit.                                                                                                      |
| RESET_N                 | 43     | IS          | RESET Input                                                                                                                          |
|                         | 10     | 10          |                                                                                                                                      |
|                         |        |             | The system can reset the chip by driving this input low. The minimum active low pulse is 1 $\mu s.$                                  |
|                         |        |             | When the RESET_N pin is pulled to VDD33, the internal POR                                                                            |
|                         |        |             | (Power on Reset) is enabled and no external reset circuitry is                                                                       |
|                         |        |             | required. The internal POR holds the internal logic in reset until the                                                               |
|                         |        |             | power supplies are stable.                                                                                                           |
| SUSP_IND/<br>LOCAL_PWR/ | 45     | I/O12       | Active/Suspend status LED or Local-Power & Non-Removable Strap Option                                                                |
| NON_REM0                |        |             | Suspend Indicator: Indicates the USB state of the hub.                                                                               |
|                         |        |             | 'negated' = Unconfigured or configured and in USB suspend<br>'asserted' = Hub is configured, and is active (i.e., not in suspend)    |
|                         |        |             | Local Power: Detects availability of local self-power source.                                                                        |
|                         |        |             | Low = Self/local power source is NOT available (i.e., Hub gets all power from the upstream USB VBus).                                |
|                         |        |             | High = Self/local power source is available.                                                                                         |
|                         |        |             | NON_REM0 Strap Option:                                                                                                               |
|                         |        |             | If this strap is enabled by package and configuration settings (see                                                                  |
|                         |        |             | Table 5-2, "USB2517I SMBUS or EEPROM Interface Behavior"),                                                                           |
|                         |        |             | this pin will be sampled (in conjunction with NON_REM1) at<br>RESET_N negation to determine if ports [3:1] contain permanently       |
|                         |        |             | attached (non-removable) devices. Also, the active state of the LED will be determined as follows:                                   |
|                         |        |             | NON_REM[1:0] = '00', All ports are removable, and the LED is                                                                         |
|                         |        |             | active high                                                                                                                          |
|                         |        |             | NON_REM[1:0] = '01', Port 1 is non-removable, and the LED is active low                                                              |
|                         |        |             | NON_REM[1:0] = '10', Ports 1 & 2 are non-removable, and the LED is active high                                                       |
|                         |        |             | NON_REM[1:0] = '11', Ports 1, 2 & 3 are non-removable, and the LED is active low                                                     |

| Symbol   | 64 QFN   | Buffer Type | Description                                                                                                                                                               |
|----------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEST     | 19       | IPD         | TEST pin                                                                                                                                                                  |
|          |          |             | XNOR continuity tests all signal pins on the hub. Please contact<br>your MCHP representative for a detailed description of how this<br>test mode is enabled and utilized. |
|          | •        | Powe        | er, Ground, No Connect                                                                                                                                                    |
| VDD18    | 25       |             | VDD Core                                                                                                                                                                  |
|          |          |             | +1.8V core power. This pin must have a 1.0 $\mu$ F (or greater) ±20% (ESR <0.1 $\Omega$ ) capacitor to VSS.                                                               |
| VDD33PLL | 64       |             | VDD 3.3 PLL Regulator Reference                                                                                                                                           |
|          |          |             | +3.3V power supply for the Digital I/O. If the internal PLL 1.8V regulator is enabled, then this pin acts as the regulator input.                                         |
| VDD18PLL | 62       |             | VDD PLL                                                                                                                                                                   |
|          |          |             | +1.8V Filtered analog power for internal PLL. This pin must have a $1.0\mu$ F (or greater) ±20% (ESR <0.1 $\Omega$ ) capacitor to VSS.                                    |
| VDD33    | 46       |             | VDD I/O                                                                                                                                                                   |
|          |          |             | +3.3V Digital I/O power                                                                                                                                                   |
| VDDA33   | 5<br>10  |             | VDD Analog I/O                                                                                                                                                            |
|          | 52<br>57 |             | +3.3V Filtered analog PHY power which is shared between adja-<br>cent ports.                                                                                              |
| VDD33CR  | 24       |             | VDDIO/VDD 3.3 Core Regulator Reference                                                                                                                                    |
|          |          |             | +3.3V power supply for the Digital I/O. If the internal core regulator is enabled, then VDD33CR acts as the regulator input.                                              |
| Ground   | VSS      | Slug        | Ground                                                                                                                                                                    |

#### TABLE 5-1: USB2517/USB2517I PIN DESCRIPTIONS (CONTINUED)

#### TABLE 5-2: USB2517I SMBUS OR EEPROM INTERFACE BEHAVIOR

| CFG_SEL2 | CFG_SEL1 | CFG_SEL0 | SMBus or EEPROM Interface Behavior                                                                                                                                                                                                 |
|----------|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 0        | 0        | Internal Default Configuration <ul> <li>Strap Option sare Enabled</li> </ul>                                                                                                                                                       |
| 0        | 0        | 1        | <ul> <li>Configured as an SMBus slave for external download of user-defined descriptors</li> <li>SMBus slave address is '0101100'</li> <li>Strap Options are Disabled</li> <li>All Settings are Controlled by Registers</li> </ul> |
| 0        | 1        | 0        | Internal Default Configuration <ul> <li>Strap Options are Enabled</li> <li>Bus Power Operation</li> <li>LED Mode = USB</li> </ul>                                                                                                  |

© 2013-2018 Microchip Technology Inc.

| CFG_SEL2 | CFG_SEL1 | CFG_SEL0 | SMBus or EEPROM Interface Behavior                                                                                                                                         |
|----------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 1        | 1        | <ul> <li>2-Wire I<sup>2</sup>C EEPROMS are supported</li> <li>Strap Options are Disabled</li> <li>All Settings are Controlled by Registers</li> </ul>                      |
| 1        | 0        | 0        | <ul><li>Internal Default Configuration</li><li>Strap Options are Disabled</li><li>Dynamic Power Switching is Enabled</li></ul>                                             |
| 1        | 0        | 1        | Internal Default Configuration <ul> <li>Strap Options are Disabled</li> <li>Dynamic Power Switching is Enabled</li> <li>LED Mode = USB</li> </ul>                          |
| 1        | 1        | 0        | Internal Default Configuration <ul> <li>Strap Options are Disabled</li> </ul>                                                                                              |
| 1        | 1        | 1        | Internal Default Configuration <ul> <li>Strap Options are Disabled</li> <li>LED Mode = USB</li> <li>Ganged Power Switching</li> <li>Ganged Over-Current Sensing</li> </ul> |

## TABLE 5-2: USB2517I SMBUS OR EEPROM INTERFACE BEHAVIOR (CONTINUED)

# 5.2 Buffer Type Descriptions

### TABLE 5-3: USB2517/USB2517I BUFFER TYPE DESCRIPTIONS

| Buffer  | Description                                                                                                          |
|---------|----------------------------------------------------------------------------------------------------------------------|
| I       | Input.                                                                                                               |
| IPD     | Input with internal weak pull-down resistor.                                                                         |
| IPU     | Input with internal weak pull-up resistor.                                                                           |
| IS      | Input with Schmitt trigger.                                                                                          |
| O12     | Output 12mA.                                                                                                         |
| I/O12   | Input/Output buffer with 12mA sink and 12mA source.                                                                  |
| I/OSD12 | Open drain12mA sink with Schmitt trigger, and must meet I <sup>2</sup> C-Bus Specification Version 2.1 requirements. |
| ICLKx   | XTAL clock input.                                                                                                    |
| OCLKx   | XTAL clock output.                                                                                                   |
| I-R     | RBIAS.                                                                                                               |
| IO-U    | Analog Input/Output Defined in USB specification.                                                                    |

# 6.0 LED USAGE DESCRIPTION

### 6.1 LED Functionality

The hub supports 2 different (mutually exclusive) LED modes. The USB Mode provides 14 LED's that conform to the USB 2.0 specification functional requirements for Green and Amber LED's. The LED Mode "Speed indicator" provides the downstream device connection speed.

#### 6.1.1 USB MODE 14-WIRE

The LED\_A[7:1]\_N pins are used to provide Green LED support as defined in the USB 2.0 specification. The LED\_B[7:1]\_N pins are used to provide Amber LED support as defined in the USB 2.0 specification. The USB Specification defines the LED's as port status indicators for the downstream ports. Please note that no indication of port speed is possible in this mode. The pins are utilized as follows:

- LED\_A1\_N = Port 1 green LED
- LED\_A2\_N = Port 2 green LED
- LED\_A3\_N = Port 3 green LED
- LED\_A4\_N = Port 4 green LED
- LED\_A5\_N = Port 5 green LED
- LED\_A6\_N = Port 6 green LED
- LED\_A7\_N = Port 7 green LED
- LED\_B1\_N = Port 1 amber LED
- LED\_B2\_N = Port 2 amber LED
- LED\_B3\_N = Port 3 amber LED
- LED\_B4\_N = Port 4 amber LED
- LED\_B5\_N = Port 5 amber LED
- LED\_B6\_N = Port 6 amber LED
- LED\_B7\_N = Port 7 amber LED

#### 6.1.2 LED MODE SPEED INDICATION

The LED\_A[7:1]\_N pins are used to provide connection status as well as port speed by using dual color LED's. This scheme requires that the LED's be in the same package, and that a third color is produced so that the user perceives both LED's as being driven "simultaneously".

The LED\_A[7:1] pins used in this mode are connected to 7 dual color LED's (each LED pair in a single package). These pins indicate the USB speed of each attached downstream device.

Each dual color LED provides two separate colors (commonly Green and Red). If each of these separate colors are pulsed on and off at a rapid rate, a user will see a third color (in this example, Orange). Using this method, 4 different "color" states are possible (Green, Red, Orange, and Off).



#### FIGURE 6-1: DUAL COLOR LED IMPLEMENTATION EXAMPLE

Figure 6-1 shows a simple example of how this LED circuit will be implemented. The circuit should be replicated for each of the 7 LED pins on the HUB. In this circuit, when the LED pin is driven to a logic low state, the Green LED will light up. When the LED pin is driven to a Logic High state the Red LED will light up. When a 1 KHz square wave is driven out on the LED pin, the Green and Red LED's will both alternately light up giving the effect of the color Orange. When nothing is driven out on the LED pin (i.e. the pin floats to a "tri-state" condition), neither the Green nor Red LED will light up, this is the "Off" state.

The assignment is as follows:

- LED\_A1\_N = LED D1 (Downstream Port 1)
- LED\_A2\_N = LED D2 (Downstream Port 2)
- LED\_A3\_N = LED D3 (Downstream Port 3)
- LED\_A4\_N = LED D4 (Downstream Port 4)
- LED\_A5\_N = LED D5 (Downstream Port 5)
- LED\_A6\_N = LED D6 (Downstream Port 6)
- LED\_A7\_N = LED D7 (Downstream Port 7)

The usage is as follows:

- LED\_Ax\_N Driven to Logic Low = LS device attached (Green LED)
- LED\_Ax\_N Driven to Logic High = FS device attached (Red LED)
- LED\_Ax\_N Pulsed @ 1 KHz= HS device attached (Orange color by pulsing Red & Green).
- LED\_Ax\_N is tri-state= No devices are attached, or the hub is in suspend, LED's are off.

# 7.0 CONFIGURATION OPTIONS

## 7.1 7-Port Hub

The USB 2.0 7-Port Hub is fully compliant to the Universal Serial Bus Specification Revision 2.0 from April 27, 2000 (12/ 7/2000 and 5/28/2002 Errata). Please reference Chapter 11 (Hub Specification) for general details regarding Hub operation and functionality.

For performance reasons, the 7-Port Hub provides 1 Transaction Translator (TT) per port (defined as Multi-TT configuration), divided into 4 non-periodic buffers per TT.

#### 7.1.1 HUB CONFIGURATION OPTIONS

The MCHP Hub supports a large number of features (some are mutually exclusive), and must be configured in order to correctly function when attached to a USB host controller. There are three principal ways to configure the Hub: SMBus, EEPROM, or by internal default settings (with or without pin strapping option overrides). In all cases, the configuration method will be determined by the CFG\_SEL2, CFG\_SEL1 and CFG\_SEL0 pins immediately after RESET\_N negation.

#### 7.1.1.1 Power Switching Polarity

Note: The hub will support active high power controllers only!

#### 7.1.2 VBUS DETECT

According to Section 7.2.1 of the USB 2.0 Specification, a downstream port can never provide power to its D+ or D- pull up resistors unless the upstream port's VBUS is in the asserted (powered) state. The VBUS\_DET pin on the Hub monitors the state of the upstream VBUS signal and will not pull up the D+ resistor if VBUS is not active. If VBUS goes from an active to an inactive state (not powered), the Hub will remove power from the D+ pull up resistor within 10 seconds.

### 7.2 EEPROM Interface

The MCHP Hub can be configured via a 2-wire (I<sup>2</sup>C) EEPROM (256x8). (Please see Table 5-2, "USB2517I SMBUS or EEPROM Interface Behavior" for specific details on how to enable configuration via an I<sup>2</sup>C EEPROM).

The internal state machine will (when configured for EEPROM support) read the external EEPROM for configuration data. The Hub will then "attach" to the upstream USB host.

**Note:** The Hub does not have the capacity to write, or "Program," an external EEPROM. The Hub only has the capability to read external EEPROMs. The external EEPROM will be read (even if it is blank or non-populated), and the Hub will be "configured" with the values that are read.

Please see Internal Register Set (Common to EEPROM and SMBus) for a list of data fields available.

#### 7.2.1 INTERNAL REGISTER SET (COMMON TO EEPROM AND SMBUS)

#### TABLE 7-1: INTERNAL DEFAULT, EEPROM AND SMBUS REGISTER MEMORY MAP

| Reg Addr | R/W | Register Name | Abbr | Internal<br>Default ROM | SMBus and<br>EEPROM POR<br>Values |
|----------|-----|---------------|------|-------------------------|-----------------------------------|
| 00h      | R/W | VID LSB       | VIDL | 24h                     | 0x00                              |
| 01h      | R/W | VID MSB       | VIDM | 04h                     | 0x00                              |
| 02h      | R/W | PID LSB       | PIDL | 17h                     | 0x00                              |
| 03h      | R/W | PID MSB       | PIDM | 25h                     | 0x00                              |
| 04h      | R/W | DID LSB       | DIDL | 00h                     | 0x00                              |
| 05h      | R/W | DID MSB       | DIDM | 00h                     | 0x00                              |

© 2013-2018 Microchip Technology Inc.

| Reg Addr | R/W | Register Name                        | Abbr    | Internal<br>Default ROM | SMBus and<br>EEPROM POR<br>Values |
|----------|-----|--------------------------------------|---------|-------------------------|-----------------------------------|
| 06h      | R/W | Config Data Byte 1                   | CFG1    | 9Bh                     | 0x00                              |
| 07h      | R/W | Config Data Byte 2                   | CFG2    | 20h                     | 0x00                              |
| 08h      | R/W | Config Data Byte 3                   | CFG3    | 00h                     | 0x00                              |
| 09h      | R/W | Non-Removable Devices                | NRD     | 00h                     | 0x00                              |
| 0Ah      | R/W | Port Disable (Self)                  | PDS     | 00h                     | 0x00                              |
| 0Bh      | R/W | Port Disable (Bus)                   | PDB     | 00h                     | 0x00                              |
| 0Ch      | R/W | Max Power (Self)                     | MAXPS   | 01h                     | 0x00                              |
| 0Dh      | R/W | Max Power (Bus)                      | MAXPB   | 32h                     | 0x00                              |
| 0Eh      | R/W | Hub Controller Max Current<br>(Self) | HCMCS   | 01h                     | 0x00                              |
| 0Fh      | R/W | Hub Controller Max Current<br>(Bus)  | HCMCB   | 32h                     | 0x00                              |
| 10h      | R/W | Power-on Time                        | PWRT    | 32h                     | 0x00                              |
| 11h      | R/W | LANG_ID_H                            | LANGIDH | 00h                     | 0x00                              |
| 12h      | R/W | LANG_ID_L                            | LANGIDL | 00h                     | 0x00                              |
| 13h      | R/W | MFR_STR_LEN                          | MFRSL   | 00h                     | 0x00                              |
| 14h      | R/W | PRD_STR_LEN                          | PRDSL   | 00h                     | 0x00                              |
| 15h      | R/W | SER_STR_LEN                          | SERSL   | 00h                     | 0x00                              |
| 16h-53h  | R/W | MFR_STR                              | MANSTR  | 00h                     | 0x00                              |
| 54h-91h  | R/W | PROD_STR                             | PRDSTR  | 00h                     | 0x00                              |
| 92h-Cfh  | R/W | SER_STR                              | SERSTR  | 00h                     | 0x00                              |
| D0h-F5h  | R/W | Reserved                             | N/A     | 00h                     | 0x00                              |
| F6h      | R/W | Boost_Up                             | BOOSTUP | 00h                     | 0x00                              |
| F7h      | R/W | Boost_7:5                            | BOOST75 | 00h                     | 0x00                              |
| F8h      | R/W | Boost_4:0                            | BOOST40 | 00h                     | 0x00                              |
| F9h      | R/W | Reserved                             | N/A     | 00h                     | 0x00                              |
| FAh      | R/W | Port Swap                            | PRTSP   | 00h                     | 0x00                              |
| FBh      | R/W | Port Remap 12                        | PRTR12  | 00h                     | 0x00                              |
| FCh      | R/W | Port Remap 34                        | PRTR34  | 00h                     | 0x00                              |
| FDh      | R/W | Port Remap 56                        | PRTR56  | 00h                     | 0x00                              |

## TABLE 7-1: INTERNAL DEFAULT, EEPROM AND SMBUS REGISTER MEMORY MAP

| Reg Addr | R/W | Register Name                                         | Abbr  | Internal<br>Default ROM | SMBus and<br>EEPROM POR<br>Values |
|----------|-----|-------------------------------------------------------|-------|-------------------------|-----------------------------------|
| FEh      | R/W | Port Remap 7                                          | PRTR7 | 00h                     | 0x00                              |
| FFh      | R/W | Status/Command<br><b>Note:</b> SMBus register<br>only | STCD  | 00h                     | 0x00                              |

## TABLE 7-1: INTERNAL DEFAULT, EEPROM AND SMBUS REGISTER MEMORY MAP

## 7.2.1.1 Register 00h: Vendor ID (LSB)

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | VID_LSB  | Least Significant Byte of the Vendor ID. This is a 16-bit value that uniquely identifies the Vendor of the user device (assigned by USB-Interface Forum). This field is set by the OEM using either the SMBus or EEPROM interface options. |

## 7.2.1.2 Register 01h: Vendor ID (MSB)

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                               |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | VID_MSB  | Most Significant Byte of the Vendor ID. This is a 16-bit value that uniquely identifies the Vendor of the user device (assigned by USB-Interface Forum). This field is set by the OEM using either the SMBus or EEPROM interface options. |

## 7.2.1.3 Register 02h: Product ID (LSB)

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                      |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | PID_LSB  | Least Significant Byte of the Product ID. This is a 16-bit value that the Vendor can assign that uniquely identifies this particular product (assigned by OEM). This field is set by the OEM using either the SMBus or EEPROM interface options. |

## 7.2.1.4 Register 03h: Product ID (MSB)

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                     |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | PID_MSB  | Most Significant Byte of the Product ID. This is a 16-bit value that the Vendor can assign that uniquely identifies this particular product (assigned by OEM). This field is set by the OEM using either the SMBus or EEPROM interface options. |

## 7.2.1.5 Register 04h: Device ID (LSB)

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                               |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | DID_LSB  | Least Significant Byte of the Device ID. This is a 16-bit device release num-<br>ber in BCD format (assigned by OEM). This field is set by the OEM using<br>either the SMBus or EEPROM interface options. |

## 7.2.1.6 Register 05h: Device ID (MSB)

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                      |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | DID_MSB  | Most Significant Byte of the Device ID. This is a 16-bit device release number in BCD format (assigned by OEM). This field is set by the OEM using either the SMBus or EEPROM interface options. |

# 7.2.1.7 Register 06h: CONFIG\_BYTE\_1

| Bit<br>Number | Bit Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | SELF_BUS_PWR | Self or Bus Power: Selects between Self- and Bus-Powered operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|               |              | The Hub is either Self-Powered (draws less than 2mA of upstream bus<br>power) or Bus-Powered (limited to a 100mA maximum of upstream power<br>prior to being configured by the host controller).<br>When configured as a Bus-Powered device, the MCHP Hub consumes less<br>than 100mA of current prior to being configured. After configuration, the Bus-<br>Powered MCHP Hub (along with all associated hub circuitry, any embedded<br>devices if part of a compound device, and 100mA per externally available<br>downstream port) must consume no more than 500mA of upstream VBUS<br>current. The current consumption is system dependent, and the OEM must<br>ensure that the USB 2.0 specifications are not violated.<br>When configured as a Self-Powered device, <1mA of upstream VBUS current<br>is consumed and all ports are available, with each port being capable of<br>sourcing 500mA of current.<br>This field is set by the OEM using either the SMBus or EEPROM interface<br>options.<br>Please see the description under Dynamic Power for the self/bus power func-<br>tionality when dynamic power switching is enabled.<br>0 = Bus-Powered operation |
|               |              | 1 = Self-Powered operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               |              | <b>Note:</b> If Dynamic Power Switching is enabled, this bit is ignored and the LOCAL_PWR pin is used to determine if the hub is operating from self or bus power.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6             | Reserved     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5             | HS_DISABLE   | <ul> <li>High Speed Disable: Disables the capability to attach as either a High/Full-speed device, and forces attachment as Full-speed only (i.e. no Hi-Speed support).</li> <li>0 = High-/Full-Speed</li> <li>1 = Full-Speed-Only (Hi-Speed disabled!)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4             | MTT_ENABLE   | Multi-TT enable: Enables one transaction translator per port operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|               |              | Selects between a mode where only one transaction translator is available for all ports (Single-TT), or each port gets a dedicated transaction translator (Multi-TT) {Note: The host may force single-TT mode only}.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|               |              | 0 = single TT for all ports<br>1 = one TT per port (multiple TT's supported)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3             | EOP_DISABLE  | EOP Disable: Disables EOP generation of EOF1 when in Full-Speed mode.<br>During FS operation only, this permits the Hub to send EOP if no downstream<br>traffic is detected at EOF1. See Section 11.3.1 of the USB 2.0 Specification<br>for additional details. Note: generation of an EOP at the EOF1 point may pre-<br>vent a Host controller (operating in FS mode) from placing the USB bus in<br>suspend.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|               |              | 0 = EOP generation is normal<br>1 = EOP generation is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Bit<br>Number | Bit Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:1           | CURRENT_SNS | Over-current Sense: Selects current sensing on a port-by-port basis, all ports ganged, or none (only for bus-powered hubs). The ability to support current sensing on a port or ganged basis is hardware implementation dependent.<br>00 = Ganged sensing (all ports together)<br>01 = Individual port-by-port<br>1x = Over-current sensing not supported (must only be used with Bus-Pow-<br>ered configurations!) |
| 0             | PORT_PWR    | <ul> <li>Port Power Switching: Enables power switching on all ports simultaneously (ganged), or port power is individually switched on and off on a port- by-port basis (individual). The ability to support power enabling on a port or ganged basis is hardware implementation dependent.</li> <li>0 = Ganged switching (all ports together)</li> <li>1 = Individual port-by-port switching</li> </ul>            |

## 7.2.1.8 Register 07h: Configuration Data Byte 2

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | DYNAMIC  | Dynamic Power Enable: Controls the ability of the Hub to automatically<br>change from Self-Powered operation to Bus-Powered operation if the local<br>power source is removed or is unavailable (and from Bus-Powered to Self-<br>Powered if the local power source is restored). {Note: If the local power<br>source is available, the Hub will always switch to Self-Powered operation.}<br>When Dynamic Power switching is enabled, the Hub detects the availability of<br>a local power source by monitoring the external LOCAL_PWR pin. If the Hub<br>detects a change in power source availability, the Hub immediately discon-<br>nects and removes power from all downstream devices and disconnects the<br>upstream port. The Hub will then re-attach to the upstream port as either a<br>Bus-Powered Hub (if local-power is unavailable) or a Self-Powered Hub (if<br>local power is available).<br>0 = No Dynamic auto-switching<br>1 = Dynamic Auto-switching capable |
| 6             | Reserved | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5:4           | OC_TIMER | Over-Current Timer: Over-Current Timer delay.<br>00 = 0.1 ms<br>01 = 4 ms<br>10 = 8 ms<br>11 = 16 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                            |      |
|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 3             | COMPOUND | Compound Device: Allows the OEM to indicate that the Hub is part of a c<br>bound (see the USB Specification for definition) device. The applicable<br>bort(s) must also be defined as having a "Non-Removable Device". | com- |
|               |          | <b>Note:</b> When configured via strapping options, declaring a port as removable automatically causes the hub controller to report t is part of a compound device.                                                    |      |
|               |          | 0 = No<br>1 = Yes, Hub is part of a compound device                                                                                                                                                                    |      |
| 2:0           | Reserved | Reserved                                                                                                                                                                                                               |      |

# 7.2.1.9 Register 08h: Configuration Data Byte 3

| Bit<br>Number | Bit Name  | Description                                                                                                                                      |
|---------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4           | Reserved  | Reserved                                                                                                                                         |
| 3             | PRTMAP_EN | Port Re-mapping enable: Selects the method used by the hub to assign port numbers and disable ports.                                             |
|               |           | '0' = Standard Mode                                                                                                                              |
|               |           | '1' = Port Re-map mode                                                                                                                           |
| 2:1           | LED_MODE  | LED Mode Selection: The LED_A[47:1]_N and LED_B[47:1]_N pins support several different modes of operation.                                       |
|               |           | '00' = USB Mode<br>'01' = Speed Indication Mode<br>'10' = Same as '00', USB Mode<br>'11' = Same as '00', USB Mode                                |
|               |           | Warning: Do not enable an LED mode that requires LED pins that are not available in the specific package being used in the implementation!       |
|               |           | Note: The Hub will only report that it supports LED's to the host when USB mode is selected. All other modes will be reported as No LED Support. |
| 0             | STRING_EN | Enables String Descriptor Support                                                                                                                |
|               |           | <ul><li>'0' = String Support Disabled</li><li>'1' = String Support Enabled</li></ul>                                                             |

#### 7.2.1.10 Register 09h: Non-Removable Device

| Bit<br>Number | Bit Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | NR_DEVICE | <ul> <li>Non-Removable Device: Indicates which port(s) include non-removable devices. '0' = port is removable, '1' = port is non-removable.</li> <li>Informs the Host if one of the active ports has a permanent device that is undetachable from the Hub. (Note: The device must provide its own descriptor data.)</li> <li>When using the internal default option, the NON_REM[1:0] pins will designate the appropriate ports as being non- removable.</li> <li>Bit 7= 1; Port 7 non-removable</li> <li>Bit 6= 1; Port 6 non-removable</li> <li>Bit 5= 1; Port 5 non-removable</li> <li>Bit 4= 1; Port 4 non-removable</li> <li>Bit 2= 1; Port 2 non-removable</li> <li>Bit 2= 1; Port 1 non-removable</li> <li>Bit 1= 1; Port 1 non-removable</li> <li>Bit 0 is Reserved, always = '0'</li> </ul> |

# 7.2.1.11 Register 0Ah: Port Disable For Self Powered Operation

| Bit<br>Number | Bit Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | PORT_DIS_SP | Port Disable Self-Powered: Disables 1 or more contiguous ports. '0' = port is<br>available, '1' = port is disabled.<br>During Self-Powered operation when remapping mode is disabled (PRT-<br>MAP_EN='0'), this selects the ports which will be permanently disabled, and<br>are not available to be enabled or enumerated by a Host Controller. The ports<br>can be disabled in any order, the internal logic will automatically report the<br>correct number of enabled ports to the USB Host, and will reorder the active<br>ports in order to ensure proper function.<br>Bit 7= 1; Port 7 is disabled<br>Bit 6= 1; Port 6 is disabled<br>Bit 5= 1; Port 5 is disabled<br>Bit 4= 1; Port 4 is disabled<br>Bit 2= 1; Port 3 is disabled<br>Bit 2= 1; Port 2 is disabled<br>Bit 1= 1; Port 1 is disabled<br>Bit 0 is Reserved, always = '0' |

## 7.2.1.12 Register 0Bh: Port Disable For Bus Powered Operation

| Bit<br>Number | Bit Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number<br>7:0 | PORT_DIS_BP | Port Disable Bus-Powered: Disables 1 or more contiguous ports. '0' = port is<br>available, '1' = port is disabled.<br>During Self-Powered operation when remapping mode is disabled (PRT-<br>MAP_EN='0'), this selects the ports which will be permanently disabled, and<br>are not available to be enabled or enumerated by a Host Controller. The ports<br>can be disabled in any order, the internal logic will automatically report the<br>correct number of enabled ports to the USB Host, and will reorder the active<br>ports in order to ensure proper function.<br>When using the internal default option, the PRT_DIS_P[7:1] and<br>PRT_DIS_M[7:1] pins will disable the appropriate ports.<br>Bit 7= 1; Port 7 is disabled<br>Bit 6= 1; Port 6 is disabled<br>Bit 5= 1; Port 5 is disabled<br>Bit 4= 1; Port 4 is disabled |
|               |             | Bit 3= 1; Port 3 is disabled<br>Bit 2= 1; Port 2 is disabled<br>Bit 1= 1; Port 1 is disabled<br>Bit 0 is Reserved, always = '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

## 7.2.1.13 Register 0Ch: Max Power For Self Powered Operation

| Bit<br>Number | Bit Name   | Description                                                                                                                                                                                                                                                                                                                                                                                             |                                                                            |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| 7:0           | MAX_PWR_SP | Max Power Self_Powered: Value in 2mA increments that the<br>rom an upstream port (VBUS) when operating as a self-pow<br>value includes the hub silicon along with the combined powe<br>from VBUS) of all associated circuitry on the board. This val<br>he power consumption of a permanently attached periphera<br>configured as a compound device, and the embedded periph<br>DmA in its descriptors. | vered hub. This<br>er consumption<br>lue also includes<br>Il if the hub is |
|               |            | <b>Note:</b> The USB 2.0 Specification does not permit this 100mA.                                                                                                                                                                                                                                                                                                                                      | value to exceed                                                            |

#### 7.2.1.14 Register 0Dh: Max Power For Bus Powered Operation

| BIT<br>NUMBER | BIT NAME   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | MAX_PWR_BP | Max Power Bus_Powered: Value in 2mA increments that the Hub consumes from an upstream port (VBUS) when operating as a bus-powered hub. This value includes the hub silicon along with the combined power consumption (from VBUS) of all associated circuitry on the board. This value also includes the power consumption of a permanently attached peripheral if the hub is configured as a compound device, and the embedded peripheral reports 0mA in its descriptors. |

## 7.2.1.15 Register 0Eh: Hub Controller Max Current For Self Powered Operation

| Bit<br>Number | Bit Name                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | Hub<br>ered<br>con<br>doe | Hub Controller Max Current Self-Powered: Value in 2mA increments that the Hub consumes from an upstream port (VBUS) when operating as a self-powered hub. This value includes the hub silicon along with the combined power consumption (from VBUS) of all associated circuitry on the board. This value does NOT include the power consumption of a permanently attached peripheral if the hub is configured as a compound device. |
|               |                           | <b>Note:</b> The USB 2.0 Specification does not permit this value to exceed 100mA.                                                                                                                                                                                                                                                                                                                                                  |
|               |                           | A value of 50 (decimal) indicates 100mA, which is the default value.                                                                                                                                                                                                                                                                                                                                                                |

## 7.2.1.16 Register 0Fh: Hub Controller Max Current For Bus Powered Operation

| Bit<br>Number | Bit Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | HC_MAX_C_BP | <ul> <li>Hub Controller Max Current Bus-Powered: Value in 2mA increments that the Hub consumes from an upstream port (VBUS) when operating as a bus-powered hub. This value will include the hub silicon along with the combined power consumption (from VBUS) of all associated circuitry on the board. This value will NOT include the power consumption of a permanently attached peripheral if the hub is configured as a compound device.</li> <li>A value of 50 (decimal) would indicate 100mA, which is the default value.</li> </ul> |

### 7.2.1.17 Register 10h: Power-On Time

| Bit<br>Number | Bit Name      | Description                                                                                                                                                                 |
|---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | POWER_ON_TIME | Power On Time: The length of time that it takes (in 2 ms intervals) from the time the host initiated power-on sequence begins on a port until power is stable on that port. |

#### 7.2.1.18 Register 11h: Language ID High

| Bit<br>Number | Bit Name  | Description                                         |
|---------------|-----------|-----------------------------------------------------|
| 7:0           | LANG_ID_H | USB LANGUAGE ID (Upper 8 bits of a 16 bit ID field) |

#### 7.2.1.19 Register 12h: Language ID Low

| Bit<br>Number | Bit Name  | Description                                         |
|---------------|-----------|-----------------------------------------------------|
| 7:0           | LANG_ID_L | USB LANGUAGE ID (Lower 8 bits of a 16 bit ID field) |

### 7.2.1.20 Register 13h: Manufacturer String Length

| Bit<br>Number | Bit Name    | Description                            |
|---------------|-------------|----------------------------------------|
| 7:0           | MFR_STR_LEN | Manufacturer String Length             |
|               |             | Maximum string length is 31 characters |

## 7.2.1.21 Register 14h: Product String Length

| Bit<br>Number | Bit Name    | Description                            |
|---------------|-------------|----------------------------------------|
| 7:0           | PRD_STR_LEN | Product String Length                  |
|               |             | Maximum string length is 31 characters |

## 7.2.1.22 Register 15h: Serial String Length

| Bit<br>Number | Bit Name    | Description                            |
|---------------|-------------|----------------------------------------|
| 7:0           | SER_STR_LEN | Serial String Length                   |
|               |             | Maximum string length is 31 characters |

#### 7.2.1.23 Register 16h-53h: Manufacturer String

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | MFR_STR  | Manufacturer String, UNICODE UTF-16LE per USB 2.0 Specification<br>Maximum string length is 31 characters (62 bytes)                                                                                                                                                                                                                                                                                                                                                                            |
|               |          | <b>Note:</b> The string consists of individual 16 Bit UNICODE UTF-16LE characters. The characters will be stored starting with the LSB at the least significant address and the MSB at the next 8-bit location (subsequent characters must be stored in sequential contiguous address in the same LSB, MSB manner). Some EEPROM programmers may transpose the MSB and LSB, thus reversing the Byte order. Please pay careful attention to the byte ordering or your selected programming tools. |

## 7.2.1.24 Register 54h-91h: Product String

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | PRD_STR  | Product String, UNICODE UTF-16LE per USB 2.0 Specification<br>Maximum string length is 31 characters (62 bytes)                                                                                                                                                                                                                                                                                                                                                                                 |
|               |          | <b>Note:</b> The string consists of individual 16 Bit UNICODE UTF-16LE characters. The characters will be stored starting with the LSB at the least significant address and the MSB at the next 8-bit location (subsequent characters must be stored in sequential contiguous address in the same LSB, MSB manner). Some EEPROM programmers may transpose the MSB and LSB, thus reversing the Byte order. Please pay careful attention to the byte ordering or your selected programming tools. |

# 7.2.1.25 Register 92h-CFh: Serial String

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | SER_STR  | Serial String, UNICODE UTF16LE per USB 2.0 Specification<br>Maximum string length is 31 characters (62 bytes)                                                                                                                                                                                                                                                                                                                                                                                   |
|               |          | <b>Note:</b> The string consists of individual 16 Bit UNICODE UTF-16LE characters. The characters will be stored starting with the LSB at the least significant address and the MSB at the next 8-bit location (subsequent characters must be stored in sequential contiguous address in the same LSB, MSB manner). Some EEPROM programmers may transpose the MSB and LSB, thus reversing the Byte order. Please pay careful attention to the byte ordering or your selected programming tools. |

## 7.2.1.26 Register F6h: Boost\_Up

| Bit<br>Number | Bit Name   | Description                                                                                                                                                                                                                                                                                                                                                         |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2           | Reserved   | Reserved                                                                                                                                                                                                                                                                                                                                                            |
| 1:0           | BOOST_IOUT | USB electrical signaling drive strength Boost Bit for Upstream Port.<br>'00' = Normal electrical drive strength = No boost<br>'01' = Elevated electrical drive strength = Low (approximately 4% boost)<br>'10' = Elevated electrical drive strength = Medium (approximately 8% boost)<br>'11' = Elevated electrical drive strength = High (approximately 12% boost) |
|               |            | Note: "Boost" could result in non-USB Compliant parameters (one example would be Test J/K levels), the OEM should use a '00' value unless specific implementation issues require additional signal boosting to correct for degraded USB signalling levels.                                                                                                          |

# 7.2.1.27 Register F7h: Boost\_7:5 (Reset = 0x00)

| Bit<br>Number | Bit Name     | Description                                                                                                                                                                                                                                                                                       |
|---------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6           | Reserved     | Reserved                                                                                                                                                                                                                                                                                          |
| 5:4           | BOOST_IOUT_7 | USB electrical signaling drive strength Boost Bit for Downstream Port '7'.<br>'00' = Normal electrical drive strength<br>'01' = Elevated electrical drive strength (+4% boost)<br>'10' = Elevated electrical drive strength (+8% boost)<br>'11' = Elevated electrical drive strength (+12% boost) |
| 3:2           | BOOST_IOUT_6 | USB electrical signaling drive strength Boost Bit for Downstream Port '6'.<br>'00' = Normal electrical drive strength<br>'01' = Elevated electrical drive strength (+4% boost)<br>'10' = Elevated electrical drive strength (+8% boost)<br>'11' = Elevated electrical drive strength (+12% boost) |
| 1:0           | BOOST_IOUT_5 | USB electrical signaling drive strength Boost Bit for Downstream Port '5'.<br>'00' = Normal electrical drive strength<br>'01' = Elevated electrical drive strength (+4% boost)<br>'10' = Elevated electrical drive strength (+8% boost)<br>'11' = Elevated electrical drive strength (+12% boost) |

#### 7.2.1.28 Register F8h: Boost\_4:0

| Bit<br>Number | Bit Name     | Description                                                                                                                                                                                                                                                                                                                       |
|---------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6           | BOOST_IOUT_4 | USB electrical signaling drive strength Boost Bit for Downstream Port '4'.                                                                                                                                                                                                                                                        |
|               |              | <ul> <li>'00' = Normal electrical drive strength = No boost</li> <li>'01' = Elevated electrical drive strength = Low (approximately 4% boost)</li> <li>'10' = Elevated electrical drive strength = Medium (approximately 8% boost)</li> <li>'11' = Elevated electrical drive strength = High (approximately 12% boost)</li> </ul> |
|               |              | Note: "Boost" could result in non-USB Compliant parameters (one example would be Test J/K levels), the OEM should use a '00' value unless specific implementation issues require additional signal boosting to correct for degraded USB signalling levels.                                                                        |
| 5:4           | BOOST_IOUT_3 | USB electrical signaling drive strength Boost Bit for Downstream Port '3'.                                                                                                                                                                                                                                                        |
|               |              | <ul> <li>'00' = Normal electrical drive strength = No boost</li> <li>'01' = Elevated electrical drive strength = Low (approximately 4% boost)</li> <li>'10' = Elevated electrical drive strength = Medium (approximately 8% boost)</li> <li>'11' = Elevated electrical drive strength = High (approximately 12% boost)</li> </ul> |
|               |              | Note: "Boost" could result in non-USB Compliant parameters (one example would be Test J/K levels), the OEM should use a '00' value unless specific implementation issues require additional signal boosting to correct for degraded USB signalling levels.                                                                        |
| 3:2           | BOOST_IOUT_2 | USB electrical signaling drive strength Boost Bit for Downstream Port '2'.                                                                                                                                                                                                                                                        |
|               |              | <ul> <li>'00' = Normal electrical drive strength = No boost</li> <li>'01' = Elevated electrical drive strength = Low (approximately 4% boost)</li> <li>'10' = Elevated electrical drive strength = Medium (approximately 8% boost)</li> <li>'11' = Elevated electrical drive strength = High (approximately 12% boost)</li> </ul> |
|               |              | Note: "Boost" could result in non-USB Compliant parameters (one example would be Test J/K levels), the OEM should use a '00' value unless specific implementation issues require additional signal boosting to correct for degraded USB signalling levels.                                                                        |
| 1:0           | BOOST_IOUT_1 | USB electrical signaling drive strength Boost Bit for Downstream Port '1'.                                                                                                                                                                                                                                                        |
|               |              | <ul> <li>'00' = Normal electrical drive strength = No boost</li> <li>'01' = Elevated electrical drive strength = Low (approximately 4% boost)</li> <li>'10' = Elevated electrical drive strength = Medium (approximately 8% boost)</li> <li>'11' = Elevated electrical drive strength = High (approximately 12% boost)</li> </ul> |
|               |              | Note: "Boost" could result in non-USB Compliant parameters (one example would be Test J/K levels), the OEM should use a '00' value unless specific implementation issues require additional signal boosting to correct for degraded USB signalling levels.                                                                        |

# 7.2.1.29 Register FAh: Port Swap

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0           | PRTSP    | <ul> <li>Port Swap: Swaps the Upstream and Downstream USB DP and DM Pins for ease of board routing to devices and connectors.</li> <li>'0' = USB D+ functionality is associated with the DP pin and D- functionality is associated with the DM pin.</li> <li>'1' = USB D+ functionality is associated with the DM pin and D- functionality is associated with the DP pin.</li> <li>Bit 7= '1'; Port 7 DP/DM is swapped.</li> <li>Bit 5= '1'; Port 6 DP/DM is swapped.</li> <li>Bit 5= '1'; Port 5 DP/DM is swapped.</li> <li>Bit 4= '1'; Port 3 DP/DM is swapped.</li> <li>Bit 2= '1'; Port 3 DP/DM is swapped.</li> <li>Bit 2= '1'; Port 1 DP/DM is swapped.</li> <li>Bit 2= '1'; Port 1 DP/DM is swapped.</li> <li>Bit 2= '1'; Port 1 DP/DM is swapped.</li> </ul> |

# USB2517/USB2517I

#### 7.2.1.30 Register FBh: Port Remap 12

| Bit<br>Number | Bit Name |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Description                                        |                                             |  |  |  |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------|--|--|--|
| 7:0           | PRTR12   | <ul> <li>Port remap register for ports 1 &amp; 2</li> <li>When a hub is enumerated by a USB Host Controller, the hub is only permitted to report how many ports it has; the hub is not permitted to sele a numerical range or assignment. The Host Controller will number the downstream ports of the hub starting with the number '1', up to the number of ports that the hub recognizes.</li> <li>The host's port number is referred to as "Logical Port Number" and the physical port on the hub is the "Physical Port Number". When remapping mode is enabled (see PRTMAP_EN in Register 08h: Configuration Data Byte 3) the hub's downstream port numbers can be remapped to different logical port numbers (assigned by the host).</li> <li>Note: The OEM must ensure that Contiguous Logical Port Numbers a used, starting from #1 up to the maximum number of enabl ports; this ensures that the hub's ports are numbered in accordance with the way a Host will communicate with the ports.</li> </ul> |                                                    |                                             |  |  |  |
|               |          | TABLE 7-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | : PORT                                             | REMAP REGISTER FOR PORTS 1 & 2              |  |  |  |
|               |          | Bit [7:4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | '0000'                                             | Physical Port 2 is Disabled                 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0001'                                             | Physical Port 2 is mapped to Logical Port 1 |  |  |  |
|               |          | '0010' Physical Port 2 is mapped to Logical Port 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                    |                                             |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0011' Physical Port 2 is mapped to Logical Port 3 |                                             |  |  |  |
|               |          | '0100' Physical Port 2 is mapped to Logical Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                    |                                             |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0101'                                             | Physical Port 2 is mapped to Logical Port 5 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0110'                                             | Physical Port 2 is mapped to Logical Port 6 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0111'                                             | Physical Port 2 is mapped to Logical Port 7 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '1000'<br>to<br>'1111'                             | Reserved, will default to '0000' value      |  |  |  |
|               |          | Bit [3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | '0000'                                             | Physical Port 1 is Disabled                 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0001'                                             | Physical Port 1 is mapped to Logical Port 1 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0010'                                             | Physical Port 1 is mapped to Logical Port 2 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0011'                                             | Physical Port 1 is mapped to Logical Port 3 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0100'                                             | Physical Port 1 is mapped to Logical Port 4 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0101'                                             | Physical Port 1 is mapped to Logical Port 5 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0110'                                             | Physical Port 1 is mapped to Logical Port 6 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '0111'                                             | Physical Port 1 is mapped to Logical Port 7 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '1000' to<br>'1111'                                | Reserved, will default to '0000' value      |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                    |                                             |  |  |  |

# 7.2.1.31 Register FCh: Port Remap 34

| Bit<br>Number | Bit Name | Description                                           |                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                |  |  |  |
|---------------|----------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0           | PRTR34   | Port remap reg                                        | ister for por                                                                                                                                                                                                                                                                                                                                  | rts 3 & 4                                                                                                                                                                                                      |  |  |  |
|               |          | permitted to rep<br>a numerical ran<br>downstream po  | When a hub is enumerated by a USB Host Controller, the hub is only<br>permitted to report how many ports it has; the hub is not permitted to select<br>a numerical range or assignment. The Host Controller will number the<br>downstream ports of the hub starting with the number '1', up to the number<br>of ports that the hub recognizes. |                                                                                                                                                                                                                |  |  |  |
|               |          | physical port or<br>mode is enable<br>Byte 3) the hub | n the hub is<br>d (see PRT<br>o's downstre                                                                                                                                                                                                                                                                                                     | referred to as "Logical Port Number" and the<br>the "Physical Port Number". When remapping<br>MAP_EN in Register 08h: Configuration Data<br>am port numbers can be remapped to different<br>gned by the host). |  |  |  |
|               |          | use<br>port                                           | d, starting f<br>s; this ensu                                                                                                                                                                                                                                                                                                                  | ensure that Contiguous Logical Port Numbers are<br>from #1 up to the maximum number of enabled<br>ures that the hub's ports are numbered in accor-<br>way a Host will communicate with the ports.              |  |  |  |
|               |          | TABLE 7-3:                                            |                                                                                                                                                                                                                                                                                                                                                | EMAP REGISTER FOR PORTS 3 & 4                                                                                                                                                                                  |  |  |  |
|               |          | Bit [7:4]                                             | '0000'                                                                                                                                                                                                                                                                                                                                         | Physical Port 4 is Disabled                                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0001'                                                                                                                                                                                                                                                                                                                                         | Physical Port 4 is mapped to Logical Port 1                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0010'                                                                                                                                                                                                                                                                                                                                         | Physical Port 4 is mapped to Logical Port 2                                                                                                                                                                    |  |  |  |
|               |          | '0011' Physical Port 4 is mapped to Logical Por       |                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                |  |  |  |
|               |          | '0100' Physical Port 4 is mapped to Logical Port      |                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                |  |  |  |
|               |          |                                                       | '0101' Physical Port 4 is mapped to Logical Port                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                |  |  |  |
|               |          |                                                       | '0110'                                                                                                                                                                                                                                                                                                                                         | Physical Port 4 is mapped to Logical Port 6                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0111'                                                                                                                                                                                                                                                                                                                                         | Physical Port 4 is mapped to Logical Port 7                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '01011<br>000'<br>to<br>'1111'                                                                                                                                                                                                                                                                                                                 | Reserved, will default to '0000' value                                                                                                                                                                         |  |  |  |
|               |          | Bit [3:0]                                             | '0000'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is Disabled                                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0001'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is mapped to Logical Port 1                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0010'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is mapped to Logical Port 2                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0011'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is mapped to Logical Port 3                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0100'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is mapped to Logical Port 4                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0101'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is mapped to Logical Port 5                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0110'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is mapped to Logical Port 6                                                                                                                                                                    |  |  |  |
|               |          |                                                       | '0111'                                                                                                                                                                                                                                                                                                                                         | Physical Port 3 is mapped to Logical Port 7                                                                                                                                                                    |  |  |  |

## 7.2.1.32 Register FDh: Port Remap 56 (Reset = 0x00)

| Bit<br>Number | Bit Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        |                                             |  |  |  |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------|--|--|--|
| 7:0           | PRTR56   | Port remap register for ports 5 & 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                                             |  |  |  |
|               |          | <ul> <li>When a hub is enumerated by a USB Host Controller, the hub is only permitted to report how many ports it has; the hub is not permitted to select a numerical range or assignment. The Host Controller will number the downstream ports of the hub starting with the number '1', up to the number of ports that the hub recognizes.</li> <li>The host's port number is referred to as "Logical Port Number" and the physical port on the hub is the "Physical Port Number". When remapping mode is enabled (see PRTMAP_EN in Register 08h: Configuration Data Byte 3) the hub's downstream port numbers can be remapped to different</li> </ul> |                        |                                             |  |  |  |
|               |          | <ul> <li>Note: The OEM must ensure that Contiguous Logical Port Numbers are used, starting from #1 up to the maximum number of enabled ports; this ensures that the hub's ports are numbered in accordance with the way a Host will communicate with the ports.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                              |                        |                                             |  |  |  |
|               |          | TABLE 7-4:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PORT RI                | EMAP REGISTER FOR PORTS 5 & 6               |  |  |  |
|               |          | Bit [7:4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | '0000'                 | Physical Port 6 is Disabled                 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0001'                 | Physical Port 6 is mapped to Logical Port 1 |  |  |  |
|               |          | '0010' Physical Port 6 is mapped to Logical Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                        |                                             |  |  |  |
|               |          | '0011' Physical Port 6 is mapped to Logical Por                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                        |                                             |  |  |  |
|               |          | '0100' Physical Port 6 is mapped to Logical Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                        |                                             |  |  |  |
|               |          | '0101' Physical Port 6 is mapped to Logical Port 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                        |                                             |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0110'                 | Physical Port 6 is mapped to Logical Port 6 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0111'                 | Physical Port 6 is mapped to Logical Port 7 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '1000'<br>to<br>'1111' | Reserved, will default to '0000' value      |  |  |  |
|               |          | Bit [3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | '0000'                 | Physical Port 3 is Disabled                 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0001'                 | Physical Port 5 is mapped to Logical Port 1 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0010'                 | Physical Port 5 is mapped to Logical Port 2 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0011'                 | Physical Port 5 is mapped to Logical Port 3 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0100'                 | Physical Port 5 is mapped to Logical Port 4 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0101'                 | Physical Port 5 is mapped to Logical Port 5 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0110'                 | Physical Port 5 is mapped to Logical Port 6 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '0111'                 | Physical Port 5 is mapped to Logical Port 7 |  |  |  |
|               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '1000'<br>to<br>'1111' | Reserved, will default to '0000' value      |  |  |  |

# 7.2.1.33 Register FEh: Port Remap 7 (Reset = 0x00)

| Bit<br>Number | Bit Name | Description                                           |                                                                                                                                                                                                                                                                                                                                      |                                             |  |  |  |
|---------------|----------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
| 7:0           | PRTR7    | Port remap reg                                        | Port remap register for ports 7.                                                                                                                                                                                                                                                                                                     |                                             |  |  |  |
|               |          | permitted to rep<br>a numerical ran<br>downstream po  | When a hub is enumerated by a USB Host Controller, the hub is only permitted to report how many ports it has; the hub is not permitted to select a numerical range or assignment. The Host Controller will number the downstream ports of the hub starting with the number '1', up to the number of ports that the hub recognizes.   |                                             |  |  |  |
|               |          | physical port or<br>mode is enable<br>Byte 3) the hub | The host's port number is referred to as "Logical Port Number" and the physical port on the hub is the "Physical Port Number". When remapping mode is enabled (see PRTMAP_EN in Register 08h: Configuration Data Byte 3) the hub's downstream port numbers can be remapped to different logical port numbers (assigned by the host). |                                             |  |  |  |
|               |          | use<br>port                                           |                                                                                                                                                                                                                                                                                                                                      |                                             |  |  |  |
|               |          | TABLE 7-5:                                            | TABLE 7-5:       PORT REMAP REGISTER FOR PORT 7                                                                                                                                                                                                                                                                                      |                                             |  |  |  |
|               |          | Bit [7:4]                                             | '0000'<br>to<br>'1111'                                                                                                                                                                                                                                                                                                               | Reserved                                    |  |  |  |
|               |          | Bit [3:0]                                             | '0000'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is Disabled                 |  |  |  |
|               |          |                                                       | '0001'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is mapped to Logical Port 1 |  |  |  |
|               |          |                                                       | '0010'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is mapped to Logical Port 2 |  |  |  |
|               |          |                                                       | '0011'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is mapped to Logical Port 3 |  |  |  |
|               |          |                                                       | '0100'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is mapped to Logical Port 4 |  |  |  |
|               |          |                                                       | '0101'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is mapped to Logical Port 5 |  |  |  |
|               |          |                                                       | '0110'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is mapped to Logical Port 6 |  |  |  |
|               |          |                                                       | '0111'                                                                                                                                                                                                                                                                                                                               | Physical Port 7 is mapped to Logical Port 7 |  |  |  |
|               |          |                                                       | '1000'                                                                                                                                                                                                                                                                                                                               | Reserved, will default to '0000' value      |  |  |  |

#### 7.2.1.34 Register FFh: Status/Command

| Bit<br>Number | Bit Name   | Description                                                                                                                                                                                                                                                   |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3           | Reserved   | Reserved                                                                                                                                                                                                                                                      |
| 2             | INTF_PW_DN | SMBus Interface Power Down<br>'0' = Interface is active<br>'1' = Interface power down after ACK has completed                                                                                                                                                 |
| 1             | RESET      | Reset the SMBus Interface and internal memory back to RESET_N assertion default settings.<br>'0' = Normal Run/Idle State<br>'1' = Force a reset of registers to their default state                                                                           |
| 0             | USB_ATTACH | USB Attach (and write protect)<br>'0' = SMBus slave interface is active<br>'1' = Hub will signal a USB attach event to an upstream device. The internal<br>memory (address range 00h-FEh) is "write-protected" to prevent uninten-<br>tional data corruption. |

# 7.2.2 I<sup>2</sup>C EEPROM

The I<sup>2</sup>C EEPROM interface implements a subset of the I<sup>2</sup>C Master Specification (Please refer to the Philips Semiconductor Standard I<sup>2</sup>C-Bus Specification for details on I<sup>2</sup>C bus protocols). The Hub's I<sup>2</sup>C EEPROM interface is designed to attach to a single "dedicated" I<sup>2</sup>C EEPROM, and conforms to the Standard-mode I<sup>2</sup>C Specification (100kbit/s transfer rate and 7-bit addressing) for protocol and electrical compatibility.

**Note:** Extensions to the I<sup>2</sup>C Specification are not supported.

The Hub acts as the master and generates the serial clock SCL, controls the bus access (determines which device acts as the transmitter and which device acts as the receiver), and generates the START and STOP conditions.

#### 7.2.2.1 Implementation Characteristics

The Hub will only access an EEPROM using the Sequential Read Protocol.

#### 7.2.2.2 Pull-Up Resistor

The Circuit board designer is required to place external pull-up resistors ( $10K\Omega$  recommended) on the SDA/SMBDATA & SCL/SMBCLK/CFG\_SELO lines (per SMBus 1.0 Specification, and EEPROM manufacturer guidelines) to Vcc in order to assure proper operation.

#### 7.2.2.3 I<sup>2</sup>C EEPROM Slave Address

Slave address is 1010000.

#### **Note:** 10-bit addressing is NOT supported.

#### 7.2.3 IN-CIRCUIT EEPROM PROGRAMMING

The EEPROM can be programmed via ATE by pulling RESET\_N low (which tri-states the Hub's EEPROM interface and allows an external source to program the EEPROM).

# 7.3 SMBus Slave Interface

Instead of loading User-Defined Descriptor data from an external EEPROM, the MCHP Hub can be configured to receive a code load from an external processor via an SMBus interface. The SMBus interface shares the same pins as the EEPROM interface; if CFG\_SEL1 & CFG\_SEL0 activates the SMBus interface, external EEPROM support is no longer available (and the user-defined descriptor data must be downloaded via the SMBus). Due to system issues, the MCHP Hub waits indefinitely for the SMBus code load to complete and only "appears" as a newly connected device on USB after the code load is complete.

The Hub's SMBus implementation is a subset of the SMBus interface to the host. The device is a *slave-only* SMBus device. The implementation in the device is a subset of SMBus since it only supports two protocols.

The Write Block and Read Block protocols are the only valid SMBus protocols for the Hub. The Hub responds to other protocols as described in Section 7.3.2, "Invalid Protocol Response Behavior," on page 40. Reference the System Management Bus Specification, Rev 1.0.

The SMBus interface is used to read and write the registers in the device. The register set is shown in Section 7.2.1, "Internal Register Set (Common to EEPROM and SMBus)," on page 19.

# 7.3.1 BUS PROTOCOLS

Typical Write Block and Read Block protocols are shown below. Register accesses are performed using 7-bit slave addressing, an 8-bit register address field, and an 8-bit data field. The shading indicates the Hub driving data on the SMBDATA line; otherwise, host data is on the SDA/SMBDATA line.

The slave address is the unique SMBus Interface Address for the Hub that identifies it on SMBus. The register address field is the internal address of the register to be accessed. The register data field is the data that the host is attempting to write to the register or the contents of the register that the host is attempting to read.

#### **Note:** Data bytes are transferred MSB first (msb first).

#### 7.3.1.1 Block Read/Write

The Block Write begins with a slave address and a write condition. After the command code, the host issues a byte count which describes how many more bytes will follow in the message. If a slave had 20 bytes to send, the first byte would be the number 20 (14h), followed by the 20 bytes of data. The byte count may not be 0. A Block Read or Write is allowed to transfer a maximum of 32 data bytes.

# USB2517/USB2517I

**Note:** For the following SMBus tables:

# FIGURE 7-1: BLOCK WRITE



#### Block Read

A Block Read differs from a block write in that the repeated start condition exists to satisfy the I<sup>2</sup>C specification's requirement for a change in the transfer direction.

# FIGURE 7-2: BLOCK READ



### 7.3.2 INVALID PROTOCOL RESPONSE BEHAVIOR

Registers accessed with an invalid protocol are not updated. A register is only updated following a valid protocol. The only valid protocols are Write Block and Read Block, which are described above.

The Hub only responds to the hardware selected Slave Address.

Attempting to communicate with the Hub over SMBus with an invalid slave address or invalid protocol results in no response, and the SMBus Slave Interface returns to the idle state.

The only valid registers that are accessible by the SMBus slave address are the registers defined in the Registers Section. See Section 7.3.3 for the response to undefined registers.

### 7.3.3 GENERAL CALL ADDRESS RESPONSE

The Hub does not respond to a general call address of 0000\_000b.

## 7.3.4 SLAVE DEVICE TIME-OUT

According to the SMBus Specification, V1.0 devices in a transfer can abort the transfer in progress and release the bus when any single clock low interval exceeds 25ms ( $T_{TIMEOUT, MIN}$ ). Devices that have detected this condition must reset their communication and be able to receive a new START condition no later than 35ms ( $T_{TIMEOUT, MAX}$ ).

**Note:** Some simple devices do not contain a clock low drive circuit; this simple kind of device typically resets its communications port after a start or stop condition. The Slave Device Time-Out must be implemented.

#### 7.3.5 STRETCHING THE SCLK SIGNAL

The Hub supports stretching of the SCLK by other devices on the SMBus. The Hub does not stretch the SCLK.

#### 7.3.6 SMBUS TIMING

The SMBus Slave Interface complies with the SMBus AC Timing Specification. See the SMBus timing in the "Timing Diagram" section.

#### 7.3.7 BUS RESET SEQUENCE

The SMBus Slave Interface resets and returns to the idle state upon a START field followed immediately by a STOP field.

#### 7.3.8 SMBUS ALERT RESPONSE ADDRESS

The SMBALERT# signal is not supported by the Hub.

#### 7.3.8.1 Undefined Registers

The registers shown in Table 7-1 are the defined registers in the Hub. Reads to undefined registers return to 00h. Writes to undefined registers have no effect and do not return an error.

#### 7.3.8.2 Reserved Registers

Unless otherwise instructed, only a '0' may be written to all reserved registers or bits.

### 7.4 Default Configuration Option

The MCHP Hub can be configured via its internal default configuration. (Please see Section 7.2.1, "Internal Register Set (Common to EEPROM and SMBus)" for specific details on how to enable default configuration.)

Please refer to Table 7-1 for the internal default values that are loaded when this option is selected.

### 7.5 Default Strapping Options:

The USB2517/USB2517I can be configured via a combination of internal default values and pin strap options. Please see Table 5-1, "USB2517/USB2517I Pin Descriptions" and Table 5-2, "USB2517I SMBUS or EEPROM Interface Behavior" for specific details on how to enable the default/pin-strap configuration option.

The strapping option pins only cover a limited sub-set of the configuration options. The internal default values will be used for the bits & registers that are not controlled by a strapping option pin. Please refer to Table 7-1 for the internal default values that are loaded when this option is selected.

The Amber and Green LED pins are sampled after RESET\_N negation, and the logic values are used to configure the hub if the internal default configuration mode is selected. The implementation shown below (see Section 7.6, "Reset") shows a recommended passive scheme. When a pin is configured with a "Strap High" configuration, the LED functions with active low signalling, and the PAD will "sink" the current from the external supply. When a pin is configured with a "Strap Low" configuration, the LED functions with active high signalling, and the PAD will "source" the current to the external LED.

# FIGURE 7-3: LED STRAPPING OPTION



# 7.6 Reset

There are two different resets that the Hub experiences. One is a hardware reset (either from the internal POR reset circuit or via the RESET\_N pin) and the second is a USB Bus Reset.

#### 7.6.1 INTERNAL POR HARDWARE RESET

All reset timing parameters are ensured by design.

### 7.6.2 EXTERNAL HARDWARE RESET\_N

A valid hardware reset is defined as assertion of RESET\_N for a minimum of 1us after all power supplies are within operating range. While reset is asserted, the Hub (and its associated external circuitry) consumes less than  $500\mu$ A of current from the upstream USB power source.

Assertion of RESET\_N (external pin) causes the following:

- 1. All downstream ports are disabled, and PRTPWR power to downstream devices is removed.
- 2. The PHYs are disabled, and the differential pairs will be in a high-impedance state.
- 3. All transactions immediately terminate; no states are saved.
- 4. All internal registers return to the default state (in most cases, 00(h)).
- 5. The external crystal oscillator is halted.
- 6. The PLL is halted.
- 7. LED indicators are disabled.

The Hub is "operational"  $500 \mu s$  after RESET\_N is negated.

Once operational, the Hub immediately reads OEM-specific data from the external EEPROM (if the SMBus option is not disabled).

# 7.6.2.1 RESET\_N for Strapping Option Configuration



# FIGURE 7-4: RESET\_N TIMING FOR DEFAULT/STRAP OPTION MODE

### TABLE 7-6: RESET\_N TIMING FOR DEFAULT/STRAP OPTION MODE

| Name | Description                                                | Min  | Тур       | Мах  | Units |
|------|------------------------------------------------------------|------|-----------|------|-------|
| t1   | RESET_N Asserted.                                          | 1    |           |      | μsec  |
| t2   | Strap Setup Time                                           | 16.7 |           |      | nsec  |
| t3   | Strap Hold Time.                                           | 16.7 |           | 1400 | nsec  |
| t4   | hub outputs driven to inactive logic states                |      | 1.5       | 2    | μsec  |
| t5   | USB Attach (See Note).                                     |      |           | 100  | msec  |
| t6   | Host acknowledges attach and signals USB Reset.            | 100  |           |      | msec  |
| t7   | USB Idle.                                                  |      | undefined |      | msec  |
| t8   | Completion time for requests (with or without data stage). |      |           | 5    | msec  |

## Note:

When in Bus-Powered mode, the Hub and its associated circuitry must not consume more than 100mA from the upstream USB power source during t1+t5.

All Power Supplies must have reached the operating levels mandated in Section 8.0, "DC Parameters", prior to (or coincident with) the assertion of RESET\_N.

# 7.6.2.2 RESET\_N for EEPROM Configuration



# FIGURE 7-5: RESET\_N TIMING FOR EEPROM MODE

# TABLE 7-7: RESET\_N TIMING FOR EEPROM MODE

| Name | Description                                                | Min | Тур       | Max  | Units |
|------|------------------------------------------------------------|-----|-----------|------|-------|
| t1   | RESET_N Asserted.                                          | 1   |           |      | μsec  |
| t2   | Hub Recovery/Stabilization.                                |     |           | 500  | μsec  |
| t3   | EEPROM Read / Hub Config.                                  |     | 2.0       | 99.5 | msec  |
| t4   | USB Attach (See Note).                                     |     |           | 100  | msec  |
| t5   | Host acknowledges attach and signals USB Reset.            | 100 |           |      | msec  |
| t6   | USB Idle.                                                  |     | undefined |      | msec  |
| t7   | Completion time for requests (with or without data stage). |     |           | 5    | msec  |

#### Note:

• When in Bus-Powered mode, the Hub and its associated circuitry must not consume more than 100mA from the upstream USB power source during t4+t5+t6+t7.

• All Power Supplies must have reached the operating levels mandated in Section 8.0, "DC Parameters", prior to (or coincident with) the assertion of RESET\_N.

## 7.6.2.3 RESET\_N for SMBus Slave Configuration



#### FIGURE 7-6: RESET\_N TIMING FOR SMBUS MODE

# TABLE 7-8: RESET\_N TIMING FOR SMBUS MODE

| Name | Description                                                | Min | Тур       | Мах | Units |
|------|------------------------------------------------------------|-----|-----------|-----|-------|
| t1   | RESET_N Asserted.                                          | 1   |           |     | μsec  |
| t2   | Hub Recovery/Stabilization.                                |     |           | 500 | μsec  |
| t3   | SMBus Code Load (See Note).                                |     | 250       | 300 | msec  |
| t4   | Hub Configuration and USB Attach.                          |     |           | 100 | msec  |
| t5   | Host acknowledges attach and signals USB Reset.            | 100 |           |     | msec  |
| t6   | USB Idle.                                                  |     | Undefined |     | msec  |
| t7   | Completion time for requests (with or without data stage). |     |           | 5   | msec  |

#### Note:

- For Bus-Powered configurations, the 99.5ms (MAX) is required, and the Hub and its associated circuitry must not consume more than 100mA from the upstream USB power source during t2+t3+t4+t5+t6+t7. For Self-Powered configurations, t3 MAX is not applicable and the time to load the configuration is determined by the external SMBus host.
- All Power Supplies must have reached the operating levels mandated in Section 8.0, "DC Parameters", prior to (or coincident with) the assertion of RESET\_N.

# USB2517/USB2517I

## 7.6.3 USB BUS RESET

In response to the upstream port signaling a reset to the Hub, the Hub does the following:

Note: The Hub does not propagate the upstream USB reset to downstream devices.

- 1. Sets default address to 0.
- 2. Sets configuration to: Unconfigured.
  - 1. Negates PRTPWR[7:1] to all downstream ports.
  - 2. Clears all TT buffers.
  - 3. Moves device from suspended to active (if suspended).
  - 4. Complies with Section 11.10 of the USB 2.0 Specification for behavior after completion of the reset sequence.

The Host then configures the Hub and the Hub's downstream port devices in accordance with the USB Specification.

# 8.0 DC PARAMETERS

# 8.1 Maximum Ratings

| Parameter                 | Symbol                                                                                    | Min  | Мах | Units | Comments               |
|---------------------------|-------------------------------------------------------------------------------------------|------|-----|-------|------------------------|
| Storage<br>Temperature    | T <sub>STOR</sub>                                                                         | -55  | 150 | °C    |                        |
| Lead Tem-<br>perature     |                                                                                           |      | 325 | °C    | Soldering < 10 seconds |
| 1.8V supply voltage       | V <sub>DDA18PLL,</sub><br>V <sub>DD18</sub>                                               |      | 2.5 | V     |                        |
| 3.3V supply voltage       | V <sub>DDA33,</sub><br>V <sub>DD33PLL,</sub><br>V <sub>DD33,</sub><br>V <sub>DD33CR</sub> |      | 4.6 | V     |                        |
| Voltage on<br>any I/O pin |                                                                                           | -0.5 | 5.5 | V     |                        |
| Voltage on<br>XTAL1       |                                                                                           | -0.5 | 4.0 | V     |                        |
| Voltage on<br>XTAL2       |                                                                                           | -0.5 | 3.6 | V     |                        |
| HBM ESD<br>Performance    |                                                                                           |      | 4   | kV    |                        |

**Note:** Stresses above the specified parameters could cause permanent damage to the device. This is a stress rating only and functional operation of the device at any condition above those indicated in the operation sections of this specification is not implied.

When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when the AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. When this possibility exists, it is suggested that a clamp circuit be used.

# 8.2 Operating Conditions

| Parameter                 | Symbol                                                                                    | Min      | Мах               | Units | Comments                                                                                             |
|---------------------------|-------------------------------------------------------------------------------------------|----------|-------------------|-------|------------------------------------------------------------------------------------------------------|
| Operating<br>Temperature  | T <sub>A</sub>                                                                            | Note 8-2 | Note 8-3          | °C    | Ambient temperature in still air.                                                                    |
| 1.8V supply<br>voltage    | V <sub>DDA18PLL</sub><br>V <sub>DD18</sub>                                                | 1.62     | 1.98              | V     |                                                                                                      |
| 3.3V supply voltage       | V <sub>DDA33</sub><br>V <sub>DDA33</sub> PLL<br>V <sub>DD33</sub><br>V <sub>DD33</sub> CR | 3.0      | 3.6               | V     |                                                                                                      |
| 3.3V supply<br>rise time  | t <sub>RT</sub>                                                                           |          | 400               | μS    | (See Note 8-1and Figure 8-1, "SUPPLY<br>RISE TIME MODEL")                                            |
| Voltage on any<br>I/O pin |                                                                                           | -0.3     | 5.5               | V     | If any 3.3V supply voltage drops below<br>3.0V, then the MAX becomes:<br>(3.3V supply voltage) + 0.5 |
| Voltage on<br>XTAL1       |                                                                                           | -0.3     | V <sub>DD33</sub> | V     |                                                                                                      |
| Voltage on<br>XTAL2       |                                                                                           | -0.3     | V <sub>DD18</sub> | V     |                                                                                                      |

**Note 8-1** If RESET\_N is controlled low during the 3.3V rise time and driven high after VDD33 is stable, the rise time can be extended to 100 ms.

Note 8-2 0°C for commercial temperature version, -40°C for industrial temperature version

Note 8-3 70°C for commercial temperature version, +85°C for industrial temperature version

## FIGURE 8-1: SUPPLY RISE TIME MODEL



# 8.3 Package Thermal Specifications

| Symbol          | °C/W | Velocity (Meters/s) |
|-----------------|------|---------------------|
| Θ               | 27   | 0                   |
| $\Theta_{JA}$   | 24   | 1                   |
| $\Theta_{JB}$   | 15   | 0                   |
| Ψ <sub>JT</sub> | 0.2  | 0                   |
| $\Theta_{JC}$   | 2.3  | 0                   |

### TABLE 8-1: PACKAGE THERMAL PARAMETERS

Note: Thermal parameters are measured or estimated for devices in a multi-layer 2S2P PCB per JESDN51.

# TABLE 8-2: DC ELECTRICAL CHARACTERISTICS

| Parameter                            | Symbol            | Min | Тур | Мах | Units | Comments                            |
|--------------------------------------|-------------------|-----|-----|-----|-------|-------------------------------------|
| I, IS Type Input Buffer              |                   |     |     |     |       |                                     |
| Low Input Level                      | V <sub>ILI</sub>  |     |     | 0.8 | V     | TTL Levels                          |
| High Input Level                     | V <sub>IHI</sub>  | 2.0 |     |     | V     |                                     |
| Input Leakage                        | Ι <sub>ΙL</sub>   | -10 |     | +10 | uA    | $V_{IN} = 0$ to $V_{DD33}$          |
| Hysteresis ('IS' Only)               | V <sub>HYSI</sub> | 250 |     | 350 | mV    |                                     |
| Input Buffer with Pull-Up<br>(IPU)   |                   |     |     |     |       |                                     |
| Low Input Level                      | V <sub>ILI</sub>  |     |     | 0.8 | V     | TTL Levels                          |
| High Input Level                     | V <sub>IHI</sub>  | 2.0 |     |     | V     |                                     |
| Low Input Leakage                    | I <sub>ILL</sub>  | +35 |     | +90 | uA    | V <sub>IN</sub> = 0                 |
| High Input Leakage                   | I <sub>IHL</sub>  | -10 |     | +10 | uA    | V <sub>IN</sub> = V <sub>DD33</sub> |
| Input Buffer with Pull-Down<br>(IPD) |                   |     |     |     |       |                                     |
| Low Input Level                      | V <sub>ILI</sub>  |     |     | 0.8 | V     | TTL Levels                          |
| High Input Level                     | V <sub>IHI</sub>  | 2.0 |     |     | V     |                                     |
| Low Input Leakage                    | I <sub>ILL</sub>  | +10 |     | -10 | uA    | V <sub>IN</sub> = 0                 |
| High Input Leakage                   | I <sub>IHL</sub>  | -35 |     | -90 | uA    | V <sub>IN</sub> = V <sub>DD33</sub> |

# TABLE 8-2: DC ELECTRICAL CHARACTERISTICS (CONTINUED)

| Parameter                                                                                  | Symbol                                                                                                  | Min | Тур                             | Max | Units                | Comments                                           |
|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|---------------------------------|-----|----------------------|----------------------------------------------------|
| ICLK Input Buffer                                                                          |                                                                                                         |     |                                 |     |                      |                                                    |
| Low Input Level                                                                            | V <sub>ILCK</sub>                                                                                       |     |                                 | 0.5 | V                    |                                                    |
| High Input Level                                                                           | V <sub>IHCK</sub>                                                                                       | 1.4 |                                 |     | V                    |                                                    |
| Input Leakage                                                                              | Ι <sub>ΙL</sub>                                                                                         | -10 |                                 | +10 | uA                   | $V_{IN} = 0$ to $V_{DD33}$                         |
| O12, I/O12 & I/OSD12<br>Type Buffer                                                        |                                                                                                         |     |                                 |     |                      |                                                    |
| Low Output Level                                                                           | V <sub>OL</sub>                                                                                         |     |                                 | 0.4 | V                    | I <sub>OL</sub> = 12mA @ V <sub>DD33</sub> = 3.3V  |
| High Output Level                                                                          | V <sub>OH</sub>                                                                                         | 2.4 |                                 |     | V                    | I <sub>OH</sub> = -12mA @ V <sub>DD33</sub> = 3.3V |
| Output Leakage                                                                             | I <sub>OL</sub>                                                                                         | -10 |                                 | +10 | uA                   | $V_{IN} = 0$ to $V_{DD33}$                         |
| Hysteresis ('I/OSD12' pad only)                                                            | V <sub>HYSC</sub>                                                                                       | 250 |                                 | 350 | mV                   | (Note 8-4)                                         |
| IO-U<br>(Note 8-5)                                                                         |                                                                                                         |     |                                 |     |                      |                                                    |
| Supply Current Unconfig-<br>ured                                                           |                                                                                                         |     |                                 |     |                      |                                                    |
| Hi-Speed Host<br>Full-Speed Host                                                           | I <sub>CCINTHS</sub><br>I <sub>CCINITFS</sub>                                                           |     | 95<br>95                        |     | mA<br>mA             |                                                    |
| Supply Current<br>Configured<br>(Hi-Speed Host) (Note 8-6)                                 |                                                                                                         |     |                                 |     |                      | All supplies combined                              |
| 1 Port HS, 1 Port LS/FS<br>2 Ports @ LS/FS<br>2 Ports @ HS<br>4 Ports @ HS<br>7 Ports @ HS | І <sub>нсн1с1</sub><br>І <sub>нсс2</sub><br>І <sub>нсн2</sub><br>І <sub>нсн4</sub><br>І <sub>нсн7</sub> |     | 230<br>230<br>270<br>330<br>420 | 460 | mA<br>mA<br>mA<br>mA |                                                    |
| Supply Current<br>Configured<br>(Full-Speed Host)                                          |                                                                                                         |     |                                 |     |                      | All supplies combined                              |
| 1 Port<br>2 Ports<br>3 Ports<br>4 Ports<br>7 Ports                                         | IFCC1<br>IFCC2<br>IFCC3<br>IFCC4<br>IFCC7                                                               |     | 205<br>210<br>215<br>220<br>235 | 270 | mA<br>mA<br>mA<br>mA |                                                    |
| Supply Current<br>Suspend                                                                  | I <sub>CSBY</sub>                                                                                       |     | 360                             | 610 | μΑ                   | All supplies combined                              |
| Supply Current<br>Reset                                                                    | I <sub>CRST</sub>                                                                                       |     | 110                             | 400 | μΑ                   | All supplies combined                              |

Note 8-4 Output leakage is measured with the current pins in high impedance.

**Note 8-5** See USB 2.0 Specification for USB DC electrical characteristics.

# 8.4 CAPACITANCE $T_A = 25^{\circ}C$ ; fc = 1MHz; $V_{DD18}$ , $V_{DDPLL} = 1.8V$

## TABLE 8-3: PIN CAPACITANCE

|                              |                   | Limits |     |     |      |                                                                  |
|------------------------------|-------------------|--------|-----|-----|------|------------------------------------------------------------------|
| Parameter                    | Symbol            | Min    | Тур | Max | Unit | Test Condition                                                   |
| Clock Input Capaci-<br>tance | C <sub>XTAL</sub> |        |     | 2   | pF   | All pins except USB pins (and pins under test tied to AC ground) |
| Input Capacitance            | C <sub>IN</sub>   |        |     | 10  | pF   |                                                                  |
| Output Capacitance           | C <sub>OUT</sub>  |        |     | 20  | pF   |                                                                  |

**Note 8-6** Max supply current was measured under ICH10 EHCI controller while transferring files in Windows7 using fastest available HDs, at VDD=3.3V+20% and T (case) temperature -55C.

# 9.0 AC SPECIFICATIONS

# 9.1 Oscillator/Clock

Crystal: Parallel Resonant, Fundamental Mode, 24 MHz  $\pm 350$  ppm. External Clock: 50% Duty cycle  $\pm$  10%, 24 MHz  $\pm$  350 ppm

# FIGURE 9-1: TYPICAL CRYSTAL CIRCUIT



Note: C<sub>B</sub> equals total board/trace capacitance.

# FIGURE 9-2: FORMULA TO FIND VALUE OF C<sub>1</sub> AND C<sub>2</sub>

$$\frac{(C_1 + C_{S1}) \times (C_2 + C_{S2})}{(C_1 + C_{S1} + C_2 + C_{S2})} = C_L$$

# 9.1.1 SMBUS INTERFACE

The MCHP Hub conforms to all voltage, power, and timing characteristics and specifications as set forth in the SMBus 1.0 Specification for Slave-Only devices (except as noted in Section 7.3, "SMBus Slave Interface").

# 9.1.2 I<sup>2</sup>C EEPROM

Frequency is fixed at 58.6KHz  $\pm$  20%.

# 9.1.3 USB 2.0

The MCHP Hub conforms to all voltage, power, and timing characteristics and specifications as set forth in the USB 2.0 Specification. Please refer to the USB 2.0 Specification for more information.

# 10.0 PACKAGE OUTLINE





# USB2517/USB2517I





# APPENDIX A: DATA SHEET REVISION HISTORY

| <b>REVISION LEVEL &amp; DATE</b>                                    | SECTION/FIGURE/ENTRY                               | CORRECTION                                                                                                                                                            |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DS00001598C (04-13-18)                                              | Section 8.1, "Maximum Rat-<br>ings"                | Added row: "HBM ESD Performance.                                                                                                                                      |  |  |  |
|                                                                     | Section 8.3, "Package Ther-<br>mal Specifications" | Added section.                                                                                                                                                        |  |  |  |
| DS00001598B (05-23-16)                                              | Table 5-1, "USB2517/<br>USB2517I Pin Descriptions" | Corrected the USBDN[7:1]_DP/PRT_DIS_P[7:1] & USBDN[7:1]_DM/PRT_DIS_M[7:1] pin number assignments to correctly reflect the 7:1 ordering and clarified the description. |  |  |  |
| USB2517/USB2517I Rev A, replaces the previous SMSC version, Rev 2.9 |                                                    |                                                                                                                                                                       |  |  |  |

# TABLE A-1: REVISION HISTORY

# THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

#### Technical support is available through the web site at: http://microchip.com/support

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.                 | <u> </u>                                                                       | Examples:                                                                                                                                                                                                                                                                    |  |
|--------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Device                   | Temperature Package Tape and Reel<br>Range Option                              | a) USB2517I - JZX-TR<br>Industrial temperature,<br>64-pin QFN<br>Tape & Reel                                                                                                                                                                                                 |  |
| Device:                  | USB2517                                                                        | b) USB2517-JXZX<br>Commercial temperature,<br>64-pin QFN                                                                                                                                                                                                                     |  |
| Temperature<br>Range:    | Blank = $0^{\circ}$ C to +70°C (Commercial)<br>I = -40°C to +85°C (Industrial) | Tray                                                                                                                                                                                                                                                                         |  |
| Package:                 | JZX = 64-pin QFN                                                               |                                                                                                                                                                                                                                                                              |  |
| Tape and Reel<br>Option: | Blank = Standard packaging (tray)<br>TR = Tape and Reel <sup>(1)</sup>         |                                                                                                                                                                                                                                                                              |  |
|                          |                                                                                | Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. |  |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2013-2018, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 9781522429029

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.



# Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila

Singapore

Taiwan - Kaohsiung

Taiwan - Taipei

Thailand - Bangkok

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Italy - Padova

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

Tel: 49-7131-67-3636

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

Denmark - Copenhagen

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Tel: 63-2-634-9065

Tel: 65-6334-8870

Taiwan - Hsin Chu Tel: 886-3-577-8366

Tel: 886-7-213-7830

Tel: 886-2-2508-8600

Tel: 66-2-694-1351