# Product Change Notification - SYST-11TOKN736

**Date:** 25 Aug 2017

Product Category: Ethernet PHYs Affected CPNs:

Notification subject: Data Sheet - KSZ8041TL/FTL/ML - 10Base-T/100Base-TX/100Base-FX PHY

Notification text: SYST-11TOKN736

Microchip has released a new DeviceDoc for the KSZ8041TL/FTL/ML - 10Base-TX/100Base-TX/100Base-FX PHY of devices. If you are using one of these devices please read the document located at KSZ8041TL/FTL/ML - 10Base-TX/100Base-TX/100Base-TX/100Base-FX PHY.

**Notification Status:** Final

**Description of Change**: 1) Converted Micrel data sheet KSZ8041TL/FTL/MLL to Microchip DS00002436A. 2) Minor text changes throughout.

Impacts to Data Sheet: None

Reason for Change: To Improve Manufacturability

**Change Implementation Status: Complete** 

Date Document Changes Effective: 12 July 2017

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A

Revision History: August 25, 2017: Updated the affected parts list.

Attachment(s): KSZ8041TL/FTL/ML - 10Base-T/100Base-TX/100Base-FX PHY

Please contact your local Microchip sales office with questions or concerns regarding this notification.

#### **Terms and Conditions:**

If you wish to change your product/process change notification (PCN) profile please log on to our website at <a href="http://www.microchip.com/PCN">http://www.microchip.com/PCN</a> sign into myMICROCHIP to open the myMICROCHIP home page, then select a profile option from the left navigation bar.

To opt out of future offer or information emails (other than product change notification emails), click here to go to microchipDIRECT and login, then click on the "My account" link, click on "Update profile" and un-check the box that states "Future offers or information about Microchip's products or services."

# $SYST-11TOKN736-Data\ Sheet-KSZ8041TL/FTL/ML-10Base-T/100Base-TX/100Base-FX\ PHY$

# Affected Catalog Part Numbers (CPN)

SPNZ801167-TR

SPNZ801167

SPNZ801111-TR

SPNZ801086-TR

SPNY801167-TR

SPNY801167

KSZ8041TL-TR

KSZ8041TLI-TR

KSZ8041TLI-S

KSZ8041TLI

KSZ8041TL

KSZ8041RNLU-TR

KSZ8041RNL-TR

KSZ8041RNLI-TR

KSZ8041RNLI

KSZ8041RNL

KSZ8041MLL-TR

KSZ8041MLLI-TR

KSZ8041MLLI

KSZ8041MLL

KSZ8041FTL-TR

KSZ8041FTL-S

KSZ8041FTLI-TR

KSZ8041FTLI

KSZ8041FTL

Date: Thursday, August 24, 2017



# 10BASE-T/100BASE-TX/100BASE-FX Physical Layer Transceiver

#### **Features**

- Single-Chip 10BASE-T/100BASE-TX/100BASE-FX Physical Layer Solution
- · Fully Compliant with IEEE 802.3u Standard
- Low Power CMOS Design, Power Consumption of <180 mW</li>
- HP Auto MDI/MDI-X for Reliable Detection and Correction for Straight-Through and Crossover Cables with Disable and Enable Option
- · Robust Operation Over Standard Cables
- LinkMD<sup>®</sup> TDR-Based Cable Diagnostics for Identification of Faulty Copper Cabling
- · Power Down and Power Saving Modes
- Fiber Support: 100BASE-FX (KSZ8041FTL Only)
- Back-to-Back Mode Support for 100 Mbps Repeater or Media Converter
- · MII Interface Support
- RMII Interface Support with External 50 MHz System Clock (KSZ8041TL/FTL Only)
- SMII Interface Support with External 125 MHz System Clock and 12.5 MHz Sync Clock from MAC (KSZ8041TL/FTL Only)
- MIIM (MDC/MDIO) Management Bus to 12.5 MHz for Rapid PHY Register Configuration
- Interrupt Pin Option
- Programmable LED Outputs for Link, Activity, and Speed
- Single Power Supply (3.3V)
- Built-in 1.8V Regulator for Core
- Available in 48-Pin LQFP (KSZ8041MLL) or 48-Pin TQFP (KSZ8041TL/FTL) Packages

# **Applications**

- Printer
- LOM
- · Game Console
- IPTV
- IP Phone
- IP Set-Top Box
- Media Converter

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Errata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# **Table of Contents**

| 1.0 Introduction                        |    |
|-----------------------------------------|----|
| 2.0 Pin Description and Configuration   | 6  |
| 3.0 Functional Description              | 19 |
| 4.0 Register Descriptions               | 35 |
| 5.0 Operational Characteristics         |    |
| 6.0 Electrical Characteristics          | 43 |
| 7.0 Timing Specifications               | 44 |
| 8.0 Selection of Isolation Transformers | 56 |
| 9.0 Package Outline9.0                  | 57 |
| Appendix A: Data Sheet Revision History | 59 |
| The Microchip Web Site                  | 60 |
| Customer Change Notification Service    | 60 |
| Customer Support                        | 60 |
| Product Identification System           | 61 |

#### 1.0 INTRODUCTION

# 1.1 General Description

The KSZ8041TL is a single supply 10BASE-T/100BASE-TX Physical Layer Transceiver that provides MII/RMII/SMII interfaces to transmit and receive data. It utilizes a unique mixed-signal design to extend signaling distance while reducing power consumption.

HP Auto MDI/MDI-X provides the most robust solution for eliminating the need to differentiate between crossover and straight-through cables.

LinkMD® TDR-based cable diagnostics permit identification of faulty copper cabling.

The KSZ8041TL represents a new level of features and performance and is an ideal choice of physical layer transceiver for 10BASE-T/100BASE-TX applications.

The KSZ8041FTL has all the identical rich features of the KSZ8041TL plus 100BASE-FX support for fiber and media converter applications.

The KSZ8041MLL is the basic 10BASE-T/100BASE-TX physical layer transceiver version with MII support.

The KSZ8041TL and KSZ8041FTL are available in 48-pin, lead-free TQFP packages. The KSZ8041MLL is provided in the 48-pin, lead-free LQFP package.

FIGURE 1-1: SYSTEM BLOCK DIAGRAM, KSZ8041TL/FTL





FIGURE 1-2: SYSTEM BLOCK DIAGRAM, KSZ8041MLL

# 2.0 PIN DESCRIPTION AND CONFIGURATION

FIGURE 2-1: KSZ8041TL 48-PIN TQFP ASSIGNMENT, (TOP VIEW)





FIGURE 2-2: KSZ8041FTL 48-PIN TQFP ASSIGNMENT, (TOP VIEW)

TABLE 2-1: SIGNALS FOR KSZ8041TL/FTL

| Pin<br>Number | Pin Name            | Type<br>(Note<br>2-1) | Description                                                                                                                                                                                                                               |
|---------------|---------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | GND                 | GND                   | Ground                                                                                                                                                                                                                                    |
| 2             | GND                 | GND                   | Ground                                                                                                                                                                                                                                    |
| 3             | GND                 | GND                   | Ground                                                                                                                                                                                                                                    |
| 4             | VDDA_1.8            | Р                     | 1.8V analog V <sub>DD</sub>                                                                                                                                                                                                               |
| 5             | VDDA_1.8            | Р                     | 1.8V analog V <sub>DD</sub>                                                                                                                                                                                                               |
| 6             | V1.8_OUT            | Р                     | 1.8V output voltage from chip                                                                                                                                                                                                             |
| 7             | VDDA_3.3            | Р                     | 3.3V analog V <sub>DD</sub>                                                                                                                                                                                                               |
| 8             | VDDA_3.3            | Р                     | 3.3V analog V <sub>DD</sub>                                                                                                                                                                                                               |
| 9             | RX-                 | I/O                   | Physical receive or transmit signal (– differential)                                                                                                                                                                                      |
| 10            | RX+                 | I/O                   | Physical receive or transmit signal (+ differential)                                                                                                                                                                                      |
| 11            | TX-                 | I/O                   | Physical transmit or receive signal (– differential)                                                                                                                                                                                      |
| 12            | TX+                 | I/O                   | Physical transmit or receive signal (+ differential)                                                                                                                                                                                      |
| 13            | GND                 | GND                   | Ground                                                                                                                                                                                                                                    |
| 14            | ХО                  | 0                     | Crystal feedback This pin is used only in MII mode when a 25 MHz crystal is used. This pin is a no connect if oscillator or external clock source is used, or if RMII mode or SMII mode is selected.                                      |
| 15            | XI/REFCLK/<br>CLOCK | I                     | Crystal/Oscillator/External Clock Input MII Mode: 25 MHz ±50 ppm (crystal, oscillator, or external clock) RMII Mode: 50 MHz ±50 ppm (oscillator, or external clock only) SMII Mode: 125 MHz ±100 ppm (oscillator, or external clock only) |
| 16            | REXT                | I/O                   | Set physical transmit output current Connect a 6.49 kΩ resistor in parallel with a 100 pF capacitor to ground on this pin. See KSZ8041TL-FTL reference schematics.                                                                        |
| 17            | GND                 | GND                   | Ground                                                                                                                                                                                                                                    |
| 18            | MDIO                | I/O                   | Management Interface (MII) Data I/O<br>This pin requires an external 4.7 kΩ pull-up resistor.                                                                                                                                             |
| 19            | MDC                 | I                     | Management Interface (MII) Clock Input This pin is synchronous to the MDIO data interface.                                                                                                                                                |
| 20            | RXD3/<br>PHYAD0     | lpu/O                 | MII Mode: Receive Data Output[3](Note 2-2) Config. Mode: The pull-up/pull-down value is latched as PHYADDR[0] during power-up/reset. See Table 2-2 for details.                                                                           |
| 21            | RXD2/<br>PHYAD1     | lpd/O                 | MII Mode: Receive Data Output[2](Note 2-2) Config. Mode: The pull-up/pull-down value is latched as PHYADDR[1] during power-up/reset. See Table 2-2 for details.                                                                           |

TABLE 2-1: SIGNALS FOR KSZ8041TL/FTL (CONTINUED)

| Pin<br>Number | Pin Name                         | Type<br>(Note<br>2-1) | Description                                                                                                                                                                                                                                                           |  |
|---------------|----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22            | RXD1/<br>RXD[1]/<br>PHYAD2       | lpd/O                 | MII Mode: Receive Data Output[1](Note 2-2) RMII Mode: Receive Data Output[1](Note 2-3) Config. Mode: The pull-up/pull-down value is latched as PHYADDR[2] during power-up/reset. See Table 2-2 for details.                                                           |  |
| 23            | RXD0/<br>RXD[0]/<br>RX<br>DUPLEX | lpu/O                 | MII Mode: Receive Data Output[0](Note 2-2) RMII Mode: Receive Data Output[0](Note 2-3) SMII Mode: Receive Data and Control(Note 2-4) Config. Mode: Latched as DUPLEX (register 0h, bit 8) during power-up/reset. See Table 2-2 for details.                           |  |
| 24            | GND                              | GND                   | Ground                                                                                                                                                                                                                                                                |  |
| 25            | VDDIO_3.3                        | Р                     | 3.3V digital V <sub>DD</sub>                                                                                                                                                                                                                                          |  |
| 26            | VDDIO_3.3                        | Р                     | 3.3V digital V <sub>DD</sub>                                                                                                                                                                                                                                          |  |
| 27            | RXDV/<br>CRSDV/<br>CONFIG2       | lpd/O                 | MII Mode: Receive Data Valid Output RMII Mode: Carrier Sense/Receive Data Valid Output Config. Mode: The pull-up/pull-down value is latched as CONFIG2 during power-up/reset. See Table 2-2 for details.                                                              |  |
| 28            | RXC                              | 0                     | MII Mode: Receive Clock Output.                                                                                                                                                                                                                                       |  |
| 29            | RXER/<br>RX_ER/<br>ISO           | lpd/O                 | MII Mode: Receive Error Output RMII Mode: Receive Error Output Config. Mode: The pull-up/pull-down value is latched as ISOLATE during power-up/reset. See Table 2-2 for details.                                                                                      |  |
| 30            | GND                              | GND                   | Ground                                                                                                                                                                                                                                                                |  |
| 31            | VDD_1.8                          | Р                     | 1.8V digital V <sub>DD</sub>                                                                                                                                                                                                                                          |  |
| 32            | INTRP                            | Opu                   | Interrupt Output: Programmable Interrupt Output Register 1Bh is the Interrupt Control/Status Register for programming the interrupt conditions and reading the interrupt status. Register 1Fh bit 9 sets the interrupt output to active-low (default) or active-high. |  |
| 33            | TXC                              | I/O                   | MII Mode: Transmit Clock Output<br>MII Back-to-Back Mode: Transmit Clock Input                                                                                                                                                                                        |  |
| 34            | TXEN/<br>TX_EN                   | I                     | MII Mode: Transmit Enable Input<br>RMII Mode: Transmit Enable Input                                                                                                                                                                                                   |  |
| 35            | TXD0/<br>TXD[0]/<br>TX           | I                     | MII Mode: Transmit Data Input[0](Note 2-5) RMII Mode: Transmit Data Input[0](Note 2-6) SMII Mode: Transmit Data and Control(Note 2-7)                                                                                                                                 |  |
| 36            | TXD1/<br>TXD[1]/<br>SYNC         | I                     | MII Mode: Transmit Data Input[1](Note 2-5) RMII Mode: Transmit Data Input[1](Note 2-6) SMII Mode: SYNC Clock Input                                                                                                                                                    |  |
| 37            | GND                              | GND                   | Ground                                                                                                                                                                                                                                                                |  |
| 38            | TXD2                             | I                     | MII Mode: Transmit Data Input[2](Note 2-5)                                                                                                                                                                                                                            |  |
| 39            | TXD3                             | I                     | MII Mode: Transmit Data Input[3](Note 2-5)                                                                                                                                                                                                                            |  |

# TABLE 2-1: SIGNALS FOR KSZ8041TL/FTL (CONTINUED)

| Pin<br>Number | Pin Name        | Type<br>(Note<br>2-1) | Description                                                                                                                                         |                                |                |
|---------------|-----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------|
| 40            | COL/<br>CONFIG0 | lpd/O                 | MII Mode: Collision Detect Output Config. Mode: The pull-up/pull-down value is latched as CONFIG0 during power-up/reset. See Table 2-2 for details. |                                |                |
| 41            | CRS/<br>CONFIG1 | lpd/O                 | MII Mode: Carrier Sense Output Config. Mode: The pull-up/pull-down value is latched as CONFIG1 during power-up/reset. See Table 2-2 for details.    |                                |                |
|               |                 |                       | power-up/reset. See Tab                                                                                                                             | s Auto-Negotiation Enable      |                |
|               |                 | LED0/<br>NWAYEN lpu/O | LED Mode = [00]                                                                                                                                     |                                |                |
|               |                 |                       | Link/Activity                                                                                                                                       | Pin State                      | LED Definition |
|               |                 |                       | No Link                                                                                                                                             | High                           | OFF            |
| 42            |                 |                       | Link                                                                                                                                                | Low                            | ON             |
| (TL)          | NWAYEN          |                       | Activity                                                                                                                                            | Toggle                         | Blinking       |
|               |                 |                       | LED Mode = [01]                                                                                                                                     |                                |                |
|               |                 |                       | Link                                                                                                                                                | Pin State                      | LED Definition |
|               |                 |                       | No Link                                                                                                                                             | High                           | OFF            |
|               |                 |                       | Link                                                                                                                                                | Low                            | ON             |
|               |                 |                       | LED Mode = [10]: Rese                                                                                                                               | rved                           |                |
|               |                 |                       |                                                                                                                                                     | <b>LED Mode = [11]</b> : Reser | rved           |

TABLE 2-1: SIGNALS FOR KSZ8041TL/FTL (CONTINUED)

| Pin<br>Number | Pin Name   | Type<br>(Note<br>2-1) | Description                                                         |                                                                                                                                           |                                                      |  |
|---------------|------------|-----------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|
|               |            |                       | (register 0h, bit 12) durin configuration is always so for details. | ble LED0 Output<br>node (FXEN=0), latched as<br>g power-up/reset. If fiber m<br>trapped to disable Auto-Ne<br>mable via register 1Eh bits | node (FXEN=1), this pin<br>egotiation. See Table 2-2 |  |
|               |            |                       | LED Mode = [00]                                                     |                                                                                                                                           |                                                      |  |
|               |            |                       | Link/Activity                                                       | Pin State                                                                                                                                 | LED Definition                                       |  |
| 42            | LED0/      |                       | No Link                                                             | High                                                                                                                                      | OFF                                                  |  |
| (FTL)         | NWAYEN     | lpu/O                 | Link                                                                | Low                                                                                                                                       | ON                                                   |  |
|               |            |                       | Activity                                                            | Toggle                                                                                                                                    | Blinking                                             |  |
|               |            |                       | LED Mode = [01]                                                     |                                                                                                                                           |                                                      |  |
|               |            |                       | Link                                                                | Pin State                                                                                                                                 | LED Definition                                       |  |
|               |            |                       | No Link                                                             | High                                                                                                                                      | OFF                                                  |  |
|               |            |                       | Link                                                                | Low                                                                                                                                       | ON                                                   |  |
|               |            |                       | LED Mode = [10]: Reserved                                           |                                                                                                                                           |                                                      |  |
|               |            |                       | LED Mode = [11]: Reser                                              | ved                                                                                                                                       |                                                      |  |
|               |            |                       | See Table 2-2 for details.                                          | s SPEED (register 0h, bit 1                                                                                                               |                                                      |  |
|               |            |                       | LED mode = [00]                                                     |                                                                                                                                           |                                                      |  |
|               |            |                       | Speed                                                               | Pin State                                                                                                                                 | LED Definition                                       |  |
| 43            |            |                       | 10BT                                                                | High                                                                                                                                      | OFF                                                  |  |
| (TL)          | LED1/SPEED | Ipu/O                 | 100BT                                                               | Low                                                                                                                                       | ON                                                   |  |
|               |            |                       | LED mode = [01]                                                     |                                                                                                                                           |                                                      |  |
|               |            |                       | Activity                                                            | Pin State                                                                                                                                 | LED Definition                                       |  |
|               |            |                       | No Activity                                                         | High                                                                                                                                      | OFF                                                  |  |
|               |            |                       | Activity                                                            | Toggle                                                                                                                                    | Blinking                                             |  |
|               |            |                       | LED Mode = [10]: Reser                                              | ved                                                                                                                                       |                                                      |  |
|               |            |                       | LED Mode = [11]: Reser                                              | ved                                                                                                                                       |                                                      |  |

TABLE 2-1: SIGNALS FOR KSZ8041TL/FTL (CONTINUED)

| Pin<br>Number | Pin Name   | Type<br>(Note<br>2-1)                                                                                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                                              |           |                |
|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|
|               |            | LED Output: Programmable LED1 Output Config. Mode: If copper mode (FXEN=0), latched as SPEED (register 0h, bit 13) during power-up/reset. If fiber mode (FXEN=1), latched as no FEF (no Far-End Fault) during power-up/reset. See Table 2-2 for details. The LED1 pin is programmable via register 1Eh bits [15:14], and is defined as follows: |                                                                                                                                                                                                                          |           |                |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | LED mode = [00]                                                                                                                                                                                                          |           |                |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | Speed                                                                                                                                                                                                                    | Pin State | LED Definition |
| 43            | LED1/SPEED | In/O                                                                                                                                                                                                                                                                                                                                            | 10BT                                                                                                                                                                                                                     | High      | OFF            |
| (FTL)         | no FEF     | lpu/O                                                                                                                                                                                                                                                                                                                                           | 100BT                                                                                                                                                                                                                    | Low       | ON             |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | LED mode = [01]                                                                                                                                                                                                          |           |                |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | Activity                                                                                                                                                                                                                 | Pin State | LED Definition |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | No Activity                                                                                                                                                                                                              | High      | OFF            |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | Activity                                                                                                                                                                                                                 | Toggle    | Blinking       |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | LED Mode = [10]: Reserved                                                                                                                                                                                                |           |                |
|               |            |                                                                                                                                                                                                                                                                                                                                                 | LED Mode = [11]: Reser                                                                                                                                                                                                   | ved       |                |
| 44            | NC         | _                                                                                                                                                                                                                                                                                                                                               | No connect                                                                                                                                                                                                               |           |                |
| 45            | NC         | 1                                                                                                                                                                                                                                                                                                                                               | No connect                                                                                                                                                                                                               |           |                |
| 46            | NC         |                                                                                                                                                                                                                                                                                                                                                 | No connect                                                                                                                                                                                                               |           |                |
| 47            | RST#       | I                                                                                                                                                                                                                                                                                                                                               | Chip reset (active-low)                                                                                                                                                                                                  |           |                |
| 48<br>(TL)    | NC         | _                                                                                                                                                                                                                                                                                                                                               | No connect                                                                                                                                                                                                               |           |                |
| 48<br>(FTL)   | FXSD/FXEN  | lpd                                                                                                                                                                                                                                                                                                                                             | FXSD: Signal Detect for 100BASE-FX fiber mode FXEN: Fiber Enable for 100BASE-FX fiber mode If FXEN=0, fiber mode is disabled. PHY is in copper mode. The default is "0". See "100BASE-FX Operation" section for details. |           |                |

Note 2-1 P = power supply

GND = ground

I = input

O = output

I/O = bi-directional

Ipu/O = Input with internal pull-up (40 k $\Omega$  ±30%) during power-up/reset; output pin otherwise.

Ipd/O = Input with internal pull-down (40 kΩ ±30%) during power-up/reset; output pin otherwise.

Ipu = Input with internal pull-up. (40 kΩ ±30%)

lpd = Input with internal pull-down. (40 kΩ  $\pm$ 30%)

Opu = Output with internal pull-up. (40 k $\Omega$  ±30%)

Note 2-2 MII Rx Mode: The RXD[3..0] bits are synchronous with RXCLK. When RXDV is asserted, RXD[3..0] presents valid data to MAC through the MII. RXD[3..0] is invalid when RXDV is de-asserted.

Note 2-3 RMII Rx Mode: The RXD[1:0] bits are synchronous with REF\_CLK. For each clock period in which CRS DV is asserted, two bits of recovered data are sent from the PHY.

- Note 2-4 SMII Rx Mode: Receive data and control information are sent in 10 bit segments. In 100 MBit mode, each segment represents a new byte of data. In 10 MBit mode, each segment is repeated ten times; therefore, every ten segments represent a new byte of data. The MAC can sample any one of every 10 segments in 10 MBit mode.
- Note 2-5 MII Tx Mode: The TXD[3..0] bits are synchronous with TXCLK. When TXEN is asserted, TXD[3..0] presents valid data from the MAC through the MII. TXD[3..0] has no effect when TXEN is deasserted.
- Note 2-6 RMII Tx Mode: The TXD[1:0] bits are synchronous with REF\_CLK. For each clock period in which TX\_EN is asserted, two bits of data are received by the PHY from the MAC.
- Note 2-7 SMII Tx Mode: Transmit data and control information are received in 10 bit segments. In 100 MBit mode, each segment represents a new byte of data. In 10 MBit mode, each segment is repeated ten times; therefore, every ten segments represent a new byte of data. The PHY can sample any one of every 10 segments in 10 MBit mode.

TABLE 2-2: STRAP-IN OPTIONS KSZ8041TL/FTL

| IABLE 2-4      | : STRAP-IN OPTIONS RS2804TIL/FIL |                         |                                                                                                                                                                                                                                                                                                            |  |  |
|----------------|----------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin<br>Number  | Pin Name                         | Type<br>Note 2-1        | Description                                                                                                                                                                                                                                                                                                |  |  |
| 22<br>21<br>20 | PHYAD2<br>PHYAD1<br>PHYAD0       | lpd/O<br>lpd/O<br>lpu/O | The PHY Address is latched at power-up/reset and is configurable to any value from 1 to 7.  The default PHY Address is 00001.  PHY Address bits [4:3] are always set to '00'.                                                                                                                              |  |  |
| 27<br>41<br>40 | CONFIG2<br>CONFIG1<br>CONFIG0    | lpd/O<br>lpd/O<br>lpd/O | The CONFIG[2:0] strap-in pins are latched at power-up/reset and are defined as follows:  CONFIG[2:0] Mode  000 MII (default)  001 RMII  010 SMII  011 Reserved - not used  100 MII 100 Mbps Preamble Restore  101 RMII back-to-back  110 MII back-to-back  111 Reserved - not used                         |  |  |
| 29             | ISO                              | lpd/O                   | ISOLATE mode Pull-up = Enable Pull-down (default) = Disable During power-up/reset, this pin value is latched into register 0h bit 10.                                                                                                                                                                      |  |  |
| 43<br>(TL)     | SPEED                            | lpu/O                   | SPEED mode Pull-up (default) = 100 Mbps Pull-down = 10 Mbps During power-up/reset, this pin value is latched into register 0h bit 13 as the Speed Select, and also is latched into register 4h (Auto-Negotiation Advertisement) as the Speed capability support.                                           |  |  |
| 43<br>(FTL)    | SPEED                            | lpu/O                   | If copper mode (FXEN=0), pin strap-in is SPEED mode. Pull-up (default) = 100 Mbps Pull-down = 10 Mbps During power-up/reset, this pin value is latched into register 0h bit 13 as the Speed Select, and also is latched into register 4h (Auto-Negotiation Advertisement) as the Speed capability support. |  |  |
|                | no FEF                           |                         | If fiber mode (FXEN=1), pin strap-in is no FEF. Pull-up (default) = Enable Far-End Fault Pull-down = Disable Far-End Fault This pin value is latched during power-up/reset.                                                                                                                                |  |  |

TABLE 2-2: STRAP-IN OPTIONS KSZ8041TL/FTL (CONTINUED)

| Pin<br>Number | Pin Name | Type<br>Note 2-1 | Description                                                                                                                                                                                                                                                                                                                          |
|---------------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23            | DUPLEX   | lpu/O            | DUPLEX mode Pull-up (default) = Half-Duplex Pull-down = Full-Duplex During power-up/reset, this pin value is latched into register 0h bit 8 as the Duplex Mode.                                                                                                                                                                      |
| 42<br>(TL)    | NWAYEN   | lpu/O            | Nway Auto-Negotiation Enable Pull-up (default) = Enable Auto-Negotiation Pull-down = Disable Auto-Negotiation During power-up/reset, this pin value is latched into register 0h bit 12.                                                                                                                                              |
| 42<br>(FTL)   | NWAYEN   | lpu/O            | If copper mode (FXEN=0), pin strap-in is Nway Auto-Negotiation Enable.  Pull-up (default) = Enable Auto-Negotiation  Pull-down = Disable Auto-Negotiation  During power-up/reset, this pin value is latched into register 0h bit 12.  If fiber mode (FXEN=1), this pin configuration is always strapped to disable Auto-Negotiation. |

Note 2-1 Ipu/O = Input with internal pull-up (40 k $\Omega$  ±30%) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (40 k $\Omega$  ±30%) during power-up/reset; output pin otherwise.

Pin strap-ins are latched during power-up or reset. In some systems, the MAC receive input pins may drive high during power-up or reset, and consequently cause the PHY strap-in pins on the MII/RMII/SMII signals to be latched high. In this case, it is recommended to add 1 k $\Omega$  pull-downs on these PHY strap-in pins to ensure the PHY does not strap-in to ISOLATE mode, or is not configured with an incorrect PHY Address.

46 45 44 37 48 47 42 40 39 COL/ TXD2 2 LED0 / NWAYEN CRS/ CONFIG1 GND GND TXD1 2 GND TXD0 GND TXEN VDDA\_1.8 TXC VDDA\_1.8 INTRP V1.8\_OUT KSZ8041MLL VDD\_1.8 VDDA\_3.3 30 GND RXER / VDDA\_3.3 9 RX-RXC 28 RXDV / CONFIG2 10 RX+ 11 26 TX-VDDIO\_3.3 12 VDDIO\_3.3 25 TX+ 18 13 14 15 16 17 19 20 23 24

FIGURE 2-3: KSZ8041MLL 48-PIN TQFP ASSIGNMENT, (TOP VIEW)

TABLE 2-3: SIGNALS FOR KSZ8041MLL

| ., ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ABEL 2-9. GIONALO I ON NOZOUT INILE |                  |                                                      |  |  |
|-----------------------------------------|-------------------------------------|------------------|------------------------------------------------------|--|--|
| Pin<br>Number                           | Pin Name                            | Type<br>Note 2-1 | Description                                          |  |  |
| 1                                       | GND                                 | GND              | Ground                                               |  |  |
| 2                                       | GND                                 | GND              | Ground                                               |  |  |
| 3                                       | GND                                 | GND              | Ground                                               |  |  |
| 4                                       | VDDA_1.8                            | Р                | 1.8V analog V <sub>DD</sub>                          |  |  |
| 5                                       | VDDA_1.8                            | Р                | 1.8V analog V <sub>DD</sub>                          |  |  |
| 6                                       | V1.8_OUT                            | Р                | 1.8V output voltage from chip                        |  |  |
| 7                                       | VDDA_3.3                            | Р                | 3.3V analog V <sub>DD</sub>                          |  |  |
| 8                                       | VDDA_3.3                            | Р                | 3.3V analog V <sub>DD</sub>                          |  |  |
| 9                                       | RX-                                 | I/O              | Physical receive or transmit signal (– differential) |  |  |
| 10                                      | RX+                                 | I/O              | Physical receive or transmit signal (+ differential) |  |  |
| 11                                      | TX-                                 | I/O              | Physical transmit or receive signal (– differential) |  |  |
| 12                                      | TX+                                 | I/O              | Physical transmit or receive signal (+ differential) |  |  |
| 13                                      | GND                                 | GND              | Ground                                               |  |  |

TABLE 2-3: SIGNALS FOR KSZ8041MLL (CONTINUED)

| Pin<br>Number | Pin Name         | Type<br>Note 2-1 | Description                                                                                                                                                                                                                                                           |
|---------------|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14            | хо               | 0                | Crystal feedback This pin is used only when a 25 MHz crystal is used. This pin is a no connect if oscillator or external clock source is used.                                                                                                                        |
| 15            | ΧI               | I                | Crystal/Oscillator/External Clock Input<br>25 MHz ±50 ppm                                                                                                                                                                                                             |
| 16            | REXT             | I/O              | Set physical transmit output current Connect a 6.49 k $\Omega$ resistor in parallel with a 100 pF capacitor to ground on this pin. See KSZ8041MLL reference schematic.                                                                                                |
| 17            | GND              | GND              | Ground                                                                                                                                                                                                                                                                |
| 18            | MDIO             | I/O              | Management Interface (MII) Data I/O This pin requires an external 4.7 k $\Omega$ pull-up resistor.                                                                                                                                                                    |
| 19            | MDC              | I                | Management Interface (MII) Clock Input This pin is synchronous to the MDIO data interface.                                                                                                                                                                            |
| 20            | RXD3/<br>PHYAD0  | lpu/O            | MII Mode: Receive Data Output[3](Note 2-2) Config. Mode: The pull-up/pull-down value is latched as PHYADDR[0] during power-up/reset. See Table 2-4 for details.                                                                                                       |
| 21            | RXD2/<br>PHYAD1  | lpd/O            | MII Mode: Receive Data Output[2](Note 2-2) Config. Mode: The pull-up/pull-down value is latched as PHYADDR[1] during power-up/reset. See Table 2-4 for details.                                                                                                       |
| 22            | RXD1/<br>PHYAD2  | lpd/O            | MII Mode: Receive Data Output[1](Note 2-2) Config. Mode: The pull-up/pull-down value is latched as PHYADDR[2] during power-up/reset. See Table 2-4 for details.                                                                                                       |
| 23            | RXD0/<br>DUPLEX  | lpu/O            | MII Mode: Receive Data Output[0](Note 2-2) Config Mode: Latched as DUPLEX (register 0h, bit 8) during power-up/reset. See Table 2-4 for details.                                                                                                                      |
| 24            | GND              | GND              | Ground                                                                                                                                                                                                                                                                |
| 25            | VDDIO_3.3        | Р                | 3.3V digital V <sub>DD</sub>                                                                                                                                                                                                                                          |
| 26            | VDDIO_3.3        | Р                | 3.3V digital V <sub>DD</sub>                                                                                                                                                                                                                                          |
| 27            | RXDV/<br>CONFIG2 | lpd/O            | MII Mode: Receive Data Valid Output Config. Mode: The pull-up/pull-down value is latched as CONFIG2 during power-up/reset. See Table 2-4 for details.                                                                                                                 |
| 28            | RXC              | 0                | MII Receive Clock Output                                                                                                                                                                                                                                              |
| 29            | RXER/ISO         | lpd/O            | MII Mode: Receive Error Output Config. Mode: The pull-up/pull-down value is latched as ISOLATE during power-up/reset. See Table 2-4 for details.                                                                                                                      |
| 30            | GND              | GND              | Ground                                                                                                                                                                                                                                                                |
| 31            | VDD_1.8          | Р                | 1.8V digital V <sub>DD</sub>                                                                                                                                                                                                                                          |
| 32            | INTRP            | Opu              | Interrupt Output: Programmable Interrupt Output Register 1Bh is the Interrupt Control/Status Register for programming the interrupt conditions and reading the interrupt status. Register 1Fh bit 9 sets the interrupt output to active-low (default) or active-high. |
| 33            | TXC              | I/O              | MII Transmit Clock Output                                                                                                                                                                                                                                             |
| 34            | TXEN             | I                | MII Transmit Enable Input                                                                                                                                                                                                                                             |
| 35            | TXD0             | I                | MII Transmit Data Input[0](Note 2-3)                                                                                                                                                                                                                                  |
| 36            | TXD1             | 1                | MII Transmit Data Input[1](Note 2-3)                                                                                                                                                                                                                                  |
| 37            | GND              | GND              | Ground                                                                                                                                                                                                                                                                |
| 38            | TXD2             | I                | MII Transmit Data Input[2](Note 2-3)                                                                                                                                                                                                                                  |
| 39            | TXD3             | 1                | MII Transmit Data Input[3](Note 2-3)                                                                                                                                                                                                                                  |

TABLE 2-3: SIGNALS FOR KSZ8041MLL (CONTINUED)

| Pin<br>Number | Pin Name        | Type<br>Note 2-1                        | ,                                                                                                                                                   | Description                                                                 |                |
|---------------|-----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------|
| 40            | COL/<br>CONFIG0 | lpd/O                                   | MII Mode: Collision Detect Output Config. Mode: The pull-up/pull-down value is latched as CONFIG0 during power-up/reset. See Table 2-4 for details. |                                                                             |                |
| 41            | CRS/<br>CONFIG1 | lpd/O                                   | MII Mode: Carrier Sense Output Config. Mode: The pull-up/pull-down value is latched as CONFIG1 during power-up/reset. See Table 2-4 for details.    |                                                                             |                |
|               |                 |                                         | power-up/reset. See Table                                                                                                                           | Auto-Negotiation Enable                                                     |                |
|               |                 |                                         | LED Mode = [00]                                                                                                                                     |                                                                             |                |
|               |                 |                                         | Link/Activity                                                                                                                                       | Pin State                                                                   | LED Definition |
|               |                 |                                         | No Link                                                                                                                                             | High                                                                        | OFF            |
| 42            | LED0/<br>NWAYEN | lpu/O                                   | Link                                                                                                                                                | Low                                                                         | ON             |
|               | INVVATEIN       |                                         | Activity                                                                                                                                            | Toggle                                                                      | Blinking       |
|               |                 |                                         | LED Mode = [01]                                                                                                                                     |                                                                             | -              |
|               |                 |                                         | Link                                                                                                                                                | Pin State                                                                   | LED Definition |
|               |                 |                                         | No Link                                                                                                                                             | High                                                                        | OFF            |
|               |                 |                                         | Link                                                                                                                                                | Low                                                                         | ON             |
|               |                 |                                         | LED Mode = [10]: Reserv                                                                                                                             | ved .                                                                       |                |
|               |                 |                                         | LED Mode = [11]: Reserv                                                                                                                             | /ed                                                                         |                |
|               |                 |                                         | See Table 2-4 for details.                                                                                                                          | ole LED1 Output<br>SPEED (register 0h, bit 1<br>mable via register 1Eh bits | ,              |
|               |                 |                                         | LED Mode = [00]                                                                                                                                     |                                                                             |                |
|               |                 |                                         | Speed                                                                                                                                               | Pin State                                                                   | LED Definition |
| 43            | LED1/           | lpu/O                                   | 10BT                                                                                                                                                | High                                                                        | OFF            |
|               | SPEED           | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 100BT                                                                                                                                               | Low                                                                         | ON             |
|               |                 |                                         | LED Mode = [01]                                                                                                                                     |                                                                             | T              |
|               |                 |                                         | Activity                                                                                                                                            | Pin State                                                                   | LED Definition |
|               |                 |                                         | No Activity                                                                                                                                         | High                                                                        | OFF            |
|               |                 |                                         | Activity                                                                                                                                            | Toggle                                                                      | Blinking       |
|               |                 |                                         | LED Mode = [10]: Reserv                                                                                                                             |                                                                             |                |
|               |                 |                                         | LED Mode = [11]: Reserv                                                                                                                             | /ed                                                                         |                |
| 44            | NC              |                                         | No connect                                                                                                                                          |                                                                             |                |
| 45            | NC              |                                         | No connect                                                                                                                                          |                                                                             |                |
| 46            | NC              |                                         | No connect                                                                                                                                          |                                                                             |                |
| 47            | RST#            | ı                                       | Chip reset (active-low)                                                                                                                             |                                                                             |                |
| 48            | NC              |                                         | No connect                                                                                                                                          |                                                                             |                |

Note 2-1 P = power supply

GND = ground

I = input

O = output

I/O = bi-directional

lpu/O = Input with internal pull-up (40 k $\Omega$  ±30%) during power-up/reset; output pin otherwise.

lpd/O = Input with internal pull-down (40 k $\Omega$  ±30%) during power-up/reset; output pin otherwise.

Ipu = Input with internal pull-up. (40 k $\Omega$  ±30%)

Ipd = Input with internal pull-down. (40 k $\Omega$  ±30%)

Opu = Output with internal pull-up. (40 k $\Omega$  ±30%)

Note 2-2 MII Rx Mode: The RXD[3..0] bits are synchronous with RXCLK. When RXDV is asserted, RXD[3..0] presents valid data to MAC through the MII. RXD[3..0] is invalid when RXDV is de-asserted.

Note 2-3 MII Tx Mode: The TXD[3..0] bits are synchronous with TXCLK. When TXEN is asserted, TXD[3..0] presents valid data from the MAC through the MII. TXD[3..0] has no effect when TXEN is deasserted.

TABLE 2-4: STRAP-IN OPTIONS KSZ8041MLL

| Pin<br>Number  | Pin Name                      | Type<br>Note 2-1        | Description                                                                                                                                                                                                                                                                                                  |  |
|----------------|-------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22<br>21<br>20 | PHYAD2<br>PHYAD1<br>PHYAD0    | lpd/O<br>lpd/O<br>lpu/O | The PHY Address is latched at power-up / reset and is configurable to any value from 1 to 7. The default PHY Address is 00001. PHY Address bits [4:3] are always set to '00'.                                                                                                                                |  |
| 27<br>41<br>40 | CONFIG2<br>CONFIG1<br>CONFIG0 | lpd/O<br>lpd/O<br>lpd/O | The CONFIG[2:0] strap-in pins are latched at power-up / reset and are defined as follows:  CONFIG[2:0] Mode 000 MII (default) 001 Reserved - not used 010 Reserved - not used 011 Reserved - not used 100 MII 100 Mbps Preamble Restore 101 Reserved - not used 110 MII Back-to-Back 111 Reserved - not used |  |
| 29             | ISO                           | lpd/O                   | ISOLATE mode Pull-up = Enable Pull-down (default) = Disable During power-up/reset, this pin value is latched into register 0h bit 10.                                                                                                                                                                        |  |
| 43             | SPEED                         | lpu/O                   | SPEED mode Pull-up (default) = 100 Mbps Pull-down = 10 Mbps During power-up/reset, this pin value is latched into register 0h bit 13 as the Speed Select, and also is latched into register 4h (Auto-Negotiation Advertisement) as the Speed capability support.                                             |  |
| 23             | DUPLEX                        | lpu/O                   | DUPLEX mode Pull-up (default) = Half-Duplex Pull-down = Full-Duplex During power-up/reset, this pin value is latched into register 0h bit 8 as the Duplex Mode.                                                                                                                                              |  |
| 42             | NWAYEN                        | lpu/O                   | Nway Auto-Negotiation Enable Pull-up (default) = Enable Auto-Negotiation Pull-down = Disable Auto-Negotiation During power-up/reset, this pin value is latched into register 0h bit 12.                                                                                                                      |  |

Note 2-1 | Ipu/O = Input with internal pull-up (40 k $\Omega$  ±30%) during power-up/reset; output pin otherwise. | Ipd/O = Input with internal pull-down (40 k $\Omega$  ±30%) during power-up/reset; output pin otherwise.

Pin strap-ins are latched during power-up or reset. In some systems, the MAC receive input pins may drive high during power-up or reset, and consequently cause the PHY strap-in pins on the MII signals to be latched high. In this case, it is recommended to add 1 k $\Omega$  pull-downs on these PHY strap-in pins to ensure the PHY does not strap-in to ISOLATE mode, or is not configured with an incorrect PHY Address.

## 3.0 FUNCTIONAL DESCRIPTION

The KSZ8041TL is a single 3.3V supply Fast Ethernet transceiver. It is fully compliant with the IEEE 802.3u specification.

On the media side, the KSZ8041TL supports 10BASE-T and 100BASE-TX with HP auto MDI/MDI-X for reliable detection of and correction for straight-through and crossover cables.

The KSZ8041TL offers a choice of MII, RMII, or SMII data interface connection to a MAC processor. The MII management bus option gives the MAC processor complete access to the KSZ8041TL control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll for PHY status change.

Physical signal transmission and reception are enhanced through the use of patented analog circuitries that make the design more efficient and allow for lower power consumption and smaller chip die size.

The KSZ8041FTL has all the identical rich features of the KSZ8041TL plus 100BASE-FX fiber support.

The KSZ8041MLL is the basic 10BASE-T/100BASE-TX copper version with MII support.

#### 3.1 100BASE-TX Transmit

The 100BASE-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission.

The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125 MHz serial bit stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output.

The output current is set by an external 6.49 k $\Omega$  1% resistor for the 1:1 transformer ratio. It has typical rise/fall times of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot and timing jitter. The wave-shaped 10BASE-T output drivers are also incorporated into the 100BASE-TX drivers.

#### 3.2 100BASE-TX Receive

The 100BASE-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.

The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based upon comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations.

Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.

The clock recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC.

# 3.3 PLL Clock Synthesizer

The KSZ8041TL/FTL/MLL generates 125 MHz, 25 MHz, and 20 MHz clocks for system timing. In MII mode, internal clocks are generated from an external 25 MHz crystal or oscillator. For the KSZ8041TL/FTL, in RMII and SMII modes, these internal clocks are generated from external 50 MHz and 125 MHz oscillators or system clocks, respectively.

#### 3.4 Scrambler/De-scrambler (100BASE-TX Only)

The purpose of the scrambler is to spread the power spectrum of the signal in order to reduce EMI and baseline wander.

#### 3.5 10BASE-T Transmit

The 10BASE-T drivers are incorporated with the 100BASE-TX drivers to allow for transmission using the same magnetic. The drivers also perform internal wave-shaping and pre-emphasize, and output 10BASE-T signals with a typical amplitude of 2.5V peak. The 10BASE-T signals have harmonic contents that are at least 27 dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal.

#### 3.6 10BASE-T Receive

On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400 mV or with short pulse widths to prevent noise at the RX+ and RX- inputs from falsely trigger the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8041TL/FTL/MLL decodes a data frame. The receive clock is kept active during idle periods in between data reception.

# 3.7 SQE and Jabber Function (10BASE-T Only)

In 10BASE-T operation, a short pulse is put out on the COL pin after each frame is transmitted. This SQE Test is required as a test of the 10BASE-T transmit/receive path. If transmit enable (TXEN) is high for more than 20 ms (jabbering), the 10BASE-T transmitter is disabled and COL is asserted high. If TXEN is then driven low for more than 250 ms, the 10BASE-T transmitter is re-enabled and COL is de-asserted (returns to low).

# 3.8 Auto-Negotiation

The KSZ8041TL/FTL/MLL conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3u specification. Auto-negotiation is enabled by either hardware pin strapping (pin 42) or software (register 0h bit 12).

Auto-negotiation allows unshielded twisted pair (UTP) link partners to select the highest common mode of operation. Link partners advertise their capabilities to each other, and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode of operation.

The following list shows the speed and duplex operation mode from highest to lowest.

- · Priority 1: 100BASE-TX, full-duplex
- · Priority 2: 100BASE-TX, half-duplex
- · Priority 3: 10BASE-T, full-duplex
- Priority 4: 10BASE-T, half-duplex

If auto-negotiation is not supported or the KSZ8041TL/FTL/MLL link partner is forced to bypass auto-negotiation, the KSZ8041TL/FTL/MLL sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the KSZ8041TL/FTL/MLL to establish link by listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol.

The auto-negotiation link up process is shown in the following flow chart.



#### FIGURE 3-1: AUTO-NEGOTIATION FLOW CHART

# 3.9 MII Management (MIIM) Interface

The KSZ8041TL/FTL/MLL supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input/Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the KSZ8041TL/FTL/MLL. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. Further details on the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 Specification.

The MIIM interface consists of the following:

- · A physical connection that incorporates the clock line (MDC) and the data line (MDIO).
- A specific protocol that operates across the aforementioned physical connection that allows a external controller
  to communicate with one or more PHY devices. Each KSZ8041TL/FTL/MLL device is assigned a unique PHY
  address between 1 and 7 by its PHYAD[2:0] strapping pins. Also, every KSZ8041TL/FTL/MLL device supports the
  broadcast PHY address 0, as defined per the IEEE 802.3 Specification, which can be used to read/write to a single KSZ8041TL/FTL/MLL device, or write to multiple KSZ8041TL/FTL/MLL devices simultaneously.
- A set of 16-bit MDIO registers. Register [0:6] are required, and their functions are defined per the IEEE 802.3 Specification. The additional registers are provided for expanded functionality.

The following table shows the MII Management frame format for the KSZ8041TL/FTL/MLL.

TABLE 3-1: MII MANAGEMENT FRAME FORMAT

| _     | Preamble | Start<br>of<br>Frame | R/W<br>OP<br>Code | PHY<br>Address<br>Bits[4:0] | REG<br>Address<br>Bits[4:0] | TA | Data Bits [15:0] |   |
|-------|----------|----------------------|-------------------|-----------------------------|-----------------------------|----|------------------|---|
| Read  | 32 1's   | 01                   | 10                | 00AAA                       | RRRRR                       | Z0 | DDDDDDDD_DDDDDDD | Z |
| Write | 32 1's   | 01                   | 01                | 00AAA                       | RRRRR                       | 10 | DDDDDDDD_DDDDDDD | Z |

# 3.10 Interrupt (INTRP)

INTRP (pin 32) is an optional interrupt signal that is used to inform the external controller that there has been a status update to the KSZ8041TL/FTL/MLL PHY register. Bits[15:8] of register 1Bh are the interrupt control bits, and are used to enable and disable the conditions for asserting the INTRP signal. Bits[7:0] of register 1Bh are the interrupt status bits, and are used to indicate which interrupt conditions have occurred. The interrupt status bits are cleared after reading register 1Bh.

Bit 9 of register 1Fh sets the interrupt level to active-high or active-low.

#### 3.11 MII Data Interface

The Media Independent Interface (MII) is specified in Clause 22 of the IEEE 802.3 Specification. It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics:

- · Supports 10 Mbps and 100 Mbps data rates.
- · Uses a 25 MHz reference clock, sourced by the PHY.
- Provides independent 4-bit wide (nibble) transmit and receive data paths.
- Contains two distinct groups of signals: one for transmission and the other for reception.

By default, the KSZ8041TL/FTL/MLL is configured to MII mode after it is power-up or reset with the following:

- A 25 MHz crystal connected to XI, XO (pins 15, 14), or an external 25 MHz clock source (oscillator) connected to XI.
- CONFIG[2:0] (pins 27, 41, 40) set to '000' (default setting).

#### 3.12 MII Signal Definition

The following table describes the MII signals. Refer to Clause 22 of the IEEE 802.3 Specification for detailed information.

TABLE 3-2: MII SIGNAL DEFINITIONS

| MII Signal<br>Name | Direction with<br>Respect to PHY | Direction with<br>Respect to MAC | Description                                                  |
|--------------------|----------------------------------|----------------------------------|--------------------------------------------------------------|
| TXC                | Output                           | Input                            | Transmit Clock<br>(2.5 MHz for 10 Mbps; 25 MHz for 100 Mbps) |
| TXEN               | Input                            | Output                           | Transmit Enable                                              |
| TXD[3:0]           | Input                            | Output                           | Transmit Data [3:0]                                          |
| RXC                | Output                           | Input                            | Receive Clock<br>(2.5 MHz for 10 Mbps; 25 MHz for 100 Mbps)  |
| RXDV               | Output                           | Input                            | Receive Data Valid                                           |
| RXD[3:0]           | Output                           | Input                            | Receive Data [3:0]                                           |
| RXER               | Output                           | Input or not required            | Receive Error                                                |
| CRS                | Output                           | Input                            | Carrier Sense                                                |
| COL                | Output                           | Input                            | Collision Detection                                          |

## 3.12.1 TRANSMIT CLOCK (TXC)

TXC is sourced by the PHY. It is a continuous clock that provides the timing reference for TXEN and TXD[3:0].

TXC is 2.5 MHz for 10 Mbps operation and 25 MHz for 100 Mbps operation.

#### 3.12.2 TRANSMIT ENABLE (TXEN)

TXEN indicates the MAC is presenting nibbles on TXD[3:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all nibbles to be transmitted are presented on the MII, and is negated prior to the first TXC following the final nibble of a frame.

TXEN transitions synchronously with respect to TXC.

# 3.12.3 TRANSMIT DATA [3:0] (TXD[3:0])

TXD[3:0] transitions synchronously with respect to TXC. When TXEN is asserted, TXD[3:0] are accepted for transmission by the PHY. TXD[3:0] is "00" to indicate idle when TXEN is de-asserted. Values other than "00" on TXD[3:0] while TXEN is de-asserted are ignored by the PHY.

#### 3.12.4 RECEIVE CLOCK (RXC)

RXC provides the timing reference for RXDV, RXD[3:0], and RXER.

- In 10 Mbps mode, RXC is recovered from the line while carrier is active. RXC is derived from the PHY's reference clock when the line is idle, or link is down.
- In 100 Mbps mode, RXC is continuously recovered from the line. If link is down, RXC is derived from the PHY's
  reference clock.

RXC is 2.5 MHz for 10 Mbps operation and 25 MHz for 100 Mbps operation.

#### 3.12.5 RECEIVE DATA VALID (RXDV)

RXDV is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on RXD[3:0].

- In 10 Mbps mode, RXDV is asserted with the first nibble of the Start of Frame Delimiter (SFD), "5D", and remains asserted until the end of the frame.
- · In 100 Mbps mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the frame.

RXDV transitions synchronously with respect to RXC.

#### 3.12.6 RECEIVE DATA [3:0] (RXD[3:0])

RXD[3:0] transitions synchronously with respect to RXC. For each clock period in which RXDV is asserted, RXD[3:0] transfers a nibble of recovered data from the PHY.

#### 3.12.7 RECEIVE ERROR (RXER)

RXER is asserted for one or more RXC periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY.

RXER transitions synchronously with respect to RXC. While RXDV is de-asserted, RXER has no effect on the MAC.

#### 3.12.8 CARRIER SENSE (CRS)

CRS is asserted and de-asserted as follows:

- In 10 Mbps mode, CRS assertion is based on the reception of valid preambles. CRS de-assertion is based on the reception of an end-of-frame (EOF) marker.
- In 100 Mbps mode, CRS is asserted when a start-of-stream delimiter, or /J/K symbol pair is detected. CRS is deasserted when an end-of-stream delimiter, or /T/R symbol pair is detected. Additionally, the PMA layer de-asserts CRS if IDLE symbols are received without /T/R.

# 3.12.9 COLLISION (COL)

COL is asserted in half-duplex mode whenever the transmitter and receiver are simultaneously active on the line. This is used to inform the MAC that a collision has occurred during its transmission to the PHY.

COL transitions asynchronously with respect to TXC and RXC.

## 3.13 Reduced MII (RMII) Data Interface (KSZ8041TL/FTL Only)

The Reduced Media Independent Interface (RMII) specifies a low pin count Media Independent Interface (MII). It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics:

- · Supports 10 Mbps and 100 Mbps data rates.
- · Uses a single 50 MHz reference clock provided by the MAC or the system board.
- · Provides independent 2-bit wide (di-bit) transmit and receive data paths.
- · Contains two distinct groups of signals: one for transmission and the other for reception.

The KSZ8041TL/FTL is configured in RMII mode after it is power-up or reset with the following:

- A 50 MHz reference clock connected to REFCLK (pin 15).
- CONFIG[2:0] (pins 27, 41, 40) set to '001'.

In RMII mode, unused MII signals, TXD[3:2] (pins 39, 38), are tied to ground.

# 3.14 RMII Signal Definition (KSZ8041TL/FTL Only)

The following table describes the RMII signals. Refer to RMII Specification for detailed information.

TABLE 3-3: RMII SIGNAL DEFINITIONS

| RMII Signal<br>Name | Direction with<br>Respect to PHY | Direction with<br>Respect to MAC | Description                                                                    |
|---------------------|----------------------------------|----------------------------------|--------------------------------------------------------------------------------|
| REF_CLK             | Input                            | Input or Output                  | Synchronous 50 MHz clock reference for receive, transmit and control interface |
| TX_EN               | Input                            | Output                           | Transmit Enable                                                                |
| TXD[1:0]            | Input                            | Output                           | Transmit Data [1:0]                                                            |
| CRS_DV              | Output                           | Input                            | Carrier Sense/Receive Data Valid                                               |
| RXD[1:0]            | Output                           | Input                            | Receive Data [1:0]                                                             |
| RX_ER               | Output                           | Input or not required            | Receive Error                                                                  |

#### 3.14.1 REFERENCE CLOCK (REF CLK)

REF\_CLK is sourced by the MAC or system board. It is a continuous 50 MHz clock that provides the timing reference for TX\_EN, TXD[1:0], CRS\_DV, RXD[1:0], and RX\_ER.

#### 3.14.2 TRANSMIT ENABLE (TX EN)

TX\_EN indicates that the MAC is presenting di-bits on TXD[1:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all di-bits to be transmitted are presented on the RMII, and is negated prior to the first REF\_CLK following the final di-bit of a frame.

TX\_EN transitions synchronously with respect to REF\_CLK.

## 3.14.3 TRANSMIT DATA [1:0] (TXD[1:0])

TXD[1:0] transitions synchronously with respect to REF\_CLK. When TX\_EN is asserted, TXD[1:0] are accepted for transmission by the PHY. TXD[1:0] is "00" to indicate idle when TX\_EN is de-asserted. Values other than "00" on TXD[1:0] while TX\_EN is de-asserted are ignored by the PHY.

## 3.14.4 CARRIER SENSE/RECEIVE DATA VALID (CRS\_DV)

CRS\_DV is asserted by the PHY when the receive medium is non-idle. It is asserted asynchronously on detection of carrier. This is when squelch is passed in 10 Mbps mode, and when two non-contiguous zeroes in 10 bits are detected in 100 Mbps mode. Loss of carrier results in the de-assertion of CRS\_DV.

So long as carrier detection criteria are met, CRS\_DV remains asserted continuously from the first recovered di-bit of the frame through the final recovered di-bit, and it is negated prior to the first REF\_CLK that follows the final di-bit. The data on RXD[1:0] is considered valid once CRS\_DV is asserted. However, since the assertion of CRS\_DV is asynchronous relative to REF\_CLK, the data on RXD[1:0] is "00" until proper receive signal decoding takes place.

## 3.14.5 RECEIVE DATA [1:0] (RXD[1:0])

RXD[1:0] transitions synchronously to REF\_CLK. For each clock period in which CRS\_DV is asserted, RXD[1:0] transfers two bits of recovered data from the PHY. RXD[1:0] is "00" to indicate idle when CRS\_DV is de-asserted. Values other than "00" on RXD[1:0] while CRS\_DV is de-asserted are ignored by the MAC.

# 3.14.6 RECEIVE ERROR (RX\_ER)

RX\_ER is asserted for one or more REF\_CLK periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY.

RX\_ER transitions synchronously with respect to REF\_CLK. While CRS\_DV is de-asserted, RX\_ER has no effect on the MAC.

#### 3.14.7 COLLISION DETECTION

The MAC regenerates the COL signal of the MII from TX EN and CRS DV.

# 3.15 Serial MII (SMII) Data Interface (KSZ8041TL/FTL Only)

The Serial Media Independent Interface (SMII) is the lowest pin count Media Independent Interface (MII). It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics:

- · Supports 10 Mbps and 100 Mbps data rates.
- Uses 125 MHz reference clock provided by the MAC or the system board.
- · Uses 12.5 MHz sync pulse provided by the MAC.
- Provides independent single-bit wide transmit and receive data paths for data and control information.

The KSZ8041TL/FTL is configured in SMII mode after it is power-up or reset with the following:

- A 125 MHz reference clock connected to CLOCK (pin 15).
- · A 12.5 MHz sync pulse connected to SYNC (pin 36).
- CONFIG[2:0] (pins 27, 41, 40) set to '010'.

In SMII mode, unused MII signals, TXD[3:2] (pins 39, 38), are tied to ground.

# 3.16 SMII Signal Definition (KSZ8041TL/FTL Only)

The following table describes the SMII signals. Refer to SMII Specification for detailed information.

TABLE 3-4: SMII SIGNAL DESCRIPTION

| SMII Signal<br>Name | Direction with<br>Respect to PHY | Direction with<br>Respect to MAC | Description                                                       |
|---------------------|----------------------------------|----------------------------------|-------------------------------------------------------------------|
| CLOCK               | Input                            | Input or Output                  | 125 MHz clock reference for receive and transmit data and control |
| SYNC                | Input                            | Output                           | 12.5 MHz sync pulse from MAC                                      |
| TX                  | Input                            | Output                           | Transmit Data and Control                                         |
| RX                  | Output                           | Input                            | Receive Data and Control                                          |

## 3.16.1 CLOCK REFERENCE (CLOCK)

CLOCK is sourced by the MAC or system board. It is a continuous 125 MHz clock that provides the timing reference for SYNC, TX, and RX.

## 3.16.2 SYNC PULSE (SYNC)

SYNC is a 12.5 MHz synchronized pulse derived from CLOCK by the MAC. It is used to indicate the segment boundary for each transmit data/control segment, or receive data/control segment. Each segment is comprised of ten bits.

SYNC is generated continuously by the MAC at every ten cycles of CLOCK.

#### 3.16.3 TRANSMIT DATA AND CONTROL (TX)

TX provides transmit data and control information from MAC-to-PHY in 10-bit segments.

- In 10 Mbps mode, each segment is repeated ten times. Therefore, every ten segments represent a new byte of data. The PHY can sample any one of every ten segments.
- In 100 Mbps mode, each segment represents a new byte of data.

## FIGURE 3-2: SMII TRANSMIT DATA/CONTROL SEGMENT



TABLE 3-5: SMII TX BIT DESCRIPTION

| SMII TX Bit | Description                    |
|-------------|--------------------------------|
| TX_ER       | Transmit Error                 |
| TX_EN       | Transmit Enable                |
| TXD[0:7]    | Encoded Data<br>See Table 3-6. |

TABLE 3-6: SMII TXD[0:7] ENCODING TABLE

| TX_ER | TX_EN | TXD0                                                                         | TXD1                     | TXD2                       | TXD3                   | TXD4                    | TXD5 | TXD6 | TXD7 |  |
|-------|-------|------------------------------------------------------------------------------|--------------------------|----------------------------|------------------------|-------------------------|------|------|------|--|
| Х     | 0     | Use to<br>force an<br>error in a<br>direct<br>MAC-to-<br>MAC con-<br>nection | Speed<br>0=10M<br>1=100M | Duplex<br>0=Half<br>1=Full | Link<br>0=Down<br>1=Up | Jabber<br>0=No<br>1=Yes | 1    | 1    | 1    |  |
| Х     | 1     |                                                                              | One Data Byte            |                            |                        |                         |      |      |      |  |

# 3.16.4 RECEIVE DATA AND CONTROL (RX)

RX provides receive data and control information from PHY-to-MAC in 10-bit segments.

- In 10 Mbps mode, each segment is repeated ten times. Therefore, every ten segments represent a new byte of data. The MAC can sample any one of every ten segments.
- · In 100 Mbps mode, each segment represents a new byte of data.

The following figure and tables show the receive data/control format for each segment:

FIGURE 3-3: SMII RECEIVE DATA/CONTROL SEGMENT



TABLE 3-7: SMII RX BIT DESCRIPTION

| SMII RX Bit | Description                    |
|-------------|--------------------------------|
| CRS         | Carrier Sense                  |
| RX_DV       | Receive Data Valid             |
| RXD[0:7]    | Encoded Data<br>See Table 3-8. |

TABLE 3-8: SMII RXD[0:7] ENCODING TABLE

| CRS | RX_DV | RXD0                                 | RXD1                     | RXD2                       | RXD3                   | RXD4                    | RXD5                                    | RXD6                         | RXD7 |
|-----|-------|--------------------------------------|--------------------------|----------------------------|------------------------|-------------------------|-----------------------------------------|------------------------------|------|
| Х   | 0     | RX_ER<br>from pre-<br>vious<br>frame | Speed<br>0=10M<br>1=100M | Duplex<br>0=Half<br>1=Full | Link<br>0=Down<br>1=Up | Jabber<br>0=No<br>1=Yes | Upper<br>Nibble<br>0=Invalid<br>1=Valid | False<br>Carrier<br>Detected | 1    |
| Х   | 1     | One Data Byte                        |                          |                            |                        |                         |                                         |                              |      |

#### 3.16.5 COLLISION DETECTION

Collisions occur when CRS and TX\_EN are simultaneously asserted. The MAC regenerates the MII collision signal from CRS and TX\_EN.

# 3.17 HP Auto MDI/MDI-X

HP Auto MDI/MDI-X configuration eliminates the confusion of whether to use a straight cable or a crossover cable between the KSZ8041TL/FTL/MLL and its link partner. This feature allows the KSZ8041TL/FTL/MLL to use either type of cable to connect with a link partner that is in either MDI or MDI-X mode. The auto-sense function detects transmit and receive pairs from the link partner, and then assigns transmit and receive pairs of the KSZ8041TL/FTL/MLL accordingly.

HP Auto MDI/MDI-X is enabled by default. It is disabled by writing a one to register 1F bit 13. MDI and MDI-X mode is selected by register 1F bit 14 if HP Auto MDI/MDI-X is disabled.

An isolation transformer with symmetrical transmit and receive data paths is recommended to support auto MDI/MDI-X.

The IEEE 802.3 Standard defines MDI and MDI-X as follow:

TABLE 3-9: MDI/MDI-X PIN DEFINITION

| М         | DI     | MDI-X     |        |  |
|-----------|--------|-----------|--------|--|
| RJ-45 Pin | Signal | RJ-45 Pin | Signal |  |
| 1         | TD+    | 1         | RD+    |  |
| 2         | TD-    | 2         | RD-    |  |
| 3         | RD+    | 3         | TD+    |  |
| 6         | RD-    | 6         | TD-    |  |

## 3.17.1 STRAIGHT CABLE

A straight cable connects an MDI device to an MDI-X device, or an MDI-X device to an MDI device. Figure 3-4 depicts a typical straight cable connection between a network interface card (NIC) and a switch, or hub (MDI-X).

FIGURE 3-4: TYPICAL STRAIGHT CABLE CONNECTION



#### 3.17.2 CROSSOVER CABLE

A crossover cable connects an MDI device to another MDI device, or an MDI-X device to another MDI-X device. Figure 3-5 shows a typical crossover cable connection between two switches or hubs (two MDI-X devices).

10/100 Ethernet 10/100 Ethernet Media Dependent Interface Media Dependent Interface Crossover Receive Pair Receive Pair Cable 2 2 3 4 4 **Transmit Pair** Transmit Pair 5 5 6 6 7 8 8 Modular Connector (RJ-45) Modular Connector (RJ-45) **HUB HUB** (Repeater or Switch) (Repeater or Switch)

FIGURE 3-5: TYPICAL CROSSOVER CABLE CONNECTION

# 3.18 LinkMD<sup>®</sup> Cable Diagnostics

The  $LinkMD^{\circledR}$  feature utilizes time domain reflectometry (TDR) to analyze the cabling plant for common cabling problems, such as open circuits, short circuits and impedance mismatches.

LinkMD<sup>®</sup> works by sending a pulse of known amplitude and duration down the MDI and MDI-X pairs, and then analyzing the shape of the reflected signal. Timing the pulse duration gives an indication of the distance to the cabling fault with maximum distance of 200m and accuracy of ±2m. Internal circuitry computes the TDR information and presents it in a user-readable digital format.

Cable diagnostics are only valid for copper connections and do not support fiber optic operation.

#### 3.18.1 ACCESS

LinkMD is initiated by accessing register 1Dh, the LinkMD Control/Status Register, in conjunction with register 1Fh, the PHY Control 2 Register.

#### 3.18.2 USAGE

The following test procedure demonstrates how to use LinkMD for cable diagnostic:

- Disable auto MDI/MDI-X by writing a '1' to register 1Fh bit 13 to enable manual control over the differential pair used to transmit the LinkMD pulse.
- 2. Select the differential pair to transmit the LinkMD pulse with register 1Fh bit 14.

- 3. Start cable diagnostic test by writing a '1' to register 1Dh bit 15. This enable bit is self-clearing.
- 4. Wait (poll) for register 1Dh bit 15 to return a '0', indicating cable diagnostic test is completed.
- 5. Read cable diagnostic test results in register 1Dh bits [14:13]. The results are as follows:
- 00 = Valid test, normal condition
- 01 = Valid test, open circuit in cable
- 10 = Valid test, short circuit in cable
- 11 = Invalid test, cable diagnostic test failed

The '11' case, invalid test, occurs if the KSZ8041TL/FTL/MLL is unable to shut down the link partner. In this instance, the test is not run because it would be impossible for the KSZ8041TL/FTL/MLL to determine if the detected signal is a reflection of the signal generated by the KSZ8041TL/FTL/MLL, or a signal from its link partner.

6. Get distance to fault by multiplying the decimal value in register 1Dh bits [8:0] by a constant of 0.4. The distance, D (expressed in meters), to the cable fault is determined by the following formula:

D (distance to cable fault) = 0.4 x {decimal value of register 1Dh bits [8:0]}

The 0.4 constant may be calibrated for different cable types and cabling conditions, including cables with a velocity of propagation that varies significantly from the norm.

# 3.19 Power Management

The KSZ8041TL/FTL/MLL offers the following power management modes:

#### 3.19.1 POWER SAVING MODE

This mode is used to reduce power consumption when the cable is unplugged. It is in effect when auto-negotiation mode is enabled, cable is disconnected, and register 1Fh bit 10 is set to 1. Under power saving mode, the KSZ8041TL/FTL/ MLL shuts down all transceiver blocks, except for transmitter, energy detect and PLL circuits. Additionally, in MII mode, the RXC clock output is disabled. RXC clock is enabled after the cable is connected and link is established.

Power saving mode is disabled by writing a zero to register 1Fh bit 10.

#### 3.19.2 POWER DOWN MODE

This mode is used to power down the entire KSZ8041TL/FTL/MLL device when it is not in use. Power down mode is enabled by writing a one to register 0h bit 11. In the power down state, the KSZ8041TL/FTL/MLL disables all internal functions, except for the MII management interface.

# 3.20 Reference Clock Connection Options

A crystal or clock source, such as an oscillator, is used to provide the reference clock for the KSZ8041TL/FTL/MLL.

The following figure illustrates how to connect the 25 MHz crystal and oscillator reference clock for MII mode.

# FIGURE 3-6: 25 MHZ CRYSTAL/OSCILLATOR REFERENCE CLOCK FOR MII MODE



For the KSZ8041TL/FTL, the following figure illustrates how to connect the 50 MHz oscillator reference clock for RMII mode.

FIGURE 3-7: 50 MHZ OSCILLATOR REFERENCE CLOCK FOR RMII MODE



For the KSZ8041TL/FTL, the following figure illustrates how to connect the 125 MHz oscillator reference clock for SMII mode.

FIGURE 3-8: 125 MHZ OSCILLATOR REFERENCE CLOCK FOR SMII MODE



# 3.21 Reference Circuit for Power and Ground Connections

The KSZ8041TL/FTL/MLL is a single 3.3V supply device with a built-in 1.8V low noise regulator. The power and ground connections are shown in the following figure and table.



FIGURE 3-9: KSZ8041TL/FTL/MLL POWER AND GROUND CONNECTIONS

TABLE 3-10: KSZ8041TL/FTL/MLL POWER PIN DESCRIPTION

| Power Pin | Pin Number | Pin Type | Description                                                                                               |
|-----------|------------|----------|-----------------------------------------------------------------------------------------------------------|
| V1.8_OUT  | 6          | Output   | 1.8V supply output from KSZ8041TL/FTL/MLL Decouple with 1 μF and 0.1 μF capacitors to ground.             |
| VDD_1.8   | 31         | Input    | Connect to V1.8_OUT (pin 6) through ferrite bead. Decouple with 0.1 µF capacitor to ground.               |
| VDDA_1.8  | 4, 5       | Input    | Connect to V1.8_OUT (pin 6) through ferrite bead. Decouple with 0.1 µF capacitor on each pin to ground.   |
| VDDIO_3.3 | 25, 26     | Input    | Connect to board's 3.3V supply. Decouple with 22 µF and 0.1 µF capacitors to ground.                      |
| VDDA_3.3  | 7, 8       | Input    | Connect to board's 3.3V supply through ferrite bead. Decouple with 22 µF and 0.1 µF capacitors to ground. |

# 3.22 100BASE-FX Fiber Operation (KSZ8041FTL Only)

100BASE-FX fiber operation is similar to 100BASE-TX copper operation with the differences being that the scrambler/de-scrambler and MLT3 encoder/decoder are bypassed on transmission and reception. In addition, auto-negotiation is bypassed, auto MDI/MDI-X is disabled, and speed is set to 100 Mbps. The duplex can be set to either half or full. Usually, it is set to full-duplex.

## 3.22.1 FIBER SIGNAL DETECT

In 100BASE-FX operation, FXSD (fiber signal detect), input pin 48, is usually connected to the fiber transceiver SD (signal detect) output pin. 100BASE-FX mode is activated when the FXSD input pin is greater than 1V. When FXSD is between 1V and 1.8V, no fiber signal is detected and a Far-End Fault is generated. When FXSD is over 2.2V, the fiber signal is detected.

100BASE-FX mode and signal detection is summarized in the following table:

TABLE 3-11: COPPER AND FIBER MODE SELECTION

| FXSD Input Voltage                  | Mode                                                                     |
|-------------------------------------|--------------------------------------------------------------------------|
| Less than 0.2V                      | Copper mode                                                              |
| Greater than 1V, but less than 1.8V | Fiber mode<br>No signal detected<br>Far-End Fault generated (if enabled) |
| Greater than 2.2V                   | Fiber mode<br>Signal detected                                            |

To ensure proper operation, a resistive voltage divider is recommended to adjust the fiber transceiver SD (signal detect) output voltage swing to match the FXSD pin's input voltage threshold.

Alternatively, the Far-End Fault feature can be disabled. In this case, the FXSD input pin is tied high to 3.3V to force 100BASE-FX mode.

#### 3.22.2 FAR-END FAULT

A Far-End Fault (FEF) occurs when the signal detection is logically false on the receive side of the fiber transceiver. The KSZ8041FTL detects a FEF when its FXSD input (pin 48) is between 1V and 1.8V. When a FEF is detected, the KSZ8041FTL signals its fiber link partner that a FEF has occurred by transmitting a repetitive pattern of 84-ones and 1-zero. This pattern is used to inform the fiber link partner that there is a faulty link on its transmit side.

By default, FEF is enabled. FEF is disabled by strapping "no FEF" (pin 43) low. See the Strap-In Options section for detail.

#### 3.23 Back-to-Back Media Converter

A KSZ8041TL/MLL and a KSZ8041FTL can be connected back-to-back to provide a low cost media converter solution. In back-to-back mode, media conversion is between 100BASE-TX copper and 100BASE-FX fiber. On the copper side, link up at 10BASE-T is not allowed, and is blocked during auto-negotiation.

FIGURE 3-10: KSZ8041TL/MLL AND KSZ8041FTL BACK-TO-BACK MEDIA CONVERTER



## 3.23.1 MII BACK-TO-BACK MODE

In MII Back-to-Back mode, the KSZ8041TL/MLL interfaces with another KSZ8041TL/MLL, or a KSZ8041FTL to provide a complete 100 Mbps repeater or media converter solution. The KSZ8041TL/FTL/MLL devices are configured to MII Back-to-Back mode after they are power-up or reset with the following:

- CONFIG[2:0] (pins 27, 41, 40) set to '110'
- A common 25 MHz reference clock connected to XI (pin 15)
- · MII signals connected as shown in the following table.

TABLE 3-12: MII SIGNAL CONNECTION FOR MII BACK-TO-BACK MODE

|          | 1MLL (100BASE-TX<br>11TL (100BASE-TX |          | KSZ8041MLL (100BASE-TX copper) KSZ8041TL (100BASE-TX copper) KSZ8041FTL (100BASE-FX fiber) |            |          |  |
|----------|--------------------------------------|----------|--------------------------------------------------------------------------------------------|------------|----------|--|
| Pin Name | Pin Number                           | Pin Type | Pin Name                                                                                   | Pin Number | Pin Type |  |
| RXC      | 28                                   | Output   | TXC                                                                                        | 33         | Input    |  |
| RXDV     | 27                                   | Output   | TXEN                                                                                       | 34         | Input    |  |
| RXD3     | 20                                   | Output   | TXD3                                                                                       | 39         | Input    |  |
| RXD2     | 21                                   | Output   | TXD2                                                                                       | 38         | Input    |  |
| RXD1     | 22                                   | Output   | TXD1                                                                                       | 36         | Input    |  |
| RXD0     | 23                                   | Output   | TXD0                                                                                       | 35         | Input    |  |
| TXC      | 33                                   | Input    | RXC                                                                                        | 28         | Output   |  |
| TXEN     | 34                                   | Input    | RXDV                                                                                       | 27         | Output   |  |
| TXD3     | 39                                   | Input    | RXD3                                                                                       | 20         | Output   |  |
| TXD2     | 38                                   | Input    | RXD2                                                                                       | 21         | Output   |  |
| TXD1     | 36                                   | Input    | RXD1                                                                                       | 22         | Output   |  |
| TXD0     | 35                                   | Input    | RXD0                                                                                       | 23         | Output   |  |

#### 3.23.2 RMII BACK-TO-BACK MODE (KSZ8041TL/FTL ONLY)

In RMII Back-to-Back mode, the KSZ8041TL interfaces with another KSZ8041TL, or a KSZ8041FTL to provide a complete 100 Mbps repeater or media converter solution. The KSZ8041TL/FTL devices are configured to RMII Back-to-Back mode after they are power-up or reset with the following:

- CONFIG[2:0] (pins 27, 41, 40) set to '101'
- A common 50 MHz reference clock connected to REFCLK (pin 15)
- · RMII signals connected as shown in the following table.

TABLE 3-13: RMII SIGNAL CONNECTION FOR RMII BACK-TO-BACK MODE

| KSZ8041TL (100BASE-TX copper) |            |          | KSZ8041TL (100BASE-TX copper)<br>KSZ8041FTL (100BASE-FX fiber) |            |          |
|-------------------------------|------------|----------|----------------------------------------------------------------|------------|----------|
| Pin Name                      | Pin Number | Pin Type | Pin Name                                                       | Pin Number | Pin Type |
| CRSDV                         | 27         | Output   | TXEN                                                           | 34         | Input    |
| RXD1                          | 22         | Output   | TXD1                                                           | 36         | Input    |
| RXD0                          | 23         | Output   | TXD0                                                           | 35         | Input    |
| TXEN                          | 34         | Input    | CRSDV                                                          | 27         | Output   |
| TXD1                          | 36         | Input    | RXD1                                                           | 22         | Output   |
| TXD0                          | 35         | Input    | RXD0                                                           | 23         | Output   |

RMII Back-to-Back mode provides an option to disable the fiber side when the copper side is down. This, effectively, produces a link fault propagation for media converter applications, such that a copper side link down will automatically disable the fiber side. This KSZ8041TL/FTL feature functions as follows:

- On the KSZ8041TL copper side, RXD2 (pin 21) indicates if there is energy detected at the receive inputs of the
  copper port. RXD2 outputs a low if there is no energy detected (cable disconnected), and outputs a high if there is
  energy detected (cable connected).
- The RXD2 output of the KSZ8041TL copper side drives the input of an inverter, and the output of the inverter drives the TXD2 (pin 38) input of the KSZ8041FTL fiber side. The fiber side transmitter is disabled if the TXD2 input is high.

The TXD3 and TXD2 pins should be pulled down with 1K resistors, and RXD3 and RXD2 pins should be left floating, if they are not used.

#### 4.0 REGISTER DESCRIPTIONS

## 4.1 Register Map

TABLE 4-1: REGISTER MAP

| Register Number (Hex) | Description                           |
|-----------------------|---------------------------------------|
| 0h                    | Basic Control                         |
| 1h                    | Basic Status                          |
| 2h                    | PHY Identifier 1                      |
| 3h                    | PHY Identifier 2                      |
| 4h                    | Auto-Negotiation Advertisement        |
| 5h                    | Auto-Negotiation Link Partner Ability |
| 6h                    | Auto-Negotiation Expansion            |
| 7h                    | Auto-Negotiation Next Page            |
| 8h                    | Link Partner Next Page Ability        |
| 9h – 13h              | Reserved                              |
| 14h                   | MII Control                           |
| 15h                   | RXER Counter                          |
| 16h – 1Ah             | Reserved                              |
| 1Bh                   | Interrupt Control/Status              |
| 1Ch                   | Reserved                              |
| 1Dh                   | LinkMD <sup>®</sup> Control/Status    |
| 1Eh                   | PHY Control 1                         |
| 1Fh                   | PHY Control 2                         |

# 4.2 Register Descriptions

TABLE 4-2: REGISTER DESCRIPTIONS

| Address       | Name                           | Description                                                                                                                                               | Mode<br>Note 4-1 | Default                                                 |  |  |  |  |  |
|---------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------|--|--|--|--|--|
| Register 0h - | Register 0h – Basic Control    |                                                                                                                                                           |                  |                                                         |  |  |  |  |  |
| 0.15          | Reset                          | 1 = Software reset<br>0 = Normal operation<br>This bit is self-cleared after a '1' is written to it.                                                      | RW/SC            | 0                                                       |  |  |  |  |  |
| 0.14          | Loopback                       | 1 = Loopback mode<br>0 = Normal operation                                                                                                                 | RW               | 0                                                       |  |  |  |  |  |
| 0.13          | Speed<br>Select (LSB)          | 1 = 100 Mbps<br>0 = 10 Mbps<br>This bit is ignored if auto-negotiation is enabled<br>(register 0.12 = 1).                                                 | RW               | Set by SPEED strapping pin. See Table 2-2 for details.  |  |  |  |  |  |
| 0.12          | Auto-<br>Negotiation<br>Enable | 1 = Enable auto-negotiation process 0 = Disable auto-negotiation process If enabled, auto-negotiation result overrides settings in register 0.13 and 0.8. | RW               | Set by NWAYEN strapping pin. See Table 2-2 for details. |  |  |  |  |  |
| 0.11          | Power Down                     | 1 = Power down mode<br>0 = Normal operation                                                                                                               | RW               | 0                                                       |  |  |  |  |  |

TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED)

| Address     | Name                             | Description                                                                                                                        | Mode<br>Note 4-1 | Default                                                           |  |  |
|-------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------|--|--|
| 0.10        | Isolate                          | 1 = Electrical isolation of PHY from MII and TX+/ TX- 0 = Normal operation                                                         | RW               | Set by ISO strapping pin. See Table 2-2 for details.              |  |  |
| 0.9         | Restart<br>Auto-<br>Negotiation  | 1 = Restart auto-negotiation process 0 = Normal operation. This bit is self-cleared after a '1' is written to it.                  | 0                |                                                                   |  |  |
| 0.8         | Duplex<br>Mode                   | 1 = Full-duplex<br>0 = Half-duplex                                                                                                 | RW               | Inverse of DUPLEX strapping pin value. See Table 2-2 for details. |  |  |
| 0.7         | Collision<br>Test                | 1 = Enable COL test<br>0 = Disable COL test                                                                                        | RW               | 0                                                                 |  |  |
| 0.6:1       | Reserved                         | _                                                                                                                                  | RO               | 000_000                                                           |  |  |
| 0.0         | Disable<br>Transmitter           | 0 = Enable transmitter<br>1 = Disable transmitter                                                                                  | RW               | 0                                                                 |  |  |
| Register 1h | – Basic Status                   |                                                                                                                                    | I.               | ı                                                                 |  |  |
| 1.15        | 100BASE-T4                       | 1 = T4 capable<br>0 = Not T4 capable                                                                                               | RO               | 0                                                                 |  |  |
| 1.14        | 100BASE-<br>TX Full-<br>Duplex   | 1 = Capable of 100 Mbps full-duplex<br>0 = Not capable of 100 Mbps full-duplex                                                     | 1                |                                                                   |  |  |
| 1.13        | 100BASE-<br>TX Half-<br>Duplex   | 1 = Capable of 100 Mbps half-duplex<br>0 = Not capable of 100 Mbps half-duplex                                                     | 1                |                                                                   |  |  |
| 1.12        | 10BASE-T<br>Full-Duplex          | 1 = Capable of 10 Mbps full-duplex<br>0 = Not capable of 10 Mbps full-duplex                                                       | RO               | 1                                                                 |  |  |
| 1.11        | 10BASE-T<br>Half-Duplex          | 1 = Capable of 10 Mbps half-duplex 0 = Not capable of 10 Mbps half-duplex RO                                                       |                  | 1                                                                 |  |  |
| 1.10:7      | Reserved                         | _                                                                                                                                  | RO               | 0000                                                              |  |  |
| 1.6         | No Preamble                      | 1 = Preamble suppression<br>0 = Normal preamble                                                                                    | RO               | 1                                                                 |  |  |
| 1.5         | Auto-<br>Negotiation<br>Complete | 1 = Auto-negotiation process completed 0 = Auto-negotiation process not completed                                                  | RO               | 0                                                                 |  |  |
| 1.4         | Remote<br>Fault                  | 1 = Remote fault<br>0 = No remote fault                                                                                            | RO/LH            | 0                                                                 |  |  |
| 1.3         | Auto-<br>Negotiation<br>Ability  | 1 = Capable to perform auto-negotiation 0 = Not capable to perform auto-negotiation                                                | RO               | 1                                                                 |  |  |
| 1.2         | Link Status                      | 1 = Link is up<br>0 = Link is down                                                                                                 | 0                |                                                                   |  |  |
| 1.1         | Jabber<br>Detect                 | 1 = Jabber detected<br>0 = Jabber not detected (default is low)                                                                    | RO/LH            | 0                                                                 |  |  |
| 1.0         | Extended<br>Capability           | 1 = Supports extended capabilities registers                                                                                       | RO               | 1                                                                 |  |  |
| Register 2h | - PHY Identifie                  | er 1                                                                                                                               |                  |                                                                   |  |  |
| 2.15:0      | PHY ID<br>Number                 | Assigned to the 3rd through 18th bits of the Organizationally Unique Identifier (OUI). Kendin Communication's OUI is 0010A1 (hex). | RO               | 0022h                                                             |  |  |

TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED)

| Address     | Name                           | Description                                                                                                                         | Mode<br>Note 4-1 | Default                                                |  |
|-------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------|--|
| Register 3h | - PHY Identifie                | er 2                                                                                                                                | I                |                                                        |  |
| 3.15:10     | PHY ID<br>Number               | Assigned to the 19th through 24th bits of the Organizationally Unique Identifier (OUI). Kendin Communication's OUI is 0010A1 (hex). | RO               | 0001_01                                                |  |
| 3.9:4       | Model<br>Number                | Six bit manufacturer's model number.                                                                                                | RO               | 01_0001                                                |  |
| 3.3:0       | Revision<br>Number             | Four bit manufacturer's revision number.                                                                                            | RO               | Indicates silicon revision                             |  |
| Register 4h | – Auto-Negotia                 | ation Advertisement                                                                                                                 | -                |                                                        |  |
| 4.15        | Next Page                      | 1 = Next page capable<br>0 = No next page capability.                                                                               | RW               | 0                                                      |  |
| 4.14        | Reserved                       | _                                                                                                                                   | RO               | 0                                                      |  |
| 4.13        | Remote<br>Fault                | 1 = Remote fault supported<br>0 = No remote fault                                                                                   | RW               | 0                                                      |  |
| 4.12        | Reserved                       | _                                                                                                                                   | RO               | 0                                                      |  |
| 4.11:10     | Pause                          | [00] = No PAUSE<br>[10] = Asymmetric PAUSE<br>[01] = Symmetric PAUSE<br>[11] = Asymmetric & Symmetric PAUSE                         | RW               | 00                                                     |  |
| 4.9         | 100BASE-T4                     | 1 = T4 capable<br>0 = No T4 capability                                                                                              | 0                |                                                        |  |
| 4.8         | 100BASE-<br>TX Full-<br>Duplex | 1 = 100 Mbps full-duplex capable<br>0 = No 100 Mbps full-duplex capability                                                          | RW               | Set by SPEED strapping pin. See Table 2-2 for details. |  |
| 4.7         | 100BASE-<br>TX Half-<br>Duplex | 1 = 100 Mbps half-duplex capable<br>0 = No 100 Mbps half-duplex capability                                                          | RW               | Set by SPEED strapping pin. See Table 2-2 for details. |  |
| 4.6         | 10BASE-T<br>Full-Duplex        | 1 = 10 Mbps full-duplex capable<br>0 = No 10 Mbps full-duplex capability                                                            | RW               | 1                                                      |  |
| 4.5         | 10BASE-T<br>Half-Duplex        | 1 = 10 Mbps half-duplex capable<br>0 = No 10 Mbps half-duplex capability                                                            | RW               | 1                                                      |  |
| 4.4:0       | Selector<br>Field              | [00001] = IEEE 802.3                                                                                                                | RW               | 0_0001                                                 |  |
| Register 5h | – Auto-Negotia                 | ation Link Partner Ability                                                                                                          |                  |                                                        |  |
| 5.15        | Next Page                      | 1 = Next page capable<br>0 = No next page capability                                                                                | RO               | 0                                                      |  |
| 5.14        | Acknowl-<br>edge               | 1 = Link code word received from partner<br>0 = Link code word not yet received                                                     | RO               | 0                                                      |  |
| 5.13        | Remote<br>Fault                | 1 = Remote fault detected<br>0 = No remote fault                                                                                    | RO               | 0                                                      |  |
| 5.12        | Reserved                       | _                                                                                                                                   | RO               | 0                                                      |  |
| 5.11:10     | Pause                          | [00] = No PAUSE<br>[10] = Asymmetric PAUSE<br>[01] = Symmetric PAUSE<br>[11] = Asymmetric & Symmetric PAUSE                         | RO               | 00                                                     |  |
| 5.9         | 100BASE-T4                     | 1 = T4 capable<br>0 = No T4 capability                                                                                              | RO               | 0                                                      |  |

TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED)

| TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED) |                                              |                                                                                                                   |                  |               |  |  |  |  |  |
|----------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------|---------------|--|--|--|--|--|
| Address                                      | Name                                         | Description                                                                                                       | Mode<br>Note 4-1 | Default       |  |  |  |  |  |
| 5.8                                          | 100BASE-<br>TX Full-<br>Duplex               | 1 = 100 Mbps full-duplex capable<br>0 = No 100 Mbps full-duplex capability                                        | RO               | 0             |  |  |  |  |  |
| 5.7                                          | 100BASE-<br>TX Half-<br>Duplex               | 1 = 100 Mbps half-duplex capable<br>0 = No 100 Mbps half-duplex capability                                        | RO               | 0             |  |  |  |  |  |
| 5.6                                          | 10BASE-T<br>Full-Duplex                      | 1 = 10 Mbps full-duplex capable<br>0 = No 10 Mbps full-duplex capability                                          | RO               | 0             |  |  |  |  |  |
| 5.5                                          | 10BASE-T<br>Half-Duplex                      | 1 = 10 Mbps half-duplex capable<br>0 = No 10 Mbps half-duplex capability                                          | RO               | 0             |  |  |  |  |  |
| 5.4:0                                        | Selector<br>Field                            | [00001] = IEEE 802.3                                                                                              | RO               | 0_0001        |  |  |  |  |  |
| Register 6h -                                | - Auto-Negotia                               | ation Expansion                                                                                                   |                  |               |  |  |  |  |  |
| 6.15:5                                       | Reserved                                     | _                                                                                                                 | RO               | 0000_0000_000 |  |  |  |  |  |
| 6.4                                          | Parallel<br>Detection<br>Fault               | 1 = Fault detected by parallel detection 0 = No fault detected by parallel detection.                             | RO/LH            | 0             |  |  |  |  |  |
| 6.3                                          | Link Partner<br>Next Page<br>Able            | 1 = Link partner has next page capability<br>0 = Link partner does not have next page capability                  | RO               | 0             |  |  |  |  |  |
| 6.2                                          | Next Page<br>Able                            | 1 = Local device has next page capability<br>0 = Local device does not have next page capability                  | RO               | 1             |  |  |  |  |  |
| 6.1                                          | Page<br>Received                             | 1 = New page received<br>0 = New page not received yet                                                            | RO/LH            | 0             |  |  |  |  |  |
| 6.0                                          | Link Partner<br>Auto-<br>Negotiation<br>Able | 1 = Link partner has auto-negotiation capability<br>0 = Link partner does not have auto-negotiation<br>capability | RO               | 0             |  |  |  |  |  |
| Register 7h -                                | - Auto-Negotia                               | ation Next Page                                                                                                   |                  |               |  |  |  |  |  |
| 7.15                                         | Next Page                                    | 1 = Additional next page(s) will follow<br>0 = Last page                                                          | RW               | 0             |  |  |  |  |  |
| 7.14                                         | Reserved                                     | _                                                                                                                 | RO               | 0             |  |  |  |  |  |
| 7.13                                         | Message<br>Page                              | 1 = Message page<br>0 = Unformatted page                                                                          | RW               | 1             |  |  |  |  |  |
| 7.12                                         | Acknowl-<br>edge2                            | 1 = Will comply with message<br>0 = Cannot comply with message                                                    | RW               | 0             |  |  |  |  |  |
| 7.11                                         | Toggle                                       | 1 = Previous value of the transmitted link code<br>word equaled logic one<br>0 = Logic zero                       | RO               | 0             |  |  |  |  |  |
| 7.10:0                                       | Message<br>Field                             | 11-bit wide field to encode 2048 messages                                                                         | RW               | 000_0000_0001 |  |  |  |  |  |
| Register 8h -                                | - Link Partner                               | Next Page Ability                                                                                                 |                  |               |  |  |  |  |  |
| 8.15                                         | Next Page                                    | 1 = Additional Next Page(s) will follow<br>0 = Last page                                                          | RO               | 0             |  |  |  |  |  |
| 8.14                                         | Acknowl-<br>edge                             | 1 = Successful receipt of link word<br>0 = No successful receipt of link word                                     | RO               | 0             |  |  |  |  |  |
| 8.13                                         | Message<br>Page                              | 1 = Message page<br>0 = Unformatted page                                                                          | RO               | 0             |  |  |  |  |  |

TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED)

| Address      | Name                                                    | Description                                                                                                                                   | Mode<br>Note 4-1 | Default                                                              |
|--------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------|
| 8.12         | Acknowl-<br>edge2                                       | 1 = Able to act on the information<br>0 = Not able to act on the information                                                                  | RO               | 0                                                                    |
| 8.11         | Toggle                                                  | 1 = Previous value of transmitted link code word equal to logic zero 0 = Previous value of transmitted link code word equal to logic one      | RO               | 0                                                                    |
| 8.10:0       | Message<br>Field                                        | _                                                                                                                                             | RO               | 000_0000_0000                                                        |
| Register 14h | - MII Control                                           |                                                                                                                                               |                  |                                                                      |
| 14.15:8      | Reserved                                                | _                                                                                                                                             | RO               | 0000_0000                                                            |
| 14.7         | 100BASE-<br>TX Preamble<br>Restore                      | 1 = Restore received preamble to MII output (random latency) 0 = Consume 1-byte preamble before sending frame to MII output for fixed latency | RW               | 0 or<br>1 (if CONFIG[2:0] =<br>100)<br>See Table 2-2 for<br>details. |
| 14.6         | 10BASE-T<br>Preamble<br>Restore                         | 1 = Restore received preamble to MII output<br>0 = Remove all 7-bytes of preamble before send-<br>ing frame (starting with SFD) to MII output | RW               | 0                                                                    |
| 14.5:0       | Reserved                                                | _                                                                                                                                             | RO               | 00_0001                                                              |
| Register 15h | - RXER Cour                                             | nter                                                                                                                                          |                  |                                                                      |
| 15.15:0      | RXER<br>Counter                                         | Receive error counter for Symbol Error frames                                                                                                 | RO/SC            | 0000h                                                                |
| Register 1Bh | – Interrupt C                                           | ontrol/Status                                                                                                                                 |                  |                                                                      |
| 1B.15        | Jabber<br>Interrupt<br>Enable                           | 1 = Enable Jabber Interrupt<br>0 = Disable Jabber Interrupt                                                                                   | RW               | 0                                                                    |
| 1B.14        | Receive<br>Error<br>Interrupt<br>Enable                 | 1 = Enable Receive Error Interrupt<br>0 = Disable Receive Error Interrupt                                                                     | RW               | 0                                                                    |
| 1B.13        | Page<br>Received<br>Interrupt<br>Enable                 | 1 = Enable Page Received Interrupt<br>0 = Disable Page Received Interrupt                                                                     | RW               | 0                                                                    |
| 1B.12        | Parallel Detect Fault Interrupt Enable                  | 1 = Enable Parallel Detect Fault Interrupt<br>0 = Disable Parallel Detect Fault Interrupt                                                     | RW               | 0                                                                    |
| 1B.11        | Link Partner<br>Acknowl-<br>edge<br>Interrupt<br>Enable | 1 = Enable Link Partner Acknowledge Interrupt<br>0 = Disable Link Partner Acknowledge Interrupt                                               |                  |                                                                      |
| 1B.10        | Link Down<br>Interrupt<br>Enable                        | 1 = Enable Link Down Interrupt<br>0 = Disable Link Down Interrupt                                                                             | RW               | 0                                                                    |
| 1B.9         | Remote<br>Fault<br>Interrupt<br>Enable                  | 1 = Enable Remote Fault Interrupt<br>0 = Disable Remote Fault Interrupt                                                                       | RW               | 0                                                                    |

TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED)

|              |                                               |                                                                                                                                                                                                    | Mode     | D. C. H     |  |
|--------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|--|
| Address      | Name                                          | Description                                                                                                                                                                                        | Note 4-1 | Default     |  |
| 1B.8         | Link Up<br>Interrupt<br>Enable                | 1 = Enable Link Up Interrupt<br>0 = Disable Link Up Interrupt                                                                                                                                      | RW       | 0           |  |
| 1B.7         | Jabber<br>Interrupt                           | 1 = Jabber occurred<br>0 = Jabber did not occur                                                                                                                                                    | RO/SC    | 0           |  |
| 1B.6         | Receive<br>Error<br>Interrupt                 | 1 = Receive Error occurred 0 = Receive Error did not occur                                                                                                                                         | RO/SC    | 0           |  |
| 1B.5         | Page<br>Receive<br>Interrupt                  | 1 = Page Receive occurred 0 = Page Receive did not occur                                                                                                                                           | RO/SC    | 0           |  |
| 1B.4         | Parallel<br>Detect Fault<br>Interrupt         | 1 = Parallel Detect Fault occurred 0 = Parallel Detect Fault did not occur                                                                                                                         | RO/SC    | 0           |  |
| 1B.3         | Link Partner<br>Acknowl-<br>edge<br>Interrupt | 1 = Link Partner Acknowledge occurred 0 = Link Partner Acknowledge did not occur                                                                                                                   | RO/SC    | 0           |  |
| 1B.2         | Link Down<br>Interrupt                        | 1 = Link Down occurred<br>0 = Link Down did not occur                                                                                                                                              | RO/SC    | 0           |  |
| 1B.1         | Remote<br>Fault<br>Interrupt                  | 1 = Remote Fault occurred<br>0 = Remote Fault did not occur                                                                                                                                        | RO/SC    | 0           |  |
| 1B.0         | Link Up<br>Interrupt                          | 1 = Link Up occurred<br>0 = Link Up did not occur                                                                                                                                                  | RO/SC    | 0           |  |
| Register 1Dh | - LinkMD Co                                   | ntrol/Status                                                                                                                                                                                       |          |             |  |
| 1D.15        | Cable<br>Diagnostic<br>Test Enable            | 1 = Enable cable diagnostic test. After test has completed, this bit is self-cleared. 0 = Indicates cable diagnostic test (if enabled) has completed and the status information is valid for read. | RW/SC    | 0           |  |
| 1D.14:13     | Cable<br>Diagnostic<br>Test Result            | [00] = normal condition<br>[01] = open condition has been detected in cable<br>[10] = short condition has been detected in cable<br>[11] = cable diagnostic test has failed                        | RO       | 00          |  |
| 1D.12:9      | Reserved                                      | _                                                                                                                                                                                                  | _        | 0000        |  |
| 1D.8:0       | Cable Fault<br>Counter                        | Distance to fault; it's approximately 0.4m*(Cable Fault Counter value in decimal)                                                                                                                  | RO       | 0_0000_0000 |  |
| Register 1Eh | - PHY Contro                                  | ol 1                                                                                                                                                                                               |          |             |  |
| 1E15:14      | LED Mode                                      | [00] = LED1: Speed; LED0: Link/Activity<br>[01] = LED1: Activity; LED0: Link<br>[10], [11] = Reserved                                                                                              | RW       | 00          |  |
| 1E.13        | Polarity                                      | 0 = Polarity is not reversed<br>1 = Polarity is reversed                                                                                                                                           | RO       | _           |  |
| 1E.12        | Far-End<br>Fault Detect                       | 0 = Far-End Fault not detected<br>1 = Far-End Fault detected<br>This bit applies to KSZ8041FTL fiber only.                                                                                         | RO       | 0           |  |
| 1E.11        | MDI/MDI-X<br>State                            | 0 = MDI<br>1 = MDI-X                                                                                                                                                                               | RO       | _           |  |
| 1E.10:8      | Reserved                                      | _                                                                                                                                                                                                  |          | _           |  |

TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED)

| TABLE 4-2: REGISTER DESCRIPTIONS (CONTINUED) |                                   |                                                                                                                                                                                                                                            |                  |         |  |  |  |  |  |
|----------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|--|--|--|--|--|
| Address                                      | Name                              | Description                                                                                                                                                                                                                                | Mode<br>Note 4-1 | Default |  |  |  |  |  |
| 1E.7                                         | Remote<br>Loopback                | 0 = Normal mode<br>1 = Remote (analog) loopback is enable                                                                                                                                                                                  | RW               | 0       |  |  |  |  |  |
| 1E.6:0                                       | Reserved                          | _                                                                                                                                                                                                                                          | _                | _       |  |  |  |  |  |
| Register 1Fh                                 | - PHY Contro                      | ol 2                                                                                                                                                                                                                                       |                  |         |  |  |  |  |  |
| 1F.15                                        | HP_MDIX                           | 0 = Microchip Auto MDI/MDI-X mode<br>1 = HP Auto MDI/MDI-X mode                                                                                                                                                                            | RW               | 1       |  |  |  |  |  |
| 1F.14                                        | MDI/MDI-X<br>Select               | When Auto MDI/MDI-X is disabled, 0 = MDI Mode Transmit on TX+/- (pins 12,11) and Receive on RX+/- (pins 10,9) 1 = MDI-X Mode Transmit on RX+/- (pins 10,9) and Receive on TX+/- (pins 12,11)                                               | RW               | 0       |  |  |  |  |  |
| 1F.13                                        | Pairswap<br>Disable               | 1 = Disable auto MDI/MDI-X<br>0 = Enable auto MDI/MDI-X                                                                                                                                                                                    | RW               | 0       |  |  |  |  |  |
| 1F.12                                        | Energy<br>Detect                  | 1 = Presence of signal on RX+/- analog wire pair 0 = No signal detected on RX+/-                                                                                                                                                           | RO               | 0       |  |  |  |  |  |
| 1F.11                                        | Force Link                        | 1 = Force link pass 0 = Normal link operation This bit bypasses the control logic and allows transmitter to send pattern even if there is no link.                                                                                         | RW               | 0       |  |  |  |  |  |
| 1F.10                                        | Power<br>Saving                   | 1 = Enable power saving 0 = Disable power saving If power saving mode is enabled and the cable is disconnected, the RXC clock output (in MII mode) is disabled. RXC clock is enabled after the cable is connected and link is established. | RW               | 0       |  |  |  |  |  |
| 1F.9                                         | Interrupt<br>Level                | 1 = Interrupt pin active-high<br>0 = Interrupt pin active-low                                                                                                                                                                              | RW               | 0       |  |  |  |  |  |
| 1F.8                                         | Enable<br>Jabber                  | 1 = Enable jabber counter<br>0 = Disable jabber counter                                                                                                                                                                                    | RW               | 1       |  |  |  |  |  |
| 1F.7                                         | Auto-<br>Negotiation<br>Complete  | 1 = Auto-negotiation process completed 0 = Auto-negotiation process not completed                                                                                                                                                          | RO               | 0       |  |  |  |  |  |
| 1F.6                                         | Enable<br>Pause (Flow<br>Control) | 1 = Flow control capable 0 = No flow control capability                                                                                                                                                                                    | RO               | 0       |  |  |  |  |  |
| 1F.5                                         | PHY Isolate                       | 1 = PHY in isolate mode<br>0 = PHY in normal operation                                                                                                                                                                                     | RO               | 0       |  |  |  |  |  |
| 1F.4:2                                       | Operation<br>Mode<br>Indication   | [000] = Still in auto-negotiation<br>[001] = 10BASE-T half-duplex<br>[010] = 100BASE-TX half-duplex<br>[011] = Reserved<br>[101] = 10BASE-T full-duplex<br>[110] = 100BASE-TX full-duplex<br>[111] = Reserved                              | RO               | 000     |  |  |  |  |  |
| 1F.1                                         | Enable SQE<br>Test                | 1 = Enable SQE test<br>0 = Disable SQE test                                                                                                                                                                                                | RW               | 0       |  |  |  |  |  |
| 1F.0                                         | Disable Data<br>Scrambling        | 1 = Disable scrambler 0 = Enable scrambler  Arite: PO = Boad Only: SC = Self Cleared: LLL = L                                                                                                                                              | RW               | 0       |  |  |  |  |  |

Note 4-1 RW = Read/Write; RO = Read Only; SC = Self-Cleared; LH = Latch High; LL = Latch Low

#### 5.0 OPERATIONAL CHARACTERISTICS

## 5.1 Absolute Maximum Ratings\*

| Supply Voltage (V <sub>DD_1.8</sub> , V <sub>DDA_1.8</sub> , V <sub>1.8_OUT</sub> ) | 0.5V to +2.4V  |
|-------------------------------------------------------------------------------------|----------------|
| Supply Voltage (V <sub>DDIO_3.3</sub> , V <sub>DDA_3.3</sub> )                      | 0.5V to +4.0V  |
| Input Voltage (All Inputs)                                                          | 0.5V to +4.0V  |
| Output Voltage (All Outputs)                                                        | 0.5V to +4.0V  |
| Lead Temperature (soldering, 10s)                                                   | +260°C         |
| Storage Temperature (T <sub>S</sub> )                                               | 55°C to +150°C |
| Maximum Junction Temperature (T <sub>J</sub> )                                      | +125°C         |

<sup>\*</sup>Exceeding the absolute maximum rating may damage the device. Stresses greater than the absolute maximum rating may cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

# 5.2 Operating Ratings\*\*

| Supply Voltage (V <sub>DDIO_3.3</sub> , V <sub>DDA_3.3</sub> )            | +3.135V to +3.465V |
|---------------------------------------------------------------------------|--------------------|
| Ambient Operating Temperature (T <sub>A</sub> ) (Commercial)              | 0°C to +70°C       |
| (Industrial)                                                              | 40°C to +85°C      |
| Thermal Resistance Junction-to-Ambient $(\Theta_{JA})$                    | +69.64°C/W         |
| Junction-to-Case $(\Theta_{JC})$                                          | +15°C/W            |
| **The device is not guaranteed to function outside its operating ratings. |                    |

The device is not guaranteed to function outside its operating ratings.

**Note:** Do not drive input signals without power supplied to the device.

#### 6.0 ELECTRICAL CHARACTERISTICS

 $T_A$  = 25°C. Specification is for packaged product only.

TABLE 6-1: ELECTRICAL CHARACTERISTICS

| Parameters                            | Symbol                         | Min.       | Тур.       | Max.    | Units | Note                                                                  |
|---------------------------------------|--------------------------------|------------|------------|---------|-------|-----------------------------------------------------------------------|
| Supply Current (Note 6-1)             |                                | •          | •          | •       | •     |                                                                       |
| 100BASE-TX                            | I <sub>DD1</sub>               | _          | 53.0       | 58.3    | mA    | Chip only (no transformer);<br>Full-duplex traffic @ 100% utilization |
| 10BASE-T                              | I <sub>DD2</sub>               | _          | 38.0       | 41.8    | mA    | Chip only (no transformer);<br>Full-duplex traffic @ 100% utilization |
| Power Saving Mode                     | I <sub>DD3</sub>               | _          | 32.0       | 35.2    | mA    | Ethernet cable disconnected (reg. 1F.10 = 1)                          |
| Power Down Mode                       | $I_{\mathrm{DD4}}$             | _          | 4.0        | 4.4     | mA    | Software power down (reg. 0.11 = 1)                                   |
| <b>CMOS Inputs</b>                    |                                |            |            |         |       |                                                                       |
| Input High Voltage                    | $V_{IH}$                       | 2.0        |            |         | V     | _                                                                     |
| Input Low Voltage                     | $V_{IL}$                       |            |            | 0.8     | V     |                                                                       |
| Input Current                         | I <sub>IN</sub>                |            | -10        | 10      | μA    | V <sub>IN</sub> = GND ~ V <sub>DDIO</sub>                             |
| CMOS Outputs                          |                                |            |            |         |       |                                                                       |
| Output High Voltage                   | V <sub>OH</sub>                | 2.4        | _          | _       | V     | I <sub>OH</sub> = -4 mA                                               |
| Output Low Voltage                    | $V_{OL}$                       | _          | _          | 0.4     | V     | I <sub>OL</sub> = 4 mA                                                |
| Output Tri-State Leakage              | I <sub>OZ</sub>                | _          | _          | 10      | μA    | _                                                                     |
| LED Outputs                           |                                |            |            |         |       |                                                                       |
| Output Drive Current                  | I <sub>LED</sub>               | _          | 8          | _       | mA    | Each LED pin (LED0, LED1)                                             |
| 100BASE-TX Transmit (me               | asured diffe                   | erentially | after 1:1  | transfo | rmer) |                                                                       |
| Peak Differential Output<br>Voltage   | V <sub>O</sub>                 | 0.95       | _          | 1.05    | V     | 100Ω termination across differential output                           |
| Output Voltage Imbalance              | $V_{\text{IMB}}$               | _          | _          | 2       | %     | 100Ω termination across differential output                           |
| Rise/Fall Time                        | t <sub>r</sub> /t <sub>f</sub> | 3          | _          | 5       | ns    | _                                                                     |
| Rise/Fall Time Imbalance              | _                              | 0          | _          | 0.5     | ns    | _                                                                     |
| Duty Cycle Distortion                 |                                | _          | _          | ±0.25   | ns    | _                                                                     |
| Overshoot                             | I                              |            |            | 5       | %     | _                                                                     |
| Reference Voltage of I <sub>SET</sub> | $V_{SET}$                      | _          | 0.65       | _       | V     | _                                                                     |
| Output Jitter                         | _                              | _          | 0.7        | 1.4     | ns    | Peak-to-Peak                                                          |
| 10BASE-T Transmit (meas               | ured differe                   | ntially af | ter 1:1 tr | ansform | er)   |                                                                       |
| Peak Differential Output<br>Voltage   | $V_P$                          | 2.2        | _          | 2.8     | V     | 100Ω termination across differential output                           |
| Jitter Added                          |                                |            |            | 3.5     | ns    | Peak-to-Peak                                                          |
| Rise/Fall Time                        | t <sub>r</sub> /t <sub>f</sub> | _          | 25         | _       | ns    | _                                                                     |
| 10BASE-T Receive                      |                                |            |            |         |       |                                                                       |
| Squelch Threshold                     | $V_{SQ}$                       |            | 400        | _       | mV    | 5 MHz square wave                                                     |

Current consumption is for the single 3.3V supply KSZ8041TL/FTL/MLL device only, and includes the 1.8V supply voltage (V<sub>DD\_1.8</sub>, V<sub>DDA\_1.8</sub>, V<sub>1.8\_OUT</sub>) that is provided by the KSZ8041TL/FTL/MLL. The PHY port's transformer consumes an additional 45 mA @ 3.3V for 100BASE-TX and 70 mA @ 3.3V for 10BASE-T.

#### 7.0 TIMING SPECIFICATIONS

# 7.1 MII SQE Timing (10BASE-T)

FIGURE 7-1: MII SQE TIMING (10BASE-T)



TABLE 7-1: MII SQE TIMING (10BASE-T) PARAMETERS

| Symbol            | Parameter                              | Min. | Тур. | Max. | Units |
|-------------------|----------------------------------------|------|------|------|-------|
| t <sub>P</sub>    | TXC period                             | _    | 400  | _    | ns    |
| t <sub>WL</sub>   | TXC pulse width low                    | _    | 200  |      | ns    |
| t <sub>WH</sub>   | TXC pulse width high                   | _    | 200  |      | ns    |
| t <sub>SQE</sub>  | COL (SQE) delay after TXEN de-asserted | _    | 2.5  |      | μs    |
| t <sub>SQEP</sub> | COL (SQE) pulse duration               | _    | 1.0  | _    | μs    |

# 7.2 MII Transmit Timing (10BASE-T)

FIGURE 7-2: MII TRANSMIT TIMING (10BASE-T)



TABLE 7-2: MII TRANSMIT TIMING (10BASE-T) PARAMETERS

| Symbol            | Parameter                             | Min. | Тур. | Max. | Units |
|-------------------|---------------------------------------|------|------|------|-------|
| t <sub>P</sub>    | TXC period                            | _    | 400  | _    |       |
| t <sub>WL</sub>   | TXC pulse width low                   | _    | 200  | _    |       |
| t <sub>WH</sub>   | TXC pulse width high                  | _    | 200  | _    |       |
| t <sub>SU1</sub>  | TXD[3:0] setup to rising edge of TXC  | 10   | _    | _    |       |
| t <sub>SU2</sub>  | TXEN setup to rising edge of TXC      | 10   | _    | _    |       |
| t <sub>HD1</sub>  | TXD[3:0] hold from rising edge of TXC | 0    | _    | _    |       |
| t <sub>HD2</sub>  | TXEN hold from rising edge of TXC     | 0    | _    | _    |       |
| t <sub>CRS1</sub> | TXEN high to CRS asserted latency     | _    | 160  |      |       |
| t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency   | _    | 510  | _    |       |

# 7.3 MII Receive Timing (10BASE-T)

FIGURE 7-3: MII RECEIVE TIMING (10BASE-T)



TABLE 7-3: MII RECEIVE TIMING (10BASE-T) PARAMETERS

| Parameter         | Description                                                 | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------------------------|------|------|------|-------|
| t <sub>P</sub>    | RXC period                                                  | _    | 400  | _    | ns    |
| t <sub>WL</sub>   | RXC pulse width low                                         | _    | 200  | _    | ns    |
| t <sub>WH</sub>   | RXC pulse width high                                        | _    | 200  | _    | ns    |
| t <sub>OD</sub>   | (RXD[3:0], RXER, RXDV) output delay from rising edge of RXC | 182  | _    | 225  | ns    |
| t <sub>RLAT</sub> | CRS to (RXD[3:0], RXER, RXDV) latency                       | _    | 6.5  | _    | μs    |

# 7.4 MII Transmit Timing (100BASE-TX)

FIGURE 7-4: MII TRANSMIT TIMING (100BASE-TX)



TABLE 7-4: MII TRANSMIT TIMING (100BASE-TX) PARAMETERS

| Parameter         | Description                           | Min. | Тур. | Max. | Units |
|-------------------|---------------------------------------|------|------|------|-------|
| t <sub>P</sub>    | TXC period                            | _    | 40   | _    | ns    |
| t <sub>WL</sub>   | TXC pulse width low                   | _    | 20   | _    | ns    |
| t <sub>WH</sub>   | TXC pulse width high                  | _    | 20   | _    | ns    |
| t <sub>SU1</sub>  | TXD[3:0] setup to rising edge of TXC  | 10   | _    | _    | ns    |
| t <sub>SU2</sub>  | TXEN setup to rising edge of TXC      | 10   | _    | _    | ns    |
| t <sub>HD1</sub>  | TXD[3:0] hold from rising edge of TXC | 0    | _    | _    | ns    |
| t <sub>HD2</sub>  | TXEN hold from rising edge of TXC     | 0    | _    | _    | ns    |
| t <sub>CRS1</sub> | TXEN high to CRS asserted latency     | _    | 34   | _    | ns    |
| t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency   | _    | 33   | _    | ns    |

## 7.5 MII Receive Timing (100BASE-TX)

FIGURE 7-5: MII RECEIVE TIMING (100BASE-TX)



TABLE 7-5: MII RECEIVE TIMING (100BASE-TX) PARAMETERS

| Parameter         | Description                                                 | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------------------------|------|------|------|-------|
| t <sub>P</sub>    | RXC period                                                  | _    | 40   | _    | ns    |
| $t_{WL}$          | RXC pulse width low                                         |      | 20   |      | ns    |
| $t_{WH}$          | RXC pulse width high                                        | _    | 20   | _    | ns    |
| t <sub>OD</sub>   | (RXD[3:0], RXER, RXDV) output delay from rising edge of RXC | 19   | _    | 25   | ns    |
|                   | CRS to RXDV latency                                         |      | 140  |      | ns    |
| t <sub>RLAT</sub> | CRS to RXD[3:0] latency                                     | _    | 52   | _    | ns    |
|                   | CRS to RXER latency                                         | _    | 60   | _    | ns    |

## 7.6 RMII Timing

FIGURE 7-6: RMII TIMING – DATA RECEIVED FROM RMII



FIGURE 7-7: RMII TIMING – DATA INPUT TO RMII



TABLE 7-6: RMII TIMING PARAMETERS

| Parameter        | Description  | Min. | Тур. | Max. | Units |
|------------------|--------------|------|------|------|-------|
| t <sub>CYC</sub> | Clock cycle  | _    | 20   | _    | ns    |
| t <sub>1</sub>   | Setup time   | 4    |      | _    | ns    |
| t <sub>2</sub>   | Hold time    | 2    |      | _    | ns    |
| t <sub>OD</sub>  | Output delay | 3    | _    | 9    | ns    |

## 7.7 SMII Timing

FIGURE 7-8: SMII TIMING – DATA RECEIVED FROM SMII



FIGURE 7-9: SMII TIMING – DATA INPUT TO SMII



TABLE 7-7: SMII TIMING PARAMETERS

| Parameter       | Description  | Min. | Тур. | Max. | Units |
|-----------------|--------------|------|------|------|-------|
| t <sub>SU</sub> | Setup time   | 1.5  | _    | _    | ns    |
| $t_{HD}$        | Hold time    | 1.0  | _    | _    | ns    |
| t <sub>OD</sub> | Output delay | 4.0  | _    | 5.0  | ns    |

## 7.8 Auto-Negotiation Timing

FIGURE 7-10: AUTO-NEGOTIATION FAST LINK PULSE (FLP) TIMING



TABLE 7-8: AUTO-NEGOTIATION FAST LINK PULSE TIMING PARAMETERS

| Parameter         | Description                               | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------|------|------|------|-------|
| t <sub>BTB</sub>  | FLP Burst to FLP Burst                    | 8    | 16   | 24   | ms    |
| t <sub>FLPW</sub> | FLP Burst Width                           | _    | 2    | _    | ms    |
| t <sub>PW</sub>   | Clock/Data Pulse Width                    | _    | 100  | _    | ns    |
| t <sub>CTD</sub>  | Clock Pulse to Data Pulse                 | 55.5 | 64   | 69.5 | μs    |
| t <sub>CTC</sub>  | Clock Pulse to Clock Pulse                | 111  | 128  | 139  | μs    |
| _                 | Number of Clock/Data Pulses per FLP Burst | 17   | _    | 33   | _     |

# 7.9 MDC/MDIO Timing

FIGURE 7-11: MDC/MDIO TIMING



TABLE 7-9: MDC/MDIO TIMING PARAMETERS

| Parameter        | Description                                     | Min. | Тур. | Max. | Units |
|------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>P</sub>   | MDC period                                      | _    | 400  | _    | ns    |
| t <sub>MD1</sub> | MDIO (PHY input) setup to rising edge of MDC    | 10   | _    | _    | ns    |
| t <sub>MD2</sub> | MDIO (PHY input) hold from rising edge of MDC   | 4    |      | _    | ns    |
| t <sub>MD3</sub> | MDIO (PHY output) delay from rising edge of MDC | _    | 222  | _    | ns    |

## 7.10 Reset Timing

The KSZ8041TL/FTL/MLL reset timing requirement is summarized in the following figure and table.

FIGURE 7-12: RESET TIMING



**TABLE 7-10: RESET TIMING PARAMETERS** 

| Parameter       | Description                         | Min. | Тур. | Max. | Units |
|-----------------|-------------------------------------|------|------|------|-------|
| t <sub>SR</sub> | Stable supply voltage to reset high | 10   | _    | _    | ms    |
| t <sub>CS</sub> | Configuration setup time            | 5    | _    | _    | ns    |
| t <sub>CH</sub> | Configuration hold time             | 5    | _    | _    | ns    |
| t <sub>RC</sub> | Reset to strap-in pin output        | 6    | _    | _    | ns    |

After the de-assertion of reset, it is recommended to wait a minimum of 100  $\mu$ s before starting programming on the MIIM (MDC/MDIO) Interface.

#### 7.11 Reset Circuit

The following reset circuit is recommended for powering up the KSZ8041TL/FTL/MLL if reset is triggered by the power supply.

FIGURE 7-13: RECOMMENDED RESET CIRCUIT



The following reset circuit is recommended for applications where reset is driven by another device (e.g., CPU or FPGA). At power-on-reset, R, C and D1 provide the necessary ramp rise time to reset the KSZ8041TL/FTL/MLL device. The RST\_OUT\_n from CPU/FPGA provides the warm reset after power up.

FIGURE 7-14: RECOMMENDED RESET CIRCUIT FOR INTERFACING WITH CPU/FPGA RESET OUTPUT



The following figure shows the reference circuits for pull-up, float and pull-down on the LED1 and LED0 strap-in pins.

FIGURE 7-15: REFERENCE CIRCUITS FOR LED STRAPPING PINS



#### 8.0 SELECTION OF ISOLATION TRANSFORMERS

A 1:1 isolation transformer is required at the line interface. An isolation transformer with integrated common-mode choke is recommended for exceeding FCC requirements.

Table 8-1 lists recommended transformer characteristics.

TABLE 8-1: TRANSFORMER SELECTION CRITERIA

| Parameter                       | Value                 | Test Conditions       |
|---------------------------------|-----------------------|-----------------------|
| Turns Ratio                     | 1 CT:1 CT             | _                     |
| Open-Circuit Inductance (min.)  | 350 μH                | 100 mV, 100 kHz, 8 mA |
| Leakage Inductance (max.)       | 0.4 μΗ                | 1 MHz (min.)          |
| Interwinding Capacitance (max.) | 12 pF                 | _                     |
| D.C. Resistance (max.)          | 0.9Ω                  | _                     |
| Insertion Loss (max.)           | −1.0 dB               | 0 MHz to 65 MHz       |
| HIPOT (min.)                    | 1500 V <sub>RMS</sub> | _                     |

#### TABLE 8-2: QUALIFIED SINGLE-PORT MAGNETICS

| Manufacturer        | Part Number  | Auto MDI-X |
|---------------------|--------------|------------|
| Bel Fuse            | S558-5999-U7 | Yes        |
| Bel Fuse (Mag Jack) | SI-46001     | Yes        |
| Bel Fuse (Mag Jack) | SI-50170     | Yes        |
| Delta               | LF8505       | Yes        |
| LanKom              | LF-H41S      | Yes        |
| Pulse               | H1102        | Yes        |
| Pulse (low cost)    | H1260        | Yes        |
| Transpower          | HB726        |            |
| TDK (Mag Jack)      | TLA-6T718    |            |

#### TABLE 8-3: TYPICAL REFERENCE CRYSTAL CHARACTERISTICS

| Characteristic             | Value   |
|----------------------------|---------|
| Frequency                  | 25 MHz  |
| Frequency Tolerance (max.) | ±50 ppm |
| Load Capacitance (max.)    | 20 pF   |
| Series Resistance          | 40Ω     |

#### 9.0 PACKAGE OUTLINE

FIGURE 9-1: 48-LEAD LQFP 7 MM X 7 MM PACKAGE OUTLINE & RECOMMENDED LAND PATTERN



FIGURE 9-2: 48-LEAD TQFP 7 MM X 7 MM PACKAGE OUTLINE & RECOMMENDED LAND PATTERN



## APPENDIX A: DATA SHEET REVISION HISTORY

#### TABLE A-1: REVISION HISTORY

| Revision              | Section/Figure/Entry | Correction                                                                                             |  |
|-----------------------|----------------------|--------------------------------------------------------------------------------------------------------|--|
| DS00002436A (7-11-17) | _                    | Converted Micrel data sheet KSZ8041TL/FTL/MLL to Microchip DS00002436A. Minor text changes throughout. |  |

#### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- · Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

#### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

|               |                                                                                                                         | Examples:         |                                                                                                                       |
|---------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|
| PART NO       |                                                                                                                         | a) KSZ8041MLL:    | MII Interface, 48-Lead LQFP, Integrated LDO, Commercial                                                               |
| Device        | Interface Package Power Temperature Media Option Type                                                                   | b) KSZ8041MLLI:   | Temperature, 250/Tray MII Interface, 48-Lead LQFP, Integrated LDO, Industrial Temperature, 250/Tray                   |
| Device:       | KSZ8041                                                                                                                 | c) KSZ8041MLL-TR: | MII Interface, 48-Lead LQFP,<br>Integrated LDO, Commercial<br>Temperature, 1,000/Reel                                 |
| Interface:    | M = MII Interface <blank> = MII/RMII Interface F = MII/RMII Interface with 100BASE-FX Fiber</blank>                     |                   | MII Interface, 48-Lead LQFP,<br>Integrated LDO, Industrial<br>Temperature, 1,000/Reel                                 |
| Package:      | L = 48-Lead LQFP                                                                                                        | e) KSZ8041TL:     | MII/RMII Interface, 48-Lead<br>TQFP, Integrated LDO,<br>Commercial Temperature, 250/                                  |
| r ackage.     | T = 48-Lead TQFP                                                                                                        | f) KSZ8041TLI-S:  | Tray<br>Serial MII Interface, 48-Lead<br>TQFP, Integrated LDO,                                                        |
| Power Option: | L = Integrated LDO/LDO Controller/Regulator                                                                             | g) KSZ8041FTL-TR: | Industrial Temperature, 250/<br>Tray<br>MII/RMII Interface with                                                       |
| Temperature:  | <br><blank> = 0°C to +70°C (Commercial)<br/>I = -40°C to +85°C (Industrial)</blank>                                     |                   | 100BASE-TX Fiber, 48-Lead<br>TQFP, Integrated LDO,<br>Commercial Temperature,<br>1,000/Reel                           |
| Media Type:   | <br><br><br><br><br>TR = 1,000/Reel<br>S = Serial MII Interface, 250/Tray, Commercial Temp. Only,<br>KSZ8041TL/FTL Only | h) KSZ8041FTLI:   | MII/RMII Interface with<br>100BASE-TX Fiber, 48-Lead<br>TQFP, Integrated LDO,<br>Industrial Temperature, 250/<br>Tray |
|               |                                                                                                                         | i) KSZ8041TL-TR:  | MII/RMII Interface, 48-Lead<br>TQFP, Integrated LDO,<br>Commercial Temperature,                                       |
|               |                                                                                                                         | j) KSZ8041FTL-S:  | 1,000/Reel Serial MII Interface, 48-Lead TQFP, Integrated LDO, Commercial Temperature,                                |
|               |                                                                                                                         | k) KSZ8041TLI:    | 250/Tray MII/RMII Interface, 48-Lead TQFP, Integrated LDO, Industrial Temperature, 250/                               |
|               |                                                                                                                         | I) KSZ8041FTL:    | Tray MI/RMII Interface with 100BASE-TX Fiber, 48-Lead TQFP, Integrated LDO, Commercial Temperature, 250/ Tray         |
|               |                                                                                                                         |                   |                                                                                                                       |
|               |                                                                                                                         |                   |                                                                                                                       |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-1904-4

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## Worldwide Sales and Service

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

**Technical Support:** http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523

Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York NY

Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

**Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100

Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

China - Shenyang Tel: 86-24-2334-2829

Fax: 86-24-2334-2393 China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

Germany - Garching Tel: 49-8931-9700 Germany - Haan Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

UK - Wokingham Tel: 44-118-921-5800 Fax: 44-118-921-5820