### Alaska<sup>®</sup> 88E1545/ 88E1543/88E1548 Integrated 10/100/1000 Mbps Energy Efficient Ethernet Transceiver **Datasheet - Unrestricted** Doc. No. MV-S106839-U0, Rev. B $\,$ May 5, 2017, Advance Document Classification: General | Document Conventions | | | | |----------------------|-------------------------------------------------|-------------------------------------------|--| | | Note: Provides related information or | information of special importance. | | | • | Caution: Indicates potential damage to | to hardware or software, or loss of data. | | | Ļ | Warning: Indicates a risk of personal | injury. | | | Document Status | | | | | Doc Status: | Doc Status: Advance Technical Publication: x.xx | | | For more information, visit our website at: <a href="http://www.marvell.com">http://www.marvell.com</a> #### Disclaimer No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications. With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees: - 1) Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2; - 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and, - 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML"). At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information. Copyright © 1999–2017. Marvell International Ltd. All rights reserved. Alaska, ARMADA, Avanta, Avastar, CarrierSpan, FLC, HyperDuo, Kirkwood, Link Street, LinkCrypt, Marvell logo, Marvell, Marvell EZ-Connect, Marvell Smart, Marvell VSoC, MoChi, Moving Forward Faster, PISC, Prestera, Qdeo, QDEO logo, Virtual Cable Tester, The World as YOU See It, Vmeta, Xelerated, and Yukon are registered trademarks of Marvell or its affiliates. ArmadaBoard, Marvell COFFEEbin, Marvell ESPRESSObin, Marvell MACCHIATObin, and NANDEdge are trademarks of Marvell or its affiliates. Patent(s) Pending—Products identified in this document may be covered by one or more Marvell patents and/or patent applications. Doc. No. MV-S106839-U0 Rev. B Page 2 Document Classification: General May 5, 2017, Advance ### Alaska<sup>®</sup> 88E1545/88E1543/88E1548 # Integrated 10/100/1000 Mbps Energy Efficient Ethernet Transceiver Datasheet - Unrestricted Marvell. Moving Forward Faster #### PRODUCT OVERVIEW The latest generation Alaska<sup>®</sup> Quad family of single-chip devices contains four independent Gigabit Ethernet transceivers on a single monolithic IC. Each transceiver performs all the physical layer functions for 1000BASE-T and 100BASE-TX full or half-duplex Ethernet on CAT 5 twisted pair cable, and 10BASE-T full or half-duplex Ethernet on CAT 3, 4, and 5 cable. The Alaska 88E1545 device supports the Quad-Serial Gigabit Media Independent Interface (QSGMII) for direct connection to a MAC/Switch port. The QSGMII combines four ports of SGMII running at 1.25 Gbps onto a single differential-pair of signals operating at 5 Gbps. QSGMII primarily decreases the number of I/O pins on the MAC interface compared to the SGMII and lowers the overall power consumption. The Alaska 88E1543 device supports SGMII on the MAC interface in a Copper to SGMII application. In addition, the SGMII can also be used as media interface for Fiber/SFP applications. The device can be also configured to operate in SGMII (System) to Auto-Media Copper/Fiber mode for mixed media applications. The Alaska 88E1548 device supports four modes of operation. Three modes use the QSGMII to support either copper, SGMII/Fiber or auto media detect to copper or SGMII/Fiber. The fourth mode supports SGMII to copper directly. The device supports IEEE 802.3az Energy Efficient Ethernet (EEE) and is IEEE 802.3az compliant. The device integrates MDI termination resistors and capacitors into the PHY. This resistor integration simplifies board layout and lowers board cost by reducing the number of external components. The new Marvell® calibrated resistor scheme will achieve and exceed the accuracy requirements of the IEEE 802.3 return loss specifications. The device consumes 400 mW per port in copper applications. This reduces the overall system cost by eliminating heat-sink and reducing air-flow requirements. The device is fully compliant with the IEEE 802.3 standard. The device includes the PMD, PMA, and PCS sublayers. The device performs PAM5, 8B/10B, 4B/5B, MLT-3, NRZI, and Manchester encoding/decoding; digital clock/data recovery; stream cipher scrambling/descrambling; digital adaptive equalization for the receiver data path as well as digital filtering for pulse-shaping for the line transmitter; and Auto-Negotiation and management functions. The device supports Auto-MDI/MDIX at all three speeds to enable easier installation and reduced installation costs. The device uses advanced mixed-signal processing to perform equalization, echo and crosstalk cancellation, data recovery, and error correction at a Gigabits per second data rate. The device dissipates very low power while achieving robust performance in noisy environments. The device is supported with an integrated Advanced Virtual Cable Tester<sup>®</sup> (VCT<sup>TM</sup>) enabling fault detection and advanced cable performance monitoring. #### **Features** - Supports Energy Efficient Ethernet (EEE) IEEE 802.3az compliant - 88E1545 supports one mode of operation - QSGMII (System) to Copper - 88E1543 supports two modes of operation - SGMII (System) to Copper - Dual-port SGMII (system) to Copper/Fiber - 88E1548 supports four modes of operation - QSGMII (System) to Copper - QSGMII (System) to SGMII/Fiber (Media) - QSGMII (System) to Copper/SGMII/Fiber Auto-Media - SGMII (System) to Copper - Ultra low power consumption - Integrated MDI termination resistors and capacitors - Integrated Advanced Virtual Cable Tester® (VCT™) cable diagnostic feature - "Downshift" mode for two-pair cable installations - Supports up to four LEDs per port programmable to indicate link, speed, and activity functions - Supports Advance Power Management modes for significant power savings - Automatic MDI/MDIX crossover for all 3 speeds of operation including 100BASE-TX and 10BASE-T - Automatic polarity correction - 25 MHz, 125 MHz, or 156.25 MHz reference clock options - Clock cascade up to two downstream devices - Various loopback modes for diagnostics - Supports IEEE 1149.1 JTAG and 1149.6 AC JTAG - Available in Green compliant package only - Manufactured in a 14 x 20 mm 128-Pin LQFP with EPAD package - 88E1545 and 88E1543 devices manufactured in a 14 x 20 mm 128-Pin LQFP with EPAD package - 88E1548 devices manufactured in a 15 x 15 mm 196-Pin TFBGA package Figure 1: 88E1545/88E1548 Device Application - QSGMII (System) to Copper Figure 2: 88E1543/88E1548 Device Application - SGMII (System) to Copper Doc. No. MV-S106839-U0 Rev. B Page 4 Document Classification: General May 5, 2017, Advance Figure 3: 88E1543/88E1548 Device Application - Dual-port SGMII (System) to Copper/SGMII/Fiber Auto Media Detect Figure 4: 88E1548 Device Application - QSGMII (System) to Copper/SGMII/Fiber Auto Media Detect Figure 5: 88E1548 Device Application - QSGMII (System) to SGMII/Fiber (Media) Table 1: 88E1545/88E1543/88E1548 Device Features | Features | 88E1545 | 88E1543 | 88E1548 | |------------------------------------------------------|---------|-------------------------|--------------------------------| | Quad-port QSGMII (System) to Copper | Yes | No | Yes | | Quad-port QSGMII (System) to Auto-media Copper/Fiber | No | No | Yes | | Quad-port SGMII (System) to Copper | No | Yes | Yes | | Dual-port SGMII (System) to Copper | No | Yes | Yes | | Dual-port SGMII (System) to Fiber | No | Yes | Yes | | Dual-port SGMII (System) to Auto-media Copper/Fiber | No | Yes | Yes | | 100BASE-FX support | No | Yes | Yes | | IEEE 802.3az Energy Efficient Ethernet | Yes | Yes | Yes | | Auto-Media Detect | No | Yes <sup>1</sup> | Yes | | Package | | 28-pin LQFP with<br>PAD | 15 mm x 15 mm<br>196-pin TFBGA | <sup>1. 88</sup>E1543 auto-media detect is only supported in dual-port SGMII (System) to Auto-media Copper/Fiber configuration. Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 6Document Classification: GeneralMay 5, 2017, Advance ### **Table of Contents** | 1 | Signal Description | 17 | |-----|---------------------------------------------------------|----| | 1.1 | Pin Description | 17 | | | 1.1.1 88E1545 128-Pin LQFP Package Pinout | 18 | | | 1.1.2 88E1543 128-Pin LQFP Package Pinout | | | | 1.1.3 88E1548 196-Pin TFBGA Package Pinout | 35 | | 1.2 | | | | | 1.2.1 88E1545 128-Pin LQFP Package Pin Assignment List | | | | 1.2.2 88E1543 128-Pin LQFP Package Pin Assignment List | | | | 1.2.3 88E1548 196-Pin TFBGA Package Pin Assignment List | 49 | | 2 | PHY Functional Specifications | 52 | | 2.1 | Modes of Operation and Major Interfaces | 53 | | 2.2 | Copper Media Interface | 56 | | | 2.2.1 Transmit Side Network Interface | | | | 2.2.2 Encoder | | | | 2.2.3 Receive Side Network Interface | | | | 2.2.4 Decoder | | | 2.3 | | | | | 2.3.1 Electrical Interface | | | | 2.3.2 SGMII Speed and Link | | | | · | | | 2.4 | QSGMII 5.0 GHz SERDES Interface | | | | 2.4.1 Electrical interface | | | | 2.4.3 QSGMII Speed and Link | | | 2.5 | · | | | 2.5 | 2.5.1 System Interface Loopback | | | | 2.5.2 Synchronous SERDES Loopback | | | | 2.5.3 Line Loopback | | | | 2.5.4 External Loopback | 67 | | 2.6 | Resets | 69 | | 2.7 | | | | | 2.7.1 Manual Power Down | | | | 2.7.2 MAC Interface Power Down | | | | 2.7.3 Copper Energy Detect Modes | | | | 2.7.5 Low Power Operating Modes | | | | 2.7.6 SGMII Effect on Low Power Modes | | | 2.8 | Auto-Negotiation | 72 | | | 2.8.1 10/100/1000BASE-T Auto-Negotiation | | | | 2.8.2 1000BASE-X Auto-Negotiation | | | | 2.8.3 SGMII Auto-Negotiation | | | | 2.8.4 QSGMII Auto-Negotiation | 75 | | 2.9 | Downshift Feature | 76 | | | 2.9.1 Offset | 77 | | 2.10 | CRC Error Counter and Frame Counter | | |------|------------------------------------------------------|-----| | 2.11 | Packet Generator | 77 | | | 2 MDI/MDIX Crossover | | | | 3 Polarity Correction | | | | 4 FLP Exchange Complete with No Link | | | | | | | 2.15 | 5 LED | | | | 2.15.2 Pulse Stretching and Blinking | | | | 2.15.3 Bi-Color LED Mixing | | | | 2.15.4 Modes of Operation | | | | 2.15.5 Behavior in Various Low Power States | | | 2.16 | 6 Interrupt | 88 | | 2.17 | 7 Configuring the Device | | | | 2.17.1 Hardware Configuration | | | | 2.17.2 Software Configuration - Management Interface | | | | Reference Clock | | | 2.19 | Power Supplies | | | | 2.19.1 AVDD33 | | | | 2.19.2 AVDD18<br>2.19.3 VDDC | | | | 2.19.4 DVDD | | | | 2.19.5 VDDOL | | | | 2.19.6 VDDOR | | | | 2.19.7 VDDOM | | | | 2.19.8 Power Supply Sequencing | 97 | | 3 | PHY Register Description | 98 | | 3.1 | PHY MDIO Register Description | 99 | | 4 | Electrical Specifications | 159 | | 4.1 | Absolute Maximum Ratings | 159 | | 4.2 | Recommended Operating Conditions | | | 4.3 | Package Thermal Information | | | 4.0 | 4.3.1 Thermal Conditions for 128-pin LQFP Package | | | | 4.3.2 Thermal Conditions for 196-pin TFBGA Package | | | 4.4 | Current Consumption | 163 | | | 4.4.1 Current Consumption AVDD18 + VDDC | | | | 4.4.2 Current Consumption AVDD33 | | | | 4.4.3 Current Consumption DVDD | | | | 4.4.4 Current Consumption VDDOL | | | | 4.4.6 Current Consumption VDDOM | | | 4.5 | · | | | 7.5 | 4.5.1 Digital Pins | | | | 4.5.2 LED Pins | | | | 4.5.3 RESETn Pin | | | | 4.5.4 IEEE DC Transceiver Parameters | | | | 4.5.5 SGMII | | | | T.U.U QUUIVIII | | | | 4.5.7 | REFCLKP/N Receiver Specifications | 179 | |------|------------------|-------------------------------------------------------|-----| | 4.6 | AC Elec | trical Specifications | 180 | | | 4.6.1 | Reset Timing | 180 | | | 4.6.2 | XTAL_IN/XTAL_OUT Timing | | | | 4.6.3 | REFCLKP/N Receiver Specifications | | | | 4.6.4 | LED to CONFIG Timing | | | 4.7 | | iming | | | | 4.7.1 | SGMII Output AC Characteristics | | | | 4.7.2 | SGMII Input AC Characteristics | | | 4.8 | | Timing | | | | 4.8.1 | QSGMII Output AC Characteristics | | | | 4.8.2 | QSGMII Receiver Input Jitter Tolerance Specifications | | | 4.9 | | DIO Timing | | | | 4.9.1 | JTAG Timing | 188 | | 4.10 | IEEE AC | C Transceiver Parameters | 189 | | 4.11 | Latency | Timing | 190 | | | 4.11.1 | 10/100/1000BASE-T to SGMII Latency Timing | | | | 4.11.2 | SGMII to 10/100/1000BASE-T Latency Timing | | | | 4.11.3 | 10/100/1000BASE-T to QSGMII Latency Timing | | | | 4.11.4 | QSGMII to 10/100/1000BASE-T Latency Timing | | | | 4.11.5<br>4.11.6 | QSGMII to SGMII Latency Timing | | | | 4.11.6 | SGMII to QSGMII Latency Timing | | | | 4.11.7 | Sowii to Auto-media Latericy Timing | 195 | | 5 | Mechai | nical Drawings | 199 | | 5.1 | 128-Pin | LQFP Package Drawing | 199 | | 5.2 | | TFBGA Package Drawing | | | 6 | Part Or | der Numbering/Package Marking | 203 | | 6.1 | Part Ord | er Numbering | 203 | | 6.2 | Package | Marking | 204 | | | • | | | ### **List of Tables** | Table 1: | 88E1545/88E1543/88E1548 Device Features | 6 | |-----------|------------------------------------------|----| | Table 2: | Pin Type Definitions | 17 | | Table 3: | Media Dependent Interface Port 0 | 19 | | Table 4: | Media Dependent Interface Port 1 | 19 | | Table 5: | Media Dependent Interface Port 2 | 20 | | Table 6: | Media Dependent Interface Port 3 | 20 | | Table 7: | QSGMII | 20 | | Table 8: | Management Interface/Control | 21 | | Table 9: | LED/Configuration | 21 | | Table 10: | JTAG | 22 | | Table 11: | Clock/Reset | 22 | | Table 12: | Test | 23 | | Table 13: | Reference | 23 | | Table 14: | Power & Ground | 24 | | Table 15: | Do Not Connect | 25 | | Table 16: | I/O State at Various Test or Reset Modes | 25 | | Table 17: | Media Dependent Interface Port 0 | 27 | | Table 18: | Media Dependent Interface Port 1 | 27 | | Table 19: | Media Dependent Interface Port 2 | 28 | | Table 20: | Media Dependent Interface Port 3 | 28 | | Table 21: | SGMII Port 0 | 28 | | Table 22: | SGMII Port 1 | 29 | | Table 23: | SGMII Port 2 | 29 | | Table 24: | SGMII Port 3 | 29 | | Table 25: | Management Interface/Control | 29 | | Table 26: | LED/Configuration | 30 | | Table 27: | JTAG | 30 | | Table 28: | Clock/Reset | 31 | | Table 29: | Test | 32 | | Table 30: | Reference | 32 | | Table 31: | Power & Ground | 33 | | Table 32: | Do Not Connect | 34 | | Table 33: | I/O State at Various Test or Reset Modes | 34 | | Table 34: | Media Dependent Interface Port 0 | 36 | | Table 35: | Media Dependent Interface Port 1 | 36 | | Table 36: | Media Dependent Interface Port 2 | 37 | | Table 37: | Media Dependent Interface Port 3 | 37 | | Table 38: | SGMII Port 0 | 37 | | Table 39 | SGMII Port 1 | 38 | | Table 40: | SGMII Port 2 | 38 | |-----------|------------------------------------------------------------|----| | Table 41: | SGMII Port 3 | 38 | | Table 42: | QSGMII | 38 | | Table 43: | Management Interface/Control | 38 | | Table 44: | LED/Configuration | 39 | | Table 45: | JTAG | 40 | | Table 46: | Clock/Reset | 40 | | Table 47: | Test | 41 | | Table 48: | Reference | 41 | | Table 49: | Power & Ground | 42 | | Table 50: | Do Not Connect | 44 | | Table 51: | I/O State at Various Test or Reset Modes | 44 | | Table 52: | 88E1545 128-Pin LQFP List—Alphabetical by Signal Name | 45 | | Table 53: | 88E1543 128-Pin LQFP List—Alphabetical by Signal Name | 47 | | Table 54: | 88E1548 196-Pin TFBGA List—Alphabetical by Signal Name | 49 | | Table 55: | MODE[2:0] Select | | | Table 56: | SGMII (MAC Interface) Operational Speed | | | Table 57: | Fiber Noise Filtering | 60 | | Table 58: | SGMII Port Operational Speed | 62 | | Table 59: | Reset Control Bits | 69 | | Table 60: | Power Down Control Bits | 70 | | Table 61: | Automatic MAC Interface Power Down | 70 | | Table 62: | Power State after Exiting Power Down | 71 | | Table 63: | SGMII Auto-Negotiation modes | 75 | | Table 64: | Media Dependent Interface Pin Mapping | 78 | | Table 65: | LED[3:2] Functional Pin Mapping | 81 | | Table 66: | LED Polarity | 81 | | Table 67: | Pulse Stretching and Blinking | | | Table 68: | Bi-Color LED Mixing | | | Table 69: | Modes of Operation | 84 | | Table 70: | Compound LED Status | | | Table 71: | Speed Blinking Sequence | 86 | | Table 72: | Speed Blink | 86 | | Table 73: | MODE 3 Behavior | 87 | | Table 74: | MODE 4 Behavior | | | Table 75: | Four Bit Mapping | | | Table 76: | Configuration Mapping | | | Table 77: | Device Configuration Definition | | | Table 78: | PDOWN Register Setting as a Function of MODE[2:0] | | | Table 79: | Serial Management Interface Protocol | | | Table 80: | Page Address | | | Table 81: | Extensions for Management Frame Format for Indirect Access | | | Table 82: | Clause 45 Access to Clause 22 Registers Example | | | Table 83: | Reference Clock Pin Connections | 95 | | Table 84: | Register Types | 98 | |------------|----------------------------------------------------------------------------------------------|-----| | Table 85: | Register Map | 102 | | Table 86: | Copper Control Register | 104 | | Table 87: | Copper Status Register | 106 | | Table 88: | PHY Identifier 1 | 107 | | Table 89: | PHY Identifier 2 | 107 | | Table 90: | Copper Auto-Negotiation Advertisement Register | 108 | | Table 91: | Copper Link Partner Ability Register - Base Page | 110 | | Table 92: | Copper Auto-Negotiation Expansion Register | 111 | | Table 93: | Copper Next Page Transmit Register | 112 | | Table 94: | Copper Link Partner Next Page Register | 113 | | Table 95: | 1000BASE-T Control Register | 113 | | Table 96: | 1000BASE-T Status Register | 114 | | Table 97: | MMD Access Control Register | 115 | | Table 98: | MMD Access Address/Data Register | 115 | | Table 99: | Extended Status Register | 116 | | Table 100: | Copper Specific Control Register 1 | 116 | | Table 101: | Copper Specific Status Register 1 | 117 | | Table 102: | Copper Specific Interrupt Enable Register | 118 | | Table 103: | Copper Interrupt Status Register | 120 | | Table 104: | Copper Specific Control Register 2 | 121 | | Table 105: | Copper Specific Receive Error Counter Register | 121 | | Table 106: | Page Address | 121 | | Table 107: | Global Interrupt Status | 122 | | Table 108: | Fiber Control Register | 122 | | Table 109: | Fiber Status Register | 124 | | Table 110: | PHY Identifier | 125 | | Table 111: | PHY Identifier | 125 | | Table 112: | Fiber Auto-Negotiation Advertisement Register - 1000BASE-X Mode (Register 16_1.1:0 = 01) | 126 | | Table 113: | Fiber Auto-Negotiation Advertisement Register - SGMII (System mode) (Register 16_1.1:0 = 10) | 127 | | Table 114: | Fiber Auto-Negotiation Advertisement Register - SGMII (Media mode) (Register 16_1.1:0 = 11) | 128 | | Table 115: | Fiber Link Partner Ability Register - 1000BASE-X Mode (Register 16_1.1:0 = 01) | | | Table 116: | Fiber Link Partner Ability Register - SGMII (System mode) (Register 16_1.1:0 = 10) | 129 | | Table 117: | Fiber Link Partner Ability Register - SGMII (Media mode) (Register 16_1.1:0 = 11) | | | Table 118: | Fiber Auto-Negotiation Expansion Register | | | Table 119: | Fiber Next Page Transmit Register | 131 | | Table 120: | Fiber Link Partner Next Page Register | 132 | | Table 121: | Extended Status Register | | | Table 122: | Fiber Specific Control Register 1 | | | Table 123: | Fiber Specific Status Register | 133 | | Table 124: | Fiber Interrupt Enable Register | 134 | | Tab | ole 125: | Fiber Interrupt Status Register | 135 | |-----|----------|--------------------------------------------------------------------------------------------|-----| | Tab | ole 126: | Fiber Receive Error Counter Register | 136 | | Tab | ole 127: | PRBS Control | 136 | | Tab | ole 128: | PRBS Error Counter LSB | 137 | | Tab | ole 129: | PRBS Error Counter MSB | 137 | | Tab | ole 130: | Fiber Specific Control Register 2 | 137 | | Tab | ole 131: | MAC Specific Control Register 1 | 138 | | Tab | ole 132: | MAC Specific Control Register 2 | 138 | | Tab | ole 133: | LED[3:0] Function Control Register | 139 | | Tab | ole 134: | LED[3:0] Polarity Control Register | 140 | | Tab | ole 135: | LED Timer Control Register | 141 | | Tab | ole 136: | LED[5:4] Function Control and Polarity Register | 142 | | Tab | ole 137: | QSGMII Control Register | 143 | | Tab | ole 138: | QSGMII Status Register | 144 | | Tab | ole 139: | QSGMII Auto-Negotiation Advertisement Register - SGMII (System mode) (Register 16_4.0 = 0) | 145 | | Tab | ole 140: | QSGMII Link Partner Ability Register - SGMII (System mode) Mode (Register 16_4.0 = 0) | 145 | | Tab | ole 141: | QSGMII Link Partner Ability Register - SGMII (Media mode) Mode (Register 16_4.0 = 1) | 146 | | Tab | ole 142: | QSGMII Auto-Negotiation Expansion Register | 147 | | Tab | ole 143: | QSGMII Specific Control Register 1 | 147 | | Tab | ole 144: | QSGMII Specific Status Register | 148 | | Tab | ole 145: | QSGMII Interrupt Enable Register | 149 | | Tab | ole 146: | QSGMII Interrupt Status Register | 150 | | Tab | ole 147: | QSGMII Receive Error Counter Register | 150 | | Tab | ole 148: | PRBS Control | 150 | | Tab | ole 149: | PRBS Error Counter LSB | 151 | | Tab | ole 150: | PRBS Error Counter MSB | 151 | | Tab | ole 151: | QSGMII Global Control Register 1 | 151 | | Tab | ole 152: | QSGMII Global Control Register 2 | 152 | | Tab | ole 153: | 1000BASE-T Pair Skew Register | 153 | | Tab | ole 154: | 1000BASE-T Pair Swap and Polarity | 153 | | | | Copper Port Packet Generation | | | Tab | ole 156: | Copper Port CRC Counters | 154 | | | | Checker Control | | | | | Copper Port Packet Generator IPG Control | | | Tab | ole 159: | Misc Test | 155 | | Tab | ole 160: | Packet Generation | 156 | | Tab | ole 161: | CRC Counters | 156 | | Tab | ole 162: | Checker Control | 157 | | Tab | ole 163: | Packet Generator IPG Control | 157 | | | | General Control Register 1 | | | | | Absolute Maximum Ratings | | | Tab | ole 166: | Recommended Operating Conditions | 160 | | Tab | ole 167: | Thermal Conditions for 128-pin LQEP Package | 161 | | Table 168: | Thermal Conditions for 196-pin TFBGA Package | 162 | |------------|------------------------------------------------------------------|-----| | Table 169: | Current Consumption AVDD18 + VDDC | 163 | | Table 170: | Current Consumption AVDD33 | 164 | | Table 171: | Current Consumption DVDD | 165 | | Table 172: | Current Consumption VDDOL | 166 | | Table 173: | Current Consumption VDDOR | 166 | | Table 174: | Current Consumption VDDOM | 167 | | Table 175: | Digital Pins | 168 | | Table 176: | LED Pins | 168 | | Table 177: | RESETn Pin | 169 | | Table 178: | Internal Resister Description | 169 | | Table 179: | IEEE DC Transceiver Parameters | 169 | | Table 180: | Transmitter DC Characteristics | 170 | | Table 181: | Programming SGMII Output Amplitude | 170 | | Table 182: | Receiver DC Characteristics | 173 | | Table 183: | Transmitter DC Characteristics | 174 | | Table 184: | Receiver DC Characteristics | 177 | | Table 185: | REFCLKP/N Receiver Specifications | 179 | | Table 186: | Reset Timing | 180 | | Table 187: | XTAL_IN/XTAL_OUT Timing | 180 | | Table 188: | REFCLKP/N Receiver Specifications | 181 | | Table 189: | LED to CONFIG Timing | 182 | | Table 190: | SGMII Output AC Characteristics | 184 | | Table 191: | SGMII Input AC Characteristics | 184 | | Table 192: | QSGMII Output AC Characteristics | 185 | | Table 193: | QSGMII Receiver Input Jitter Tolerance Specifications | 185 | | Table 194: | MDC/MDIO Timing | 187 | | Table 195: | JTAG Timing | 188 | | Table 196: | IEEE AC Transceiver Parameters | 189 | | Table 197: | 10/100/1000BASE-T to SGMII Latency Timing | 190 | | Table 198: | SGMII to 10/100/1000BASE-T Latency Timing | 191 | | Table 199: | 10/100/1000BASE-T to QSGMII Latency Timing | 191 | | Table 200: | QSGMII to 10/100/1000BASE-T Latency Timing | 193 | | Table 201: | QSGMII to SGMII Latency Timing | 193 | | Table 202: | SGMII to QSGMII Latency Timing | 194 | | Table 203: | SGMII to SGMII/Fiber Latency Timing (Register 27_4.14 = 1) | 195 | | Table 204: | 10/100/1000BASE-T to SGMII Latency Timing (Register 27_4.14 = 1) | | | Table 205: | SGMII to 10/100/1000BASE-T Latency Timing (Register 27_4.14 = 1) | | | Table 206: | 128-Pin LQFP Package Dimensions in mm | 200 | | Table 207: | 196-Pin TFBGA Package Dimensions in mm | 202 | | Table 208. | 88F1545/88F1543/88F1548 Part Order Options | 203 | ### **List of Figures** | Figure 1: | 88E1545/88E1548 Device Application - QSGMII (System) to Copper | 4 | |------------|-------------------------------------------------------------------------------------------------------|-----| | Figure 2: | 88E1543/88E1548 Device Application - SGMII (System) to Copper | 4 | | Figure 3: | 88E1543/88E1548 Device Application - Dual-port SGMII (System) to Copper/SGMII/Fiber Auto Media Detect | 5 | | Figure 4: | 88E1548 Device Application - QSGMII (System) to Copper/SGMII/Fiber Auto Media Detect | 5 | | Figure 5: | 88E1548 Device Application - QSGMII (System) to SGMII/Fiber (Media) | 6 | | Figure 6: | 88E1545 Device 128-Pin LQFP Package (Top View) | 18 | | Figure 7: | 88E1543 Device 128-Pin LQFP Package (Top View) | 26 | | Figure 8: | 88E1548 Device 196-Pin TFBGA Package (Top View) | 35 | | Figure 9: | 88E1548 Pin A1 Location | 35 | | Figure 10: | Device Functional Block Diagram | 52 | | Figure 11: | SGMII System to Copper Interface Example | 53 | | Figure 12: | QSGMII System to SGMII/Fiber Media Interface Example | 53 | | Figure 13: | QSGMII System to Copper Interface Example | 54 | | Figure 14: | CML I/Os | 59 | | Figure 15: | QSGMII | 61 | | Figure 16: | CML I/Os | 62 | | Figure 17: | MAC Interface Loopback Diagram - Copper Media Interface | 63 | | Figure 18: | System Interface Loopback Diagram - Fiber Media Interface | 64 | | Figure 19: | System Interface Loopback Diagram - QSGMII Media Interface | 64 | | Figure 20: | Synchronous SERDES Loopback Diagram | 65 | | Figure 21: | Copper Line Loopback Data Path | 66 | | Figure 22: | Fiber Line Loopback Data Path | 66 | | Figure 23: | QSGMII Line Loopback Data Path | 67 | | Figure 24: | Loopback Stub (Top View with Tab up) | 67 | | Figure 25: | Test Setup for 10/100/1000 Mbps Modes using an External Loopback Stub | 68 | | Figure 26: | LED Chain | 80 | | Figure 27: | Various LED Hookup Configurations | 81 | | Figure 28: | Typical MDC/MDIO Read Operation | 91 | | Figure 29: | Typical MDC/MDIO Write Operation | 92 | | Figure 30: | Device Register Map Summary - Page 0 - Page 7 | 100 | | Figure 31: | Device Register Map Summary - Page 8 - Page 255 | 101 | | Figure 32: | CML I/Os | 171 | | Figure 33: | AC connections (CML or LVDS receiver) or DC connection LVDS receiver | 172 | | Figure 34: | DC Connection to a CML Receiver | 173 | | Figure 35: | Input Differential Hysteresis | | | Figure 36: | CML I/Os | 175 | | Figure 37: | AC connections (CML or LVDS receiver) or DC connection LVDS receiver | 176 | | Figure 38: | DC Connection to a CML Receiver | 177 | | Figure 39: | Driver and Receiver Differential Return Loss | 178 | |------------|---------------------------------------------------------------------|-----| | Figure 40: | Definition of Driver Amplitude and Swing | 179 | | Figure 41: | Reset Timing | 180 | | Figure 42: | XTAL_IN/XTAL_OUT Timing | 181 | | Figure 43: | REF_CLK Timing | 182 | | Figure 44: | LED to CONFIG Timing | 183 | | Figure 45: | Serial Interface Rise and Fall Times | 184 | | Figure 46: | Serial Interface Rise and Fall Times | 185 | | Figure 47: | Driver and Receiver Eye Mask | 186 | | Figure 48: | MDC/MDIO Timing | 187 | | Figure 49: | MDC/MDIO Input Hysteresis | 187 | | Figure 50: | JTAG Timing | 188 | | Figure 51: | 10/100/1000BASE-T to SGMII Latency Timing | 190 | | Figure 52: | SGMII to 10/100/1000BASE-T Latency Timing | 191 | | Figure 53: | 10/100/1000BASE-T to QSGMII Latency Timing | 192 | | Figure 54: | QSGMII to 10/100/1000BASE-T Latency Timing | 193 | | Figure 55: | QSGMII to SGMII Latency Timing | 194 | | Figure 56: | SGMII to QSGMII Latency Timing | 195 | | Figure 57: | SGMII to SGMII/Fiber Latency Timing (Register 27_4.14 = 1) | 196 | | Figure 58: | 10/100/1000BASE-T to SGMII Latency Timing (Register 27_4.14 = 1) | 197 | | Figure 59: | SGMII to 10/100/1000BASE-T Latency Timing (Register 27_4.14 = 1) | 198 | | Figure 60: | 128-Pin LQFP Package | 199 | | Figure 61: | 196-Pin TFBGA Package | 201 | | Figure 62: | Sample Part Number | 203 | | Figure 63: | 88E1545 128-pin LQFP Commercial Package Marking and Pin 1 Location | 204 | | Figure 64: | 88E1543 128-pin LQFP Commercial Package Marking and Pin 1 Location | 204 | | Figure 65: | 88E1548 196-pin TFBGA Commercial Package Marking and Pin 1 Location | 205 | # 1 Signal Description ### 1.1 Pin Description **Table 2: Pin Type Definitions** | Pin Type | Definition | |----------|-----------------------| | Н | Input with hysteresis | | I/O | Input and output | | I | Input only | | 0 | Output only | | PU | Internal pull-up | | PD | Internal pull-down | | D | Open drain output | | Z | Tri-state output | | mA | DC sink capability | #### 1.1.1 88E1545 128-Pin LQFP Package Pinout Figure 6: 88E1545 Device 128-Pin LQFP Package (Top View) Doc. No. MV-S106839-U0 Rev. B Page 18 Document Classification: General May 5, 2017, Advance Table 3: Media Dependent Interface Port 0 | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 126<br>127 | P0_MDIP[0]<br>P0_MDIN[0] | I/O | Media Dependent Interface[0]. In 1000BASE-T mode in MDI configuration, MDIP/N[0] correspond to BI_DA±. In MDIX configuration, MDIP/N[0] correspond to BI_DB±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIP/N[0] are used for the transmit pair. In MDIX configuration, MDIP/N[0] are used for the receive pair. NOTE: Unused MDI pins must be left floating. The 88E1545 device contains an internal 100 ohm resistor between the MDIP/N[0] pins. | | 2 3 | P0_MDIP[1]<br>P0_MDIN[1] | I/O | Media Dependent Interface[1]. In 1000BASE-T mode in MDI configuration, MDIP/N[1] correspond to BI_DB±. In MDIX configuration, MDIP/N[1] correspond to BI_DA±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIP/N[1] are used for the receive pair. In MDIX configuration, MDIP/N[1] are used for the transmit pair. NOTE: Unused MDI pins must be left floating. The 88E1545 device contains an internal 100 ohm resistor between the MDIP/N[1] pins. | | 4 5 | P0_MDIP[2]<br>P0_MDIN[2] | I/O | Media Dependent Interface[2]. In 1000BASE-T mode in MDI configuration, MDIP/N[2] correspond to BI_DC±. In MDIX configuration, MDIP/N[2] correspond to BI_DD±. In 100BASE-TX and 10BASE-T modes, MDIP/N[2] are not used. NOTE: Unused MDI pins must be left floating. The 88E1545 device contains an internal 100 ohm resistor between the MDIP/N[2] pins. | | 7 8 | P0_MDIP[3]<br>P0_MDIN[3] | I/O | Media Dependent Interface[3]. In 1000BASE-T mode in MDI configuration, MDIP/N[3] correspond to BI_DD±. In MDIX configuration, MDIP/N[3] correspond to BI_DC±. In 100BASE-TX and 10BASE-T modes, MDIP/N[3] are not used. NOTE: Unused MDI pins must be left floating. The 88E1545 device contains an internal 100 ohm resistor between the MDIP/N[3] pins. | Table 4: Media Dependent Interface Port 1 | | - | | | |------------------|--------------------------|-------------|------------------------------------------------------------------| | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | | 19<br>18 | P1_MDIP[0]<br>P1_MDIN[0] | I/O | Media Dependent Interface[0] for Port 1. Refer to P0_MDI[0]P/N. | | 16<br>15 | P1_MDIP[1]<br>P1_MDIN[1] | I/O | Media Dependent Interface[1] for Port 1. Refer to P0_MDI[1]P/N. | #### Table 4: Media Dependent Interface Port 1 (Continued) | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | 13<br>12 | P1_MDIP[2]<br>P1_MDIN[2] | I/O | Media Dependent Interface[2] for Port 1. Refer to P0_MDI[2]P/N. | | 10<br>9 | P1_MDIP[3]<br>P1_MDIN[3] | I/O | Media Dependent Interface[3] for Port 1. Refer to P0_MDI[3]P/N. | #### Table 5: Media Dependent Interface Port 2 | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | 20<br>21 | P2_MDIP[0]<br>P2_MDIN[0] | I/O | Media Dependent Interface[0] for Port 2. Refer to P0_MDI[0]P/N. | | 23<br>24 | P2_MDIP[1]<br>P2_MDIN[1] | I/O | Media Dependent Interface[1] for Port 2. Refer to P0_MDI[1]P/N. | | 26<br>27 | P2_MDIP[2]<br>P2_MDIN[2] | I/O | Media Dependent Interface[2] for Port 2. Refer to P0_MDI[2]P/N. | | 29<br>30 | P2_MDIP[3]<br>P2_MDIN[3] | I/O | Media Dependent Interface[3] for Port 2. Refer to P0_MDI[3]P/N. | #### Table 6: Media Dependent Interface Port 3 | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | 41<br>40 | P3_MDIP[0]<br>P3_MDIN[0] | I/O | Media Dependent Interface[0] for Port 3. Refer to P0_MDI[0]P/N. | | 37<br>36 | P3_MDIP[1]<br>P3_MDIN[1] | I/O | Media Dependent Interface[1] for Port 3. Refer to P0_MDI[1]P/N. | | 35<br>34 | P3_MDIP[2]<br>P3_MDIN[2] | I/O | Media Dependent Interface[2] for Port 3. Refer to P0_MDI[2]P/N. | | 32<br>31 | P3_MDIP[3]<br>P3_MDIN[3] | I/O | Media Dependent Interface[3] for Port 3. Refer to P0_MDI[3]P/N. | #### Table 7: QSGMII | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------|-------------|----------------------------------------------------------------| | 80<br>82 | Q_INP<br>Q_INN | I | QSGMII Transmit Data. 5.0 GBaud input - Positive and Negative. | | 85<br>87 | Q_OUTP<br>Q_OUTN | 0 | QSGMII Receive Data. 5.0 GBaud output - Positive and Negative. | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 20Document Classification: GeneralMay 5, 2017, Advance Table 8: Management Interface/Control | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 91 | MDC | I | Management Clock pin. MDC is the management data clock reference for the serial management interface. A continuous clock stream is not expected. The maximum frequency supported is 12.5 MHz. | | 90 | MDIO | I/O | Management Data pin. MDIO is the management data. MDIO transfers management data in and out of the device synchronously to MDC. This pin requires a pull-up resistor in a range from 1.5 kohm to 10 kohm. | | 99 | INTn | OD | Interrupt pin. INTn functions as an active low interrupt output. The pull-up resistor used for the INTn should not be connected to voltage higher than VDDOL. | Table 9: LED/Configuration | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------------|--------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------| | 103<br>102<br>101<br>100 | P0_LED[3]<br>P0_LED[2]<br>P0_LED[1]<br>P0_LED[0] | 0 | Parallel LED Output Port 0 See Section 2.15, LED, on page 80 for details. | | 108<br>107<br>106<br>105 | P1_LED[3]<br>P1_LED[2]<br>P1_LED[1]<br>P1_LED[0] | 0 | Parallel LED Output Port 1 See Section 2.15, LED, on page 80 for details. | | 116<br>115<br>112<br>111 | P2_LED[3]<br>P2_LED[2]<br>P2_LED[1]<br>P2_LED[0] | 0 | Parallel LED Output Port 2 See Section 2.15, LED, on page 80 for details. | | 121<br>120<br>119<br>118 | P3_LED[3]<br>P3_LED[2]<br>P3_LED[1]<br>P3_LED[0] | 0 | Parallel LED Output Port 3 See Section 2.15, LED, on page 80 for details. | | 125<br>124<br>123<br>122 | CONFIG[3]<br>CONFIG[2]<br>CONFIG[1]<br>CONFIG[0] | I | Global hardware configuration. See Section 2.17.1, Hardware Configuration, on page 88 for details. | | 114 | V18_L | I | VDDOL voltage control. Tie to VSS = VDDOL operating at 2.5V/3.3V Floating = VDDOL operating at 1.8V | #### Table 10: JTAG | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 58 | TDI | I, PU | Boundary scan test data input. TDI contains an internal 150 kohm pull-up resistor. | | 55 | TMS | I, PU | Boundary scan test mode select input. TMS contains an internal 150 kohm pull-up resistor. | | 54 | TCK | I, PU | Boundary scan test clock input. TCK contains an internal 150 kohm pull-up resistor. | | 62 | TRSTn | I, PU | Boundary scan test reset input. Active low. TRSTn contains an internal 150 kohm pull-up resistor. For normal operation, TRSTn should be pulled low with a 4.7 kohm pull-down resistor. | | 61 | TDO | 0 | Boundary scan test data output. | #### Table 11: Clock/Reset | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49 | XTAL_IN | I | 25 MHz Clock Input 25 MHz ± 50 ppm tolerance crystal reference or oscillator input. XTAL_IN has internal ac-coupling. XTAL_IN must be left floating when it is not used. Refer to the 'Oscillator Level Shifting' (MV-S301630-00) application note for details on how to convert a 2.5V/3.3V clock source to 1.8V clock. | | 50 | XTAL_OUT | 0 | 25 MHz Crystal Output. 25 MHz ± 50 ppm tolerance crystal reference. XTAL_OUT must be left floating when it is not used. | | 66<br>65 | REF_CLKP<br>REF_CLKN | I | 25 MHz/125 MHz/156.25 MHz Reference Clock Input Positive and Negative ± 50 ppm tolerance differential clock inputs. REFCLKP/N inputs are LVDS differential inputs with a 100 ohm differential internal termination resistor and internal ac-coupling. If the REF_CLKP/N inputs are not used, the REF_CLKP/N must be left floating. REF_CLKP/N also supports 125 MHz single-ended clock. In this case, the unused pin must be connected with 0.1uF capacitor to ground. | | 52<br>51 | CLK_SEL[1]<br>CLK_SEL[0] | I | Reference Clock Selection CLK_SEL[1:0] 00 = Use 156.25 MHz REF_CLKP/N 01 = Use 125 MHz REF_CLKP/N 10 = Use 25 MHz REF_CLKP/N 11 = Use 25 MHz XTAL_IN/XTAL_OUT CLK_SEL[1:0] must be connected to VDDOR for configuration HIGH. | | 97 | RESETn | I | Hardware reset. XTAL_IN must be active for a minimum of 10 clock cycles before the rising edge of RESETn. RESETn must be in inactive state for normal operation. The RESETn pin can accept 2.5V LVCMOS signaling when the VDDOL pin is connected to 3.3V supply. 1 = Normal operation 0 = Reset | Table 12: Test | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 45<br>44 | HSDACP<br>HSDACN | 0 | AC Test Points (Positive and Negative), TX_TCLK, and Clock Cascade Differential Outputs. | | | | | The HSDACP/N outputs are used for AC Test Points, TX_TCLK, and Clock Cascade Differential Outputs. These pins must be connected to a 50 ohm termination resistor to VSS. These pins can be left floating if not used for clock cascade, IEEE testing, and debug test points are not of importance. When used for clock cascade purpose, these pins are differential LVDS clock outputs that must be routed differentially to the REF_CLKP/N inputs of the downstream devices. A maximum of 5 downstream devices are allowed. The clock frequency follows the clock frequency used for the REF_CLKP/N or XTAL_IN/OUT inputs. | | | | | These pins are also used to bring out a differential TX_TCLK for IEEE testing and AC Test Points for debug purposes. When used for IEEE testing or AC Test Points, the clock cascade must be disabled. | | 46 | TSTPT | 0 | DC Test Point. The TSTPT pin should be left floating if not used. | | 93<br>94 | TEST[1]<br>TEST[0] | I, PD | Test Control. This pin should be left floating if not used. | #### Table 13: Reference | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|-----------------------------------------------------------------------| | 42 | RSET | I | Resistor Reference External 5.0 kohm 1% resistor connected to ground. | #### Table 14: Power & Ground | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------------------------------------------------------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 53<br>57<br>63<br>89<br>95<br>104<br>109 | DVDD | Power | 1.0V Digital Supply | | 6<br>11<br>17<br>22<br>28<br>33<br>39<br>70<br>75<br>83<br>84<br>96<br>128 | AVDD18 | Power | 1.8V Analog Supply. | | 1<br>14<br>25<br>38 | AVDD33 | Power | 3.3V Analog Supply. | | 43<br>48 | VDDC | Power | 1.8V Supply <sup>1</sup> . | | 98<br>110<br>117 | VDDOL | Power | 1.8V, 2.5V, or 3.3V I/O Supply <sup>2</sup> . When V18_L is tied to VSS, VDDOL operates at 2.5V/3.3V. When V18_L is left floating, VDDOL operates at 1.8V. | | 92 | VDDOM | Power | 1.2V or 1.8V I/O Supply <sup>3</sup> . NOTE: For the 88E1545 device, VDDOM only supports 1.2V or 1.8V | | 56<br>64 | VDDOR | Power | 2.5V or 3.3V I/O Supply <sup>4</sup> . | Table 14: Power & Ground (Continued) | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 67<br>78<br>79<br>81<br>86<br>88 | VSS | Ground | Ground. | | EPAD | VSS | Ground | Ground to device. The device is packaged in a 128-pin LQFP package with an EPAD (exposed die pad) on the bottom of the package. This EPAD must be soldered to VSS as it is the main VSS connection on the device. The location and dimensions of the EPAD can be found in Table 206 on page 200. See the Marvell <sup>®</sup> EPAD Layout Guidelines Application Note for EPAD layout details. | - 1. VDDC supplies XTAL\_IN/OUT. - VDDOL supplies digital I/O pins for RESETn, LED, CONFIG, and INTn. VDDOM supplies digital I/O pins for MDC, MDIO, and TEST. VDDOR supplies digital I/O pins for TDO, TDI, TMS, TCK, TRSTn, REF\_CLKP/N, and CLK\_SEL[1:0]. #### Table 15: Do Not Connect | 88E1545<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------------------------------------------------|----------|-------------|---------------------------------------------------------------------------------------------| | 47<br>59<br>60<br>68<br>69<br>71<br>72<br>73<br>74<br>76<br>77 | DNC | 1 | Do Not Connect. Do not connect these pins to anything. These pins must be left unconnected. | #### Table 16: I/O State at Various Test or Reset Modes | Pin(s) | Loopback | Software Reset | Hardware Reset | Power Down | |-------------|----------|-------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------| | MDI[3:0]P/N | Active | Tri-state | Tri-state | Tri-state | | Q_OUTP/N | Active | Internally pulled up by terminations of 50 ohms | Internally pulled up by terminations of 50 ohms | Reg. 16.3 state 0 = Internally pulled up by terminations of 50 ohms 1 = Active | | MDIO | Active | Active | Tri-state | Active | | INTn | Active | Tri-state | Tri-state | Tri-state | | TDO | Active | Active | Active | Active | #### 1.1.2 88E1543 128-Pin LQFP Package Pinout Figure 7: 88E1543 Device 128-Pin LQFP Package (Top View) Doc. No. MV-S106839-U0 Rev. B Page 26 Document Classification: General May 5, 2017, Advance Table 17: Media Dependent Interface Port 0 | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 126<br>127 | P0_MDIP[0]<br>P0_MDIN[0] | I/O | Media Dependent Interface[0]. In 1000BASE-T mode in MDI configuration, MDIP/N[0] correspond to BI_DA±. In MDIX configuration, MDIP/N[0] correspond to BI_DB±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIP/N[0] are used for the transmit pair. In MDIX configuration, MDIP/N[0] are used for the receive pair. NOTE: Unused MDI pins must be left floating. The 88E1543 device contains an internal 100 ohm resistor between the MDIP/N[0] pins. | | 2 3 | P0_MDIP[1]<br>P0_MDIN[1] | I/O | Media Dependent Interface[1]. In 1000BASE-T mode in MDI configuration, MDIP/N[1] correspond to BI_DB±. In MDIX configuration, MDIP/N[1] correspond to BI_DA±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIP/N[1] are used for the receive pair. In MDIX configuration, MDIP/N[1] are used for the transmit pair. NOTE: Unused MDI pins must be left floating. The 88E1543 device contains an internal 100 ohm resistor between the MDIP/N[1] pins. | | 4 5 | P0_MDIP[2]<br>P0_MDIN[2] | I/O | Media Dependent Interface[2]. In 1000BASE-T mode in MDI configuration, MDIP/N[2] correspond to BI_DC±. In MDIX configuration, MDIP/N[2] correspond to BI_DD±. In 100BASE-TX and 10BASE-T modes, MDIP/N[2] are not used. NOTE: Unused MDI pins must be left floating. The 88E1543 device contains an internal 100 ohm resistor between the MDIP/N[2] pins. | | 7 8 | P0_MDIP[3]<br>P0_MDIN[3] | I/O | Media Dependent Interface[3]. In 1000BASE-T mode in MDI configuration, MDIP/N[3] correspond to BI_DD±. In MDIX configuration, MDIP/N[3] correspond to BI_DC±. In 100BASE-TX and 10BASE-T modes, MDIP/N[3] are not used. NOTE: Unused MDI pins must be left floating. The 88E1543 device contains an internal 100 ohm resistor between the MDIP/N[3] pins. | Table 18: Media Dependent Interface Port 1 | | • | | | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | | 19<br>18 | P1_MDIP[0]<br>P1_MDIN[0] | I/O | Media Dependent Interface[0] for Port 1. Refer to P0_MDI[0]P/N. | | 16<br>15 | P1_MDIP[1]<br>P1_MDIN[1] | I/O | Media Dependent Interface[1] for Port 1. Refer to P0_MDI[1]P/N. | #### Table 18: Media Dependent Interface Port 1 (Continued) | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | 13<br>12 | P1_MDIP[2]<br>P1_MDIN[2] | I/O | Media Dependent Interface[2] for Port 1. Refer to P0_MDI[2]P/N. | | 10<br>9 | P1_MDIP[3]<br>P1_MDIN[3] | I/O | Media Dependent Interface[3] for Port 1. Refer to P0_MDI[3]P/N. | #### Table 19: Media Dependent Interface Port 2 | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | 20<br>21 | P2_MDIP[0]<br>P2_MDIN[0] | I/O | Media Dependent Interface[0] for Port 2. Refer to P0_MDI[0]P/N. | | 23<br>24 | P2_MDIP[1]<br>P2_MDIN[1] | I/O | Media Dependent Interface[1] for Port 2. Refer to P0_MDI[1]P/N. | | 26<br>27 | P2_MDIP[2]<br>P2_MDIN[2] | I/O | Media Dependent Interface[2] for Port 2. Refer to P0_MDI[2]P/N. | | 29<br>30 | P2_MDIP[3]<br>P2_MDIN[3] | I/O | Media Dependent Interface[3] for Port 2. Refer to P0_MDI[3]P/N. | #### Table 20: Media Dependent Interface Port 3 | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | 41<br>40 | P3_MDIP[0]<br>P3_MDIN[0] | I/O | Media Dependent Interface[0] for Port 3. Refer to P0_MDI[0]P/N. | | 37<br>36 | P3_MDIP[1]<br>P3_MDIN[1] | I/O | Media Dependent Interface[1] for Port 3. Refer to P0_MDI[1]P/N. | | 35<br>34 | P3_MDIP[2]<br>P3_MDIN[2] | I/O | Media Dependent Interface[2] for Port 3. Refer to P0_MDI[2]P/N. | | 32<br>31 | P3_MDIP[3]<br>P3_MDIN[3] | I/O | Media Dependent Interface[3] for Port 3. Refer to P0_MDI[3]P/N. | #### Table 21: SGMII Port 0 | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|----------------------------------------------------------------| | 96<br>95 | P0_S_INP<br>P0_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | 93<br>92 | P0_S_OUTP<br>P0_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. | | | | | Output amplitude can be adjusted via register 26_1.2:0. | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 28Document Classification: GeneralMay 5, 2017, Advance #### Table 22: SGMII Port 1 | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|----------------------------------------------------------------| | 87<br>88 | P1_S_INP<br>P1_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | 90<br>91 | P1_S_OUTP<br>P1_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. | | | | | Output amplitude can be adjusted via register 26_1.2:0. | #### Table 23: SGMII Port 2 | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|----------------------------------------------------------------| | 77<br>76 | P2_S_INP<br>P2_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | 74<br>73 | P2_S_OUTP<br>P2_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. | | | | | Output amplitude can be adjusted via register 26_1.2:0. | #### Table 24: SGMII Port 3 | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|----------------------------------------------------------------| | 68<br>69 | P3_S_INP<br>P3_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | 71<br>72 | P3_S_OUTP<br>P3_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. | | | | | Output amplitude can be adjusted via register 26_1.2:0. | #### Table 25: Management Interface/Control | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 82 | MDC | I | Management Clock pin. MDC is the management data clock reference for the serial management interface. A continuous clock stream is not expected. The maximum frequency supported is 12.5 MHz. | | 81 | MDIO | I/O | Management Data pin. MDIO is the management data. MDIO transfers management data in and out of the device synchronously to MDC. This pin requires a pull-up resistor in a range from 1.5 kohm to 10 kohm. | | 99 | INTn | OD | Interrupt pin. INTn functions as an active low interrupt output. The pull-up resistor used for the INTn should not be connected to voltage higher than VDDOL. | #### Table 26: LED/Configuration | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------------|--------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------| | 103<br>102<br>101<br>100 | P0_LED[3]<br>P0_LED[2]<br>P0_LED[1]<br>P0_LED[0] | 0 | Parallel LED Output Port 0 See Section 2.15, LED, on page 80 for details. | | 108<br>107<br>106<br>105 | P1_LED[3]<br>P1_LED[2]<br>P1_LED[1]<br>P1_LED[0] | 0 | Parallel LED Output Port 1 See Section 2.15, LED, on page 80 for details. | | 116<br>115<br>112<br>111 | P2_LED[3]<br>P2_LED[2]<br>P2_LED[1]<br>P2_LED[0] | 0 | Parallel LED Output Port 2 See Section 2.15, LED, on page 80 for details. | | 121<br>120<br>119<br>118 | P3_LED[3]<br>P3_LED[2]<br>P3_LED[1]<br>P3_LED[0] | 0 | Parallel LED Output Port 3 See Section 2.15, LED, on page 80 for details. | | 125<br>124<br>123<br>122 | CONFIG[3]<br>CONFIG[2]<br>CONFIG[1]<br>CONFIG[0] | I | Global hardware configuration. See Section 2.17.1, Hardware Configuration, on page 88 for details. | | 114 | V18_L | I | VDDOL voltage control. Tie to VSS = VDDOL operating at 2.5V/3.3V Floating = VDDOL operating at 1.8V | #### Table 27: JTAG | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 58 | TDI | I, PU | Boundary scan test data input. TDI contains an internal 150 kohm pull-up resistor. | | 55 | TMS | I, PU | Boundary scan test mode select input. TMS contains an internal 150 kohm pull-up resistor. | | 54 | TCK | I, PU | Boundary scan test clock input. TCK contains an internal 150 kohm pull-up resistor. | | 62 | TRSTn | I, PU | Boundary scan test reset input. Active low. TRSTn contains an internal 150 kohm pull-up resistor. For normal operation, TRSTn should be pulled low with a 4.7 kohm pull-down resistor. | | 61 | TDO | 0 | Boundary scan test data output. | Table 28: Clock/Reset | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49 | XTAL_IN | I | 25 MHz Clock Input 25 MHz ± 50 ppm tolerance crystal reference or oscillator input. XTAL_IN has internal ac-coupling. XTAL_IN must be left floating when it is not used. Refer to the 'Oscillator Level Shifting' (MV-S301630-00) application note for details on how to convert a 2.5V/3.3V clock source to 1.8V clock. | | 50 | XTAL_OUT | 0 | 25 MHz Crystal Output. 25 MHz ± 50 ppm tolerance crystal reference. XTAL_OUT must be left floating when it is not used. | | 66<br>65 | REF_CLKP<br>REF_CLKN | 1 | 25 MHz/125 MHz/156.25 MHz Reference Clock Input Positive and Negative +/- 50 ppm tolerance differential clock inputs. REFCLKP/N inputs are LVDS differential inputs with a 100 ohm differential internal termination resistor and internal ac-coupling. If the REF_CLKP/N inputs are not used, the REF_CLKP/N must be left floating. REF_CLKP/N also supports 125 MHz single-ended clock. In this case, the unused pin must be connected with 0.1uF capacitor to ground. | | 52<br>51 | CLK_SEL[1]<br>CLK_SEL[0] | I | Reference Clock Selection CLK_SEL[1:0] 00 = Use 156.25 MHz REF_CLKP/N 01 = Use 125 MHz REF_CLKP/N 10 = Use 25 MHz REF_CLKP/N 11 = Use 25 MHz XTAL_IN/XTAL_OUT CLK_SEL[1:0] must be connected to VDDOR for configuration HIGH. | | 97 | RESETn | I | Hardware reset. XTAL_IN must be active for a minimum of 10 clock cycles before the rising edge of RESETn. RESETn must be in inactive state for normal operation. The RESETn pin can accept 2.5V LVCMOS signalling when the VDDOL pin is connected to 3.3V supply. 1 = Normal operation 0 = Reset | #### Table 29: Test | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 45<br>44 | HSDACP<br>HSDACN | 0 | AC Test Points (Positive and Negative), TX_TCLK, and Clock Cascade Differential Outputs. | | | | | The HSDACP/N outputs are used for AC Test Points, TX_TCLK, and Clock Cascade Differential Outputs. These pins must be connected to a 50 ohm termination resistor to VSS. These pins can be left floating if not used for clock cascade, IEEE testing, and debug test points are not of importance. | | | | | When used for clock cascade purpose, these pins are differential LVDS clock outputs that must be routed differentially to the REF_CLKP/N inputs of the downstream devices. A maximum of 5 downstream devices are allowed. The clock frequency follows the clock frequency used for the REF_CLKP/N or XTAL_IN/OUT inputs. | | | | | These pins are also used to bring out a differential TX_TCLK for IEEE testing and AC Test Points for debug purposes. When used for IEEE testing or AC Test Points, the clock cascade must be disabled. | | 46 | TSTPT | 0 | DC Test Point. The TSTPT pin should be left floating if not used. | | 80 | TSTPTF | 0 | DC test point. The TSTPTF pin should be left floating if not used. | | 84<br>85 | TEST[1]<br>TEST[0] | I, PD | Test Control. This pin should be left floating if not used. | #### Table 30: Reference | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|-----------------------------------------------------------------------| | 42 | RSET | 1 | Resistor Reference External 5.0 kohm 1% resistor connected to ground. | Doc. No. MV-S106839-U0 Rev. B Page 32 Document Classification: General May 5, 2017, Advance Table 31: Power & Ground | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------------------------------------------------------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 53<br>57<br>63<br>79<br>86<br>104<br>109<br>113 | DVDD | Power | 1.0V Digital Supply | | 6<br>11<br>17<br>22<br>28<br>33<br>39<br>70<br>75<br>78<br>89<br>94<br>128 | AVDD18 | Power | 1.8V Analog Supply. | | 1<br>14<br>25<br>38 | AVDD33 | Power | 3.3V Analog Supply. | | 43<br>48 | VDDC | Power | 1.8V Supply <sup>1</sup> . | | 98<br>110<br>117 | VDDOL | Power | 1.8V, 2.5V, or 3.3V I/O Supply <sup>2</sup> . When V18_L is tied to VSS, VDDOL operates at 2.5V/3.3V. When V18_L is left floating, VDDOL operates at 1.8V. | | 83 | VDDOM | Power | 2.5V or 3.3V I/O Supply <sup>3</sup> . <b>NOTE:</b> For the 88E1543 device, VDDOM only supports 2.5V or 3.3V | | 56<br>64 | VDDOR | Power | 2.5V or 3.3V I/O Supply <sup>4</sup> . | | 67 | VSS | Ground | Ground. | | EPAD | VSS | Ground | Ground to device. The device is packaged in a 128-pin LQFP package with an EPAD (exposed die pad) on the bottom of the package. This EPAD must be soldered to VSS as it is the main VSS connection on the device. The location and dimensions of the EPAD can be found in Table 206 on page 200. See the Marvell <sup>®</sup> EPAD Layout Guidelines Application Note for EPAD layout details. | <sup>1.</sup> VDDC supplies XTAL\_IN/OUT VDDOL supplies digital I/O pins for RESETn, LED, CONFIG, and INTn. VDDOM supplies digital I/O pins for MDC, MDIO, and TEST. VDDOR supplies digital I/O pins for TDO, TDI, TMS, TCK, TRSTn, REF\_CLKP/N, and CLK\_SEL[1:0]. #### **Table 32: Do Not Connect** | 88E1543<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|---------------------------------------------------------------------------------------------| | 47<br>59<br>60 | DNC | I | Do Not Connect. Do not connect these pins to anything. These pins must be left unconnected. | #### Table 33: I/O State at Various Test or Reset Modes | Pin(s) | Loopback | Software Reset | Hardware Reset | Power Down | |-------------|----------|-------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------| | MDI[3:0]P/N | Active | Tri-state | Tri-state | Tri-state | | S_OUTP/N | Active | Internally pulled up by terminations of 50 ohms | Internally pulled up by<br>terminations of 50 ohms | Reg. 16.3 state 0 = Internally pulled up by terminations of 50 ohms 1 = Active | | MDIO | Active | Active | Tri-state | Active | | INTn | Active | Tri-state | Tri-state | Tri-state | | TDO | Active | Active | Active | Active | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 34Document Classification: GeneralMay 5, 2017, Advance #### 1.1.3 88E1548 196-Pin TFBGA Package Pinout The 88E1548 device is a 10/100/1000BASE-T Gigabit Ethernet Transceiver. Figure 8: 88E1548 Device 196-Pin TFBGA Package (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 1 | |-----|-----------|-----------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|---| | Α | P0_S_INN | PO_S_OUTN | P1_S_OUTP | P1_S_INP | TEST[1] | MDIO | VSS | Q_OUTP | Q_INN | VSS | P2_S_INP | P2_S_OUTP | P3_S_OUTN | P3_S_INN | А | | В | P0_S_INP | P0_S_OUTP | P1_S_OUTN | P1_S_INN | TEST[0] | MDC | VSS | Q_OUTN | Q_INP | VSS | P2_S_INN | P2_S_OUTN | P3_S_OUTP | P3_S_INP | В | | O | VSS | VSS | VSS | VSS | VSS | VSS | V12_EN | TSTPTF | VSS | VSS | VSS | VSS | VSS | VSS | С | | D | P0_LED[0] | INTn | VSS | AVDD18 | AVDD18 | VDDOM | VDDOM | AVDD18 | AVDD18 | AVDD18 | AVDD18 | TDO | REF_CLKP | REF_CLKN | D | | ш | P0_LED[2] | P0_LED[1] | RESETn | AVDD18 | AVDD18 | DVDD | DVDD | DVDD | DVDD | AVDD18 | AVDD18 | TRSTn | V18_R | DNC | Е | | IL. | P1_LED[0] | P0_LED[3] | VDDOL | DVDD | VSS | VSS | VSS | VSS | VSS | VSS | DVDD | DVDD | VDDOR | DNC | F | | G | P1_LED[2] | P1_LED[1] | VDDOL | DVDD | VSS | VSS | VSS | VSS | VSS | VSS | DVDD | TCK | TMS | TDI | G | | I | P1_LED[3] | P2_LED[0] | VDDOL | DVDD | VSS VDDC | CLK_SEL[1] | CLK_SEL[0] | н | | 7 | P2_LED[1] | V18_L | VDDOL | DVDD | AVDD33 | VSS | AVDD33 | VSS | AVDD33 | VSS | VSS | VSSC | XTAL_IN | XTAL_OUT | J | | к | P2_LED[2] | P2_LED[3] | CONFIG[2] | VSS | AVDD33 | VSS | AVDD33 | VSS | AVDD33 | VSS | AVDD18 | RSET | TSTPT | DNC | к | | ٦ | P3_LED[0] | P3_LED[1] | CONFIG[3] | AVDD18 VSS | HSDACN | HSDA CP | L | | М | P3_LED[2] | P3_LED[3] | VSS | VSS | P0_MDIP[3] | P0_MDIN[3] | P1_MDIN[0] | P1_MDIP[0] | P2_MDIP[3] | P2_MDIN[3] | P3_MDIN[1] | P3_MDIP[1] | VSS | VSS | М | | N | CONFIG[0] | VSS | P0_MDIP[0] | P0_MDIP[1] | P0_MDIN[2] | P1_MDIP[3] | P1_MDIP[2] | P1_MDIP[1] | P2_MDIN[0] | P2_MDIN[1] | P2_MDIN[2] | P3_MDIP[3] | P3_MDIP[2] | P3_MDIP[0] | N | | Р | CONFIG[1] | VSS | P0_MDIN[0] | P0_MDIN[1] | P0_MDIP[2] | P1_MDIN[3] | P1_MDIN[2] | P1_MDIN[1] | P2_MDIP[0] | P2_MDIP[1] | P2_MDIP[2] | P3_MDIN[3] | P3_MDIN[2] | P3_MDIN[0] | Р | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | Figure 9: 88E1548 Pin A1 Location Table 34: Media Dependent Interface Port 0 | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N3<br>P3 | P0_MDIP[0]<br>P0_MDIN[0] | I/O | Media Dependent Interface[0]. In 1000BASE-T mode in MDI configuration, MDIP/N[0] correspond to BI_DA±. In MDIX configuration, MDIP/N[0] correspond to BI_DB±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIP/N[0] are used for the transmit pair. In MDIX configuration, MDIP/N[0] are used for the receive pair. NOTE: Unused MDI pins must be left floating. The device contains an internal 100 ohm resistor between the MDIP/N[0] pins. | | N4<br>P4 | P0_MDIP[1]<br>P0_MDIN[1] | I/O | Media Dependent Interface[1]. In 1000BASE-T mode in MDI configuration, MDIP/N[1] correspond to BI_DB±. In MDIX configuration, MDIP/N[1] correspond to BI_DA±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDIP/N[1] are used for the receive pair. In MDIX configuration, MDIP/N[1] are used for the transmit pair. NOTE: Unused MDI pins must be left floating. The device contains an internal 100 ohm resistor between the MDIP/N[1] pins. | | P5<br>N5 | P0_MDIP[2]<br>P0_MDIN[2] | I/O | Media Dependent Interface[2]. In 1000BASE-T mode in MDI configuration, MDIP/N[2] correspond to BI_DC±. In MDIX configuration, MDIP/N[2] correspond to BI_DD±. In 100BASE-TX and 10BASE-T modes, MDIP/N[2] are not used. NOTE: Unused MDI pins must be left floating. The device contains an internal 100 ohm resistor between the MDIP/N[2] pins. | | M5<br>M6 | P0_MDIP[3]<br>P0_MDIN[3] | I/O | Media Dependent Interface[3]. In 1000BASE-T mode in MDI configuration, MDIP/N[3] correspond to BI_DD±. In MDIX configuration, MDIP/N[3] correspond to BI_DC±. In 100BASE-TX and 10BASE-T modes, MDIP/N[3] are not used. NOTE: Unused MDI pins must be left floating. The device contains an internal 100 ohm resistor between the MDIP/N[3] pins. | #### Table 35: Media Dependent Interface Port 1 | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | M8<br>M7 | P1_MDIP[0]<br>P1_MDIN[0] | I/O | Media Dependent Interface[0] for Port 1. Refer to P0_MDI[0]P/N. | | N8<br>P8 | P1_MDIP[1]<br>P1_MDIN[1] | I/O | Media Dependent Interface[1] for Port 1. Refer to P0_MDI[1]P/N. | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 36Document Classification: GeneralMay 5, 2017, Advance ### Table 35: Media Dependent Interface Port 1 (Continued) | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | N7<br>P7 | P1_MDIP[2]<br>P1_MDIN[2] | I/O | Media Dependent Interface[2] for Port 1. Refer to P0_MDI[2]P/N. | | N6<br>P6 | P1_MDIP[3]<br>P1_MDIN[3] | I/O | Media Dependent Interface[3] for Port 1. Refer to P0_MDI[3]P/N. | ### Table 36: Media Dependent Interface Port 2 | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | P9<br>N9 | P2_MDIP[0]<br>P2_MDIN[0] | I/O | Media Dependent Interface[0] for Port 2. Refer to P0_MDI[0]P/N. | | P10<br>N10 | P2_MDIP[1]<br>P2_MDIN[1] | I/O | Media Dependent Interface[1] for Port 2. Refer to P0_MDI[1]P/N. | | P11<br>N11 | P2_MDIP[2]<br>P2_MDIN[2] | I/O | Media Dependent Interface[2] for Port 2. Refer to P0_MDI[2]P/N. | | M9<br>M10 | P2_MDIP[3]<br>P2_MDIN[3] | I/O | Media Dependent Interface[3] for Port 2. Refer to P0_MDI[3]P/N. | ### **Table 37: Media Dependent Interface Port 3** | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|-----------------------------------------------------------------| | N14<br>P14 | P3_MDIP[0]<br>P3_MDIN[0] | I/O | Media Dependent Interface[0] for Port 3. Refer to P0_MDI[0]P/N. | | M12<br>M11 | P3_MDIP[1]<br>P3_MDIN[1] | I/O | Media Dependent Interface[1] for Port 3. Refer to P0_MDI[1]P/N. | | N13<br>P13 | P3_MDIP[2]<br>P3_MDIN[2] | I/O | Media Dependent Interface[2] for Port 3. Refer to P0_MDI[2]P/N. | | N12<br>P12 | P3_MDIP[3]<br>P3_MDIN[3] | I/O | Media Dependent Interface[3] for Port 3. Refer to P0_MDI[3]P/N. | ### Table 38: SGMII Port 0 | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|----------------------------------------------------------------| | B1<br>A1 | P0_S_INP<br>P0_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | B2<br>A2 | P0_S_OUTP<br>P0_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. | | | | | Output amplitude can be adjusted via register 26_1.2:0. | #### Table 39: SGMII Port 1 | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------| | A4<br>B4 | P1_S_INP<br>P1_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | A3<br>B3 | P1_S_OUTP<br>P1_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. Output amplitude can be adjusted via register 26_1.2:0. | #### Table 40: SGMII Port 2 | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|----------------------------------------------------------------| | A11<br>B11 | P2_S_INP<br>P2_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | A12<br>B12 | P2_S_OUTP<br>P2_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. | | | | | Output amplitude can be adjusted via register 26_1.2:0. | #### Table 41: SGMII Port 3 | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------| | B14<br>A14 | P3_S_INP<br>P3_S_INN | I | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | B13<br>A13 | P3_S_OUTP<br>P3_S_OUTN | 0 | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. Output amplitude can be adjusted via register 26_1.2:0. | #### Table 42: QSGMII | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|------------------|-------------|----------------------------------------------------------------| | B9<br>A9 | Q_INP<br>Q_INN | I | QSGMII Transmit Data. 5.0 GBaud input - Positive and Negative. | | A8<br>B8 | Q_OUTP<br>Q_OUTN | 0 | QSGMII Receive Data. 5.0 GBaud output - Positive and Negative. | ### Table 43: Management Interface/Control | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В6 | MDC | I | Management Clock pin. MDC is the management data clock reference for the serial management interface. A continuous clock stream is not expected. The maximum frequency supported is 12.5 MHz. | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 38Document Classification: GeneralMay 5, 2017, Advance ### Table 43: Management Interface/Control (Continued) | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A6 | MDIO | I/O | Management Data pin. MDIO is the management data. MDIO transfers management data in and out of the device synchronously to MDC. This pin requires a pull-up resistor in a range from 1.5 kohm to 10 kohm. | | D2 | INTn | OD | Interrupt pin. INTn functions as an active low interrupt output. The pull-up resistor used for the INTn should not be connected to voltage higher than VDDOL. | ### Table 44: LED/Configuration | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------|--------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------| | F2<br>E1<br>E2<br>D1 | P0_LED[3]<br>P0_LED[2]<br>P0_LED[1]<br>P0_LED[0] | 0 | Parallel LED Output Port 0 See Section 2.15, LED, on page 80 for details. | | H1<br>G1<br>G2<br>F1 | P1_LED[3]<br>P1_LED[2]<br>P1_LED[1]<br>P1_LED[0] | 0 | Parallel LED Output Port 1 See Section 2.15, LED, on page 80 for details. | | K2<br>K1<br>J1<br>H2 | P2_LED[3]<br>P2_LED[2]<br>P2_LED[1]<br>P2_LED[0] | 0 | Parallel LED Output Port 2 See Section 2.15, LED, on page 80 for details. | | M2<br>M1<br>L2<br>L1 | P3_LED[3]<br>P3_LED[2]<br>P3_LED[1]<br>P3_LED[0] | 0 | Parallel LED Output Port 3 See Section 2.15, LED, on page 80 for details. | | L3<br>K3<br>P1<br>N1 | CONFIG[3]<br>CONFIG[2]<br>CONFIG[1]<br>CONFIG[0] | I | Global hardware configuration. See Section 2.17.1, Hardware Configuration, on page 88 for details. | | J2 | V18_L | I | VDDOL voltage control. Tie to VSS = VDDOL operating at 2.5V/3.3V Floating = VDDOL operating at 1.8V | | E13 | V18_R | I | VDDOR voltage control. Tie to VSS = VDDOR operating at 2.5V/3.3V Floating = VDDOR operating at 1.8V | | C7 | V12_EN | I | VDDOM voltage control. Tie to VSS = VDDOM operating at 2.5V/3.3V Floating = VDDOM operating at 1.2V/1.8V | #### Table 45: JTAG | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G14 | TDI | I, PU | Boundary scan test data input. TDI contains an internal 150 kohm pull-up resistor. | | G13 | TMS | I, PU | Boundary scan test mode select input. TMS contains an internal 150 kohm pull-up resistor. | | G12 | TCK | I, PU | Boundary scan test clock input. TCK contains an internal 150 kohm pull-up resistor. | | E12 | TRSTn | I, PU | Boundary scan test reset input. Active low. TRSTn contains an internal 150 kohm pull-up resistor. For normal operation, TRSTn should be pulled low with a 4.7 kohm pull-down resistor. | | D12 | TDO | 0 | Boundary scan test data output. | #### Table 46: Clock/Reset | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | J13 | XTAL_IN | I | 25 MHz Clock Input 25 MHz ± 50 ppm tolerance crystal reference or oscillator input. XTAL_IN has internal ac-coupling. XTAL_IN must be left floating when it is not used. Refer to the 'Oscillator Level Shifting' (MV-S301630-00) application note for details on how to convert a 2.5V/3.3V clock source to 1.8V clock. | | J14 | XTAL_OUT | 0 | 25 MHz Crystal Output. 25 MHz ± 50 ppm tolerance crystal reference. XTAL_OUT must be left floating when it is not used. | | D13<br>D14 | REF_CLKP<br>REF_CLKN | I | 25 MHz/125 MHz/156.25 MHz Reference Clock Input Positive and Negative +/- 50 ppm tolerance differential clock inputs. REFCLKP/N inputs are LVDS differential inputs with a 100 ohm differential internal termination resistor and internal ac-coupling. If the REF_CLKP/N inputs are not used, the REF_CLKP/N must be left floating. REF_CLKP/N also supports 125 MHz single-ended clock. In this case, the unused pin must be connected with 0.1uF capacitor to ground. | | H13<br>H14 | CLK_SEL[1]<br>CLK_SEL[0] | I | Reference Clock Selection CLK_SEL[1:0] 00 = Use 156.25 MHz REF_CLKP/N 01 = Use 125 MHz REF_CLKP/N 10 = Use 25 MHz REF_CLKP/N 11 = Use 25 MHz XTAL_IN/XTAL_OUT CLK_SEL[1:0] must be connected to VDDOR for configuration HIGH. | | E3 | RESETN | I | Hardware reset. XTAL_IN must be active for a minimum of 10 clock cycles before the rising edge of RESETn. RESETn must be in inactive state for normal operation. The RESETn pin can accept 2.5V LVCMOS signalling when the VDDOL pin is connected to 3.3V supply. 1 = Normal operation 0 = Reset | #### Table 47: Test | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L14<br>L13 | HSDACP<br>HSDACN | 0 | AC Test Points (Positive and Negative), TX_TCLK, and Clock Cascade Differential Outputs. | | | | | The HSDACP/N outputs are used for AC Test Points, TX_TCLK, and Clock Cascade Differential Outputs. These pins must be connected to a 50 ohm termination resistor to VSS. These pins can be left floating if not used for clock cascade, IEEE testing, and debug test points are not of importance. | | | | | When used for clock cascade purpose, these pins are differential LVDS clock outputs that must be routed differentially to the REF_CLKP/N inputs of the downstream devices. A maximum of 5 downstream devices are allowed. The clock frequency follows the clock frequency used for the REF_CLKP/N or XTAL_IN/OUT inputs. | | | | | These pins are also used to bring out a differential TX_TCLK for IEEE testing and AC Test Points for debug purposes. When used for IEEE testing or AC Test Points, the clock cascade must be disabled. | | K13 | TSTPT | 0 | DC Test Point. The TSTPT pin should be left floating if not used. | | C8 | TSTPTF | 0 | DC test point. The TSTPTF pin should be left floating if not used. | | A5<br>B5 | TEST[1]<br>TEST[0] | I, PD | Test Control. This pin should be left floating if not used. | #### Table 48: Reference | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|-----------------------------------------------------------------------| | K12 | RSET | 1 | Resistor Reference External 5.0 kohm 1% resistor connected to ground. | #### Table 49: Power & Ground | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------------------------------------------------------------------------------------------------|----------|-------------|-----------------------------------------------------| | E6<br>E7<br>E8<br>E9<br>F4<br>F11<br>F12<br>G4<br>G11<br>H4 | DVDD | Power | 1.0V Digital Supply | | D4<br>D5<br>D8<br>D9<br>D10<br>D11<br>E4<br>E5<br>E10<br>E11<br>L4<br>L5<br>L7<br>L6<br>L9<br>L8<br>L10<br>L11 | AVDD18 | Power | 1.8V Analog Supply. | | J5<br>K5<br>J7<br>K7<br>J9 | AVDD33 | Power | 3.3V Analog Supply. | | H12 | VDDC | Power | 1.8V Supply <sup>1</sup> . | | D6<br>D7 | VDDOM | Power | 1.2V, 1.8V, 2.5V, or 3.3V I/O Supply <sup>2</sup> . | | F13 | VDDOR | Power | 1.8V, 2.5V, or 3.3V I/O Supply <sup>3</sup> . | | F3<br>G3<br>H3<br>J3 | VDDOL | Power | 1.8V, 2.5V, or 3.3V I/O Supply <sup>4</sup> . | ## Table 49: Power & Ground (Continued) | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-----------------------|-------------| | | VSS VSS | Pin<br>Type<br>Ground | Ground. | | L12<br>M3<br>M4 | | | | #### Table 49: Power & Ground (Continued) | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------------|-------------|-------------|-------------| | M13<br>M14<br>N2<br>P2 | VSS (cont.) | Ground | Ground. | | J12 | VSSC | Ground | Ground. | - 1. VDDC supplies XTAL\_IN/OUT - VDDOM supplies digital I/O pins for MDC, MDIO, and TEST. VDDOR supplies digital I/O pins for TDO, TDI, TMS, TCK, TRSTn, REF\_CLKP/N, and CLK\_SEL[1:0]. VDDOL supplies digital I/O pins for RESETn, LED, CONFIG, and INTn. #### Table 50: Do Not Connect | 88E1548<br>Pin # | Pin Name | Pin<br>Type | Description | |------------------|----------|-------------|---------------------------------------------------------------------------------------------| | E14<br>F14 | DNC | 0 | Do Not Connect. Do not connect these pins to anything. These pins must be left unconnected. | | K14 | DNC | I | Do Not Connect. Do not connect these pins to anything. These pins must be left unconnected. | #### Table 51: I/O State at Various Test or Reset Modes | Pin(s) | Loopback | Software Reset | Hardware Reset | Power Down | |-----------------|----------|-------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------| | MDI[3:0]P/<br>N | Active | Tri-state | Tri-state | Tri-state | | S_OUTP/N | Active | Internally pulled up by terminations of 50 ohms | Internally pulled up by terminations of 50 ohms | Reg. 16.3 state 0 = Internally pulled up by terminations of 50 ohms 1 = Active | | Q_OUTP/N | Active | Internally pulled up by terminations of 50 ohms | Internally pulled up by terminations of 50 ohms | Reg. 16.3 state 0 = Internally pulled up by terminations of 50 ohms 1 = Active | | MDIO | Active | Active | Tri-state | Active | | INTn | Active | Tri-state | Tri-state | Tri-state | | TDO | Active | Active | Active | Active | Copyright © 2017 Marvell Doc. No. MV-S106839-U0 Rev. B Page 44 Document Classification: General May 5, 2017, Advance ## 1.2 Pin Assignment List ## 1.2.1 88E1545 128-Pin LQFP Package Pin Assignment List Table 52: 88E1545 128-Pin LQFP List—Alphabetical by Signal Name | Pin Name | Pin Number | |------------|------------| | AVDD18 | 6 | | AVDD18 | 11 | | AVDD18 | 17 | | AVDD18 | 22 | | AVDD18 | 28 | | AVDD18 | 33 | | AVDD18 | 39 | | AVDD18 | 70 | | AVDD18 | 75 | | AVDD18 | 83 | | AVDD18 | 84 | | AVDD18 | 96 | | AVDD18 | 128 | | AVDD33 | 1 | | AVDD33 | 14 | | AVDD33 | 25 | | AVDD33 | 38 | | CLK_SEL[0] | 51 | | CLK_SEL[1] | 52 | | CONFIG[0] | 122 | | CONFIG[1] | 123 | | CONFIG[2] | 124 | | CONFIG[3] | 125 | | DVDD | 53 | | DVDD | 57 | | DVDD | 63 | | DVDD | 89 | | DVDD | 95 | | DVDD | 104 | | DVDD | 109 | | DVDD | 113 | | HSDACN | 44 | | HSDACP | 45 | | INTn | 99 | | MDC | 91 | | MDIO | 90 | | ilabeliour by Olgi | | |--------------------|------------| | Pin Name | Pin Number | | NC | 47 | | NC | 59 | | NC | 60 | | NC | 68 | | NC | 69 | | NC | 71 | | NC | 72 | | NC | 73 | | NC | 74 | | NC | 76 | | NC | 77 | | P0_LED[0] | 100 | | P0_LED[1] | 101 | | P0_LED[2] | 102 | | P0_LED[3] | 103 | | P0_MDIN[0] | 127 | | P0_MDIN[1] | 3 | | P0_MDIN[2] | 5 | | P0_MDIN[3] | 8 | | P0_MDIP[0] | 126 | | P0_MDIP[1] | 2 | | P0_MDIP[2] | 4 | | P0_MDIP[3] | 7 | | P1_LED[0] | 105 | | P1_LED[1] | 106 | | P1_LED[2] | 107 | | P1_LED[3] | 108 | | P1_MDIN[0] | 18 | | P1_MDIN[1] | 15 | | P1_MDIN[2] | 12 | | P1_MDIN[3] | 9 | | P1_MDIP[0] | 19 | | P1_MDIP[1] | 16 | | P1_MDIP[2] | 13 | | P1_MDIP[3] | 10 | | P2_LED[0] | 111 | | P2_LED[1] | 112 | | Pin Name | Pin Number | |------------|------------| | P2_LED[2] | 115 | | P2_LED[3] | 116 | | P2_MDIN[0] | 21 | | P2_MDIN[1] | 24 | | P2_MDIN[2] | 27 | | P2_MDIN[3] | 30 | | P2_MDIP[0] | 20 | | P2_MDIP[1] | 23 | | P2_MDIP[2] | 26 | | P2_MDIP[3] | 29 | | P3_LED[0] | 118 | | P3_LED[1] | 119 | | P3_LED[2] | 120 | | P3_LED[3] | 121 | | P3_MDIN[0] | 40 | | P3_MDIN[1] | 36 | | P3_MDIN[2] | 34 | | P3_MDIN[3] | 31 | | P3_MDIP[0] | 41 | | P3_MDIP[1] | 37 | | P3_MDIP[2] | 35 | | P3_MDIP[3] | 32 | | Q_INN | 82 | | Q_INP | 80 | | Q_OUTN | 87 | | Q_OUTP | 85 | | REF_CLKN | 65 | | REF_CLKP | 66 | | RESETn | 97 | | Pin Name | Pin Number | |----------|------------| | RSET | 42 | | TCK | 54 | | TDI | 58 | | TDO | 61 | | TEST[0] | 94 | | TEST[1] | 93 | | TMS | 55 | | TRSTn | 62 | | TSTPT | 46 | | V18_L | 114 | | VDDC | 43 | | VDDC | 48 | | VDDOL | 98 | | VDDOL | 110 | | VDDOL | 117 | | VDDOM | 92 | | VDDOR | 56 | | VDDOR | 64 | | VSS | 67 | | VSS | 78 | | VSS | 79 | | VSS | 81 | | VSS | 86 | | VSS | 88 | | VSS | EPAD | | XTAL_IN | 49 | | XTAL_OUT | 50 | ## 1.2.2 88E1543 128-Pin LQFP Package Pin Assignment List Table 53: 88E1543 128-Pin LQFP List—Alphabetical by Signal Name | Pin Name | Pin Number | |------------|------------| | AVDD18 | 6 | | AVDD18 | 11 | | AVDD18 | 17 | | AVDD18 | 22 | | AVDD18 | 28 | | AVDD18 | 33 | | AVDD18 | 39 | | AVDD18 | 70 | | AVDD18 | 75 | | AVDD18 | 78 | | AVDD18 | 89 | | AVDD18 | 94 | | AVDD18 | 128 | | AVDD33 | 1 | | AVDD33 | 14 | | AVDD33 | 25 | | AVDD33 | 38 | | CLK_SEL[0] | 51 | | CLK_SEL[1] | 52 | | CONFIG[0] | 122 | | CONFIG[1] | 123 | | CONFIG[2] | 124 | | CONFIG[3] | 125 | | DVDD | 53 | | DVDD | 57 | | DVDD | 63 | | DVDD | 79 | | DVDD | 86 | | DVDD | 104 | | DVDD | 109 | | DVDD | 113 | | HSDACN | 44 | | HSDACP | 45 | | INTn | 99 | | MDC | 82 | | MDIO | 81 | | Pin Name | Pin Number | |--------------------------|------------| | NC NC | 47 | | NC | 59 | | NC | 60 | | P0_LED[0] | 100 | | | 101 | | P0_LED[1] P0_LED[2] | 102 | | P0_LED[2] | 102 | | | 127 | | P0_MDIN[0]<br>P0_MDIN[1] | | | | 5 | | P0_MDIN[2] | | | P0_MDIN[3] | 8 | | P0_MDIP[0] | 126 | | P0_MDIP[1] | 2 | | P0_MDIP[2] | 4 | | P0_MDIP[3] | 7 | | P0_S_INN | 95 | | P0_S_INP | 96 | | P0_S_OUTN | 92 | | P0_S_OUTP | 93 | | P1_LED[0] | 105 | | P1_LED[1] | 106 | | P1_LED[2] | 107 | | P1_LED[3] | 108 | | P1_MDIN[0] | 18 | | P1_MDIN[1] | 15 | | P1_MDIN[2] | 12 | | P1_MDIN[3] | 9 | | P1_MDIP[0] | 19 | | P1_MDIP[1] | 16 | | P1_MDIP[2] | 13 | | P1_MDIP[3] | 10 | | P1_S_INN | 88 | | P1_S_INP | 87 | | P1_S_OUTN | 91 | | P1_S_OUTP | 90 | | P2_LED[0] | 111 | | Pin Name | Pin Number | |------------|------------| | P2_LED[1] | 112 | | P2_LED[2] | 115 | | P2_LED[3] | 116 | | P2_MDIN[0] | 21 | | P2_MDIN[1] | 24 | | P2_MDIN[2] | 27 | | P2_MDIN[3] | 30 | | P2_MDIP[0] | 20 | | P2_MDIP[1] | 23 | | P2_MDIP[2] | 26 | | P2_MDIP[3] | 29 | | P2_S_INN | 76 | | P2_S_INP | 77 | | P2_S_OUTN | 73 | | P2_S_OUTP | 74 | | P3_LED[0] | 118 | | P3_LED[1] | 119 | | P3_LED[2] | 120 | | P3_LED[3] | 121 | | P3_MDIN[0] | 40 | | P3_MDIN[1] | 36 | | P3_MDIN[2] | 34 | | P3_MDIN[3] | 31 | | P3_MDIP[0] | 41 | | P3_MDIP[1] | 37 | | P3_MDIP[2] | 35 | | P3_MDIP[3] | 32 | | P3_S_INN | 69 | | P3_S_INP | 68 | | P3_S_OUTN | 72 | | Pin Name | Pin Number | |-----------|------------| | P3_S_OUTP | 71 | | REFCLKN | 65 | | REFCLKP | 66 | | RESETn | 97 | | RSET | 42 | | TCK | 54 | | TDI | 58 | | TDO | 61 | | TEST[0] | 85 | | TEST[1] | 84 | | TMS | 55 | | TRSTn | 62 | | TSTPT | 46 | | TSTPTF | 80 | | V18_L | 114 | | VDDC | 43 | | VDDC | 48 | | VDDOL | 98 | | VDDOL | 110 | | VDDOL | 117 | | VDDOM | 83 | | VDDOR | 56 | | VDDOR | 64 | | VSS | 67 | | VSS | EPAD | | XTAL_IN | 49 | | XTAL_OUT | 50 | ## 1.2.3 88E1548 196-Pin TFBGA Package Pin Assignment List Table 54: 88E1548 196-Pin TFBGA List—Alphabetical by Signal Name | Pin Name | Pin Number | |------------|------------| | AVDD33 | J5 | | AVDD33 | K5 | | AVDD33 | J7 | | AVDD33 | K7 | | AVDD33 | J9 | | AVDD33 | K9 | | AVDD18 | D4 | | AVDD18 | D5 | | AVDD18 | D8 | | AVDD18 | D9 | | AVDD18 | D10 | | AVDD18 | D11 | | AVDD18 | E4 | | AVDD18 | E5 | | AVDD18 | E10 | | AVDD18 | E11 | | AVDD18 | K11 | | AVDD18 | L4 | | AVDD18 | L5 | | AVDD18 | L6 | | AVDD18 | L7 | | AVDD18 | L8 | | AVDD18 | L9 | | AVDD18 | L10 | | AVDD18 | L11 | | CLK_SEL[0] | H14 | | CLK_SEL[1] | H13 | | CONFIG[0] | N1 | | CONFIG[1] | P1 | | CONFIG[2] | K3 | | CONFIG[3] | L3 | | DVDD | E6 | | DVDD | E7 | | DVDD | E8 | | DVDD | E9 | | DVDD | F4 | | ipilabelical by Sigi | | |----------------------|------------| | Pin Name | Pin Number | | DVDD | F11 | | DVDD | F12 | | DVDD | G4 | | DVDD | G11 | | DVDD | H4 | | DVDD | J4 | | HSDACN | L13 | | HSDACP | L14 | | INTn | D2 | | MDC | B6 | | MDIO | A6 | | P0_LED[0] | D1 | | P0_LED[1] | E2 | | P0_LED[2] | E1 | | P0_LED[3] | F2 | | P0_MDIN[0] | P3 | | P0_MDIN[1] | P4 | | P0_MDIN[2] | N5 | | P0_MDIN[3] | M6 | | P0_MDIP[0] | N3 | | P0_MDIP[1] | N4 | | P0_MDIP[2] | P5 | | P0_MDIP[3] | M5 | | P0_S_INN | A1 | | P0_S_INP | B1 | | P0_S_OUTN | A2 | | P0_S_OUTP | B2 | | P1_LED[0] | F1 | | P1_LED[1] | G2 | | P1_LED[2] | G1 | | P1_LED[3] | H1 | | P1_MDIN[0] | M7 | | P1_MDIN[1] | P8 | | P1_MDIN[2] | P7 | | P1_MDIN[3] | P6 | | P1_MDIP[0] | M8 | | Pin Name | Pin Number | |------------|------------| | P1_MDIP[1] | N8 | | P1_MDIP[2] | N7 | | P1_MDIP[3] | N6 | | P1_S_INN | B4 | | P1_S_INP | A4 | | P1_S_OUTN | B3 | | P1_S_OUTP | A3 | | P2_LED[0] | H2 | | P2_LED[1] | J1 | | P2_LED[2] | K1 | | P2_LED[3] | K2 | | P2_MDIN[0] | N9 | | P2_MDIN[1] | N10 | | P2_MDIN[2] | N11 | | P2_MDIN[3] | M10 | | P2_MDIP[0] | P9 | | P2_MDIP[1] | P10 | | P2_MDIP[2] | P11 | | P2_MDIP[3] | M9 | | P2_S_INN | B11 | | P2_S_INP | A11 | | P2_S_OUTN | B12 | | P2_S_OUTP | A12 | | P3_LED[0] | L1 | | P3_LED[1] | L2 | | P3_LED[2] | M1 | | P3_LED[3] | M2 | | P3_MDIN[0] | P14 | | P3_MDIN[1] | M11 | | P3_MDIN[2] | P13 | | P3_MDIN[3] | P12 | | P3_MDIP[0] | N14 | | P3_MDIP[1] | M12 | | P3_MDIP[2] | N13 | | P3_MDIP[3] | N12 | | P3_S_INN | A14 | | P3_S_INP | B14 | | P3_S_OUTN | A13 | | Pin Name | Pin Number | |-----------|------------| | P3_S_OUTP | B13 | | Q_INN | A9 | | Q_INP | B9 | | Q_OUTN | B8 | | Q_OUTP | A8 | | NC | E14 | | NC | F14 | | REF_CLKN | D14 | | REF_CLKP | D13 | | RESET | E3 | | RSET | K12 | | NC | K14 | | TCK | G12 | | TDI | G14 | | TDO | D12 | | TEST[0] | B5 | | TEST[1] | A5 | | TMS | G13 | | TRST | E12 | | TSTPT | K13 | | TSTPTF | C8 | | V12_EN | C7 | | V18_L | J2 | | V18_R | E13 | | VDDC | H12 | | VDDOM | D6 | | VDDOM | D7 | | VDDOL | F3 | | VDDOL | G3 | | VDDOL | H3 | | VDDOL | J3 | | VDDOR | F13 | | VSS | A7 | | VSS | A10 | | VSS | B7 | | VSS | B10 | | VSS | C1 | | VSS | C2 | | Pin Name | Pin Number | |----------|------------| | VSS | C3 | | VSS | C4 | | VSS | C5 | | VSS | C6 | | VSS | C9 | | VSS | C10 | | VSS | C11 | | VSS | C12 | | VSS | C13 | | VSS | C14 | | VSS | D3 | | VSS | F5 | | VSS | F6 | | VSS | F7 | | VSS | F8 | | VSS | F9 | | VSS | F10 | | VSS | G5 | | VSS | G6 | | VSS | G7 | | VSS | G8 | | VSS | G9 | | VSS | G10 | | VSS | H5 | | VSS | H6 | | Pin Name | Pin Number | |----------|------------| | VSS | H7 | | VSS | H8 | | VSS | H9 | | VSS | H10 | | VSS | H11 | | VSS | J6 | | VSS | J8 | | VSS | J10 | | VSS | J11 | | VSS | K4 | | VSS | K6 | | VSS | K8 | | VSS | K10 | | VSS | L12 | | VSS | M3 | | VSS | M4 | | VSS | M13 | | VSS | M14 | | VSS | N2 | | VSS | P2 | | VSSC | J12 | | XTAL_IN | J13 | | XTAL_OUT | J14 | # PHY Functional Specifications The device is a 4-port 10/100/1000 Gigabit Ethernet transceiver. Each port of the device may operate completely independent of each other, but they are identical in performance and functionality. The functional description and electrical specifications for the device are applicable to each port. For simplicity, the functional description in this document describes the operation of a single transceiver. Port numbers have been omitted from many diagrams and descriptive text indicating that the functionality applies to all ports. In this document, the pins for each port are specified by the port number, pin name, and signal number, respectively. For example, LED 1 pin for Port 0 shown below: P0\_LED[1] However, the MDIO pin supported by the device are global to the chip and do not have port numbers. Figure 10 shows the functional block diagram of the device. For purpose of discussion, the word "device" refers to all devices. Refer to Table 1 on page 6 for a list of features supported by each device. Figure 10: Device Functional Block Diagram Doc. No. MV-S106839-U0 Rev. B Page 52 Document Classification: General May 5, 2017, Advance ## 2.1 Modes of Operation and Major Interfaces The device has three separate major electrical interfaces: - MDI to Copper Cable - SERDES/SGMII - QSGMII The MDI is always a media interface. The SGMII and QSGMII Interfaces can be on the system interface side, or on the media interface side. The QSGMII can be used as a Media interface only in conjunction with the QSGMII Crossover Muxing and Loopback. (The system interface is also known as MAC interface. It is typically the connection between the PHY and the MAC or the system ASIC.) For example: Figure 11: SGMII System to Copper Interface Example Figure 12: QSGMII System to SGMII/Fiber Media Interface Example Figure 13: QSGMII System to Copper Interface Example As can be seen from these examples, SGMII can act either as a system interface or a Media interface. To keep the notation simple, SGMII (System) will be used to indicate SGMII system interface and SGMII (Media) will be used to indicate SGMII media interface. It is also important to note the differences in the logical operation of the two modes. The major difference is due to the SGMII Auto-Negotiation function: - When used as a system interface, the device implements the PHY SGMII Auto-Negotiation status (link, duplex, etc.) advertisements as specified in the Cisco SGMII specification. - When used as a Media interface, the device implements the MAC SGMII Auto-Negotiation function, which monitors PHY status advertisements. For details of how SGMII Auto-Negotiation operates, see Section 2.8.3, SGMII Auto-Negotiation, on page 74 as well as the Cisco SGMII specification. The device supports 8 modes of operation as shown in Table 55. For each mode of operation two or three of three interfaces as described in section 2.1, 2.2, and 2.3 are powered up. On hardware reset, all four ports are configured to operate in the same mode. However, it is possible for each port to operate in a different mode than another by programming register 20\_18.2:0. The behavior of the 1.25 GHz SERDES interface is selected by setting the MODE[2:0] register in 20\_18.2:0. The SERDES can operate in 100BASE-FX, 1000BASE-X, SGMII (System), and SGMII (Media). The behavior of the QSGMII is also selected by setting the MODE[2:0] register in 20\_18.2:0. The QSGMII can operate in QSGMII (System) or QSGMII (Media). Table 55: MODE[2:0] Select | MODE[2:0] Register 20_18.2:0 | Description | |------------------------------|-------------------------------| | 000 | QSGMII (System) to Copper | | 001 | SGMII (System) to Copper | | 010 | QSGMII (System) to 1000BASE-X | | 011 | Reserved | | 100 | Reserved | | 101 | Reserved | Doc. No. MV-S106839-U0 Rev. B Page 54 Document Classification: General May 5, 2017, Advance ## Table 55: MODE[2:0] Select (Continued) | MODE[2:0] Register 20_18.2:0 | Description | |------------------------------|-------------| | 110 | Reserved | | 111 | Reserved | ## 2.2 Copper Media Interface The copper interface consists of the MDIP/N[3:0] pins that connect to the physical media for 1000BASE-T, 100BASE-TX, and 10BASE-T modes of operation. The device integrates MDI termination resistors. The IEEE 802.3 specification requires that both sides of a link have termination resistors to prevent reflections. Traditionally, these resistors and additional capacitors are placed on the board between a PHY device and the magnetics. The resistors have to be very accurate to meet the strict IEEE return loss requirements. Typically, $\pm$ 1% accuracy resistors are used on the board. These additional components between the PHY and the magnetics complicate board layout. Integrating the resistors has many advantages including component cost savings, better ICT yield, board reliability improvements, board area savings, improved layout, and signal integrity improvements. See the Application Note: "Benefits of Integrating Termination Resistors for Ethernet Applications" for details. ### 2.2.1 Transmit Side Network Interface #### 2.2.1.1 Multi-mode TX Digital to Analog Converter The device incorporates a multi-mode transmit DAC to generate filtered 4D PAM 5, MLT3, or Manchester coded symbols. The transmit DAC performs signal wave shaping to reduce EMI. The transmit DAC is designed for very low parasitic loading capacitances to improve the return loss requirement, which allows the use of low cost transformers. #### 2.2.1.2 Slew Rate Control and Waveshaping In 1000BASE-T mode, partial response filtering and slew rate control is used to minimize high frequency EMI. In 100BASE-TX mode, slew rate control is used to minimize high frequency EMI. In 10BASE-T mode, the output waveform is pre-equalized via a digital filter. #### 2.2.2 Encoder #### 2.2.2.1 1000BASE-T In 1000BASE-T mode, the transmit data bytes are scrambled to 9-bit symbols and encoded into 4D PAM5 symbols. Upon initialization, the initial scrambling seed is determined by the PHY address. This prevents multiple device from outputting the same sequence during idle, which helps to reduce EMI. #### 2.2.2.2 100BASE-TX In 100BASE-TX mode, the transmit data stream is 4B/5B encoded, serialized, and scrambled. #### 2.2.2.3 10BASE-T In 10BASE-T mode, the transmit data is serialized and converted to Manchester encoding. #### 2.2.3 Receive Side Network Interface #### 2.2.3.1 Analog to Digital Converter The device incorporates an advanced high speed ADC on each receive channel with greater resolution than the ADC used in the reference model of the IEEE 802.3ab standard committee. Higher resolution ADC results in better SNR, and therefore, lower error rates. Patented architectures and design techniques result in high differential and integral linearity, high power supply noise rejection, and low metastability error rate. The ADC samples the input signal at 125 MHz. Doc. No. MV-S106839-U0 Rev. B Page 56 Document Classification: General May 5, 2017, Advance #### 2.2.3.2 Active Hybrid The device employs a sophisticated on-chip hybrid to substantially reduce the near-end echo, which is the super-imposed transmit signal on the receive signal. The hybrid minimizes the echo to reduce the precision requirement of the digital echo canceller. The on-chip hybrid allows both the transmitter and receiver to use the same transformer for coupling to the twisted pair cable, which reduces the cost of the overall system. #### 2.2.3.3 Echo Canceller Residual echo not removed by the hybrid and echo due to patch cord impedance mismatch, patch panel discontinuity, and variations in cable impedance along the twisted pair cable result in drastic SNR degradation on the receive signal. The device employs a fully developed digital echo canceller to adjust for echo impairments from more than 100 meters of cable. The echo canceller is fully adaptive to compensate for the time varying nature of channel conditions. #### 2.2.3.4 NEXT Canceller The 1000BASE-T physical layer uses all 4 pairs of wires to transmit data to reduce the baud rate requirement to only 125 MHz. This results in significant high frequency crosstalk between adjacent pairs of cable in the same bundle. The device employs 3 parallel NEXT cancellers on each receive channel to cancel any high frequency crosstalk induced by the adjacent 3 transmitters. A fully adaptive digital filter is used to compensate for the time varying nature of channel conditions. #### 2.2.3.5 Baseline Wander Canceller Baseline wander is more problematic in the 1000BASE-T environment than in the traditional 100BASE-TX environment due to the DC baseline shift in both the transmit and receive signals. The device employs an advanced baseline wander cancellation circuit to automatically compensate for this DC shift. It minimizes the effect of DC baseline shift on the overall error rate. #### 2.2.3.6 Digital Adaptive Equalizer The digital adaptive equalizer removes inter-symbol interference at the receiver. The digital adaptive equalizer takes unequalized signals from ADC output and uses a combination of feedforward equalizer (FFE) and decision feedback equalizer (DFE) for the best-optimized signal-to-noise (SNR) ratio. #### 2.2.3.7 Digital Phase Lock Loop In 1000BASE-T mode, the slave transmitter must use the exact receive clock frequency it sees on the receive signal. Any slight long-term frequency phase jitter (frequency drift) on the receive signal must be tracked and duplicated by the slave transmitter; otherwise, the receivers of both the slave and master physical layer devices have difficulty canceling the echo and NEXT components. In the device, an advanced DPLL is used to recover and track the clock timing information from the receive signal. This DPLL has very low long-term phase jitter of its own, thereby maximizing the achievable SNR. #### 2.2.3.8 Link Monitor The link monitor is responsible for determining if link is established with a link partner. In 10BASE-T mode, link monitor function is performed by detecting the presence of valid link pulses (NLPs) on the MDIP/N pins. In 100BASE-TX and 1000BASE-T modes, link is established by scrambled idles. If Force Link Good register 16\_0.10 is set high, the link is forced to be good and the link monitor is bypassed for 100BASE-TX and 10BASE-T modes. In the 1000BASE-T mode, register 16\_0.10 has no effect. #### 2.2.3.9 Signal Detection In 1000BASE-T mode, signal detection is based on whether the local receiver has acquired lock to the incoming data stream. In 100BASE-TX mode, the signal detection function is based on the receive signal energy detected on the MDIP/N pins that is continuously qualified by the squelch detect circuit, and the local receiver acquiring lock. #### 2.2.4 Decoder #### 2.2.4.1 1000BASE-T In 1000BASE-T mode, the receive idle stream is analyzed so that the scrambler seed, the skew among the 4 pairs, the pair swap order, and the polarity of the pairs can be accounted for. Once calibrated, the 4D PAM 5 symbols are converted to 9-bit symbols that are then descrambled into 8-bit data values. If the descrambler loses lock for any reason, the link is brought down and calibration is restarted after the completion of Auto-Negotiation. #### 2.2.4.2 100BASE-TX In 100BASE-TX mode, the receive data stream is recovered and converted to NRZ. The NRZ stream is descrambled and aligned to the symbol boundaries. The aligned data is then parallelized and 5B/4B decoded. The receiver does not attempt to decode the data stream unless the scrambler is locked. The descrambler "locks" to the *scrambler* state after detecting a sufficient number of consecutive idle code-groups. Once locked, the descrambler continuously monitors the data stream to make sure that it has not lost synchronization. The descrambler is always forced into the *unlocked* state when a link failure condition is detected, or when insufficient idle symbols are detected. #### 2.2.4.3 10BASE-T In 10BASE-T mode, the recovered 10BASE-T signal is decoded from Manchester to NRZ, and then aligned. The alignment is necessary to ensure that the start of frame delimiter (SFD) is aligned to the nibble boundary. Doc. No. MV-S106839-U0 Rev. B Page 58 Document Classification: General May 5, 2017, Advance ### 2.3 1.25 GHz SERDES Interface The 1.25 GHz SERDES Interface can be configured as an SGMII to be hooked up to a MAC or as a 100BASE-FX/1000BASE-X/SGMII to be hooked up to the media. #### 2.3.1 Electrical Interface The input and output buffers are internally terminated to 50 ohm impedance. The output swing can be adjusted by programming register 26\_1.2:0. The input and output buffers of the 1.25 GHz SERDES interface are internally terminated by 50 ohm impedance. No external terminations are required. The 1.25 GHz SERDES I/Os are Current Mode Logic (CML) buffers. CML I/Os can be used to connect to other components with PECL or LVDS I/Os. See the "Reference Design Schematics" and "Fiber Interface" application note for details. Figure 14: CML I/Os ## 2.3.2 SGMII Speed and Link When the SGMII MAC interface is used, the media interface can be copper or QSGMII. The operational speed of the SGMII MAC interface is determined according to Table 56 media interface status and/or loopback mode. Table 56: SGMII (MAC Interface) Operational Speed | Link Status or Media Interface Status | SGMII (MAC Interface) Speed | |-------------------------------------------|-----------------------------------------| | No Link | Determined by speed setting of 21_2.2:0 | | MAC Loopback | Determined by speed setting of 21_2.2:0 | | 1000BASE-T or QSGMII (Media) at 1000 Mbps | 1000 Mbps | | 100BASE-TX or QSGMII (Media) at 100 Mbps | 100 Mbps | | 10BASE-T or QSGMII (Media) at 10 Mbps | 10 Mbps | Two registers are available to determine whether the SGMII achieved link and sync. Register 17\_1.5 indicates that the SERDES locked onto the incoming KDKDKD... sequence. Register 17\_1.10 indicates whether 1000BASE-X link is established on the SERDES. If SGMII Auto-Negotiation is disabled, register 17\_1.10 has the same meaning as register 17\_1.5. If SGMII Auto-Negotiation is enabled, then register 17\_1.10 indicates whether SGMII Auto-Negotiation successfully established link. ### 2.3.3 False SERDES Link Up Prevention The SERDES interface can operate in 1000BASE-X mode and in 100BASE-FX mode where an unconnected optical receiver will send full swing noise into the PHY. Sometimes this random noise will look like a real signal and falsely cause the 1000BASE-X or 100BASE-FX PCS to link up. A noise filtering state machine can be enabled to reduce the probability of false link up. When the state machine is enabled it will cause a small delay in link up time. #### Table 57: Fiber Noise Filtering | Register | Function | Setting | Mode | HW<br>Rst | SW<br>Rst | |----------|-------------------------------|---------------------------|------|-----------|-----------| | 26_1.14 | 1000BASE-X<br>Noise Filtering | 1 = Enable<br>0 = Disable | R/W | 0 | Retain | | 26_1.13 | 100BASE-FX<br>Noise Filtering | 1 = Enable<br>0 = Disable | R/W | 0 | Retain | Doc. No. MV-S106839-U0 Rev. B Page 60 Document Classification: General May 5, 2017, Advance ### 2.4 QSGMII 5.0 GHz SERDES Interface The 5.0 GHz SERDES Interface is used as the QSGMII. The QSGMII aggregates and de-aggregates four SGMII ports via a 5.0 GHz SERDES. Figure 15: QSGMII #### 2.4.1 Electrical Interface The input and output buffers are internally terminated to 50 ohm impedance. The input and output buffers of the 5.0 GHz SERDES interface are internally terminated by 50 ohm impedance. No external terminations are required. The 5.0 GHz SERDES I/Os are Current Mode Logic (CML) buffers. CML I/Os can be used to connect to other components with PECL or LVDS I/Os. See the "Reference Design Schematics" and "Fiber Interface" application note for details. The polarity of the 5.0 GHz inputs and outputs can be inverted. Register 26\_4.13 inverts the input;: 0 = Invert, 1 = Normal. Register 26\_4.12 inverts the outputs; 0 = Invert, 1 = Normal. In order to meet the QSGMII transmit and receive jitter specifications, a 125 MHz or 156.25 MHz reference clock input is required. The 25 MHz reference clock input option should not be used for applications using the QSGMII. Figure 16: CML I/Os ## 2.4.2 QSGMII Register Addressing QSGMII registers are accessed by setting Register 22.7:0 to 0x04. There are four copies of the QSGMII registers - one for each port. The only exception are registers 26\_4 and 27\_4, which are common control registers for QSGMII. These registers can be accessed via any of the four ports PHY addresses. ## 2.4.3 QSGMII Speed and Link When the QSGMII MAC interface is used, the media interface can be copper or SGMII/1000BASE-X/100BASE-FX. The operational speed of the aggregated SGMII interfaces within the QSGMII MAC interface is determined according to Table 58 media interface status and/or loopback mode. Each SGMII port of the QSGMII can independently operate at different speeds. **Table 58: SGMII Port Operational Speed** | Link Status | SGMII Speed | |--------------------------------------------|-----------------------------------------| | No Link | Determined by speed setting of 21_2.2:0 | | MAC Loopback | Determined by speed setting of 21_2.2:0 | | 1000BASE-T, SGMII at 1000 Mbps, 1000BASE-X | 1000 Mbps | | 100BASE-TX, SGMII at 100 Mbps, 100BASE-FX | 100 Mbps | | 10BASE-T, SGMII at 10 Mbps | 10 Mbps | Two registers are available to determine whether the QSGMII achieved link and sync. Register 17\_4.5 indicates that the SERDES locked onto the incoming KDKDKD... sequence. If QSGMII Auto-Negotiation is disabled, register 17\_4.10 has the same meaning as register 17\_4.5. If QSGMII Auto-Negotiation is enabled, then register 17\_4.10 indicates whether QSGMII Auto-Negotiation successfully established link. Doc. No. MV-S106839-U0 Rev. B Page 62 Document Classification: General May 5, 2017, Advance ## 2.5 Loopback The device implements various different loopback paths. ### 2.5.1 System Interface Loopback The functionality, timing, and signal integrity of the System interface can be tested by placing the device in System interface loopback mode. This can be accomplished by setting register $0_0.14 = 1$ , $0_1.14 = 1$ , or $0_4.14 = 1$ . In loopback mode, the data received from the MAC is not transmitted out on the media interface. Instead, the data is looped back and sent to the MAC. During loopback, link will be lost and packets will not be received. If loopback is enabled while auto-negotiating, FLP Auto-Negotiation codes will be transmitted. If loopback is enabled in forced 10BASE-T mode, 10BASE-T idle link pulses will be transmitted on the copper side. If loopback is enabled in forced 100BASE-T mode, 100BASE-T idles will be transmitted on the copper side. The speed of the SGMII or QSGMII is determined by register 21\_2.2:0 during loopback. 21\_2.2:0 is 100 = 10 Mbps, 101 = 100 Mbps, 110 = 1000 Mbps. Figure 17: MAC Interface Loopback Diagram - Copper Media Interface Figure 18: System Interface Loopback Diagram - Fiber Media Interface Fiber Interface Figure 19: System Interface Loopback Diagram - QSGMII Media Interface Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 64Document Classification: GeneralMay 5, 2017, Advance ## 2.5.2 Synchronous SERDES Loopback The 1.25 GHz SERDES and 5.0 GHz SERDES can loop back the raw 10 bit symbol at the receiver back to the transmitter. In this mode of operation, the received data is assumed to be frequency locked with the transmit data output by the PHY. No frequency compensation is performed when the 10 bit symbol is looped back. This mode facilitates testing using non 8/10 symbols such as PRBS. The 1.25 GHz SERDES synchronous loopback is enabled by setting register 16\_1.12 = 1 and 16\_1.8 = 1. The 5.0 GHz SERDES synchronous loopback is enabled by setting register 26\_4.9 = 1. Figure 20: Synchronous SERDES Loopback Diagram ## 2.5.3 Line Loopback Line loopback allows a link partner to send frames into the device to test the transmit and receive data path. Frames from a link partner into the PHY, before reaching the MAC interface pins, are looped back and sent out on the line. They are also sent to the MAC. The packets received from the MAC are ignored during line loopback. Refer to Figure 21 on page 66. This allows the link partner to receive its own frames. Before enabling the line loopback feature, the PHY must first establish link to another PHY link partner. If Auto-Negotiation is enabled, both link partners should advertise the same speed and full-duplex. If Auto-Negotiation is disabled, both link partners need to be forced to the same speed and full-duplex. Once link is established, the line loopback mode can be enabled. Register 21\_2.14 = 1 enables the line loopback on the copper interface. Register 16\_1.12 = 1 and 16\_1.8 = 0 enables the line loopback of the 1000BASE-X, SGMII. Register $16\_4.12 = 1$ enables the line loopback of the QSGMII media interface. Figure 21: Copper Line Loopback Data Path Figure 22: Fiber Line Loopback Data Path Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 66Document Classification: GeneralMay 5, 2017, Advance Figure 23: QSGMII Line Loopback Data Path #### 2.5.4 **External Loopback** For production testing, an external loopback stub allows testing of the complete data path. For 10BASE-T and 100BASE-TX modes, the loopback test requires no register writes. For 1000BASE-T mode, register 18\_6.3 must be set to 1 to enable the external loopback. All copper modes require an external loopback stub. The loopback stub consists of a plastic RJ-45 header, connecting RJ-45 pair 1,2 to pair 3,6 and connecting pair 4,5 to pair 7,8, as seen in Figure 24. Figure 24: Loopback Stub (Top View with Tab up) Copyright © 2017 Marvell Doc. No. MV-S106839-U0 Rev. B May 5, 2017, Advance Page 67 The external loopback test setup requires the presence of a MAC that will originate the frames to be sent out through the PHY. Instead of a normal RJ-45 cable, the loopback stubs allows the PHY to self-link at 1000 Mbps. It also allows the actual external loopback. See Figure 25. The MAC should see the same packets it sent, looped back to it. Figure 25: Test Setup for 10/100/1000 Mbps Modes using an External Loopback Stub Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 68 Document Classification: General May 5, 2017, Advance ### 2.6 Resets In addition to the hardware reset pin (RESETn) there are several software reset bits as summarized in Table 59. Register 27\_4.15 is a software bit that emulates the hardware reset. The entire chip is reset as if the RESETn pin is asserted. Once triggered, registers are not accessible through the MDIO until the chip reset completes. The copper, fiber, and QSGMII circuits are reset per port via register 0\_0.15, 0\_1.15, and 0\_4.15 respectively. A reset in one circuit does not directly affect another circuit. Register 20\_18.15 resets the mode control, port power management, and generator and checkers. Register 26\_4.15 resets the QSGMII for all 4 ports including the 5.0G SERDES. All the reset registers described are self clear. **Table 59: Reset Control Bits** | Reset<br>Register | Register Effect | Block | | |-------------------|-----------------------------------------|-----------------------------------|--| | 27_4.15 | Chip Hardware Reset | Entire Chip | | | 0_0.15 | Software Reset for Bank 0, 2, 3, 5, 7 | Copper - per port | | | 0_1.15 | Software Reset for Bank 1 | Fiber/SGMII - per port | | | 0_4.15 | Software Reset for Bank 4 | QSGMII - per port | | | 26_4.15 | Software Reset for Bank 4 - All 4 ports | QSGMII - all ports and common | | | 20_18.15 | Software Reset for Bank 6 and 18 | Generator/Checker/Mode - per port | | ## 2.7 Power Management The device supports several advanced power management modes that conserve power. #### 2.7.1 Manual Power Down There are multiple power down control bits on chip and they are summarized in Table 60. Each power down control independently powers down its respective circuits. In general, it is not necessary to power down an unused interface. The PHY will automatically power down any unused circuit. For example when auto-media detect is turned on, the unused interface will automatically power down. The automatic PHY power management can be overridden by setting the power down control bits. These bits have priority over the PHY power management in that the circuit can not be powered up by the power management when its associated power down bit is set to 1. When a circuit is power back up by setting the bit to 0, a software reset is also automatically sent to the corresponding circuit Note that register 0\_0.11 and 16\_0.2 are logically ORed to form a power down control. **Table 60: Power Down Control Bits** | Reset Register | Register Effect | | |----------------|------------------------------|--| | 0_0.11 | Copper Power Down | | | 16_0.2 | Copper Power Down | | | 0_1.11 | Fiber/SGMII Power Down | | | 0_4.11 | QSGMII Power Down - Per port | | | 26_4.11 | Global QSGMII Power Down | | #### 2.7.2 MAC Interface Power Down In some applications, the MAC interface must run continuously regardless of the state of the network interface. Additional power will be required to keep the MAC interface running during low power states If absolute minimal power consumption is required during network interface power down mode or in the Energy Detect modes, then register 16\_2.3 or 16\_1.3 should be set to 0 to allow the MAC interface to power down. Table 61 shows which bit controls the automatic MAC interface power down, and the MAC interface that is powered down. In general 16\_2.3 is used when the network interface is copper and 16\_1.3 is used when the network interface is fiber. There is no equivalent bit when the QSGMII is used as the network interface. In MODE = 101 the power down in the QSGMII has no effect on the SGMII. Also note that there is no energy detect function in the QSGMII. In the auto media detect modes (MODE = 110 and 111) both the fiber side and copper side has to indicate power down before the QSGMII port can be powered down. Table 61: Automatic MAC Interface Power Down | Register<br>20_18.2:0 | Mode | MAC Interface Power Down Control Bit | MAC Interface<br>Powered Down | |-----------------------|-------------------------------|--------------------------------------|-------------------------------| | 000 | QSGMII (System) to Copper | 16_2.3 | QSGMII Port Logic | | 001 | SGMII (System) to Copper | 16_2.3 | SGMII | | 010 | QSGMII (System) to 1000BASE-X | 16_1.3 | QSGMII Port Logic | Doc. No. MV-S106839-U0 Rev. B Page 70 Document Classification: General May 5, 2017, Advance #### 2.7.3 **Copper Energy Detect Modes** The device can be placed in energy detect power down modes by selecting either of the two energy detect modes. Both modes enable the PHY to wake up on its own by detecting activity on the CAT 5 cable. The status of the energy detect is reported in register 17\_0.4 and the energy detect changes are reported in register 19 0.4. #### 2.7.3.1 **Energy Detect (Mode 1)** Energy Detect (Mode 1) is entered by setting register 16\_0.9:8 to 10. In Mode 1, only the signal detection circuitry and serial management interface are active. If the PHY detects energy on the line, it starts to Auto-Negotiate sending FLPs for 5 seconds. If at the end of 5 seconds the Auto-Negotiation is not completed, then the PHY stops sending FLPs and goes back to monitoring receive energy. If Auto-Negotiation is completed, then the PHY goes into normal 10/100/1000 Mbps operation. If during normal operation the link is lost, the PHY will re-start Auto-Negotiation. If no energy is detected after 5 seconds, the PHY goes back to monitoring receive energy. #### Energy Detect +TM (Mode 2) 2.7.3.2 Energy Detect (Mode 2) is entered by setting register 16 0.9:8 to 11. In Mode 2, the PHY sends out a single 10 Mbps NLP (Normal Link Pulse) every one second. Except for this difference, Mode 2 is identical to Mode 1 operation. If the device is in Mode 1, it cannot wake up a connected device; therefore, the connected device must be transmitting NLPs, or either device must be woken up through register access. If the device is in Mode 2, then it can wake a connected #### 2.7.3.3 Normal 10/100/1000 Mbps Operation Normal 10/100/1000 Mbps operation can be entered by turning off energy detect mode by setting register 16\_0.9:8 to 0x. #### 2.7.3.4 **Power State Upon Exiting Power Down** When the PHY exits power down (register 0\_0.11 or 16\_0.2) the active state will depend on whether the energy detect function is enabled (register 16\_0.9:8 = 1x). If the energy detect function is enabled, the PHY will transition to the energy detect state first and will wake up only if there is a signal on the wire. Table 62: Power State after Exiting Power Down | Register | | Behavior | | |----------|--------|----------|-----------------------------------| | 0_0.11 | 16_0.2 | 16_0.9:8 | | | 1 | х | xx | Power down | | х | 1 | xx | Power down | | 1 to 0 | 0 | 00 | Transition to power up | | 0 | 1 to 0 | 00 | Transition to power up | | 1 to 0 | 0 | 1x | Transition to energy detect state | | 0 | 1 to 0 | 1x | Transition to energy detect state | #### 2.7.4 Low Power Modes Three low power modes are supported in the device. - IEEE 22.2.4.1.5 compliant power down - Energy Detect (Mode 1) - Energy Detect+<sup>TM</sup> (Mode 2) IEEE 22.2.4.1.5 power down compliance allows for the PHY to be placed in a low-power consumption state by register control. Energy Detect (Mode 1) allows the device to wake up when energy is detected on the wire. Energy Detect+<sup>TM</sup> (Mode 2) is identical to Mode 1 with the additional capability to wake up a link partner. In Mode 2, the 10BASE-T link pulses are sent once every second while listening for energy on the line. Details of each mode are described below. ### 2.7.5 Low Power Operating Modes #### 2.7.5.1 IEEE Power Down Mode The standard IEEE power down mode is entered by setting register 0\_0.11. In this mode, the PHY does not respond to any system interface (i.e., QSGMII/SGMII) signals except the MDC/MDIO. It also does not respond to any activity on the copper or fiber media. In this power down mode, the PHY cannot wake up on its own by detecting activity on the media. It can only wake up by setting registers $0_{0.11}$ and $16_{0.2} = 0$ . Upon deassertion of hardware reset, Register 0\_0.11 and 16\_0.2 are set to 1 to default the device to a power down state. Register 0 0.11 and 16 0.2 are logically ORed to form a power down control. #### 2.7.5.2 Energy Detect Power Down Modes The device can be placed in energy detect power down modes by selecting either of the two energy detect modes. Both modes enable the PHY to wake up on its own by detecting activity on the CAT 5 cable. The energy detect modes only apply to the copper media. The status of the energy detect is reported in register 17\_0.4 and the energy detect changes are reported in register 19\_0.4. #### 2.7.6 SGMII Effect on Low Power Modes In some applications, the SGMII must run continuously regardless of the state of the PHY. Additional power will be required to keep this SGMII running during low power states. If absolute minimal power consumption is required during the IEEE power down mode or the Energy Detect modes, then register 16\_2.3 should be set to 0 to allow the SGMII to power down. Note that for these settings to take effect a software reset must be issued. ## 2.8 Auto-Negotiation The device supports four types of Auto-Negotiation. - 10/100/1000BASE-T Copper Auto-Negotiation. (IEEE 802.3 Clauses 28 and 40) - 1000BASE-X Fiber Auto-Negotiation (IEEE 802.3 Clause 37) - SGMII Auto-Negotiation (Cisco specification) - QSGMII Auto-Negotiation (Cisco specification) Doc. No. MV-S106839-U0 Rev. B Page 72 Document Classification: General May 5, 2017, Advance Auto-Negotiation provides a mechanism for transferring information from the local station to the link partner to establish speed, duplex, and Master/Slave preference during a link session. Auto-Negotiation is initiated upon any of the following conditions: - Power up reset - Hardware reset - Software reset (Register 0\_0.15, 0\_1.15, or 0\_4.15) - Restart Auto-Negotiation (Register 0 0.9, 0 1.9, 0 4.9) - Transition from power down to power up (Register 0.0\_0.11, 0\_1.11, or 0\_4.11) - The link goes down The following sections describe each of the Auto-Negotiation modes in detail. ## 2.8.1 10/100/1000BASE-T Auto-Negotiation The 10/100/1000BASE-T Auto-Negotiation (AN) is based on Clause 28 and 40 of the IEEE 802.3 specification. It is used to negotiate speed, duplex, and flow control over CAT5 UTP cable. Once Auto-Negotiation is initiated, the device determines whether or not the remote device has Auto-Negotiation capability. If so, the device and the remote device negotiate the speed and duplex with which to operate. If the remote device does not have Auto-Negotiation capability, the device uses the parallel detect function to determine the speed of the remote device for 100BASE-TX and 10BASE-T modes. If link is established based on the parallel detect function, then it is required to establish link at half-duplex mode only. Refer to IEEE 802.3 clauses 28 and 40 for a full description of Auto-Negotiation. After hardware reset, 10/100/1000BASE-T Auto-Negotiation can be enabled and disabled via Register 0\_0.12. Auto MDI/MDIX and Auto-Negotiation may be disabled and enabled independently. When Auto-Negotiation is disabled, the speed and duplex can be set via registers 0\_0.13, 0\_0.6, and 0\_0.8 respectively. When Auto-Negotiation is enabled the abilities that are advertised can be changed via registers 4\_0 and 9\_0. Changes to registers 0\_0.12, 0\_0.13, 0\_0.6 and 0\_0.8 do not take effect unless one of the following takes place: - Software reset (registers 0\_0.15) - Restart Auto-Negotiation (register 0\_0.9) - Transition from power down to power up (register 0 0.11) - The copper link goes down To enable or disable Auto-Negotiation, Register 0\_0.12 should be changed simultaneously with either register 0\_0.15 or 0\_0.9. For example, to disable Auto-Negotiation and force 10BASE-T half-duplex mode, register 0\_0 should be written with 0x8000. Registers 4\_0 and 9\_0 are internally latched once every time the Auto-Negotiation enters the Ability Detect state in the arbitration state machine. Hence, a write into Register 4\_0 or 9\_0 has no effect once the device begins to transmit Fast Link Pulses (FLPs). This guarantees that sequences of FLPs transmitted are consistent with one another. Register 7\_0 is treated in a similar way as registers 4\_0 and 9\_0 during additional next page exchanges. If 1000BASE-T mode is advertised, then the device automatically sends the appropriate next pages to advertise the capability and negotiate master/slave mode of operation. If the user does not wish to transmit additional next pages, then the next page bit (Register 4\_0.15) can be set to zero, and the user needs to take no further action. If next pages in addition to the ones required for 1000BASE-T are needed, then the user can set register 4\_0.15 to one, and send and receive additional next pages via registers 7\_0and 8\_0, respectively. The device stores the previous results from register 8 in internal registers, so that new next pages can overwrite register 8\_0. Note that 1000BASE-T next page exchanges are automatically handled by the device without user intervention, regardless of whether or not additional next pages are sent. Once the device completes Auto-Negotiation, it updates the various status in registers 1\_0, 5\_0, 6\_0, and 10\_0. Speed, duplex, page received, and Auto-Negotiation completed status are also available in registers 17\_0 and 19\_0. See Section 3, PHY Register Description, on page 98. ## 2.8.2 1000BASE-X Auto-Negotiation 1000BASE-X Auto-Negotiation is defined in Clause 37 of the IEEE 802.3 specification. It is used to auto-negotiate duplex and flow control over fiber cable. Registers 0\_1, 4\_1, 5\_1, 6\_1, and 15\_1 are used to enable AN, advertise capabilities, determine link partner's capabilities, show AN status, and show the duplex mode of operation respectively. Register 22.7:0 must be set to one to view the fiber auto-negotiation registers. The device supports Next Page option for 1000BASE-X Auto-Negotiation. Register 7\_1 of the fiber pages is used to transmit Next Pages, and register 8\_1 of the fiber pages is used to store the received Next Pages. The Next Page exchange occurs with software intervention. The user must set Register 4\_1.15 to enable fiber Next Page exchange. Each Next Page received in the registers should be read before a new Next Page to be transmitted is loaded in Register 7\_1. If the PHY enables 1000BASE-X Auto-Negotiation and the link partner does not, the link cannot link up. The device implements an Auto-Negotiation bypass mode. See Section 2.8.3.1, Serial Interface Auto-Negotiation Bypass Mode, on page 75 for more details. ## 2.8.3 SGMII Auto-Negotiation SGMII is a de-facto standard designed by Cisco. SGMII uses 1000BASE-X coding to send data as well as Auto-Negotiation information between the PHY and the MAC. However, the contents of the SGMII Auto-Negotiation are different than the 1000BASE-X Auto-Negotiation. See the "Cisco SGMII Specification" and the "MAC Interfaces and Auto-Negotiation" application note for further details. The device supports SGMII with and without Auto-Negotiation. Auto-Negotiation can be enabled or disabled by writing to Register 0\_1.12 followed by a soft reset. If SGMII Auto-Negotiation is disabled, the MAC interface link, speed, and duplex status (determined by the media side) cannot be conveyed to the MAC from the PHY. The user must program the MAC with this information in some other way (e.g., by reading PHY registers for link, speed, and duplex status). However, the operational speed of the SGMII will follow the speed of the media. (See Table 56 on page 59). Regardless of whether the Auto-Negotiation is enabled or disabled. Doc. No. MV-S106839-U0 Rev. B Page 74 Document Classification: General May 5, 2017, Advance #### 2.8.3.1 Serial Interface Auto-Negotiation Bypass Mode If the MAC or the PHY implements the Auto-Negotiation function and the other does not, two-way communication is not possible unless Auto-Negotiation is manually disabled and both sides are configured to work in the same operational modes. To solve this problem, the device implements the SGMII Auto-Negotiation Bypass Mode. When entering the state "Ability\_Detect," a bypass timer begins to count down from an initial value of approximately 200 ms. If the device receives idles during the 200 ms, the device will interpret that the other side is "alive" but cannot send configuration codes to perform Auto-Negotiation. After 200 ms, the state machine will move to a new state called "Bypass\_Link\_Up" in which the device assumes a link-up status and the operational mode is set to the value listed under the "Comments" column of Table 63. Table 63: SGMII Auto-Negotiation modes | Reg. 0_1.12 | Reg. 26_1.6 | Comments | |-------------|-------------|------------------------------------------------------------------------------------------------------------------------------| | 0 | X | No Auto-Negotiation. User responsible for determining speed, link, and duplex status by reading PHY registers. | | 1 | 0 | Normal SGMII Auto-Negotiation. Speed, link, and duplex status automatically communicated to the MAC during Auto-Negotiation. | | 1 1 | | MAC Auto-Negotiation enabled. Normal operation. | | | | MAC Auto-Negotiation disabled. After 200 ms the PHY will disable Auto-Negotiation and link based on idles. | ## 2.8.4 QSGMII Auto-Negotiation The QSGMII aggregates and de-aggregates four SGMII ports with the SGMII Auto-Negotiation code word passing transparently through the QSGMII. The SGMII Auto-Negotiation described in Section 2.8.3, SGMII Auto-Negotiation, on page 74 applies to the Auto-Negotiation used on the QSGMII. The only exception to that is that the register is accessed by setting Register 22.7:0 to 0x04 (Page 4) instead of 0x01 (Page 1), i.e., the Auto-Negotiation enable register is accessed via Register 0\_4.12 instead of 0\_1.12 and the enhanced SGMII mode is selected through Register 16\_4.7:6 instead of 16\_1.7:6. ### 2.9 Downshift Feature Without the downshift feature enabled, connecting between two Gigabit link partners requires a four-pair RJ-45 cable to establish 10, 100, or 1000 Mbps link. However, there are existing cables that have only two-pairs, which are used to connect 10 Mbps and 100 Mbps Ethernet PHYs. With the availability of only pairs 1, 2 and 3,6, Gigabit link partners can Auto-Negotiate to 1000 Mbps, but fail to link. The Gigabit PHY will repeatedly go through the Auto-Negotiation but fail 1000 Mbps link and never try to link at 10 Mbps or 100 Mbps. With the Marvell® downshift feature enabled, the device is able to Auto-Negotiate with another Gigabit link partner using cable pairs 1,2 and 3,6 to downshift and link at 10 Mbps or 100 Mbps, whichever is the next highest advertised speed common between the two Gigabit PHYs. In the case of a three pair cable (additional pair 4,5 or 7,8 - but not both) the same downshift function for two-pair cables applies. By default, the downshift feature is turned off. Refer to register 16\_0.14:11 which describe how to enable this feature and how to control the downshift algorithm parameters. To enable the downshift feature, the following registers must be set: - Register 16\_0.11 = 1 enables downshift - Register 16 0.14:12 sets the number of link attempts before downshifting Doc. No. MV-S106839-U0 Rev. B Page 76 Document Classification: General May 5, 2017, Advance #### 2.9.1 Offset The offset reports the offset seen at the receiver. This is a debug mode. Bits 7:0 of registers 16\_5, 17\_5, 18\_5, and 19\_5 have no meaning. When bits 15:8 return a value of 0x80 it means there is zero offset. If bit 15:8 returns a value of 0x00 then the test failed. Note that in the maximum peak, first peak, and sample point modes, the systematic offset is automatically subtracted from the results. #### 2.10 CRC Error Counter and Frame Counter The CRC counter and frame counters, normally found in MACs, are available in the device. The error counter and frame counter features are enabled through register writes and each counter is stored in eight register bits. Register 18\_18.2:0 controls which path the CRC checker and packet counter is counting. If register 18\_18.2:0 is set to 010 then the Copper receive path is checked. If register 18\_18.2:0 is set to 100 then the SGMII/Fiber input path is checked. If register 18\_18.2:0 is set to 110 then the QSGMII input path is checked. ## 2.10.1 Enabling the CRC Error Counter and Frame Counter To enable the counters to count, set register 18\_18.2:0 to a non-zero value. If the counters are enabled while receiving any packets, the packet may be counted as an error packet. It is recommended to clear the counters after the counters are enabled. To disable the counters, set register 18\_18.2:0 to 000. To read the CRC counter and frame counter, read register 17\_18. 17\_18.15:8 (Frame count is stored in these bits) 17\_18.7:0 (CRC error count is stored in these bits) The CRC counter and frame counter do not clear on a read command. To clear the counters, write Register 18\_18.4 = 1. The register 18\_18.4 is a self-clear bit. Disabling the counters by writing register 18\_18.2:0 to 000 will also reset the counters. ### 2.11 Packet Generator The device contains a very simple packet generator. Packet Generation (Table 160 p. 156) lists the device Packet Generator register details. The packet generator is enabled when: Register 16\_18.7:5 controls which path the packet generator is connected to. If register 16\_18.7:5 is set to 010 then the input into the SGMII/Fiber or the QSGMII is ignored and the packet is generated onto the copper transmit path. If register 16\_18.7:5 is set to 100 then the copper receiver or the QSGMII is ignored and the packet is generated onto the SGMII/Fiber output path. If register 16\_18.7:5 is set to 110 then the copper receiver or the SGMII/Fiber is ignored and the packet is generated onto the QSGMII output path. Once enabled, a fixed length packet of 64 or 1518 byte frame (including CRC) will be transmitted separated by 12 bytes of IPG the inter-packet-gap (IPG). The length of the IPG between the packets can be programmed (by default the IPG is set to 12 bytes). The preamble length will be 8 bytes. The payload of the frame is either a fixed 5A, A5, 5A, A5 pattern or a pseudo random pattern. A correct IEEE CRC is appended to the end of the frame. An error packet can also be generated. The registers are as follows: $16\_18.7:5$ Packet generator enable. 000 = Normal operation. Else = Enable internal packet generator 16\_18.4 Packet generator trigger/status. 0 = Packet Generator is transmitting packets. 1 = Transmission is done. Writing '0' when this bit is '1' will retrigger the packet generator to send another burst of packets. 16\_18.3 Packet generator self clear control. 0 = Resume normal operation after all packets are sent. 1 = Stay in packet generator mode after all packets are sent. 16\_18.2 Payload type. 0 = Pseudo random. 1 = Fixed 5A, A5, 5A, A5,... 16\_18.1 Packet length. 0 = 64 bytes. 1 = 1518 bytes 16\_18.0 Error packet. 0 = Good CRC. 1 = Symbol error and corrupt CRC. 16\_18.15:8 Packet Burst Size. 0x00 = Continuous. 0x01 to 0xFF = Burst 1 to 255 packets. 19\_18.7:0 IPG Length + 1 (in bytes). Default is 12 bytes. If register 16\_18.15:8 is set to a non-zero value (to send burst packets), the register 16\_18.7:5 packet generator behavior is controlled by register 16\_18.4:3. If register 16\_18.3 is set to '0', register 16\_18.7:5 will self clear once the required numbers of packets are generated. Note that if register 16\_18.7:5 is manually set to 0 while packets are still bursting, the bursting will cease immediately once the current active packet finishes transmitting. The value in register 16\_18.15:8 should not be changed while register 16\_18.7:5 is set to a non-zero value. If register 16\_18.3 is set to '1', register 16\_18.7:5 will retain the value and the packet generator will stay active. Normal packets that sent towards the direction of the packet generator are transmitting will be blocked until the packet generator control is released. As an example, if the copper packet generator is enabled, any packets sent from the SGMII/QSGMII to the copper interface will be blocked. Register 16\_18.4 indicates the status of the packet generator transmission. When register 16\_18.4 is '1', writing '0' will trigger the packet generator to send another burst packets. ### 2.12 MDI/MDIX Crossover The device automatically determines whether or not it needs to cross over between pairs as shown in Table 64 on page 78 so that an external crossover cable is not required. If the device interoperates with a device that cannot automatically correct for crossover, the device makes the necessary adjustment prior to commencing Auto-Negotiation. If the device interoperates with a device that implements MDI/MDIX crossover, a random algorithm as described in IEEE 802.3 clause 40.4.4 determines which device performs the crossover. When the device interoperates with legacy 10BASE-T devices that do not implement Auto-Negotiation, the device follows the same algorithm as described above since link pulses are present. However, when interoperating with legacy 100BASE-TX devices that do not implement Auto-Negotiation (i.e. link pulses are not present), the device uses signal detect to determine whether or not to crossover. The auto MDI/MDIX crossover function can be disabled via register 16\_0.6:5. The pin mapping in MDI and MDIX modes is shown in Table 64. #### Table 64: Media Dependent Interface Pin Mapping | Pin | MDI | | | MDIX | | | |-----------|------------|------------|----------|------------|------------|----------| | | 1000BASE-T | 100BASE-TX | 10BASE-T | 1000BASE-T | 100BASE-TX | 10BASE-T | | MDIP/N[0] | BI_DA± | TX± | TX± | BI_DB± | RX± | RX± | | MDIP/N[1] | BI_DB± | RX± | RX± | BI_DA± | TX± | TX± | Doc. No. MV-S106839-U0 Rev. B Page 78 Document Classification: General May 5, 2017, Advance | Table 64: | Media Dependent Interface Pin Mapping (Continued) | ١ | |-----------|---------------------------------------------------|---| |-----------|---------------------------------------------------|---| | Pin | MDI | | | MDIX | | | |-----------|------------|------------|----------|------------|------------|----------| | | 1000BASE-T | 100BASE-TX | 10BASE-T | 1000BASE-T | 100BASE-TX | 10BASE-T | | MDIP/N[2] | BI_DC± | unused | unused | BI_DD± | unused | unused | | MDIP/N[3] | BI_DD± | unused | unused | BI_DC± | unused | unused | Table 64 assumes no crossover on PCB. The MDI/MDIX status is indicated by Register 17\_0.6. This bit indicates whether the receive pairs (3,6) and (1,2) are crossed over. In 1000BASE-T operation, the device can correct for crossover between pairs (4,5) and (7,8) as shown in Table 64. However, this is not indicated by Register 17\_0.6. If 1000BASE-T link is established, pairs (1,2) and (3,6) crossover is reported in register 21\_5.4, and pairs (4,5) and (7,8) crossover is reported in register 21\_5.5. # 2.13 Polarity Correction The device automatically corrects polarity errors on the receive pairs in 1000BASE-T and 10BASE-T modes. In 100BASE-TX mode, the polarity does not matter. In 1000BASE-T mode, receive polarity errors are automatically corrected based on the sequence of idle symbols. Once the descrambler is locked, the polarity is also locked on all pairs. The polarity becomes unlocked only when the receiver loses lock. In 10BASE-T mode, polarity errors are corrected based on the detection of validly spaced link pulses. The detection begins during the MDI crossover detection phase and locks when the 10BASE-T link is up. The polarity becomes unlocked when link is down. The polarity correction status is indicated by Register 17\_0.1. This bit indicates whether the receive pair (3,6) is polarity reversed in MDI mode of operation. In MDIX mode of operation, the receive pair is (1,2) and Register 17\_0.1 indicates whether this pair is polarity reversed. Although all pairs are corrected for receive polarity reversal, Register 17\_0.1 only indicates polarity reversal on the pairs described above. If 1000BASE-T link is established register 21\_5.3:0 reports the polarity on all 4 pairs. Polarity correction can be disabled by register write 16\_0.1 = 1. Polarity will then be forced in normal 10BASE-T mode. # 2.14 FLP Exchange Complete with No Link Sometimes when link does not come up, it is difficult to determine whether the failure is due to the auto-negotiation Fast Link Pulse (FLP) not completing or from the 10/100/1000BASE-T link not being able to come up. Register 19\_0.3 is a sticky bit that gets set to 1 whenever the FLP exchange is completed but the link cannot be established for some reason. Once the bit is set, it can be cleared only by reading the register. This bit will not be set if the FLP exchange is not completed, or if link is established. ### 2.15 LED The LED[3:0] pins can be used to drive LED pins. Registers 16\_3, 17\_3, 18\_3, and 19\_3 controls the operation of the LED pins. LED[3:0] are used to configure the PHY per Section 2.17.1, Hardware Configuration, on page 88. After the configuration is completed, LED[3:0] will operate per this section. The LED[2] pin outputs either the LED[2] function or the LED[4] function. Register 19\_3.14 controls the selection. The LED[3] pin outputs either the LED[3] function or the LED[5] function. Register 19\_3.15 controls the selection. The LED[4] and LED[5] pins do not exist. In general, 19\_3.7:4 controls the LED[5] function, 19\_3.3:0 controls the LED[4] function, 16\_3.15:12 controls the LED[3] function, 16\_3.11:8 controls the LED[2] function, 16\_3.7:4 controls the LED[1] function, and 16\_3.3:0 controls the LED[0] function. These are referred to single LED modes. However, there are some LED modes where LED[5:4] function operates as a unit, LED[3:2] function operates as a unit and LED[1:0] operate as a unit. These are entered when 19\_3.3:2 is set to 11, 16\_3.11:10 is set to 11, or 16\_3.3:2 is set to 11 respectively. These are referred to as dual LED modes. In dual LED modes, register 19\_3.7:4 have no meaning when 19\_3.3:2 is set to 11,16\_3.15:12 have no meaning when 16\_3.11:10 is set to 11, and 16\_3.7:4 have no meaning when 16\_3.3:2 is set to 11. The LED reports the status of the active media interface i.e., copper or fiber. Figure 26 shows the general chaining of function for the LEDs. The various functions are described in the following sections. Figure 26: LED Chain Doc. No. MV-S106839-U0 Rev. B Page 80 Document Classification: General May 5, 2017, Advance Table 65: LED[3:2] Functional Pin Mapping | Register | LED Pin | Definition | |----------|---------|--------------------------------------------------------------------------------------| | 19_3.15 | LED[3] | 0 = Output LED[3] function to LED[3] pin<br>1 = Output LED[5] function to LED[3] pin | | 19_3.14 | LED[2] | 0 = Output LED[2] function to LED[2] pin<br>1 = Output LED[4] function to LED[2] pin | ## 2.15.1 LED Polarity There are a variety of ways to hook up the LEDs. Some examples are shown in Figure 27. In order to make things more flexible registers 19\_3.11:10, 19\_3.9:8, 17\_3.7:6, 17\_3.5:4, 17\_3.3:2, and 17\_3.1:0 specify the output polarity for the LED[5:0] function. The lower bit of each pair specified the on (active) state of the LED, either high or low. The upper bit of each pair specifies whether the off state of the LED should be driven to the opposite level of the on state or Hi-Z. The Hi-Z state is useful in cases such the LOS and INIT function where the inactive state is Hi-Z. Figure 27: Various LED Hookup Configurations **Table 66: LED Polarity** | Register | LED Function | Definition | |------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19_3.11:10 | LED[5] | 00 = On - drive LED[5] low, Off - drive LED[5] high<br>01 = On - drive LED[5] high, Off - drive LED[5] low<br>10 = On - drive LED[5] low, Off - tristate LED[5]<br>11 = On - drive LED[5] high, Off - tristate LED[5] | | 19_3.9:8 | LED[4] | 00 = On - drive LED[4] low, Off - drive LED[4] high<br>01 = On - drive LED[4] high, Off - drive LED[4] low<br>10 = On - drive LED[4] low, Off - tristate LED[4]<br>11 = On - drive LED[4] high, Off - tristate LED[4] | | 17_3.7:6 | LED[3] | 00 = On - drive LED[3] low, Off - drive LED[3] high<br>01 = On - drive LED[3] high, Off - drive LED[3] low<br>10 = On - drive LED[3] low, Off - tristate LED[3]<br>11 = On - drive LED[3] high, Off - tristate LED[3] | | 17_3.5:4 | LED[2] | 00 = On - drive LED[2] low, Off - drive LED[2] high<br>01 = On - drive LED[2] high, Off - drive LED[2] low<br>10 = On - drive LED[2] low, Off - tristate LED[2]<br>11 = On - drive LED[2] high, Off - tristate LED[2] | Table 66: LED Polarity (Continued) | Register | LED Function | Definition | |----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17_3.3:2 | LED[1] | 00 = On - drive LED[1] low, Off - drive LED[1] high<br>01 = On - drive LED[1] high, Off - drive LED[1] low<br>10 = On - drive LED[1] low, Off - tristate LED[1]<br>11 = On - drive LED[1] high, Off - tristate LED[1] | | 17_3.1:0 | LED[0] | 00 = On - drive LED[0] low, Off - drive LED[0] high<br>01 = On - drive LED[0] high, Off - drive LED[0] low<br>10 = On - drive LED[0] low, Off - tristate LED[0]<br>11 = On - drive LED[0] high, Off - tristate LED[0] | # 2.15.2 Pulse Stretching and Blinking Register 18\_3.14:12 specifies the pulse stretching duration of a particular activity. Only the transmit activity, receive activity, and (transmit or receive) activity are stretched. All other statuses are not stretched since they are static in nature and no stretching is required. Some status will require blinking instead of a solid on. Register 18\_3.10:8 specifies the blink rate. Note that the pulse stretching is applied first and the blinking will reflect the duration of the stretched pulse. The stretched/blinked output will then be mixed if needed (Section 2.15.3, Bi-Color LED Mixing, on page 83) and then inverted/Hi-Z according to the polarity described in section (Section 2.15.1, LED Polarity, on page 81) Table 67: Pulse Stretching and Blinking | Register | LED Function | Definition | |------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18_3.14:12 | Pulse stretch<br>duration | 000 = No pulse stretching<br>001 = 21 ms to 42 ms<br>010 = 42 ms to 84 ms<br>011 = 84 ms to 170 ms<br>100 = 170 ms to 340 ms<br>101 = 340 ms to 670 ms<br>110 = 670 ms to 1.3s<br>111 = 1.3s to 2.7s | | 18_3.10:8 | Blink Rate | 000 = 42 ms<br>001 = 84 ms<br>010 = 170 ms<br>011 = 340 ms<br>100 = 670 ms<br>101 to 111 = Reserved | Doc. No. MV-S106839-U0 Rev. B Page 82 Document Classification: General May 5, 2017, Advance ## 2.15.3 Bi-Color LED Mixing In the dual LED modes the mixing function allows the 2 colors of the LED to be mixed to form a third color. This is useful since the PHY is tri speed and the three colors each represent one of the speeds. Register 17\_3.15:12 control the amount to mix in the LED[5], LED[3], and LED[1] pins. Register 17\_3.11:8 control the amount to mix in the LED[4], LED[2], and LED[0] pins. The mixing is determined by the percentage of time the LED is on during the active state. The percentage is selectable in 12.5% increments. Note that there are two types of bi-color LEDs: three terminal type, and two terminal type. For example, the third and fourth LED block from the left in Figure 27 on page 81 illustrates three terminal types, and the one on the far right is the two terminal type. In the three terminal type both of the LEDs can be turned on at the same time. Hence the sum of the percentage specified by 17\_ 3.15:12 and 17\_3.11:8 can exceed 100%. However, in the two terminal type the sum should never exceed 100% since only one LED can be turned on at any given time. The mixing only applies when register 19\_3.3:0, 16\_3.11:8 or 16\_3.3:0 are set to 11xx. There is no mixing in single LED modes. Table 68: Bi-Color LED Mixing | Register | LED Function | Definition | |------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17_3.15:12 | LED[5], LED[3],<br>LED[1] mix<br>percentage | When using 2 terminal bi-color LEDs the mixing percentage should not be set greater than 50%. $0000 = 0\%$ $0001 = 12.5\%$ $0111 = 87.5\%$ $1000 = 100\%$ $1001 to 1111 = Reserved$ | | 17_3.11:8 | LED[4], LED[2],<br>LED[0] mix<br>percentage | When using 2 terminal bi-color LEDs the mixing percentage should not be set greater than 50%. 0000 = 0% 0001 = 12.5%, | # 2.15.4 Modes of Operation The LED pins relay some modes of the PHY so that these modes can be displayed by the LEDs. Most of the single LED modes are self-explanatory from the register map of register 16\_3. We will cover the non-obvious ones in this section. **Table 69: Modes of Operation** | Register | LED Function | Definition | |------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19_3.7:4 | LED[5] Control | If 19_3.3:2 is set to 11 then 19_3.7:4 has no effect 0000 = On - Receive, Off - No Receive 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - Full-duplex, Off - Half-duplex 0111 = On - Full-duplex, Blink - Collision Off - Half-duplex 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 11xx = Reserved | | 19_3.3:0 | LED[4] Control | 0000 = On - Receive, Off - No Receive 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - Full-duplex, Off - Half-duplex 0111 = On - Full-duplex, Blink - Collision Off - Half-duplex 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 1100 = MODE 1 (Dual LED mode) 1101 = MODE 2 (Dual LED mode) 1111 = MODE 3 (Dual LED mode) | | 16_3.15:12 | LED[3] Control | If 16_3.11:10 is set to 11 then 16_3.15:12 has no effect 0000 = On - Fiber Link, Off - Else 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = Reserved 0110 = On - 10 Mbps or 1000 Mbps Master, Off - Else 0111 = On - Full-duplex, Off - Half-duplex 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 11xx = Reserved | Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 84 Document Classification: General May 5, 2017, Advance Table 69: Modes of Operation (Continued) | Register | LED Function | Definition | |-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16_3.11:8 | LED[2] Control | 0000 = On - Link, Off - No Link 0001 = On - Link, Blink - Activity, Off - No Link 0010 = Reserved 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - 10/1000 Mbps Link, Off - Else 0111 = On - 10 Mbps Link, Off - Else 1000 = Force Off 1001 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 1100 = MODE 1 (Dual LED mode) 1101 = MODE 2 (Dual LED mode) 1111 = MODE 4 (Dual LED mode) | | 16_3.7:4 | LED[1] Control | If 16_3.3:2 is set to 11 then 16_3.7:4 has no effect 0000 = On - Copper Link, Off - Else 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - 100 Mbps, Link or Fiber Link, Off - Else 0110 = On - 100/1000 Mbps Link, Off - Else 0111 = On - 100 Mbps Link, Off - Else 1000 = Force Off 1001 = Force On 1010 = Force Blink 11xx = Reserved | | 16_3.3:0 | LED[0] Control | 0000 = On - Link, Off - No Link 0001 = On - Link, Blink - Activity, Off - No Link 0010 = 3 blinks - 1000 Mbps 2 blinks - 100 Mbps 1 blink - 10 Mbps 0 blink - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - Copper Link, Off - Else 0111 = On - 1000 Mbps Link, Off - Else 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 1100 = MODE 1 (Dual LED mode) 1110 = MODE 3 (Dual LED mode) 1111 = MODE 4 (Dual LED mode) | #### 2.15.4.1 Compound LED Modes Compound LED modes are defined in Table 70. **Table 70: Compound LED Status** | Compound Mode | Description | |---------------|-----------------------------------------------------| | Activity | Transmit Activity OR Receive Activity | | Copper Link | 10BASE-T link OR 100BASE-TX Link OR 1000BASE-T Link | | Link | Copper Link or Fiber Link | ### 2.15.4.2 Speed Blink When 16\_3.3:0 is set to 0010 the LED[0] pin takes on the following behavior. LED[0] outputs the sequence shown in Table 71 depending on the status of the link. The sequence consists of 8 segments. If a 1000 Mbps link is established the LED[0] outputs 3 pulses, 100 Mbps 2 pulses, 10 Mbps 1 pulse, and no link 0 pulses. The sequence repeats over and over again indefinitely. The odd numbered segment pulse duration is specified in 18\_3.1:0. The even numbered pulse duration is specified in 18\_3.3:2. **Table 71: Speed Blinking Sequence** | Segment | 10 Mbps | 100 Mbps | 1000 Mbps | No Link | Duration | |---------|---------|----------|-----------|---------|----------| | 1 | On | On | On | Off | 18_3.1:0 | | 2 | Off | Off | Off | Off | 18_3.3:2 | | 3 | Off | On | On | Off | 18_3.1:0 | | 4 | Off | Off | Off | Off | 18_3.3:2 | | 5 | Off | Off | On | Off | 18_3.1:0 | | 6 | Off | Off | Off | Off | 18_3.3:2 | | 7 | Off | Off | Off | Off | 18_3.1:0 | | 8 | Off | Off | Off | Off | 18_3.3:2 | Table 72: Speed Blink | Register | LED Function | Definition | |----------|--------------------------------|---------------------------------------------------------| | 18_3.3:2 | Pulse Period for even segments | 00 = 84 ms<br>01 = 170 ms<br>10 = 340 ms<br>11 = 670 ms | | 18_3.1:0 | Pulse Period for odd segments | 00 = 84 ms<br>01 = 170 ms<br>10 = 340 ms<br>11 = 670 ms | #### 2.15.4.3 Manual Override When 19\_3.7:6, 19\_3.3:2,16\_3.15:14, 16\_3.11:10, 16\_3.7:6, and 16\_3.3:2 are set to 10 the LED[5:0] are manually forced. Registers 19\_3.5:4, 19\_3.1:0,16\_3.13:12, 16\_3.9:8, 16\_3.5:4, and 16\_3.1:0 then select whether the LEDs are to be on, off, Hi-Z, or blink. Doc. No. MV-S106839-U0 Rev. B Page 86 Document Classification: General May 5, 2017, Advance If bi-color LEDs are used, the manual override will select only one of the two colors. In order to get the third color by mixing, MODE 1 and MODE 2 should be used (Section 2.15.4.4, MODE 1, MODE 2, MODE 3, MODE 4, on page 87). #### 2.15.4.4 MODE 1, MODE 2, MODE 3, MODE 4 MODE 1 to 4 are dual LED modes. These are used to mix a third color using bi-color LEDs. When 19 3.3:0,16 3.11:8 or 16 3.3:0 is set to 11xx then one of the 4 modes are enabled. MODE 1 – Solid mixed color. The mixing is discussed in Section 2.15.3, Bi-Color LED Mixing, on page 83. MODE 2 – Blinking mixed color. The mixing is discussed in Section 2.15.3. The blinking is discussed in section Section 2.15.2, Pulse Stretching and Blinking, on page 82. MODE 3 - Behavior according to Table 73. MODE 4 - Behavior according to Table 74. Note that MODE 4 is the same as MODE 3 except the 10 Mbps and 100 Mbps are reversed. Table 73: MODE 3 Behavior | Status | LED[5]<br>LED[3]<br>LED[1] | LED[4]<br>LED[2]<br>LED[0] | |------------------------------|----------------------------|----------------------------| | 1000 Mbps Link - No Activity | Off | Solid On | | 1000 Mbps Link - Activity | Off | Blink | | 100 Mbps Link - No Activity | Solid Mix | Solid Mix | | 100 Mbps Link - Activity | Blink Mix | Blink Mix | | 10 Mbps Link - No Activity | Solid On | Off | | 10 Mbps Link - Activity | Blink | Off | | No link | Off | Off | Table 74: MODE 4 Behavior | Status | LED[5]<br>LED[3]<br>LED[1] | LED[4]<br>LED[2]<br>LED[0] | |------------------------------|----------------------------|----------------------------| | 1000 Mbps Link - No Activity | Off | Solid On | | 1000 Mbps Link - Activity | Off | Blink | | 100 Mbps Link - No Activity | Solid On | Off | | 100 Mbps Link - Activity | Blink | Off | | 10 Mbps Link - No Activity | Solid Mix | Solid Mix | | 10 Mbps Link - Activity | Blink Mix | Blink Mix | | No link | Off | Off | #### 2.15.5 Behavior in Various Low Power States When the PHY is in software reset, powered down, or the energy detect state, the LEDs are set to the inactive state in order to save power unless overridden by the user. If the LED[x] control (Registers 16\_3.11:8, 16\_3.7:4, and 16\_3.3:0 is set to 10xx (forced mode) then the LEDs will be forced regardless of the power state. This allows the user to have direct control over the LEDs. Note that the LED will not BLINK when the PHY is in low power state. If the LED[x] control is not set to 10xx, then the LEDs will be forced off when the PHY is in the software reset, power down state or in the energy detect state. The off value for LED[x] is defined by the setting in registers 17\_3.7:6, 17\_3.5:4, 17\_3.3:2, 17\_3.1:0, 19\_3.11:10, and 19\_3.9:8. When the PHY is in the powered up state and not in the energy detect state, the LED[x] will operate normally. # 2.16 Interrupt The INTn pin supports the interrupt function. INTn is active low. Registers 18\_0, 18\_1, 18\_2, 18\_4, and 26\_6.7 are the Interrupt Enable registers. Registers 19\_0, 19\_1, 19\_2, 19\_4, and 26\_6.6 are the Interrupt Status registers. Registers 23\_0 is the Interrupt Status summary registers. Register 23\_0 lists the ports that have active interrupts. Register 23\_0 provides a quick way to isolate the interrupt so that the MAC or switch does not have to poll register 19 for all ports. Reading register 23\_0 does not de-assert the INTn pin. Note that register 23\_0 can be accessed by reading register 23\_0 using the PHY address of any of the four ports. The various pages of register 18 and 26\_6.7 are used to select the interrupt events that can activate the interrupt pin. The interrupt pin will be activated if any of the selected events on any page of register 18 or 26\_6.7 occurs. If a certain interrupt event is not enabled for the INTn pin, it will still be indicated by the corresponding Interrupt status bits if the interrupt event occurs. The unselected events will not cause the INTn pin to be activated. # 2.17 Configuring the Device The device can be configured two ways: - Hardware configuration strap options (unmanaged applications) - MDC/MDIO register writes (managed applications) All hardware configuration options can be overwritten by software except PHYADR[4:2] and PHY\_ORDER. # 2.17.1 Hardware Configuration After the deassertion of RESETn the device will be hardware configured. The device is configured through the CONFIG[3:0] pins and CLK\_SEL[1:0]. CLK\_SEL[1:0] are used to select the reference clock input option. See Section 2.18, Reference Clock, on page 95 for details. Each CONFIG[3:0] pin is used to configure 4 bits. The 4-bit value is set depending on what is connected to the CONFIG pins soon after the deassertion of hardware reset. The 4-bit mapping is shown in Table 75. #### **Table 75: Four Bit Mapping** | Pin | Bit 3, 2,1,0 | | | |-----------|--------------|--|--| | VSS | 0000 | | | | P0_LED[1] | 0001 | | | Doc. No. MV-S106839-U0 Rev. B Page 88 Document Classification: General May 5, 2017, Advance **Table 75: Four Bit Mapping (Continued)** | Pin | Bit 3, 2,1,0 | |-----------|--------------| | P0_LED[2] | 0010 | | P0_LED[3] | 0011 | | P1_LED[0] | 0100 | | P1_LED[1] | 0101 | | P1_LED[2] | 0110 | | P1_LED[3] | 0111 | | P2_LED[0] | 1000 | | P2_LED[1] | 1001 | | P2_LED[2] | 1010 | | P2_LED[3] | 1011 | | P3_LED[0] | 1100 | | P3_LED[1] | 1101 | | P3_LED[2] | 1110 | | VDDO | 1111 | | P0_LED[0] | Reserved | | P3_LED[3] | Reserved | The 4 bits for each CONFIG pin is mapped as shown in Table 76. **Table 76: Configuration Mapping** | Pin | Bit3 | Bit 2 | Bit1 | Bit 0 | |-----------|---------------------|-----------|-----------|-----------| | CONFIG[0] | PHY_ORDER | PHYAD[4] | PHYAD[3] | PHYAD[2] | | CONFIG[1] | SEL_MS | ENA_PAUSE | C_ANEG[1] | C_ANEG[0] | | CONFIG[2] | S_ANEG, Q_ANEG | ENA_XC | DIS_SLEEP | PDOWN | | CONFIG[3] | Reserved (Set to 0) | MODE[2] | MODE[1] | MODE[0] | Each bit in the configuration is defined as shown in Table 77. **Table 77: Device Configuration Definition** | Bits | Definition | Register Affected | |------------|-----------------------------------------------------------------------------------------|-------------------| | PHYAD[4:2] | PHY Address Bits 4:2 | None | | PHY_ORDER | 0 = PHYAD[1:0] is set as follows: Port 0 - 00, Port 1 - 01,<br>Port 2 - 10, Port 3 - 11 | None | | | 1 = PHYAD[1:0] is set as follows: Port 0 - 11, Port 1 - 10,<br>Port 2 - 01, Port 3 - 00 | | #### **Table 77: Device Configuration Definition (Continued)** | Bits | Definition | Register Affected | | |-------------|-----------------------------------------------------------------------------|-----------------------------------------|--| | C_ANEG[1:0] | 00 = Advertise 1000BASE-T/1000BASE-X Full-Duplex Only | 4_0.8:5 = 0000, 9_0.8 = 0, 4_1.6:5 = 01 | | | | 01 = Advertise 1000BASE-T/1000BASE-X Full and Half-Duplex Only | 4_0.8:5 = 0000, 9_0.8 = 1, 4_1.6:5 = 11 | | | | 10 = Advertise All Capabilities Except<br>1000BASE-T/1000BASE-X Half-Duplex | 4_0.8:5 = 1111, 9_0.8 = 0, 4_1.6:5 = 01 | | | | 11 = Advertise All Capabilities | 4_0.8:5 = 1111, 9_0.8 = 1, 4_1.6:5 = 11 | | | ENA_PAUSE | 0 = Do Not Advertise Pause and Asymmetric Pause | 4_0.11:10 = 00, 4_1.8:7 = 00 | | | | 1 = Advertise Pause and Asymmetric Pause | 4_0.11:10 = 11, 4_1.8:7 = 11 | | | PDOWN | 0 = Default Power Up Port | See Table 78 on page 91 | | | | 1 = Default Power Down Port | See Table 78 on page 91 | | | DIS_SLEEP | 0 = Default Energy Detect On | 16_0.9:8 = 11 | | | | 1 = Default Energy Detect Off | 16_0.9:8 = 00 | | | ENA_XC | 0 = Default Disable Auto-Crossover | 16_0.6 = 0 | | | | 1 = Default Enable Auto-Crossover | 16_0.6 = 1 | | | SEL_MS | 0 = Prefer Slave | 9_0.11:10 = 00 | | | | 1 = Prefer Master | 9_0.11:10 = 11 | | | MODE[2:0] | 000 = QSGMII (System) to Copper | 20_18.2:0 = 000 | | | | 001 = SGMII (System) to Copper | 20_18.2:0 = 001 | | | | 010 = QSGMII (System) to 1000BASE-X | 20_18.2:0 = 010 | | | | 011 = Reserved | | | | | 100 = Reserved | | | | | 101 = Reserved | | | | | 110 = Reserved | | | | | 111 = Reserved | | | | S_ANEG | 0 = SGMII/1000BASE-X Auto-Negotiations Off | 0_1.12 = 0 | | | | 1 = SGMII/1000BASE-X Auto-Negotiations On | 0_1.12 = 1 | | | Q_ANEG | 0 = SGMII Auto-Negotiations on QSGMII Off | 0_4.12 = 0 | | | | 1 = SGMII Auto-Negotiations on QSGMII On | 0_4.12 = 1 | | **PDOWN** 0 4.11 MODE[2:0] 0 0.11 0 1.11 XXX Table 78: PDOWN Register Setting as a Function of MODE[2:0] ## 2.17.2 Software Configuration - Management Interface The management interface provides access to the internal registers via the MDC and MDIO pins and is compliant with IEEE 802.3 Clause 22 and Clause 45 MDIO protocol. MDC is the management data clock input and, it can run from DC to a maximum rate of 12.5 MHz. At high MDIO fanouts the maximum rate may be decreased depending on the output loading. MDIO is the management data input/output and is a bi-directional signal that runs synchronously to MDC. The MDIO pin requires a pull-up resistor in a range from 1.5 kohm to 10 kohm that pulls the MDIO high during the idle and turnaround. PHY address is configured during the hardware reset sequence. Refer to Section 2.17.1, Hardware Configuration, on page 88 for more information on how to configure PHY addresses. All the required serial management registers are implemented as well as several optional registers. A description of the registers can be found in the Register Description. ## 2.17.2.1 Clause 22 MDC/MDIO Management Interface Typical read and write operations on the management interface are shown in Figure 28 and Figure 29. Figure 28: Typical MDC/MDIO Read Operation #### Figure 29: Typical MDC/MDIO Write Operation Table 79 is an example of a read operation. #### **Table 79: Serial Management Interface Protocol** | 32-Bit<br>Preamble | Start of<br>Frame | OpCode<br>Read =<br>10<br>Write =<br>01 | 5-Bit<br>PHY<br>Device<br>Address | 5-Bit<br>PHY<br>Register<br>Address<br>(MSB) | 2-Bit<br>Turn<br>around<br>Read =<br>z0<br>Write =<br>10 | 16-Bit<br>Data Field | Idle | |--------------------|-------------------|-----------------------------------------|-----------------------------------|----------------------------------------------|----------------------------------------------------------|----------------------|----------| | 11111111 | 01 | 10 | 01100 | 00000 | z0 | 0001001100000000 | 11111111 | #### 2.17.2.2 Extended Register Access The IEEE defines only 32 registers address space for the PHY. In order to extend the number of registers address space available a paging mechanism is used. Register 22 bits 7 to 0 are used to specify the page. There is no paging for registers 22. In this document, the short hand used to specify the registers take the form register\_page.bit:bit, register\_page.bit, register.bit:bit, or register.bit. For example: Register 16 page 2 bits 5 to 2 is specified as 16\_2.5:2. Register 16 page 2 bits 5 is specified as 16\_2.5. It takes four MDIO write commands to write the same register to the same value on all 4 ports. Register 22.15:14 can be used to selectively ignore PHYAD[4:2] and PHYAD[1:0] as shown in Table 80 so that the same register address can be written to all four ports in one MDIO write command. PHYAD[4:0] will still be decoded for read commands. Care must be taken to setup multiple port write. To enable the concurrent write access write register 22 four times in a row with bit 14 set to 1 – once to each PHYAD[4:0]. The values written on all 16 bits must be the same otherwise unpredictable behavior will occur. Once the four write commands to register 22 are issued, all subsequent writes will be concurrent to all ports including writes to register 22. Concurrent write access will continue as long as every write to register 22 sets 22.14 to 1. To disable concurrent write access simply write register 22.14 to 0. Doc. No. MV-S106839-U0 Rev. B Page 92 Document Classification: General May 5, 2017, Advance Table 80: Page Address | Register | Function | Setting | Mode | HW<br>Rst | SW<br>Rst | |----------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-----------|-----------| | 22.15 | Ignore<br>PHYAD[4:2] | 0 = Use PHYAD[4:2] to decode write commands<br>1 = Ignore PHYAD[4:2] to decode write commands | R/W | 0 | Retain | | 22.14 | Ignore<br>PHYAD[1:0] | 0 = Use PHYAD[1:0] to decode write commands<br>1 = Ignore PHYAD[1:0] to decode write commands | R/W | 0 | Retain | | 22.13:8 | Reserved | 0000000 | RO | 0 | 0 | | 22.7:0 | Page select<br>for registers<br>0 to 21, 23<br>to 28 | Page Number | R/W | 00 | Retain | #### 2.17.2.3 Clause 45 MDC/MDIO Management Interface (XMDIO) Clause 45 provides extension of Clause 22 MDC/MDIO management interface to access more device registers while retaining its logical compatibility of the frame format. Clause 22 uses frame format with "Start of Frame" code of '01' while Clause 45 uses frame format with "Start of Frame" code of '00'. The extensions for Clause 45 MDIO indirect register accesses are specified in Table 81. Table 81: Extensions for Management Frame Format for Indirect Access | Frame | 32-bit<br>Preamble | Start of Frame | Opcode | 5-bit PHY<br>Address<br>(MSB) | Device<br>Address | 2-bit<br>Turnaround | 16-bit ADRESS/DATA<br>Field | Idle | |-------------------|--------------------|----------------|--------|-------------------------------|-------------------|---------------------|-----------------------------|------| | Address | 11 | 00 | 00 | PPPPP | DDDDD | 10 | AAAAAAAAAAAAAA | Z | | Write | 11 | 00 | 01 | PPPPP | DDDDD | 10 | DDDDDDDDDDDDDD | Z | | Read | 11 | 00 | 11 | PPPPP | DDDDD | Z0 | DDDDDDDDDDDDDD | Z | | Read<br>Increment | 11 | 00 | 10 | PPPPP | DDDDD | Z0 | DDDDDDDDDDDDDDD | Z | Clause 45 MDIO implements a 16-bit address register that stores the address of the register to be accessed. For an address cycle, it contains the address of the register to be accessed on the next cycle. For read, write, post-read increment-address cycles, the field contains the data for the register. At power up and reset, the contents of the register are undefined. Write, read, and post-read-increment-address frames access the address register, though write and read frames do not modify the contents of the address register. #### 2.17.2.4 Clause 45 Access to Clause 22 Registers Clause 22 registers space can also be access through the Clause 45 MDIO protocol. All of the Clause 22 registers are mapped into Clause 45 Device Address (DEVAD) 3 vendor specific register space (0x8000 – 0x9FFF). The Clause 22 registers are mapped as the following: C45\_REGAD[15:0] = {3b'100, P22[7:0], C22\_REGAD[4:0]} Where: P22[7:0] - Clause 22 register 22 paging C22\_REGAD[4:0] - Clause 22 REGAD[4:0] C45\_REGAD[15:0] - Clause 45 REGAD[15:0] #### Table 82: Clause 45 Access to Clause 22 Registers Example | Clause 22 | ? Registers | Clause 45 Registe | Clause 45 Registers | | | | | |-----------|--------------------|-------------------|-----------------------------------------|--|--|--|--| | Page | Register Address | Device Address | Register Address | | | | | | 0x0 | 0x4 | 0x3 | 0x8004 (3b'100, 8b'0000 0000, 5b'00100) | | | | | | 0x1 | 0x11 (Register 17) | 0x3 | 0x8031 (3b'100, 8b'0000 0000, 5b'10001) | | | | | | 0x12 | 0x14 (Register 20) | 0x3 | 0x8254 (3b'100, 8b'0001 0010, 5b'10100) | | | | | ## 2.17.2.5 Preamble Suppression The device is permanently programmed for preamble suppression. A minimum of one idle bit is required between operations. Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 94Document Classification: GeneralMay 5, 2017, Advance ## 2.18 Reference Clock The device can use a 25 MHz crystal, 25 MHz oscillator, 125 MHz single-ended clock, 25/125/156.25MHz differential clock as reference clock. REF\_CLKP/N are LVDS differential inputs with an internal 100 ohm differential termination resistor and internal ac-coupling. The connection to the reference clock pins are shown in Table 83. The reference frequency used must be indicated by the CLK\_SEL[1:0] pins. **Table 83: Reference Clock Pin Connections** | Reference<br>Source | CLK_<br>SEL[1:0] | XTAL_IN | XTAL_OUT | REF_CLKP | REF_CLKN | |----------------------------|------------------|-----------------------|-----------------------|----------------------|----------------------| | 25 MHz<br>Crystal | 11 | Connect to<br>Crystal | Connect to<br>Crystal | Leave Floating | Leave Floating | | 25 MHz<br>Oscillator | 11 | Connect to<br>Driver | Leave<br>Floating | Leave Floating | Leave Floating | | 25 MHz<br>Differential | 10 | Leave<br>Floating | Leave<br>Floating | Connect to<br>Driver | Connect to<br>Driver | | 125 MHz<br>Differential | 01 | Leave<br>Floating | Leave<br>Floating | Connect to<br>Driver | Connect to<br>Driver | | 125 MHz<br>Single-ended | 01 | Leave<br>Floating | Leave<br>Floating | Connect to<br>Driver | 0.1 μf cap to ground | | 156.25 MHz<br>Differential | 00 | Leave<br>Floating | Leave<br>Floating | Connect to<br>Driver | Connect to<br>Driver | When using a 25/125/156.25 MHz diff clock, the REF\_CLKP/N inputs are used instead of XTAL\_IN/XTAL\_OUT. In order to meet the QSGMII transmit and receive jitter specifications, a 125 MHz or 156.25 MHz reference clock input is required. The 25 MHz reference clock input option should not be used for applications using the QSGMII. Doc. No. MV-S106839-U0 Rev. B Document Classification: General ## 2.19 Power Supplies The device requires three power supplies: 1.0V, 1.8V, and 3.3V. If 2.5V I/Os are required (e.g., JTAG or MDC/MDIO pins), then a fourth supply of 2.5V will be required. The VDDOM can operate at 1.2V. If VDDO is 2.5V, then I/Os are not 3.3V tolerant. For I/Os to be 3.3V tolerant, VDDO must be 3.3V. #### 2.19.1 AVDD33 AVDD33 is used as 3.3V analog supply. #### 2.19.2 AVDD18 AVDD18 is used as the 1.8V analog supply. #### 2.19.3 VDDC VDDC is used as the 1.8V XTAL\_IN/OUT supply. The XTAL\_IN/OUT pins are not 3.3V or 2.5V tolerant. Refer to the 'Oscillator Level Shifting' (MV-S301630-00) application note for details on how to convert a 2.5V/3.3V clock source to 1.8V clock. #### 2.19.4 DVDD DVDD is used for the digital logic. DVDD is the 1.0V digital supply. #### 2.19.5 VDDOL VDDOL supplies the digital I/O pins for RESETn<sup>1</sup>, LED, CONFIG, and INTn. V18\_L should be tied to VSS if the VDDOL voltage is set to 2.5V or 3.3V. V18\_L should be floating if the VDDOL voltage is set to 1.8V. #### 2.19.6 VDDOR VDDOR supplies the digital I/O pins for TDO, TDI, TMS, TCK, TRST, REF\_CLKP/N, or CLK\_SEL[1:0]. V18\_R should be tied to VSS if the VDDOR voltage is set to 2.5V or 3.3V. V18\_R should be floating if the VDDOR voltage is set to 1.8V. For the 88E1543, VDDOR is 2.5V or 3.3V. For the 88E1545, VDDOR is 2.5V or 3.3V. Doc. No. MV-S106839-U0 Rev. B Page 96 Document Classification: General May 5, 2017, Advance <sup>1.</sup> When VDDOL = 3.3V, the RESETn pin can operate at 2.5V level. See Table 177 on page 169 for details. #### 2.19.7 VDDOM VDDOM supplies the digital I/O pins for MDC, MDIO, and TEST. V12\_EN should be tied to VSS if the VDDOM voltage is set to 2.5V or 3.3V. V12\_EN should be floating if the VDDOM voltage is set to 1.2V or 1.8V For the 88E1543, VDDOM is 2.5V or 3.3V. For the 88E1545, VDDOM is 1.2V or 1.8V. # 2.19.8 Power Supply Sequencing On power-up, no special power supply sequencing is required. # 3 PHY Register Description The device supports both Clause 22 MDIO register access protocol and Clause 45 XMDIO register access protocol. The device also supports Clause 22 MDIO access to registers in Clause 45 XMDIO space using Page 0 register 13 and 14. Table 84 below defines the register types used in the register map. #### Table 84: Register Types | Type | Description | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Clear after read. | | LH | Register field with latching high function. If status is high, then the register is set to one and remains set until a read operation is performed through the management interface or a reset occurs. | | LL | Register field with latching low function. If status is low, then the register is cleared to zero and remains zero until a read operation is performed through the management interface or a reset occurs. | | Retain | The register value is retained after software reset is executed. | | RES | Reserved for future use. All reserved bits are read as zero unless otherwise noted. | | RO | Read only. | | ROS | Read only, Set high after read. | | ROC | Read only clear. After read, register field is cleared. | | R/W | This bit or these bits must be read and left unchanged when performing a write. | | RWR | Read/Write clear on read. All field bits are readable and writable. After reset, register field is cleared to 0. | | RWS | Read/Write set. All field bits are readable and writable. After reset, register field is set to a non-zero value specified in the text. | | SC | Self-Clear. Writing a one to this register causes the desired function to be immediately executed, then the register field is automatically cleared to zero when the function is complete. | | Update | Value written to the register field doesn't take effect until soft reset is executed. | | WO | Write only. Reads to this type of register field return undefined data. | For all binary equations appearing in the register map, the symbol | is equal to a binary OR operation. Doc. No. MV-S106839-U0 Rev. B Page 98 Document Classification: General May 5, 2017, Advance # 3.1 PHY MDIO Register Description The IEEE defines only 32 registers address space for the PHY. In order to extend the number of registers address space available a paging mechanism is used. Register 22 bits 7 to 0 are used to specify the page. There is no paging for register 22. In this document, the short hand used to specify the registers take the form register\_page.bit:bit, register\_page.bit, register.bit.bit, or register.bit. For example: Register 16 page 2 bits 5 to 2 is specified as 16\_2.5:2. Register 16 page 2 bits 5 is specified as 16\_2.5. Register 2 bit 3 to 0 is specified as 2.3:0. Note that in this context the setting of the page register (register 22) has no effect. Register 2 bit 3 is specified as 2.3. ## Figure 30: Device Register Map Summary - Page 0 - Page 7 | | | | | | Page A | ddress | | | | |----------------------|----|-------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | Copper Adv | SGMII | MAC Ctrl/Status | LED | QSGMII | Advanced VCT | Pakcet Gen/Chk | Cable Diagnostics | | | 0 | Copper Control<br>Register | Fiber Control<br>Register | | | QSGM II Control<br>Register | | | | | | 1 | Copper Status<br>Register | Fiber Status<br>Register | | | QSGM II Status<br>Register | | | | | | 2 | PHY Identifier 1 | PHY Identifier 1 | | | | | | | | | 3 | PHY Identifier 2 | PHY Identifier 2 | | | | | | | | | 4 | Copper Auto-<br>Negotiation<br>Advertisement<br>Register<br>Copper Link | Fiber Auto-<br>Nego tiation<br>A dvertisement<br>Register | | | QSGM II Auto-<br>Negotiation<br>Advertisement<br>Register | | | | | | 5 | Partner Ability<br>Register - Base<br>Page | Fiber Link Partner<br>A bility Register | | | QSGM II Link<br>Partner Ability<br>Register | | | | | | 6 | Copper Auto-<br>Negotiation<br>Expansion<br>Register | Fiber Auto-<br>Nego taition<br>Expansion<br>Register | | | QSGM II Auto-<br>Negotiation<br>Expansion<br>Register | | | | | | 7 | Copper Next Page<br>Transmit Register | Fiber Next Page<br>Transmit Register | | | | | | | | | 8 | Copper Link Partner Next Page Register 1000BASE-T | Fiber Link Partner<br>Next Page<br>Register | | | | | | | | | 9 | Control Register<br>1000BASE-T | | | | | | | | | | 10 | Status Register | | | | | | | | | | 12 | | | | | | | | | | | 13 | M M D access<br>control register | | | | | | | | | | 14 | M M D access<br>A ddress/Data<br>register | | | | | | | | | | 15 | Extended Status<br>Register | Extended Status<br>Register | | | | | | | | | 16 | Copper Specific<br>Control Register 1 | Fiber Specific<br>Control Register 1 | M A C Specific<br>Control Register 1 | LED[3:0] Function<br>Control Register | QSGM II Specific<br>Control Register | Advanced VCT TX<br>to M D I[0] Rx<br>Coupling | Packet<br>Generation | PHY Cable<br>Diagnostics Pair 0<br>Length | | 2.49000 | 17 | Copper Specific<br>Status Register 1 | Fiber Specific<br>Status Register | | LED[3:0] Polarity<br>Control Register | QSGM II Specific<br>Status Register | Advanced VCT TX<br>to M DI[1] Rx<br>Coupling | CRC Counters | PHY Cable<br>Diagnostics Pair 1<br>Length | | משפדםם עורפישי מפוכו | 18 | Copper Specific<br>Interrupt Enable<br>Register | Fiber Specific<br>Interrupt Enable<br>Register | MAC Specific<br>Interrupt Enable<br>Register | LED Timer<br>Control Register | QSGM II Specific<br>Interrupt Enable<br>Register | | Checker Control | PHY Cable<br>Diagnostics Pair 2<br>Length | | R | 19 | Copper Interrupt<br>Status Register | Fiber Interrupt<br>Status Register | | LED[5:4] Function<br>Control and<br>Polarity Register | QSGM II Interrupt<br>Status Register | | Copper Port<br>Packet Generator<br>IPG Control | PHY Cable<br>Diagnostics Pair 3<br>Length | | | 20 | Copper Specific<br>Control Register 2 | | | | QSGM II RX_ER<br>Byte Capture | 1000BASE-T Pair<br>Skew Register | | PHY Cable<br>Diagnostics<br>Results | | | 21 | Copper Specific<br>Receive Error<br>Counter | Fiber Specific<br>Receive Error<br>Counter | MAC Specific<br>Control Register 2 | | QSGM II Specific<br>Receive Error<br>Counter | 1000BASE-T Pair<br>Swap and Polarity | | PHY Cable<br>Diagnostics<br>Control | | | 22 | | | | Page A | ddress | | | | | | 23 | Global Interrupt<br>Status | PRBS Control | | | PRBS Control | Advance VCT<br>Control | Late Collision<br>Counters 1& 2 | | | | 24 | | PRBS Error<br>Counter LSB | | | PRBS Error<br>Counter LSB | A dvanced VCT<br>Sample Point<br>Distance | Late Collision<br>Counters 3 & 4 | | | | 25 | | PRBS Error<br>Counter M SB | | | PRBS Error<br>Counter M SB | A dvanced VCT<br>Cross Pair<br>Positive<br>Threshold | Late Collision<br>Window Adjust | Advanced VCT<br>Cross Pair<br>Negative<br>Threshold | | | 26 | | Fiber Specific<br>Control Register 2 | | | QSGM II Global<br>Control Register 1 | Advanced VCT<br>Same Pair<br>Impedance<br>Positive<br>Threshold 0 and 1 | M isc Test | Advanced VCT<br>Same Pair<br>Impedance<br>Negative<br>Threshold 0 and 1 | | | 27 | | | | | QSGM II Global<br>Control Register 2 | Advanced VCT<br>Same Pair<br>Impedance<br>Positive<br>Threshold 2 and 3 | | Advanced VCT<br>Same Pair<br>Impedance<br>Negative<br>Threshold 2 and 3 | | | 28 | | | | | | A dvanced VCT Same Pair Impedance Positive Threshold 4 and Transmit Pulse Control | | Advanced VCT<br>Same Pair<br>Impedance<br>Negative<br>Threshold 4 | | | 29 | | | | | | | | | | | 30 | | | | | | | | | | | 31 | | | | | | | | | Figure 31: Device Register Map Summary - Page 8 - Page 255 | S | | Page Address | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|---|-------|----|----|------|--------|---|----|---------------------------------|----|----|-----------|---------------------------------------| | | | 8 | 9 | 10,11 | 12 | 13 | | | | 17 | 18 | 19 | 20 | 21 to 254 | 255 | | Register Factor | | | | | | | | | | | | | | | | | | 0 | | | | | | | | | | EEE Control<br>Register 1 | | | | Factory Test<br>Modes | | Register 3 | 1 | | | | | | | | | | EEE Control<br>Register 2 | | | | Factory Test<br>Modes | | ### A | 2 | | | | | | | | | | EEE Control<br>Register 3 | | | | Factory Test<br>Modes | | No. | 3 | | | | | | | | | | | | | | Factory Test<br>Modes | | No. | 4 | | | | | | | | | | | | | | Factory Test<br>Modes | | Page | 5 | | | | | | | | | | | | | | Factory Test<br>Modes | | Page | 6 | | | | | | | | | | | | | | Factory Test<br>Modes | | 9 | 7 | | | | | | | | | | | | | | Factory Test<br>Modes | | 10 | 8 | | | | | | | | | | | | | | Factory Test<br>Modes | | 10 | 9 | | | | | | | | | | | | | | Factory Test<br>Modes | | 10 10 10 10 10 10 10 10 | 10 | | | | | | | | | | | | | | Factory Test<br>Modes | | 13 | 11 | | | | | | | | | | | | | | Factory Test<br>Modes | | 13 | 12 | 2 | | | | | | | | | | | | | Factory Test<br>Modes | | 14 | 13 | 3 | | | | | | | | | | | | | Factory Test<br>Modes | | 18 | | 1 | | | | | | | | | | | | | Factory Test<br>Modes | | 18 | 15<br>15 | 5 | | | | | | | | | | | | | Factory Test<br>Modes | | 18 | 16<br>A | 5 | | | | | | | | | Packet<br>Generation | | | | Factory Test<br>Modes | | 18 | .si<br>Bi<br>17 | 7 | | | | | | | | | CRC Counters | | | | Factory Test<br>Modes | | 19 | 18 | 3 | | | | | | | | | | | | | Factory Test<br>Modes | | Register 1 | 19 | 9 | | | | | | | | | Packet Generator<br>IPG Control | | | | Factory Test<br>Modes | | Page Address Page Address Pactor Mc | 20 | | | | | | | | | | | | | | Factory Test<br>Modes<br>Factory Test | | 23 Factor Mc 24 Link D is connect Count Factor Mc 25 RX_ER byte capture Factor Mc 27 Factor Mc 28 Factor Mc 29 Factor Mc 30 Factor Mc | 21 | 1 | | | | | | | | | | | | | Modes | | 24 | 22 | 2 | | | | | Page | Addres | s | | | | | | | | 26 Link Disconnect Count Factor Med 27 RX_ER byte capture Factor Med 28 Factor Med 29 20 Factor Med 20 Factor Med 20 Factor Med 20 Factor Med 21 Factor Med 22 Factor Med 23 Factor Med 24 Factor Med 25 Factor Med 26 Factor Med 27 Factor Med 28 Factor Med 29 Factor Med 20 21 Factor Med 22 Factor Med 23 Factor Med 24 Factor Med 25 Factor Med 26 Factor Med 27 Factor Med 28 Factor Med 28 Factor Med 29 Factor Med 20 21 Factor Med 22 Factor Med 23 Factor Med 24 Factor Med 25 Factor Med 26 Factor Med 27 Factor Med 28 Factor Med 28 Factor Med 29 Factor Med 20 | 23 | 3 | | | | | | | | | | | | | Factory Test<br>Modes | | Count | 24 | 1 | | | | | | | | | | | | | Factory Test<br>Modes | | 26 RX_ER byte capture Factor Mc 27 Factor Mc 28 Factor Mc 29 Factor Mc 30 Factor Mc | 25 | 5 | | | | | | | | | | | | | Factory Test<br>Modes | | 27 Factor Mc 28 Factor Mc 29 20 Factor Mc 20 Factor Mc 20 Factor Mc 21 Factor Mc 22 Factor Mc 23 Factor Mc 24 Factor Mc 25 Factor Mc 26 Factor Mc 27 Factor Mc 28 Factor Mc 29 Factor Mc 29 Factor Mc 29 Factor Mc 20 Fa | 26 | 5 | | | | | | | | | RX_ER byte capture | | | | Factory Test<br>Modes | | 28 Factor Mc 29 Factor Mc 30 Factor Mc | 27 | 7 | | | | | | | | | | | | | Factory Test<br>Modes | | 30 Factor | 28 | 3 | | | | | | | | | | | | | Factory Test<br>Modes | | 1400 | | | | | | | | | | | | | | | | | 31 Mg | | | | | | | | | | | | | | | Factory Test<br>Modes | ## Table 85: Register Map | Register Name | Register Address | Table and Page | |----------------------------------------------------------------------------------------------|-----------------------|-------------------| | Copper Control Register | Page 0, Register 0 | Table 86, p. 104 | | Copper Status Register | Page 0, Register 1 | Table 87, p. 106 | | PHY Identifier 1 | Page 0, Register 2 | Table 88, p. 107 | | PHY Identifier 2 | Page 0, Register 3 | Table 89, p. 107 | | Copper Auto-Negotiation Advertisement Register | Page 0, Register 4 | Table 90, p. 108 | | Copper Link Partner Ability Register - Base Page | Page 0, Register 5 | Table 91, p. 110 | | Copper Auto-Negotiation Expansion Register | Page 0, Register 6 | Table 92, p. 111 | | Copper Next Page Transmit Register | Page 0, Register 7 | Table 93, p. 112 | | Copper Link Partner Next Page Register | Page 0, Register 8 | Table 94, p. 113 | | 1000BASE-T Control Register | Page 0, Register 9 | Table 95, p. 113 | | 1000BASE-T Status Register | Page 0, Register 10 | Table 96, p. 114 | | MMD Access Control Register | Page 0, Register 13 | Table 97, p. 115 | | MMD Access Address/Data Register | Page 0, Register 14 | Table 98, p. 115 | | Extended Status Register | Page 0, Register 15 | Table 99, p. 116 | | Copper Specific Control Register 1 | Page 0, Register 16 | Table 100, p. 116 | | Copper Specific Status Register 1 | Page 0, Register 17 | Table 101, p. 117 | | Copper Specific Interrupt Enable Register | Page 0, Register 18 | Table 102, p. 118 | | Copper Interrupt Status Register | Page 0, Register 19 | Table 103, p. 120 | | Copper Specific Control Register 2 | Page 0, Register 20 | Table 104, p. 121 | | Copper Specific Receive Error Counter Register | Page 0, Register 21 | Table 105, p. 121 | | Page Address | Page Any, Register 22 | Table 106, p. 121 | | Global Interrupt Status | Page 0, Register 23 | Table 107, p. 122 | | Fiber Control Register | Page 1, Register 0 | Table 108, p. 122 | | Fiber Status Register | Page 1, Register 1 | Table 109, p. 124 | | PHY Identifier | Page 1, Register 2 | Table 110, p. 125 | | PHY Identifier | Page 1, Register 3 | Table 111, p. 125 | | Fiber Auto-Negotiation Advertisement Register - 1000BASE-X Mode (Register 16_1.1:0 = 01) | Page 1, Register 4 | Table 112, p. 126 | | Fiber Auto-Negotiation Advertisement Register - SGMII (System mode) (Register 16_1.1:0 = 10) | Page 1, Register 4 | Table 113, p. 127 | | Fiber Auto-Negotiation Advertisement Register - SGMII (Media mode) (Register 16_1.1:0 = 11) | Page 1, Register 4 | Table 114, p. 128 | | Fiber Link Partner Ability Register - 1000BASE-X Mode (Register 16_1.1:0 = 01) | Page 1, Register 5 | Table 115, p. 128 | | Fiber Link Partner Ability Register - SGMII (System mode) (Register 16_1.1:0 = 10) | Page 1, Register 5 | Table 116, p. 129 | | Fiber Link Partner Ability Register - SGMII (Media mode) (Register 16_1.1:0 = 11) | Page 1, Register 5 | Table 117, p. 129 | | Fiber Auto-Negotiation Expansion Register | Page 1, Register 6 | Table 118, p. 130 | | Fiber Next Page Transmit Register | Page 1, Register 7 | Table 119, p. 131 | | Fiber Link Partner Next Page Register | Page 1, Register 8 | Table 120, p. 132 | Table 85: Register Map (Continued) | Register Name | Register Address | Table and Page | |--------------------------------------------------------------------------------------------|---------------------|-------------------| | Extended Status Register | Page 1, Register 15 | Table 121, p. 132 | | Fiber Specific Control Register 1 | Page 1, Register 16 | Table 122, p. 132 | | Fiber Specific Status Register | Page 1, Register 17 | Table 123, p. 133 | | Fiber Interrupt Enable Register | Page 1, Register 18 | Table 124, p. 134 | | Fiber Interrupt Status Register | Page 1, Register 19 | Table 125, p. 135 | | Fiber Receive Error Counter Register | Page 1, Register 21 | Table 126, p. 136 | | PRBS Control | Page 1, Register 23 | Table 127, p. 136 | | PRBS Error Counter LSB | Page 1, Register 24 | Table 128, p. 137 | | PRBS Error Counter MSB | Page 1, Register 25 | Table 129, p. 137 | | Fiber Specific Control Register 2 | Page 1, Register 26 | Table 130, p. 137 | | MAC Specific Control Register 1 | Page 3, Register 16 | Table 131, p. 138 | | MAC Specific Control Register 2 | Page 2, Register 21 | Table 132, p. 138 | | LED[3:0] Function Control Register | Page 3, Register 16 | Table 133, p. 139 | | LED[3:0] Polarity Control Register | Page 3, Register 17 | Table 134, p. 140 | | LED Timer Control Register | Page 3, Register 18 | Table 135, p. 141 | | LED[5:4] Function Control and Polarity Register | Page 3, Register 19 | Table 136, p. 142 | | QSGMII Control Register | Page 4, Register 0 | Table 137, p. 143 | | QSGMII Status Register | Page 4, Register 1 | Table 138, p. 144 | | QSGMII Auto-Negotiation Advertisement Register - SGMII (System mode) (Register 16_4.0 = 0) | Page 4, Register 4 | Table 139, p. 145 | | QSGMII Link Partner Ability Register - SGMII (System mode) Mode (Register 16_4.0 = 0) | Page 4, Register 5 | Table 140, p. 145 | | QSGMII Link Partner Ability Register - SGMII (Media mode) Mode (Register 16_4.0 = 1) | Page 4, Register 5 | Table 141, p. 146 | | QSGMII Auto-Negotiation Expansion Register | Page 4, Register 6 | Table 142, p. 147 | | QSGMII Specific Control Register 1 | Page 4, Register 16 | Table 143, p. 147 | | QSGMII Specific Status Register | Page 4, Register 17 | Table 144, p. 148 | | QSGMII Interrupt Enable Register | Page 4, Register 18 | Table 145, p. 149 | | QSGMII Interrupt Status Register | Page 4, Register 19 | Table 146, p. 150 | | QSGMII Receive Error Counter Register | Page 4, Register 21 | Table 147, p. 150 | | PRBS Control | Page 4, Register 23 | Table 148, p. 150 | | PRBS Error Counter LSB | Page 4, Register 24 | Table 149, p. 151 | | PRBS Error Counter MSB | Page 4, Register 25 | Table 150, p. 151 | | QSGMII Global Control Register 1 | Page 4, Register 26 | Table 151, p. 151 | | QSGMII Global Control Register 2 | Page 4, Register 27 | Table 152, p. 152 | | 1000BASE-T Pair Skew Register | Page 5, Register 20 | Table 153, p. 153 | | 1000BASE-T Pair Swap and Polarity | Page 5, Register 21 | Table 154, p. 153 | | Copper Port Packet Generation | Page 6, Register 16 | Table 155, p. 153 | | Copper Port CRC Counters | Page 6, Register 17 | Table 156, p. 154 | | Checker Control | Page 6, Register 18 | Table 157, p. 155 | | Copper Port Packet Generator IPG Control | Page 6, Register 19 | Table 158, p. 155 | ## Table 85: Register Map (Continued) | Register Name | Register Address | Table and Page | |------------------------------|----------------------|-------------------| | Misc Test | Page 6, Register 26 | Table 159, p. 155 | | Packet Generation | Page 18, Register 16 | Table 160, p. 156 | | CRC Counters | Page 18, Register 17 | Table 161, p. 156 | | Checker Control | Page 18, Register 18 | Table 162, p. 157 | | Packet Generator IPG Control | Page 18, Register 19 | Table 163, p. 157 | | General Control Register 1 | Page 18, Register 20 | Table 164, p. 158 | # Table 86: Copper Control Register Page 0, Register 0 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------|---------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Copper Reset | R/W, SC | 0x0 | SC | Copper Software Reset. Affects pages 0, 2, 3, 5, and 7. Writing a 1 to this bit causes the PHY state machines to be reset. When the reset operation is done, this bit is cleared to 0 automatically. The reset occurs immediately. 1 = PHY reset 0 = Normal operation | | 14 | Loopback | R/W | 0x0 | 0x0 | When loopback is activated, the transmitter data presented on TXD is looped back to RXD internally. Link is broken when loopback is enabled. Loopback speed is determined by Registers 21_2.2:0. 1 = Enable Loopback 0 = Disable Loopback | | 13 | Speed Select<br>(LSB) | R/W | 0x0 | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Bit 6, 13 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | Table 86: Copper Control Register (Continued) Page 0, Register 0 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------------------|---------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | Auto-Negotiation<br>Enable | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation. A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation If Register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0.13 and 0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0.8 is set to 0. Registers 4.8:5 and 9.9:8 are ignored. Auto-Negotiation is mandatoryperIEEE for proper operation in 1000BASE-T. 1 = Enable Auto-Negotiation Process 0 = Disable Auto-Negotiation Process | | 11 | Power Down | R/W | See Descr | Retain | Power down is controlled via register 0_0.11 and 16_0.2. Both bits must be set to 0 before the PHY will transition from power down to normal operation. When the port is switched from power down to normal operation, software reset and restart Auto-Negotiation are performed even when bits Reset (0_0.15) and Restart Auto-Negotiation (0_0.9) are not set by the user. Upon hardware reset this bit takes on the value of PDOWN and (MODE[2:0] = 00x or 11x) 1 = Power down 0 = Normal operation | | 10 | Isolate | RO | 0x0 | 0x0 | This bit has no effect. | | 9 | Restart Copper<br>Auto-Negotiation | R/W, SC | 0x0 | SC | Auto-Negotiation automatically restarts after hardware or software reset regardless of whether or not the restart bit (0_0.9) is set. 1 = Restart Auto-Negotiation Process 0 = Normal operation | | 8 | Copper Duplex<br>Mode | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation 1 = Full-duplex 0 = Half-duplex | | 7 | Collision Test | RO | 0x0 | 0x0 | This bit has no effect. | # Table 86: Copper Control Register (Continued) Page 0, Register 0 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------|------|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Speed Selection<br>(MSB) | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation bit 6, 13 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 5:0 | Reserved | RO | Always<br>000000 | Always<br>000000 | Reserved | # Table 87: Copper Status Register Page 0, Register 1 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------------------------------------|------|----------|----------|------------------------------------------------------------------------------------| | 15 | 100BASE-T4 | RO | Always 0 | Always 0 | 100BASE-T4. This protocol is not available. 0 = PHY not able to perform 100BASE-T4 | | 14 | 100BASE-X<br>Full-Duplex | RO | Always 1 | Always 1 | 1 = PHY able to perform full-duplex 100BASE-X | | 13 | 100BASE-X<br>Half-Duplex | RO | Always 1 | Always 1 | 1 = PHY able to perform half-duplex 100BASE-X | | 12 | 10 Mbps<br>Full-Duplex | RO | Always 1 | Always 1 | 1 = PHY able to perform full-duplex 10BASE-T | | 11 | 10 Mbps<br>Half-Duplex | RO | Always 1 | Always 1 | 1 = PHY able to perform half-duplex 10BASE-T | | 10 | 100BASE-T2<br>Full-Duplex | RO | Always 0 | Always 0 | This protocol is not available. 0 = PHY not able to perform full-duplex | | 9 | 100BASE-T2<br>Half-Duplex | RO | Always 0 | Always 0 | This protocol is not available. 0 = PHY not able to perform half-duplex | | 8 | Extended Status | RO | Always 1 | Always 1 | 1 = Extended status information in Register 15 | | 7 | Reserved | RO | Always 0 | Always 0 | Reserved | | 6 | MF Preamble<br>Suppression | RO | Always 1 | Always 1 | 1 = PHY accepts management frames with preamble suppressed | | 5 | Copper<br>Auto-Negotiation<br>Complete | RO | 0x0 | 0x0 | 1 = Auto-Negotiation process complete<br>0 = Auto-Negotiation process not complete | Table 87: Copper Status Register (Continued) Page 0, Register 1 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------|-------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Copper Remote Fault | RO,LH | 0x0 | 0x0 | 1 = Remote fault condition detected<br>0 = Remote fault condition not detected | | 3 | Auto-Negotiation<br>Ability | RO | Always 1 | Always 1 | 1 = PHY able to perform Auto-Negotiation | | 2 | Copper Link<br>Status | RO,LL | 0x0 | 0x0 | This register bit indicates when link was lost since the last read. For the current link status, either read this register back-to-back or read Register 17_0.10 Link Real Time. 1 = Link is up 0 = Link is down | | 1 | Jabber Detect | RO,LH | 0x0 | 0x0 | 1 = Jabber condition detected<br>0 = Jabber condition not detected | | 0 | Extended<br>Capability | RO | Always 1 | Always 1 | 1 = Extended register capabilities | # Table 88: PHY Identifier 1 Page 0, Register 2 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------------|------|--------|--------|------------------------------------------------------------| | 15:0 | Organizationally<br>Unique<br>Identifier Bit 3:18 | RO | 0x0141 | 0x0141 | Marvell® OUI is 0x005043 0000 0000 0101 0000 0100 0011 ^ | #### Table 89: PHY Identifier 2 Page 0, Register 3 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|-----------------|------|------------------|------------------|----------------------------------------------------------------------| | 15:10 | OUI LSb | RO | Always<br>000011 | Always<br>000011 | Organizationally Unique Identifier bits 19:24 00 0011 ^^ bit 19bit24 | | 9:4 | Model<br>Number | RO | Always<br>101010 | Always<br>101010 | Model Number<br>101010 | | 3:0 | Revision Number | RO | See Descr | See<br>Descr | Rev Number<br>See relevant product Release Notes for details. | Table 90: Copper Auto-Negotiation Advertisement Register Page 0, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------|------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0x0 | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. If 1000BASE-T is advertised then the required next pages are automatically transmitted. Register 4.15 should be set to 0 if no additional next pages are needed. 1 = Advertise 0 = Not advertised | | 14 | Ack | RO | Always 0 | Always 0 | Must be 0. | | 13 | Remote Fault | R/W | 0x0 | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. 1 = Set Remote Fault bit 0 = Do not set Remote Fault bit | | 12 | Reserved | R/W | 0x0 | Update | Reserved | | 11 | Asymmetric<br>Pause | R/W | See Descr. | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. Upon hardware reset this bit takes on the value of ENA_PAUSE. 1 = Asymmetric Pause 0 = No asymmetric Pause | | 10 | Pause | R/W | See Descr. | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. Upon hardware reset this bit takes on the value of ENA_PAUSE. 1 = MAC PAUSE implemented 0 = MAC PAUSE not implemented | | 9 | 100BASE-T4 | R/W | 0x0 | Retain | 0 = Not capable of 100BASE-T4 | Table 90: Copper Auto-Negotiation Advertisement Register (Continued) Page 0, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------|------|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | 100BASE-TX<br>Full-Duplex | R/W | See Descr. | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. If register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit takes on the value of C_ANEG[1]. 1 = Advertise 0 = Not advertised | | 7 | 100BASE-TX<br>Half-Duplex | R/W | See Descr. | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. If register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0.13 and 0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0.8 set to 0. Registers 4.8:5 and 9.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit takes on the value of C_ANEG[1]. 1 = Advertise 0 = Not advertised | #### Table 90: Copper Auto-Negotiation Advertisement Register (Continued) Page 0, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------|------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 10BASE-TX<br>Full-Duplex | R/W | See Descr. | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. If register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit takes on the value of C_ANEG[1]. 1 = Advertise 0 = Not advertised | | 5 | 10BASE-TX<br>Half-Duplex | R/W | See Descr. | Update | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. If register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit takes on the value of C_ANEG[1]. 1 = Advertise 0 = Not advertised | | 4:0 | Selector Field | R/W | 0x01 | Retain | Selector Field mode<br>00001 = 802.3 | #### Table 91: Copper Link Partner Ability Register - Base Page Page 0, Register 5 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------|------|--------|--------|-------------------------------------------------------------------------------------------------------------| | 15 | Next Page | RO | 0x0 | 0x0 | Received Code Word Bit 15 1 = Link partner capable of next page 0 = Link partner not capable of next page | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 110Document Classification: GeneralMay 5, 2017, Advance Table 91: Copper Link Partner Ability Register - Base Page (Continued) Page 0, Register 5 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------| | 14 | Acknowledge | RO | 0x0 | 0x0 | Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner does not have Next Page ability | | 13 | Remote Fault | RO | 0x0 | 0x0 | Remote Fault Received Code Word Bit 13 1 = Link partner detected remote fault 0 = Link partner has not detected remote fault | | 12 | Technology Ability<br>Field | RO | 0x0 | 0x0 | Received Code Word Bit 12 | | 11 | Asymmetric<br>Pause | RO | 0x0 | 0x0 | Received Code Word Bit 11 1 = Link partner requests asymmetric pause 0 = Link partner does not request asymmetric pause | | 10 | Pause Capable | RO | 0x0 | 0x0 | Received Code Word Bit 10 1 = Link partner is capable of pause operation 0 = Link partner is not capable of pause operation | | 9 | 100BASE-T4<br>Capability | RO | 0x0 | 0x0 | Received Code Word Bit 9 1 = Link partner is 100BASE-T4 capable 0 = Link partner is not 100BASE-T4 capable | | 8 | 100BASE-TX<br>Full-Duplex<br>Capability | RO | 0x0 | 0x0 | Received Code Word Bit 8 1 = Link partner is 100BASE-TX full-duplex capable 0 = Link partner is not 100BASE-TX full-duplex capable | | 7 | 100BASE-TX<br>Half-Duplex<br>Capability | RO | 0x0 | 0x0 | Received Code Word Bit 7 1 = Link partner is 100BASE-TX half-duplex capable 0 = Link partner is not 100BASE-TX half-duplex capable | | 6 | 10BASE-T<br>Full-Duplex<br>Capability | RO | 0x0 | 0x0 | Received Code Word Bit 6 1 = Link partner is 10BASE-T full-duplex capable 0 = Link partner is not 10BASE-T full-duplex capable | | 5 | 10BASE-T<br>Half-Duplex<br>Capability | RO | 0x0 | 0x0 | Received Code Word Bit 5 1 = Link partner is 10BASE-T half-duplex capable 0 = Link partner is not 10BASE-T half-duplex capable | | 4:0 | Selector Field | RO | 0x00 | 0x00 | Selector Field<br>Received Code Word Bit 4:0 | Table 92: Copper Auto-Negotiation Expansion Register Page 0, Register 6 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------|------|--------|--------|-------------| | 15:5 | Reserved | RO | 0x000 | 0x000 | Reserved. | Doc. No. MV-S106839-U0 Rev. B Document Classification: General #### Table 92: Copper Auto-Negotiation Expansion Register (Continued) Page 0, Register 6 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------|--------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Parallel Detection<br>Fault | RO,LH | 0x0 | 0x0 | Register 6_0.4 is not valid until the Auto-Negotiation complete bit (Reg 1_0.5) indicates completed. 1 = A fault has been detected via the Parallel Detection function 0 = A fault has not been detected via the Parallel Detection | | | | | | | function | | 3 | Link Partner Next page Able | RO | 0x0 | 0x0 | Register 6_0.3 is not valid until the Auto-Negotiation complete bit (Reg 1_0.5) indicates completed. | | | page / late | | | | 1 = Link Partner is Next Page able<br>0 = Link Partner is not Next Page able | | 2 | Local Next Page<br>Able | RO | 0x1 | 0x1 | Register 6_0.2 is not valid until the Auto-Negotiation complete bit (Reg 1_0.5) indicates completed. | | | | | | | 1 = Local Device is Next Page able<br>0 = Local Device is not Next Page able | | 1 | Page Received | RO, LH | 0x0 | 0x0 | Register 6_0.1 is not valid until the Auto-Negotiation complete bit (Reg 1_0.5) indicates completed. | | | | | | | 1 = A New Page has been received<br>0 = A New Page has not been received | | 0 | Link Partner Auto-Negotiation | RO | 0x0 | 0x0 | Register 6_0.0 is not valid until the Auto-Negotiation complete bit (Reg 1_0.5) indicates completed. | | | Able | | | | <ul><li>1 = Link Partner is Auto-Negotiation able</li><li>0 = Link Partner is not Auto-Negotiation able</li></ul> | ### Table 93: Copper Next Page Transmit Register Page 0, Register 7 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0x0 | 0x0 | A write to register 7_0 implicitly sets a variable in the Auto-Negotiation state machine indicating that the next page has been loaded. Link fail will clear Reg 7_0. Transmit Code Word Bit 15 | | 14 | Reserved | RO | 0x0 | 0x0 | Reserved | | 13 | Message Page<br>Mode | R/W | 0x1 | 0x1 | Transmit Code Word Bit 13 | | 12 | Acknowledge2 | R/W | 0x0 | 0x0 | Transmit Code Word Bit 12 | | 11 | Toggle | RO | 0x0 | 0x0 | Transmit Code Word Bit 11 | | 10:0 | Message/<br>Unformatted Field | R/W | 0x001 | 0x001 | Transmit Code Word Bit 10:0 | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 112Document Classification: GeneralMay 5, 2017, Advance Table 94: Copper Link Partner Next Page Register Page 0, Register 8 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------|------|--------|--------|-----------------------------| | 15 | Next Page | RO | 0x0 | 0x0 | Received Code Word Bit 15 | | 14 | Acknowledge | RO | 0x0 | 0x0 | Received Code Word Bit 14 | | 13 | Message Page | RO | 0x0 | 0x0 | Received Code Word Bit 13 | | 12 | Acknowledge2 | RO | 0x0 | 0x0 | Received Code Word Bit 12 | | 11 | Toggle | RO | 0x0 | 0x0 | Received Code Word Bit 11 | | 10:0 | Message/<br>Unformatted Field | RO | 0x000 | 0x000 | Received Code Word Bit 10:0 | Table 95: 1000BASE-T Control Register Page 0, Register 9 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|---------------------------------------------------|------|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | Test Mode | R/W | 0x0 | Retain | TX_CLK comes from the RX_CLK pin for jitter testing in test modes 2 and 3. After exiting the test mode, hardware reset or software reset (Register 0_0.15) should be issued to ensure normal operation. A restart of Auto-Negotiation will clear these bits. 000 = Normal Mode 001 = Test Mode 1 - Transmit Waveform Test 010 = Test Mode 2 - Transmit Jitter Test (MASTER mode) 011 = Test Mode 3 - Transmit Jitter Test (SLAVE mode) 100 = Test Mode 4 - Transmit Distortion Test | | 12 | MASTER/SLAVE<br>Manual<br>Configuration<br>Enable | R/W | 0x0 | Update | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. 1 = Manual MASTER/SLAVE configuration 0 = Automatic MASTER/SLAVE configuration | | 11 | MASTER/SLAVE<br>Configuration<br>Value | R/W | See Descr. | Update | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. Upon hardware reset this bit takes on the value of SEL_MS. 1 = Manual configure as MASTER 0 = Manual configure as SLAVE | #### Table 95: 1000BASE-T Control Register (Continued) Page 0, Register 9 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------|------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | Port Type | R/W | See Descr. | Update | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. Register 9_0.10 is ignored if Register 9_0.12 is equal to 1. Upon hardware reset this bit takes on the value of SEL_MS. 1 = Prefer multi-port device (MASTER) 0 = Prefer single port device (SLAVE) | | 9 | 1000BASE-T<br>Full-Duplex | R/W | 0x1 | Update | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Link goes down 1 = Advertise 0 = Not advertised | | 8 | 1000BASE-T<br>Half-Duplex | R/W | See Descr. | Update | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0_0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0_0.11, 16_0.2) transitions from power down to normal operation Copper link goes down. Upon hardware reset this bit takes on the value of C_ANEG[0]. 1 = Advertise 0 = Not advertised | | 7:0 | Reserved | R/W | 0x00 | Retain | Reserved | #### Table 96: 1000BASE-T Status Register Page 0, Register 10 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------|-------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------| | 15 | MASTER/SLAVE<br>Configuration<br>Fault | RO,LH | 0x0 | 0x0 | This register bit will clear on read. 1 = MASTER/SLAVE configuration fault detected 0 = No MASTER/SLAVE configuration fault detected | | 14 | MASTER/SLAVE<br>Configuration<br>Resolution | RO | 0x0 | 0x0 | 1 = Local PHY configuration resolved to MASTER<br>0 = Local PHY configuration resolved to SLAVE | | 13 | Local Receiver<br>Status | RO | 0x0 | 0x0 | 1 = Local Receiver OK<br>0 = Local Receiver is Not OK | Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 114 Document Classification: General May 5, 2017, Advance Table 96: 1000BASE-T Status Register (Continued) Page 0, Register 10 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------------------|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | Remote Receiver<br>Status | RO | 0x0 | 0x0 | 1 = Remote Receiver OK<br>0 = Remote Receiver Not OK | | 11 | Link Partner<br>1000BASE-T<br>Full-Duplex<br>Capability | RO | 0x0 | 0x0 | 1 = Link Partner is capable of 1000BASE-T full-duplex<br>0 = Link Partner is not capable of 1000BASE-T full-duplex | | 10 | Link Partner<br>1000BASE-T<br>Half-Duplex<br>Capability | RO | 0x0 | 0x0 | 1 = Link Partner is capable of 1000BASE-T half-duplex<br>0 = Link Partner is not capable of 1000BASE-T half-duplex | | 9:8 | Reserved | RO | 0x0 | 0x0 | Reserved | | 7:0 | Idle Error Count | RO, SC | 0x00 | 0x00 | MSB of Idle Error Counter These register bits report the idle error count since the last time this register was read. The counter pegs at 11111111 and will not roll over. | #### Table 97: MMD Access Control Register Page 0, Register 13 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|----------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Function | R/W | 0x0 | 0x0 | 15:14 11= Data, post increment on writes only 10= Data, post increment on reads and writes 01= Data, no post increment 00= Address | | 13:5 | Reserved | RO | 0x000 | 0x000 | Reserved | | 4:0 | DEVAD | RO | 0x00 | 0x00 | Device address | #### Table 98: MMD Access Address/Data Register Page 0, Register 14 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Address Data | R/W | 0x0000 | 0x0000 | If 13.15:14 = 00, MMD DEVAD's address register. Otherwise, MMD DEVADís data register as indicated by the contents of its address register | #### Table 99: Extended Status Register Page 0, Register 15 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------|------|----------|----------|----------------------------------------| | 15 | 1000BASE-X<br>Full-Duplex | RO | Always 0 | Always 0 | 0 = not 1000BASE-X full-duplex capable | | 14 | 1000BASE-X<br>Half-Duplex | RO | Always 0 | Always 0 | 0 = not 1000BASE-X half-duplex capable | | 13 | 1000BASE-T<br>Full-Duplex | RO | Always 1 | Always 1 | 1 =1000BASE-T full-duplex capable | | 12 | 1000BASE-T<br>Half-Duplex | RO | Always 1 | Always 1 | 1 =1000BASE-T half-duplex capable | | 11:0 | Reserved | RO | 0x000 | 0x000 | Reserved | ### Table 100: Copper Specific Control Register 1 Page 0, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|-----------------------|------|------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | Reserved | | | | Reserved. | | 9:8 | Energy Detect | R/W | See Descr. | Update | Upon hardware reset both bits takes on the inverted value of DIS_SLEEP. 0x = Off 10 = Sense only on Receive (Energy Detect) 11 = Sense and periodically transmit NLP (Energy Detect+TM) | | 7 | Reserved | | | | Reserved. | | 6:5 | MDI Crossover<br>Mode | R/W | See Descr. | Update | Changes to these bits are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. Upon hardware reset bits defaults as follows: ENA_XC Bits 6:5 0 01 1 11 11 = Enable automatic crossover for all modes 10 = Reserved 01 = Manual MDIX configuration 00 = Manual MDI configuration | | 4 | Reserved | R/W | 0x0 | Retain | Reserved | | 3 | Reserved | | | | Reserved. | Table 100: Copper Specific Control Register 1 (Continued) Page 0, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------------|------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Power Down | R/W | 0x0 | Retain | Power down is controlled via register 0_0.11 and 16_0.2. Both bits must be set to 0 before the PHY will transition from power down to normal operation. When the port is switched from power down to normal operation, software reset and restart Auto-Negotiation are performed even when bits Reset (0_0.15) and Restart Auto-Negotiation (0_0.9) are not set by the user. 1 = Power down 0 = Normal operation | | 1 | Polarity Reversal<br>Disable | R/W | 0x0 | Retain | If polarity is disabled, then the polarity is forced to be normal in 10BASE-T. 1 = Polarity Reversal Disabled 0 = Polarity Reversal Enabled The detected polarity status is shown in Register 17_0.1, or in 1000BASE-T mode, 21_5.3:0. | | 0 | Disable Jabber | R/W | 0x0 | Retain | Jabber has effect only in 10BASE-T half-duplex mode. 1 = Disable jabber function 0 = Enable jabber function | Table 101: Copper Specific Status Register 1 Page 0, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|------------------------------|--------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Speed | RO | 0x2 | Retain | These status bits are valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 13 | Duplex | RO | 0x0 | Retain | This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Full-duplex 0 = Half-duplex | | 12 | Page Received | RO, LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | 11 | Speed and<br>Duplex Resolved | RO | 0x0 | 0x0 | When Auto-Negotiation is not enabled 17_0.11 = 1. 1 = Resolved 0 = Not resolved | | 10 | Copper Link (real time) | RO | 0x0 | 0x0 | 1 = Link up<br>0 = Link down | #### Table 101: Copper Specific Status Register 1 (Continued) Page 0, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------------|------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | Transmit Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Transmit pause enabled 0 = Transmit pause disable | | 8 | Receive Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Receive pause enabled 0 = Receive pause disabled | | 7 | Reserved | RO | 0x0 | 0x0 | Reserved | | 6 | MDI Crossover<br>Status | RO | 0x1 | Retain | This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. This bit is 0 or 1 depending on what is written to 16.6:5 in manual configuration mode. Register 16.6:5 are updated with software reset. 1 = MDIX 0 = MDI | | 5 | Reserved | | | | Reserved. | | 4 | Copper Energy<br>Detect Status | RO | 0x0 | 0x0 | 1 = Sleep<br>0 = Active | | 3 | Global Link Status | RO | 0x0 | 0x0 | 1 = Copper link is up<br>0 = Copper link is down | | 2 | Reserved | | | | Reserved. | | 1 | Polarity (real time) | RO | 0x0 | 0x0 | 1 = Reversed 0 = Normal Polarity reversal can be disabled by writing to Register 16_0.1. In 1000BASE-T mode, polarity of all pairs are shown in Register 21_5.3:0. | | 0 | Jabber (real time) | RO | 0x0 | 0x0 | 1 = Jabber<br>0 = No jabber | #### Table 102: Copper Specific Interrupt Enable Register Page 0, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------------------------|------|--------|--------|-----------------------------------------------| | 15 | Auto-Negotiation<br>Error Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 118Document Classification: GeneralMay 5, 2017, Advance Table 102: Copper Specific Interrupt Enable Register (Continued) Page 0, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------------------------------------|------|--------|--------|-----------------------------------------------| | 14 | Speed Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 13 | Duplex Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 12 | Page Received<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 11 | Auto-Negotiation<br>Completed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 10 | Link Status<br>Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 9 | Symbol Error<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 8 | False Carrier<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 7 | Reserved | R/W | 0x0 | Retain | Reserved | | 6 | MDI Crossover<br>Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 5 | Downshift<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 4 | Copper Energy<br>Detect<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 3 | FLP Exchange<br>Complete but no<br>Link Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 2 | Reserved | | | | Reserved. | | 1 | Polarity Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 0 | Jabber Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | Table 103: Copper Interrupt Status Register Page 0, Register 19 | | rage v, register 13 | | | | | | | | | |------|----------------------------------------------------|-------|----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bits | Field | Mode | HW Rst | SW Rst | Description | | | | | | 15 | Copper Auto-<br>Negotiation Error | RO,LH | 0x0 | 0x0 | An error is said to occur if MASTER/SLAVE does not resolve, parallel detect fault, no common HCD, or link does not come up after negotiation is completed. 1 = Auto-Negotiation Error 0 = No Auto-Negotiation Error | | | | | | 14 | Copper Speed<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Speed changed<br>0 = Speed not changed | | | | | | 13 | Copper Duplex<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Duplex changed<br>0 = Duplex not changed | | | | | | 12 | Copper Page<br>Received | RO,LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | | | | | 11 | Copper Auto-<br>Negotiation<br>Completed | RO,LH | 0x0 | 0x0 | 1 = Auto-Negotiation completed<br>0 = Auto-Negotiation not completed | | | | | | 10 | Copper Link<br>Status Changed | RO,LH | 0x0 | 0x0 | 1 = Link status changed<br>0 = Link status not changed | | | | | | 9 | Copper Symbol<br>Error | RO,LH | 0x0 | 0x0 | 1 = Symbol error<br>0 = No symbol error | | | | | | 8 | Copper False<br>Carrier | RO,LH | 0x0 | 0x0 | 1 = False carrier<br>0 = No false carrier | | | | | | 7 | Reserved | RO | Always 0 | Always 0 | Reserved | | | | | | 6 | MDI<br>Crossover<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Crossover changed<br>0 = Crossover not changed | | | | | | 5 | Downshift<br>Interrupt | RO,LH | 0x0 | 0x0 | 1 = Downshift detected<br>0 = No down shift | | | | | | 4 | Copper Energy<br>Detect Changed | RO,LH | 0x0 | 0x0 | 1 = Energy Detect state changed<br>0 = No Energy Detect state change detected | | | | | | 3 | FLP Exchange<br>Complete but no<br>Link | RO,LH | 0x0 | 0x0 | 1 = FLP Exchange Completed but Link Not Established 0 = No Event Detected | | | | | | 2 | DTE power<br>detection status<br>changed interrupt | RO,LH | 0x0 | 0x0 | 1 = DTE power detection status changed<br>0 = No DTE power detection status change detected | | | | | | 1 | Polarity Changed | RO,LH | 0x0 | 0x0 | 1 = Polarity Changed<br>0 = Polarity not changed | | | | | | 0 | Jabber | RO,LH | 0x0 | 0x0 | 1 = Jabber<br>0 = No jabber | | | | | Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 120 Document Classification: General May 5, 2017, Advance Table 104: Copper Specific Control Register 2 Page 0, Register 20 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------------------|------|--------|--------|---------------------------------------------------------------| | 15:8 | Reserved | R/W | 0x000 | Retain | Reserved | | 7:4 | Reserved | | | | Reserved. | | 3 | Reverse<br>MDIP/N[3]<br>Transmit Polarity | R/W | 0x0 | Retain | 1 = Reverse Transmit Polarity<br>0 = Normal Transmit Polarity | | 2 | Reverse<br>MDIP/N[2]<br>Transmit Polarity | R/W | 0x0 | Retain | 1 = Reverse Transmit Polarity<br>0 = Normal Transmit Polarity | | 1 | Reverse<br>MDIP/N[1]<br>Transmit Polarity | R/W | 0x0 | Retain | 1 = Reverse Transmit Polarity<br>0 = Normal Transmit Polarity | | 0 | Reverse<br>MDIP/N[0]<br>Transmit Polarity | R/W | 0x0 | Retain | 1 = Reverse Transmit Polarity<br>0 = Normal Transmit Polarity | Table 105: Copper Specific Receive Error Counter Register Page 0, Register 21 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------|--------|--------|--------|-------------------------------------------------------------------------------------------------------| | 15:0 | Receive Error<br>Count | RO, LH | 0x0000 | Retain | Counter will peg at 0xFFFF and will not roll over. Both False carrier and symbol errors are reported. | Table 106: Page Address Page Any, Register 22 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------------|------|--------|--------|-----------------------------------------------------------------------------------------------| | 15 | Ignore<br>PHYAD[4:2] | R/W | 0x0 | Retain | 1 = Ignore PHYAD[4:2] to decode write commands<br>0 = Use PHYAD[4:2] to decode write commands | | 14 | Ignore<br>PHYAD[1:0] | R/W | 0x0 | Retain | 1 = Ignore PHYAD[1:0] to decode write commands<br>0 = Use PHYAD[1:0] to decode write commands | | 13:8 | Reserved | RO | 0x00 | 0x00 | Reserved | | 7:0 | Page select for registers 0 to 28 | R/W | 0x00 | Retain | Page Number | #### Table 107: Global Interrupt Status Page 0, Register 23 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------|------|--------|--------|---------------------------------------------------------------------| | 15:4 | Reserved | RO | 0x000 | 0x000 | Reserved | | 3:0 | Port X Interrupt | RO | 0x0 | 0x0 | 1 = Interrupt active on port X<br>0 = No interrupt active on port X | ### Table 108: Fiber Control Register Page 1, Register 0 | | age 1, Register 0 | | | | | | | | | |------|----------------------------|---------|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bits | Field | Mode | HW Rst | SW Rst | Description | | | | | | 15 | Fiber Reset | R/W | 0x0 | SC | Fiber Software Reset. Affects page 1. Writing a 1 to this bit causes the PHY state machines to be reset. When the reset operation is done, this bit is cleared to 0 automatically. The reset occurs immediately. 1 = PHY reset 0 = Normal operation | | | | | | 14 | Loopback | R/W | 0x0 | 0x0 | When loopback is activated, the transmitter data presented on TXD of the internal bus is looped back to RXD of the internal bus. Link is broken when loopback is enabled. Loopback speed is determined by the mode the device is in. 1000BASE-X - loopback is always in 1000Mbps. 100BASE-FX - loopback is always in 100Mbps. 1 = Enable Loopback 0 = Disable Loopback | | | | | | 13 | Speed Select<br>(LSB) | RO, R/W | 0x0 | Retain | If register 16_1.1:0 (MODE[1:0]) = 00 then this bit is always 1. If register 16_1.1:0 (MODE[1:0]) = 01 then this bit is always 0. If register 16_1.1:0 (MODE[1:0]) = 10 then this bit is 1 when the PHY is at 100 Mbps, else it is 0. If register 16_1.1:0 (MODE[1:0]) = 11 then this bit is R/W. bit 6,13 $10 = 1000 \text{ Mbps}$ $01 = 100 \text{ Mbps}$ $00 = 10 \text{ Mbps}$ | | | | | | 12 | Auto-Negotiation<br>Enable | R/W | See Descr | Retain | If the value of this bit is changed, the link will be broken and Auto-Negotiation Restarted This bit has no effect when in 100BASE-FX mode When this bit gets set/reset, Auto-negotiation is restarted (bit 0_1.9 is set to 1). On hardware reset this bit takes on the value of S_ANEG 1 = Enable Auto-Negotiation Process 0 = Disable Auto-Negotiation Process | | | | | Table 108: Fiber Control Register (Continued) Page 1, Register 0 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------------|---------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | Power Down | R/W | See Descr | 0x0 | When the port is switched from power down to normal operation, software reset and restart Auto-Negotiation are performed even when bits Reset (0_1.15) and Restart Auto-Negotiation (0_1.9) are not set by the user. On hardware reset, bit 0_1.11 takes on the value of PDOWN and (MODE[2:0] = 01x or 11x or 100) 1 = Power down 0 = Normal operation | | 10 | Isolate | RO | 0x0 | 0x0 | This function is not supported | | 9 | Restart Fiber<br>Auto-Negotiation | R/W, SC | 0x0 | SC | Auto-Negotiation automatically restarts after hardware, software reset $(0\_1.15)$ or change in auto-negotiation enable $(0\_1.12)$ regardless of whether or not the restart bit $(0\_1.9)$ is set. The bit is set when Auto-negotiation is Enabled or Disabled in $0\_1.12$ $1 = Restart Auto-Negotiation Process$ $0 = Normal operation$ | | 8 | Duplex Mode | R/W | 0x1 | Retain | Writing this bit has no effect unless one of the following events occur: Software reset is asserted (Register 0_1.15) Restart Auto-Negotiation is asserted (Register 0_1.9) Auto-Negotiation Enable changes (Register 0_1.12) Power down (Register 0_1.11) transitions from power down to normal operation 1 = Full-duplex 0 = Half-duplex | | 7 | Collision Test | RO | 0x0 | 0x0 | This bit has no effect. | | 6 | Speed Selection<br>(MSB) | RO, R/W | 0x1 | Retain | If register 16_1.1:0 (MODE[1:0]) = 00 then this bit is always 0. If register 16_1.1:0 (MODE[1:0]) = 01 then this bit is always 1. If register 16_1.1:0 (MODE[1:0]) = 10 then this bit is 1 when the PHY is at 1000 Mbps, else it is 0. If register 16_1.1:0 (MODE[1:0]) = 11 then this bit is R/W. bit 6,13 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 5:0 | Reserved | RO | Always<br>000000 | Always<br>000000 | Reserved | #### Table 109: Fiber Status Register Page 1, Register 1 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------------------------------------|-------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 100BASE-T4 | RO | Always 0 | Always 0 | 100BASE-T4. This protocol is not available. 0 = PHY not able to perform 100BASE-T4 | | 14 | 100BASE-X<br>Full-Duplex | RO | See Descr | See<br>Descr | If register 16_1.1:0 (MODE[1:0]) = 00 then this bit is 1, else this bit is 0. bit 6,13 1 = PHY able to perform full duplex 100BASE-X 0 = PHY not able to perform full duplex 100BASE-X | | 13 | 100BASE-X<br>Half-Duplex | RO | See Descr | See<br>Descr | If register 16_1.1:0 (MODE[1:0]) = 00 then this bit is 1, else this bit is 0. bit 6,13 1 = PHY able to perform half-duplex 100BASE-X 0 = PHY not able to perform half-duplex 100BASE-X | | 12 | 10 Mbps Full<br>Duplex | RO | Always 0 | Always 0 | 0 = PHY not able to perform full-duplex 10BASE-T | | 11 | 10 Mbps<br>Half-Duplex | RO | Always 0 | Always 0 | 0 = PHY not able to perform half-duplex 10BASE-T | | 10 | 100BASE-T2<br>Full-Duplex | RO | Always 0 | Always 0 | This protocol is not available. 0 = PHY not able to perform full-duplex | | 9 | 100BASE-T2<br>Half-Duplex | RO | Always 0 | Always 0 | This protocol is not available. 0 = PHY not able to perform half-duplex | | 8 | Extended Status | RO | Always 1 | Always 1 | 1 = Extended status information in Register 15 | | 7 | Reserved | RO | Always 0 | Always 0 | Reserved | | 6 | MF<br>Preamble<br>Suppression | RO | Always 1 | Always 1 | 1 = PHY accepts management frames with preamble suppressed | | 5 | Fiber Auto-<br>Negotiation<br>Complete | RO | 0x0 | 0x0 | 1 = Auto-Negotiation process complete 0 = Auto-Negotiation process not complete Bit is not set when link is up due of Fiber Auto-negotiation Bypass or if Auto-negotiation is disabled. | | 4 | Fiber Remote<br>Fault | RO,LH | 0x0 | 0x0 | 1 = Remote fault condition detected<br>0 = Remote fault condition not detected<br>This bit is always 0 in SGMII modes. | | 3 | Auto-<br>Negotiation Ability | RO | See Descr | See<br>Descr | If register 16_1.1:0 (MODE[1:0]) = 00 then this bit is 0, else this bit is 1. bit 6,13 1 = PHY able to perform Auto-Negotiation 0 = PHY not able to perform Auto-Negotiation | | 2 | Fiber Link Status | RO,LL | 0x0 | 0x0 | This register bit indicates when link was lost since the last read. For the current link status, either read this register back-to-back or read Register 17_1.10 Link Real Time. 1 = Link is up 0 = Link is down | #### Table 109: Fiber Status Register (Continued) Page 1, Register 1 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------|-------|----------|----------|------------------------------------| | 1 | Reserved | RO,LH | Always 0 | Always 0 | Reserved | | 0 | Extended<br>Capability | RO | Always 1 | Always 1 | 1 = Extended register capabilities | #### Table 110: PHY Identifier Page 1, Register 2 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------------|------|--------|--------|------------------------------------------------------------| | 15:0 | Organizationally<br>Unique<br>Identifier Bit 3:18 | RO | 0x0141 | 0x0141 | Marvell® OUI is 0x005043 0000 0000 0101 0000 0100 0011 ^ | #### Table 111: PHY Identifier Page 1, Register 3 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|-----------------|------|------------------|------------------|---------------------------------------------------------------------| | 15:10 | OUI LSb | RO | Always<br>000011 | Always<br>000011 | Organizationally Unique Identifier bits 19:24 000011 ^^ bit 19bit24 | | 9:4 | Model<br>Number | RO | Always<br>101010 | Always<br>101010 | Model Number<br>101010 | | 3:0 | Revision Number | RO | See Descr | See<br>Descr | Rev Number<br>See relevant product Release Notes for details. | #### Table 112: Fiber Auto-Negotiation Advertisement Register - 1000BASE-X Mode (Register 16\_1.1:0 = 01) Page 1, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|----------------------------------|------|---------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0x0 | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0_1.15) Restart Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0_1.11) transitions from power down to normal operation Link goes down 1 = Advertise 0 = Not advertised | | 14 | Reserved | RO | Always<br>0 | Always<br>0 | Reserved | | 13:12 | Remote Fault 2/<br>RemoteFault 1 | R/W | 0x0 | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0_1.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0_1.11) transitions from power down to normal operation Link goes down Device has no ability to detect remote fault. 11 = Auto-Negotiation Error 10 = Offline 01 = Link Failure 00 = No error, link OK (default) | | 11:9 | Reserved | RO | Always<br>000 | Always<br>000 | Reserved | | 8:7 | Pause | R/W | See Descr. | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0_1.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0_1.11) transitions from power down to normal operation Link goes down Upon hardware reset both bits takes on the value of ENA_PAUSE. 11 = Both Symmetric PAUSE and Asymmetric PAUSE toward local device. 10 = Asymmetric PAUSE toward link partner 01 = Symmetric PAUSE 00 = No PAUSE | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 126Document Classification: GeneralMay 5, 2017, Advance Table 112: Fiber Auto-Negotiation Advertisement Register - 1000BASE-X Mode (Register 16\_1.1:0 = 01) (Continued) Page 1, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------|------|------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 1000BASE-X<br>Half-Duplex | R/W | See Descr. | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0_1.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0_1.11) transitions from power down to normal operation Link goes down Upon hardware reset this bit takes on the value of C_ANEG[0]. 1 = Advertise 0 = Not advertised | | 5 | 1000BASE-X<br>Full-Duplex | R/W | 0x1 | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0_1.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0_1.11) transitions from power down to normal operation Link goes down 1 = Advertise 0 = Not advertised | | 4:0 | Reserved | R/W | 0x00 | 0x00 | Reserved | Table 113: Fiber Auto-Negotiation Advertisement Register - SGMII (System mode) (Register 16\_ 1.1:0 = 10) Page 1, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|----------------|------|----------|----------|---------------------------------------------------------------------------------------------------------------------------| | 15 | Link Status | RO | 0x0 | 0x0 | 1 = Link is up on the Copper Interface<br>0 = Link is Not up on the Copper Interface | | 14 | Reserved | RO | Always 0 | Always 0 | Reserved | | 13 | Reserved | RO | Always 0 | Always 0 | Reserved | | 12 | Duplex Status | RO | 0x0 | 0x0 | 1 = Interface Resolved to Full-duplex<br>0 = Interface Resolved to Half-duplex | | 11:10 | Speed[1:0] | RO | 0x0 | 0x0 | 11 = Reserved<br>10 = Interface speed is 1000 Mbps<br>01 = Interface speed is 100 Mbps<br>00 = Interface speed is 10 Mbps | | 9 | Transmit Pause | RO | 0x0 | 0x0 | Note that if register 16_1.7 is set to 0 then this bit is always forced to 0. 1 = Enabled 0 = Disabled | # Table 113: Fiber Auto-Negotiation Advertisement Register - SGMII (System mode) (Register 16\_ 1.1:0 = 10) (Continued) Page 1, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------|------|-------------------|-------------------|-----------------------------------------------------------------------------------------------------------------| | 8 | Receive Pause | RO | 0x0 | 0x0 | Note that if register 16_1.7 is set to 0 then this bit is always forced to 0. 1 = Enabled 0 = Disabled | | 7 | Fiber/Copper | RO | 0x0 | 0x0 | Note that if register 16_1.7 is set to 0 then this bit is always forced to 0. 1 = Fiber media 0 = Copper media | | 6:0 | Reserved | RO | Always<br>0000001 | Always<br>0000001 | Reserved | ### Table 114: Fiber Auto-Negotiation Advertisement Register - SGMII (Media mode) (Register 16\_1.1:0 = 11) Page 1, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------|------|------------------|------------------|-------------| | 15:0 | Reserved | RO | Always<br>0x0001 | Always<br>0x0001 | Reserved | #### Table 115: Fiber Link Partner Ability Register - 1000BASE-X Mode (Register 16\_1.1:0 = 01) Page 1, Register 5 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|-----------------------------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 15 1 = Link partner capable of next page 0 = Link partner not capable of next page | | 14 | Acknowledge | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13:12 | Remote Fault 2/<br>Remote Fault 1 | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 13:12 11 = Auto-Negotiation Error 10 = Offline 01 = Link Failure 00 = No error, link OK (default) | | 11:9 | Reserved | RO | 0x0 | 0x0 | Reserved | Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 128 Document Classification: General May 5, 2017, Advance Table 115: Fiber Link Partner Ability Register - 1000BASE-X Mode (Register 16\_1.1:0 = 01) (Continued) | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------|------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8:7 | Asymetric Pause | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 8:7 11 = Both Symmetric PAUSE and Asymmetric PAUSE toward local device. 10 = Asymmetric PAUSE toward link partner 01 = Symmetric PAUSE 00 = No PAUSE | | 6 | 1000BASE-X<br>Half-Duplex | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word bit 6 1 = Link partner capable of 1000BASE-X half-duplex. 0 = Link partner not capable of 1000BASE-X half-duplex. | | 5 | 1000BASE-X<br>Full-Duplex | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word bit 5 1 = Link partner capable of 1000BASE-X full-duplex. 0 = Link partner not capable of 1000BASE-X full-duplex. | | 4:0 | Reserved | RO | 0x00 | 0x00 | Reserved | Table 116: Fiber Link Partner Ability Register - SGMII (System mode) (Register 16\_1.1:0 = 10) Page 1, Register 5 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | RO | 0x0 | 0x0 | Reserved | | 14 | Acknowledge | RO | 0x0 | 0x0 | Acknowledge Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13:0 | Reserved | RO | 0x0000 | 0x0000 | Reserved | Table 117: Fiber Link Partner Ability Register - SGMII (Media mode) (Register 16\_1.1:0 = 11) Page 1, Register 5 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Link | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 15 1 = Copper Link is up on the link partner 0 = Copper Link is not up on the link partner | #### Table 117: Fiber Link Partner Ability Register - SGMII (Media mode) (Register 16\_1.1:0 = 11) (Continued) | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|--------------------------|------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | Acknowledge | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13 | Reserved | RO | 0x0 | 0x0 | Reserved | | 12 | Duplex Status | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 12 1 = Copper Interface on the link Partner is capable of Full-duplex 0 = Copper Interface on the link partner is capable of Half-duplex | | 11:10 | Speed Status | RO | 0x0 | 0x0 | Register bits are cleared when link goes down and loaded when a base page is received Received Code Word Bit 11:10 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 9 | Transmit Pause<br>Status | RO | 0x0 | 0x0 | This bit is non-zero only if the link partner supports enhanced SGMII auto negotiation. Received Code Word Bit 9 1 = Enabled 0 = Disabled | | 8 | Receive Pause<br>Status | RO | 0x0 | 0x0 | This bit is non-zero only if the link partner supports enhanced SGMII auto negotiation. Received Code Word Bit 8 1 = Enabled 0 = Disabled | | 7 | Fiber/Copper<br>Status | RO | 0x0 | 0x0 | This bit is non-zero only if the link partner supports enhanced SGMII auto negotiation. Received Code Word Bit 7 1 = Fiber media 0 = Copper media | | 6:0 | Reserved | RO | 0x00 | 0x00 | Reserved | #### Table 118: Fiber Auto-Negotiation Expansion Register Page 1, Register 6 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------|------|--------|--------|-------------| | 15:4 | Reserved | RO | 0x000 | 0x000 | Reserved | Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 130 Document Classification: General May 5, 2017, Advance Table 118: Fiber Auto-Negotiation Expansion Register (Continued) Page 1, Register 6 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------|--------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | Link<br>Partner Next<br>page Able | RO | 0x0 | 0x0 | SGMII and 100BASE-FX modes this bit is always 0. In 1000BASE-X mode register 6_1.3 is set when a base page is received and the received link control word has bit 15 set to 1. The bit is cleared when link goes down. 1 = Link Partner is Next Page able 0 = Link Partner is not Next Page able | | 2 | Local Next Page<br>Able | RO | Always 1 | Always 1 | 1 = Local Device is Next Page able | | 1 | Page Received | RO, LH | 0x0 | 0x0 | Register 6_1.1 is set when a valid page is received. 1 = A New Page has been received 0 = A New Page has not been received | | 0 | Link<br>Partner<br>Auto-Negotiation<br>Able | RO | 0x0 | 0x0 | This bit is set when there is sync status, the fiber receiver has received 3 non-zero matching valid configuration code groups and Auto-negotiation is enabled in register 0_1.12 1 = Link Partner is Auto-Negotiation able 0 = Link Partner is not Auto-Negotiation able | Table 119: Fiber Next Page Transmit Register Page 1, Register 7 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------|------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0x0 | 0x0 | A write to register 7_1 implicitly sets a variable in the Auto-Negotiation state machine indicating that the next page has been loaded. Register 7_1 only has effect in the 1000BASE-X mode. Transmit Code Word Bit 15 | | 14 | Reserved | RO | 0x0 | 0x0 | Transmit Code Word Bit 14 | | 13 | Message Page<br>Mode | R/W | 0x1 | 0x1 | Transmit Code Word Bit 13 | | 12 | Acknowledge2 | R/W | 0x0 | 0x0 | Transmit Code Word Bit 12 | | 11 | Toggle | RO | 0x0 | 0x0 | Transmit Code Word Bit 11. This bit is internally set to the opposite value each time a page is received | | 10:0 | Message/<br>Unformatted Field | R/W | 0x001 | 0x001 | Transmit Code Word Bit 10:0 | #### Table 120: Fiber Link Partner Next Page Register Page 1, Register 8 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | RO | 0x0 | 0x0 | Register 8_1 only has effect in the 1000BASE-X mode. The register is loaded only when a next page is received from the link partner. It is cleared each time the link goes down. Received Code Word Bit 15 | | 14 | Acknowledge | RO | 0x0 | 0x0 | Received Code Word Bit 14 | | 13 | Message Page | RO | 0x0 | 0x0 | Received Code Word Bit 13 | | 12 | Acknowledge2 | RO | 0x0 | 0x0 | Received Code Word Bit 12 | | 11 | Toggle | RO | 0x0 | 0x0 | Received Code Word Bit 11 | | 10:0 | Message/<br>Unformatted Field | RO | 0x000 | 0x000 | Received Code Word Bit 10:0 | #### Table 121: Extended Status Register Page 1, Register 15 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------|------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 1000BASE-X<br>Full-Duplex | RO | See Descr | See<br>Descr | If register 16_1.1:0 (MODE[1:0]) = 00 then this bit is 0, else this bit is 1. 1 = 1000BASE-X full duplex capable 0 = Not 1000BASE-X full duplex capable | | 14 | 1000BASE-X<br>Half-Duplex | RO | See Descr | See<br>Descr | If register 16_1.1:0 (MODE[1:0]) = 00 then this bit is 0, else this bit is 1. 1 = 1000BASE-X half duplex capable 0 = Not 1000BASE-X half duplex capable | | 13 | 1000BASE-T<br>Full-Duplex | RO | 0x0 | 0x0 | 0 = Not 1000BASE-T full duplex capable | | 12 | 1000BASE-T<br>Half-Duplex | RO | 0x0 | 0x0 | 0 = Not 1000BASE-T half duplex capable | | 11:0 | Reserved | RO | 0x000 | 0x000 | Reserved | ### Table 122: Fiber Specific Control Register 1 Page 1, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|--------------------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------| | 15:13 | Reserved | | | | Reserved. | | 12 | SERDES<br>Loopback | R/W | 0x0 | 0x0 | Register 16_1.8 selects the line loopback path. 1 = Enable loopback from SERDES input to SERDES output 0 = Normal Operation | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 132Document Classification: GeneralMay 5, 2017, Advance Table 122: Fiber Specific Control Register 1 (Continued) Page 1, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|--------------------------------|------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:10 | Reserved | | | | Reserved. | | 9 | Reserved | R/W | 0x0 | Retain | Reserved | | 8 | SERDES<br>Loopback Type | R/W | 0x0 | Retain | 0 = Loopback Through PCS (Tx and Rx can be asynchronous) 1 = Loopback raw 10 bit data (Tx and Rx must be synchronous) | | 7:6 | Reserved | | | | Reserved. | | 5:4 | Reserved | R/W | 0x0 | Retain | Reserved | | 3 | MAC<br>Interface Power<br>Down | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. This bit determines whether MAC interface powers down when Register 0_1.11 is used to power down the device or when the PHY enters the energy detect state. 1 = Always power up 0 = Can power down | | 2 | Reserved | R/W | 0x1 | Retain | Must set to 1 | | 1:0 | MODE[1:0] | RO | See Desc. | See<br>Desc. | These bits reflects the mode as programmed in register of 20_18.2:0 11 = SGMII Media mode 10 = SGMII System mode 01 = 1000BASE-X 00 = 100BASE-FX | Table 123: Fiber Specific Status Register Page 1, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|---------------|--------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Speed | RO | 0x0 | Retain | These status bits are valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. In 100BASE-FX mode this bit is always 01. 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 13 | Duplex | RO | 0x0 | Retain | This status bit is valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. In 100BASE-FX mode this bit follows register 0_1.8. 1 = Full-duplex 0 = Half-duplex | | 12 | Page Received | RO, LH | 0x0 | 0x0 | In 100BASE-FX mode this bit is always 0. 1 = Page received 0 = Page not received | #### Table 123: Fiber Specific Status Register (Continued) Page 1, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------------------------------|------|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | Speed and<br>Duplex Resolved | RO | 0x0 | 0x0 | When Auto-Negotiation is not enabled or in 100BASE-FX mode this bit is always 1. 1 = Resolved 0 = Not resolved If bit 26_1.5 is 1, then this bit will be 0. | | 10 | Link (real time) | RO | 0x0 | 0x0 | 1 = Link up<br>0 = Link down | | 9:6 | Reserved | RO | Always<br>00000 | Always<br>00000 | Reserved | | 5 | Sync status | RO | 0x0 | 0x0 | 1 = Sync<br>0 = No Sync | | 4 | Fiber Energy<br>Detect<br>Status | RO | 0x1 | 0x1 | 1 = No energy detected<br>0 = Energy Detected | | 3 | Transmit Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. In 100BASE-FX mode this bit is always 0. 1 = Transmit pause enabled 0 = Transmit pause disable | | 2 | Receive Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. In 100BASE-FX mode this bit is always 0. 1 = Receive pause enabled 0 = Receive pause disabled | | 1:0 | Reserved | RO | Always 00 | Always 00 | Reserved | #### Table 124: Fiber Interrupt Enable Register Page 1, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------------------|------|----------|----------|-----------------------------------------------| | 15 | Reserved | RO | Always 0 | Always 0 | Reserved | | 14 | Speed Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 13 | Duplex Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 12 | Page Received<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 134Document Classification: GeneralMay 5, 2017, Advance Table 124: Fiber Interrupt Enable Register (Continued) Page 1, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------------|------|----------------|----------------|-----------------------------------------------| | 11 | Auto-Negotiation<br>Completed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 10 | Link Status<br>Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 9 | Symbol Error<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 8 | False Carrier<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 7 | FIFO<br>Over/Underflow<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 6:5 | Reserved | RO | Always 00 | Always 00 | Reserved | | 4 | Fiber Energy<br>Detect<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 3:0 | Reserved | RO | Always<br>0000 | Always<br>0000 | Reserved | Table 125: Fiber Interrupt Status Register Page 1, Register 19 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------|-------|----------|----------|----------------------------------------------------------------------| | 15 | Reserved | RO | Always 0 | Always 0 | Reserved | | 14 | Speed Changed | RO,LH | 0x0 | 0x0 | 1 = Speed changed<br>0 = Speed not changed | | 13 | Duplex Changed | RO,LH | 0x0 | 0x0 | 1 = Duplex changed<br>0 = Duplex not changed | | 12 | Page Received | RO,LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | 11 | Auto-Negotiation<br>Completed | RO,LH | 0x0 | 0x0 | 1 = Auto-Negotiation completed<br>0 = Auto-Negotiation not completed | | 10 | Link Status<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Link status changed<br>0 = Link status not changed | | 9 | Symbol Error | RO,LH | 0x0 | 0x0 | 1 = Symbol error<br>0 = No symbol error | | 8 | False Carrier | RO,LH | 0x0 | 0x0 | 1 = False carrier<br>0 = No false carrier | | 7 | FIFO<br>Over/Underflow | RO,LH | 0x0 | 0x0 | 1 = Over/Underflow Error<br>0 = No FIFO Error | #### Table 125: Fiber Interrupt Status Register (Continued) Page 1, Register 19 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------------|-------|-----------------|-----------------|-------------------------------------------------------------------------------| | 6:5 | Reserved | RO | Always 00 | Always<br>00 | Reserved | | 4 | Fiber Energy<br>Detect Changed | RO,LH | 0x0 | 0x0 | 1 = Energy Detect state changed<br>0 = No Energy Detect state change detected | | 3:0 | Reserved | RO | Always<br>00000 | Always<br>00000 | Reserved | #### Table 126: Fiber Receive Error Counter Register Page 1, Register 21 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------|--------|--------|--------|-------------------------------------------------------------------------------------------------------| | 15:0 | Receive Error<br>Count | RO, LH | 0x0000 | Retain | Counter will peg at 0xFFFF and will not roll over. Both False carrier and symbol errors are reported. | #### Table 127: PRBS Control Page 1, Register 23 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------------|---------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved | R/W | 0x00 | Retain | Reserved | | 7 | Invert Checker<br>Polarity | R/W | 0x0 | Retain | 1 = Invert<br>0 =Normal | | 6 | Invert Generator<br>Polarity | R/W | 0x0 | Retain | 1 = Invert<br>0 =Normal | | 5 | PRBS Lock | R/W | 0x0 | Retain | 1 = Do not start counting until PRBS locks first 0 = Counter Free Runs | | 4 | Clear Counter | R/W, SC | 0x0 | 0x0 | 1 = Clear Counter<br>0 = Normal | | 3:2 | Pattern Select | R/W | 0x0 | Retain | 11 = Generate 1010101010 pattern<br>10 = PRBS 31, x31 + x28 + 1 = 0<br>01 = PRBS 23, x23 + x18 + 1 = 0<br>00 = PRBS 7, x7 + x6 + 1 = 0 | | 1 | PRBS Checker<br>Enable | R/W | 0x0 | 0x0 | 1 = Enable<br>0 = Disable | | 0 | PRBS Generator<br>Enable | R/W | 0x0 | 0x0 | 1 = Enable<br>0 = Disable | #### Table 128: PRBS Error Counter LSB Page 1, Register 24 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------|------|--------|--------|-----------------------------------------------------------------------------------------------| | 15:0 | PRBS Error<br>Count LSB | RO | 0x0000 | Retain | A read to this register freezes register 25_1. Cleared only when register 23_1.4 is set to 1. | #### Table 129: PRBS Error Counter MSB Page 1, Register 25 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------| | 15:0 | PRBS Error<br>Count MSB | RO | 0x0000 | Retain | This register does not update unless register 24_1 is read first. Cleared only when register 23_1.4 is set to 1. | #### Table 130: Fiber Specific Control Register 2 Page 1, Register 26 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|-----------------------------------------------------------------|------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | R/W | 0x0 | Retain | Reserved | | 14 | 1000BASE-X<br>Noise Filtering | R/W | 0x0 | Retain | 1 = Enable<br>0 = Disable | | 13 | 100BASE-FX<br>Noise Filtering | R/W | 0x0 | Retain | 1 = Enable<br>0 = Disable | | 12:10 | Reserved | R/W | 0x0 | Update | Reserved | | 9 | FEFI Enable | R/W | 0x0 | Retain | 100BASE-FX FEFI<br>1 = Enable<br>0 = Disable | | 8:7 | Reserved | R/W | 0x0 | Retain | Reserved | | 6 | Serial<br>Interface<br>Auto-<br>Negotiation<br>bypass enable | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. 1 = Bypass Allowed 0 = No Bypass Allowed | | 5 | Serial<br>Interface<br>Auto-<br>Negotiation<br>bypass<br>status | RO | 0x0 | 0x0 | 1 = Serial interface link came up because bypass mode timer timed out and fiber Auto-Negotiation was bypassed. 0 = Serial interface link came up because regular fiber Auto-Negotiation completed. If this bit is 1, then bit 17_1.11 will be 0. | | 4 | Reserved | R/W | 0x0 | Update | Reserved | | 3 | Fiber Transmitter<br>Disable | R/W | 0x0 | Retain | 1 = Transmitter Disable<br>0 = Transmitter Enable | #### Table 130: Fiber Specific Control Register 2 (Continued) Page 1, Register 26 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | SGMII/Fiber<br>Output Amplitude | R/W | 0x2 | Retain | Differential voltage peak measured. See AC/DC section for valid VOD values. 111 = 700mV 110 = 602mV 101 = 504mV 100 = 406mV 011 = 308mV 010 = 210 mV 001 = 112mV 000 = 14mV | #### Table 131: MAC Specific Control Register 1 Page 2, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | Reserved | R/W | 0xE00 | Retain | Reserved | | 3 | MAC<br>Interface Power<br>Down | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. This bit determines whether the MAC Interface powers down when Register 0_0.11, 16_0.2 are used to power down the device or when the PHY enters the energy detect state. 1 = Always power up 0 = Can power down | | 2:0 | Reserved | R/W | 0x0 | Retain | Reserved | #### Table 132: MAC Specific Control Register 2 Page 2, Register 21 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------|------|--------|--------|-----------------------------------------------------------| | 15 | Reserved | R/W | 0x0 | 0x0 | Reserved | | 14 | Copper Line<br>Loopback | R/W | 0x0 | 0x0 | 1 = Enable Loopback of MDI to MDI<br>0 = Normal Operation | | 13:3 | Reserved | R/W | 0x208 | Retain | Reserved. | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 138Document Classification: GeneralMay 5, 2017, Advance Table 132: MAC Specific Control Register 2 (Continued) Page 2, Register 21 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------|------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | Default MAC interface speed | R/W | 0x6 | Update | Changes to these bits are disruptive to the normal operation; therefore, any changes to these registers must be followed by software reset to take effect. MAC Interface Speed during Link down while Auto-Negotiation is enabled. Bit Speed 111 = Reserved 110 = 1000 Mbps 101 = 100 Mbps 100 = 10 Mbps 0XX = Reserved | Table 133: LED[3:0] Function Control Register Page 3, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|----------------|------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | LED[3] Control | R/W | 0x1 | Retain | If 16_3.11:10 is set to 11 then 16_3.15:12 has no effect 0000 = On - Fiber Link, Off - Else 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = Reserved 0110 = On - 10 Mbps or 1000 Mbps Master, Off - Else 0111 = On - Full-duplex, Off - Half-duplex 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 11xx = Reserved | | 11:8 | LED[2] Control | R/W | 0x7 | Retain | 0000 = On - Link, Off - No Link 0001 = On - Link, Blink - Activity, Off - No Link 0010 = Reserved 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - 10/1000 Mbps Link, Off - Else 0111 = On - 10 Mbps Link, Off - Else 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 1100 = MODE 1 (Dual LED mode) 1110 = MODE 2 (Dual LED mode) 1111 = MODE 4 (Dual LED mode) | #### Table 133: LED[3:0] Function Control Register (Continued) Page 3, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | LED[1] Control | R/W | 0x7 | Retain | If 16_3.3:2 is set to 11 then 16_3.7:4 has no effect 0000 = On - Copper Link, Off - Else 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - 100 Mbps Link or Fiber Link, Off - Else 0110 = On - 100/1000 Mbps Link, Off - Else 0111 = On - 100 Mbps Link, Off - Else 1000 = Force Off 1001 = Force On 1010 = Force Blink 11xx = Reserved | | 3:0 | LED[0] Control | R/W | 0x7 | Retain | 0000 = On - Link, Off - No Link 0001 = On - Link, Blink - Activity, Off - No Link 0010 = 3 blinks - 1000 Mbps 2 blinks - 100 Mbps 1 blink - 10 Mbps 0 blink - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - Copper Link, Off - Else 0111 = On - 1000 Mbps Link, Off - Else 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 1100 = MODE 1 (Dual LED mode) 1110 = MODE 2 (Dual LED mode) 1111 = MODE 3 (Dual LED mode) | #### Table 134: LED[3:0] Polarity Control Register Page 3, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|---------------------------------------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | LED[5], LED[3],<br>LED[1] mix<br>percentage | R/W | 0x8 | Retain | When using 2 terminal bi-color LEDs the mixing percentage should not be set greater than 50%. 0000 = 0%, 0001 = 12.5%,, 0111 = 87.5%, 1000 = 100% 1001 to 1111 = Reserved | | 11:8 | LED[4], LED[2],<br>LED[0] mix<br>percentage | R/W | 0x8 | Retain | When using 2 terminal bi-color LEDs the mixing percentage should not be set greater than 50%. 0000 = 0%, 0001 = 12.5%,, 0111 = 87.5%, 1000 = 100% 1001 to 1111 = Reserved | Table 134: LED[3:0] Polarity Control Register (Continued) Page 3, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------|------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | LED[3] Polarity | R/W | 0x0 | Retain | 11 = On - drive LED[3] high, Off - tristate LED[3]<br>10 = On - drive LED[3] low, Off - tristate LED[3]<br>01 = On - drive LED[3] high, Off - drive LED[3] low<br>00 = On - drive LED[3] low, Off - drive LED[3] high | | 5:4 | LED[2] Polarity | R/W | 0x0 | Retain | 11 = On - drive LED[2] high, Off - tristate LED[2]<br>10 = On - drive LED[2] low, Off - tristate LED[2]<br>01 = On - drive LED[2] high, Off - drive LED[2] low<br>00 = On - drive LED[2] low, Off - drive LED[2] high | | 3:2 | LED[1] Polarity | R/W | 0x0 | Retain | 11 = On - drive LED[1] high, Off - tristate LED[1]<br>10 = On - drive LED[1] low, Off - tristate LED[1]<br>01 = On - drive LED[1] high, Off - drive LED[1] low<br>00 = On - drive LED[1] low, Off - drive LED[1] high | | 1:0 | LED[0] Polarity | R/W | 0x0 | Retain | 11 = On - drive LED[0] high, Off - tristate LED[0]<br>10 = On - drive LED[0] low, Off - tristate LED[0]<br>01 = On - drive LED[0] high, Off - drive LED[0] low<br>00 = On - drive LED[0] low, Off - drive LED[0] high | Table 135: LED Timer Control Register Page 3, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|---------------------------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Force INT | R/W | 0x0 | Retain | 1 = Interrupt pin forced to be asserted<br>0 = Normal Operation | | 14:12 | Pulse stretch<br>duration | R/W | 0x4 | Retain | 111 = 1.3s to 2.7s<br>110 = 670 ms to 1.3s<br>101 = 340 ms to 670ms<br>100 = 170 ms to 340ms<br>011 = 84 ms to 170ms<br>010 = 42 ms to 84ms<br>001 = 21 ms to 42ms<br>000 = no pulse stretching | | 11 | Reserved | R/W | 0x1 | Retain | Reserved | | 10:8 | Blink Rate | R/W | 0x3 | Retain | 101 to 111 = Reserved<br>100 = 670 ms<br>011 = 340 ms<br>010 = 170 ms<br>001 = 84 ms<br>000 = 42 ms | | 7:4 | Reserved | R/W | 0x0 | Retain | 0000 | | 3:2 | Speed Off Pulse<br>Period | R/W | 0x1 | Retain | 11 = 670ms<br>10 = 340ms<br>01 = 170ms<br>00 = 84ms | #### Table 135: LED Timer Control Register (Continued) Page 3, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------|------|--------|--------|-----------------------------------------------------| | 1:0 | Speed On Pulse<br>Period | R/W | 0x1 | Retain | 11 = 670ms<br>10 = 340ms<br>01 = 170ms<br>00 = 84ms | #### Table 136: LED[5:4] Function Control and Polarity Register Page 3, Register 19 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|-----------------------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | LED[3] function pin mapping | R/W | 0x0 | Retain | 1 = Map LED[5] function to LED[3] pin<br>0 = Map LED[3] function to LED[3] pin | | 14 | LED[2] function pin mapping | R/W | 0x0 | Retain | 1 = Map LED[4] function to LED[2] pin<br>0 = Map LED[2] function to LED[2] pin | | 13:12 | Reserved | R/W | 0x0 | Retain | Reserved | | 11:10 | LED[5] Polarity | R/W | 0x0 | Retain | 11 = On - drive LED[5] high, Off - tristate LED[5]<br>10 = On - drive LED[5] low, Off - tristate LED[5]<br>01 = On - drive LED[5] high, Off - drive LED[5] high<br>00 = On - drive LED[5] low, Off - drive LED[5] high | | 9:8 | LED[4] Polarity | R/W | 0x0 | Retain | 11 = On - drive LED[4] high, Off - tristate LED[4]<br>10 = On - drive LED[4] low, Off - tristate LED[4]<br>01 = On - drive LED[4] high, Off - drive LED[4] low<br>00 = On - drive LED[4] low, Off - drive LED[4] high | | 7:4 | LED[5] Control | R/W | 0x7 | Retain | If 19_3.3:2 is set to 11 then 19_3.7:4 has no effect 0000 = On - Receive, Off - No Receive 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - Full-duplex, Off - Half-duplex 0111 = On - Full-duplex, Blink - Collision Off - Half-duplex 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 11xx = Reserved | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 142Document Classification: GeneralMay 5, 2017, Advance Table 136: LED[5:4] Function Control and Polarity Register (Continued) Page 3, Register 19 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | LED[4] Control | R/W | 0x3 | Retain | 0000 = On - Receive, Off - No Receive 0001 = On - Link, Blink - Activity, Off - No Link 0010 = On - Link, Blink - Receive, Off - No Link 0011 = On - Activity, Off - No Activity 0100 = Blink - Activity, Off - No Activity 0101 = On - Transmit, Off - No Transmit 0110 = On - Full-duplex, Off - Half-duplex 0111 = On - Full-duplex, Blink - Collision Off - Half-duplex 1000 = Force Off 1001 = Force On 1010 = Force Hi-Z 1011 = Force Blink 1100 = MODE 1 (Dual LED mode) 1110 = MODE 3 (Dual LED mode) 1111 = MODE 4 (Dual LED mode) | Table 137: QSGMII Control Register Page 4, Register 0 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------------------------|---------|-----------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reset | R/W, SC | 0x0 | 0x0 | QSGMII Port Software Reset. Affects bank 4. Writing a 1 to this bit causes the PHY state machines to be reset. When the reset operation is done, this bit is cleared to 0 automatically. The reset occurs immediately. 1 = PHY reset 0 = Normal operation | | 14 | Loopback | R/W | 0x0 | 0x0 | When loopback is activated, the transmitter data presented on TXD of the internal bus is looped back to RXD of the internal bus. Link is broken when loopback is enabled. 1 = Enable Loopback 0 = Disable Loopback | | 13 | Speed Select<br>(LSB) | RO, R/W | 0x0 | See<br>Descr/<br>Retain | If register 16_4.0 = 0 then this bit follows the network speed. If register 16_4.0 = 1 then this bit is R/W. bit 6,13 10 = 1000 Mbps 01 = 100Mbps | | 12 | Auto-Negotiation<br>Enable | R/W | See Descr | Retain | If the value of this bit is changed, the link will be broken and Auto-Negotiation Restarted When this bit gets set/reset, Auto-negotiation is restarted (bit 0_4.9 is set to 1). On hardware reset this bit takes on the value of S_ANEG 1 = Enable Auto-Negotiation Process 0 = Disable Auto-Negotiation Process | #### Table 137: QSGMII Control Register (Continued) Page 4, Register 0 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------------|---------|-----------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | Power Down | R/W | See Descr | Retain | On hardware reset this register takes on the value of 1 if PDOWN = 1 and MODE[2:0] is 101 else takes on a value of 0. 1 = Power down 0 = Normal operation | | 10 | Reserved | R/W | 0x0 | Retain | Reserved | | 9 | Restart Fiber<br>Auto-Negotiation | R/W, SC | 0x0 | SC | Auto-Negotiation automatically restarts after hardware, software reset (0_4.15) or change in auto-negotiation enable (0_4.12) regardless of whether or not the restart bit (0_4.9) is set. The bit is set when Auto-negotiation is Enabled or Disabled in 0_4.12 1 = Restart Auto-Negotiation Process 0 = Normal operation | | 8 | Reserved | RO | 0x1 | 0x1 | Reserved | | 7 | Reserved | RO | 0x0 | 0x0 | Reserved | | 6 | Speed Selection<br>(MSB) | RO, R/W | 0x1 | See<br>Descr/<br>Retain | If register 16_4.0 = 0 then this bit follows the network speed. If register 16_4.0 = 1 then this bit is R/W. bit 6,13 10 = 1000 Mbps 01 = 100Mbps | | 5:0 | Reserved | RO | 0x00 | 0x00 | Reserved | #### Table 138: QSGMII Status Register Page 4, Register 1 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|----------------------------------------|-------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:6 | Reserved | RO | 0x000 | 0x000 | Reserved | | 5 | Fiber Auto-<br>Negotiation<br>Complete | RO | 0x0 | 0x0 | 1 = Auto-Negotiation process complete 0 = Auto-Negotiation process not complete Bit is not set when link is up due of Fiber Auto-negotiation Bypass or if Auto-negotiation is disabled. | | 4 | Reserved | RO | 0x0 | 0x0 | Reserved | | 3 | Reserved | RO | 0x0 | 0x0 | Reserved | | 2 | Fiber Link Status | RO,LL | 0x0 | 0x0 | This register bit indicates when link was lost since the last read. For the current link status, either read this register back-to-back or read Register 17_4.10 Link Real Time. 1 = Link is up 0 = Link is down | | 1 | Reserved | RO | 0x0 | 0x0 | Reserved | | 0 | Reserved | RO | 0x0 | 0x0 | Reserved | Table 139: QSGMII Auto-Negotiation Advertisement Register - SGMII (System mode) (Register 16\_ 4.0 = 0) Page 4, Register 4 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|----------------|------|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------| | 15 | Link Status | RO | 0x0 | 0x0 | 0 = Link is Not up on the Copper Interface<br>1 = Link is up on the Copper Interface | | 14 | Reserved | RO | 0x0 | 0x0 | Reserved | | 13 | Reserved | RO | 0x0 | 0x0 | Reserved | | 12 | Duplex Status | RO | 0x0 | 0x0 | 0 = Interface Resolved to Half-duplex<br>1 = Interface Resolved to Full-duplex | | 11:10 | Speed[1:0] | RO | 0x0 | 0x0 | 11 = Reserved<br>10 = Interface speed is 1000 Mbps<br>01 = Interface speed is 100 Mbps<br>00 = Interface speed is 10 Mbps | | 9 | Transmit Pause | RO | 0x0 | 0x0 | Note that if register 16_4.7 is set to 0 then this bit is always forced to 0. 1 = Enabled 0 = Disabled | | 8 | Receive Pause | RO | 0x0 | 0x0 | Note that if register 16_4.7 is set to 0 then this bit is always forced to 0. 1 = Enabled 0 = Disabled | | 7 | Fiber/Copper | RO | 0x0 | 0x0 | Note that if register 16_4.7 is set to 0 then this bit is always forced to 0. 1 = Fiber media 0 = Copper media | | 6:0 | Reserved | RO | Always<br>0000001 | Always<br>0000001 | Reserved | Table 140: QSGMII Link Partner Ability Register - SGMII (System mode) Mode (Register 16\_4.0 = 0) Page 4, Register 5 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | RO | 0x0 | 0x0 | Reserved | | 14 | Acknowledge | RO | 0x0 | 0x0 | Acknowledge Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13:0 | Reserved | RO | 0x0000 | 0x0000 | Reserved | Table 141: QSGMII Link Partner Ability Register - SGMII (Media mode) Mode (Register 16\_4.0 = 1) Page 4, Register 5 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|--------------------------|------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Link | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 15 1 = Copper Link is up on the link partner 0 = Copper Link is not up on the link partner | | 14 | Acknowledge | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13 | Reserved | RO | 0x0 | 0x0 | Reserved | | 12 | Duplex Status | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 12 1 = Copper Interface on the link Partner is capable of Full-duplex 0 = Copper Interface on the link partner is capable of Half-duplex | | 11:10 | Speed Status | RO | 0x0 | 0x0 | Register bits are cleared when link goes down and loaded when a base page is received Received Code Word Bit 11:10 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 9 | Transmit Pause<br>Status | RO | 0x0 | 0x0 | This bit is non-zero only if the link partner supports enhanced SGMII auto negotiation. Received Code Word Bit 9 1 = Enabled 0 = Disabled | | 8 | Receive Pause<br>Status | RO | 0x0 | 0x0 | This bit is non-zero only if the link partner supports enhanced SGMII auto negotiation. Received Code Word Bit 8 1 = Enabled 0 = Disabled | | 7 | Fiber/Copper<br>Status | RO | 0x0 | 0x0 | This bit is non-zero only if the link partner supports enhanced SGMII auto negotiation. Received Code Word Bit 7 1 = Fiber media 0 = Copper media | | 6:0 | Reserved | RO | 0x00 | 0x00 | Reserved | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 146Document Classification: GeneralMay 5, 2017, Advance Table 142: QSGMII Auto-Negotiation Expansion Register Page 4, Register 6 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------|--------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | Reserved | RO | 0x000 | 0x000 | Reserved | | 3 | Link Partner Next page Able | RO | 0x0 | 0x0 | 1 = Link Partner is Next Page able<br>0 = Link Partner is not Next Page able | | 2 | Local Next Page<br>Able | RO | 0x0 | 0x0 | 1 = Local Device is Next Page able | | 1 | Page Received | RO, LH | 0x0 | 0x0 | Register 6_4.1 is set when a valid page is received. 1 = A New Page has been received 0 = A New Page has not been received | | 0 | Link<br>Partner<br>Auto-Negotiation<br>Able | RO | 0x0 | 0x0 | This bit is set when there is sync status, the fiber receiver has received 3 non-zero matching valid configuration code groups and Auto-negotiation is enabled in register 0_4.12 1 = Link Partner is Auto-Negotiation able 0 = Link Partner is not Auto-Negotiation able | Table 143: QSGMII Specific Control Register 1 Page 4, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|--------------------------------------------------------------|------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | Reserved | | | | Reserved. | | 12 | QSGMII<br>Loopback | R/W | 0x0 | 0x0 | 1 = Enable loopback from QSGMII input to QSGMII output 0 = Normal operation | | 11 | Reserved | R/W | 0x0 | Retain | Reserved | | 10 | Force Link Good | R/W | 0x0 | Retain | If link is forced to be good, the link state machine is bypassed and the link is always up. 1 = Force link good 0 = Normal operation | | 9 | Serial<br>Interface<br>Auto-<br>Negotiation<br>bypass enable | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. 1 = Bypass Allowed 0 = No Bypass Allowed | | 8 | Reserved | R/W | 0x0 | Retain | Reserved | | 7:6 | Reserved | | | | Reserved. | | 5:2 | Reserved | R/W | 0x1 | Retain | Reserved | | 1 | Reserved | | | | Reserved. | ## Table 143: QSGMII Specific Control Register 1 (Continued) Page 4, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------|------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Mode | R/W | See Desc. | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. On hardware reset the register default to 1 if MODE[2:0] is 101, else the register defaults to 0. 0 = SGMII System mode 1 = SGMII Media mode | ### Table 144: QSGMII Specific Status Register Page 4, Register 17 | | rage 4, negister 17 | | | | | | | | | |-------|-----------------------------------------------------------------|--------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bits | Field | Mode | HW Rst | SW Rst | Description | | | | | | 15:14 | Speed | RO | 0x0 | Retain | These status bits are valid only after resolved bit 17_4.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | | | | | 13 | Duplex | RO | 0x0 | Retain | This status bit is valid only after resolved bit 17_4.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Full-duplex 0 = Half-duplex | | | | | | 12 | Page Received | RO, LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | | | | | 11 | Speed and<br>Duplex Resolved | RO | 0x0 | 0x0 | When Auto-Negotiation is not enabled this bit is always 1. 1 = Resolved 0 = Not resolved | | | | | | 10 | Link (real time) | RO | 0x0 | 0x0 | 1 = Link up<br>0 = Link down | | | | | | 9 | Serial<br>Interface<br>Auto-<br>Negotiation<br>bypass<br>status | RO | 0x0 | 0x0 | 1 = Serial interface link came up because bypass mode timer timed out and fiber Auto-Negotiation was bypassed. 0 = Serial interface link came up because regular fiber Auto-Negotiation completed. If this bit is 1, then bit 17_4.11 will be 0. | | | | | | 8:6 | Reserved | RO | 0x0 | 0x0 | Reserved | | | | | | 5 | Sync status | RO | 0x0 | 0x0 | 1 = Sync<br>0 = No Sync | | | | | | 4 | Reserved | RO | 0x0 | 0x0 | Reserved | | | | | | | | | | | | | | | | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 148Document Classification: GeneralMay 5, 2017, Advance Table 144: QSGMII Specific Status Register (Continued) Page 4, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | Transmit Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_4.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. In 100BASE-FX mode this bit is always 0. 1 = Transmit pause enabled 0 = Transmit pause disable | | 2 | Receive Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_4.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. In 100BASE-FX mode this bit is always 0. 1 = Receive pause enabled 0 = Receive pause disabled | | 1:0 | Reserved | RO | 0x0 | 0x0 | Reserved | Table 145: QSGMII Interrupt Enable Register Page 4, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------------------------|------|--------|--------|-----------------------------------------------| | 15 | Reserved | R/W | 0x0 | Retain | Reserved | | 14 | Speed Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 13 | Duplex Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 12 | Page Received<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 11 | Auto-Negotiation<br>Completed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 10 | Link Status<br>Changed<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 9 | Symbol Error<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 8 | False Carrier<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 7 | FIFO<br>Over/Underflow<br>Interrupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 6:0 | Reserved | R/W | 0x00 | Retain | Reserved | Doc. No. MV-S106839-U0 Rev. B Table 146: QSGMII Interrupt Status Register Page 4, Register 19 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------------|-------|--------|--------|----------------------------------------------------------------------| | 15 | Reserved | RO | 0x0 | 0x0 | Reserved | | 14 | Speed Changed | RO,LH | 0x0 | 0x0 | 1 = Speed changed<br>0 = Speed not changed | | 13 | Duplex Changed | RO,LH | 0x0 | 0x0 | 1 = Duplex changed<br>0 = Duplex not changed | | 12 | Page Received | RO,LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | 11 | Auto-Negotiation<br>Completed | RO,LH | 0x0 | 0x0 | 1 = Auto-Negotiation completed<br>0 = Auto-Negotiation not completed | | 10 | Link Status<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Link status changed<br>0 = Link status not changed | | 9 | Symbol Error | RO,LH | 0x0 | 0x0 | 1 = Symbol error<br>0 = No symbol error | | 8 | False Carrier | RO,LH | 0x0 | 0x0 | 1 = False carrier<br>0 = No false carrier | | 7 | FIFO<br>Over/Underflow | RO,LH | 0x0 | 0x0 | 1 = Over/Underflow Error<br>0 = No FIFO Error | | 6:0 | Reserved | RO | 0x00 | 0x00 | Reserved | ## Table 147: QSGMII Receive Error Counter Register Page 4, Register 21 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------|--------|--------|--------|-------------------------------------------------------------------------------------------------------| | 15:0 | Receive Error<br>Count | RO, LH | 0x0000 | Retain | Counter will peg at 0xFFFF and will not roll over. Both False carrier and symbol errors are reported. | ### Table 148: PRBS Control Page 4, Register 23 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------------|------|--------|--------|---------------------------------------------------------------------------| | 15:8 | Reserved | R/W | 0x00 | Retain | Reserved | | 7 | Invert Checker<br>Polarity | R/W | 0x0 | Retain | 1 = Normal<br>0 = Invert | | 6 | Invert Generator<br>Polarity | R/W | 0x0 | Retain | 1 = Normal<br>0 = Invert | | 5 | PRBS Lock | R/W | 0x0 | Retain | 0 = Counter Free Runs<br>1 = Do not start counting until PRBS locks first | ## Table 148: PRBS Control (Continued) Page 4, Register 23 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------|---------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Clear Counter | R/W, SC | 0x0 | 0x0 | 0 = Normal<br>1 = Clear Counter | | 3:2 | Pattern Select | R/W | 0x0 | Retain | 11 = Generate 1010101010 pattern<br>10 = PRBS 31, $x^{31} + x^{28} + 1 = 0$<br>01 = PRBS 23, $x^{23} + x^{18} + 1 = 0$<br>00 = PRBS 7, $x^7 + x^6 + 1 = 0$ | | 1 | PRBS Checker<br>Enable | R/W | 0x0 | 0x0 | 1 = Enable<br>0 = Disable | | 0 | PRBS Generator<br>Enable | R/W | 0x0 | 0x0 | 1 = Enable<br>0 = Disable | ### Table 149: PRBS Error Counter LSB Page 4, Register 24 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------|------|--------|--------|-----------------------------------------------------------------------------------------------| | 15:0 | PRBS Error<br>Count LSB | RO | 0x0000 | Retain | A read to this register freezes register 25_4. Cleared only when register 23_4.4 is set to 1. | ### Table 150: PRBS Error Counter MSB Page 4, Register 25 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-------------------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------| | 15:0 | PRBS Error<br>Count MSB | RO | 0x0000 | Retain | This register does not update unless register 24_4 is read first. Cleared only when register 23_4.4 is set to 1. | ### Table 151: QSGMII Global Control Register 1 Page 4, Register 26 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------------------------------------|---------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | QSGMII Global<br>Reset | R/W, SC | 0x0 | SC | QSGMII Global Software Reset. Writing a 1 to this bit cause all four ports as well as the common circuit to be reset. When the reset operation is done, this bit is cleared to 0 automatically. The reset occurs immediately. 1 = PHY reset 0 = Normal operation | | 14 | QSGMII<br>Reference Clock<br>Source Select | R/W | 0x0 | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. 1 = Reserved 0 = Use XTAL_IN/REF_CLKP/N as source | ## Table 151: QSGMII Global Control Register 1 (Continued) Page 4, Register 26 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------------------------|------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | Invert Q_INP/N<br>Polarity | R/W | 0x1 | Retain | 1 = Normal<br>0 = Invert | | 12 | Invert Q_OUTP/N<br>Polarity | R/W | 0x1 | Retain | 1 = Normal<br>0 = Invert | | 11 | QSGMII Global<br>Power down | R/W | See Desc. | Retain | 1 = Power down all four ports as well as the common circuit 0 = Power up common circuit. Per port power state is a function of register 0_4.11. On hardware reset this register takes on the value of 1 if MODE[2:0] is 001 else takes on a value of 0. | | 10 | Reserved | R/W | 0x0 | Update | Reserved | | 9 | Raw 10-bit Line<br>Loopback | R/W | 0x0 | 0x0 | 1 = Loopback raw 10 bit data from QSGMII input to QSGMII output (Tx and Rx must be synchronous) 0 = Normal | | 8:4 | Reserved | R/W | 0x0 | Retain | Reserved. | | 3 | Enable Running<br>Disparity<br>Checking | R/W | 0x0 | Retain | 1 = Output error symbol if running disparity is incorrect. 0 = Ignore running disparity when determining whether symbol error occurred. | | 2:0 | Reserved | R/W | 0x2 | Retain | Reserved | ### Table 152: QSGMII Global Control Register 2 Page 4, Register 27 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------|---------|--------|--------|--------------------------------------------------------------------------------------------------------------| | 15 | Chip Hardware<br>Reset | R/W, SC | 0x0 | 0x0 | Writing a 1 to this bit cause the entire chip to hard reset 1 = PHY reset 0 = Normal operation | | 14 | Internal QSGMII<br>Loopback | R/W | 0x0 | Retain | 1 = Loopback QSGMII data on internal bus and power<br>down 5.0G SERDES<br>0 = Pass data through 5.0G SERDES | | 13:9 | Reserved | R/W | 0x3F | Retain | Reserved | | 8:7 | Reserved | R/W | 0x3 | Retain | Reserved. | | 1 | QSGMII Output<br>Crossover 2, 3 | R/W | 0x0 | Retain | 1 = Port 2 to QSGMII Lane 3, Port 3 to QSGMII Lane 2<br>0 = Port 2 to QSGMII Lane 2, Port 3 to QSGMII Lane 3 | | 0 | QSGMII Output<br>Crossover 0, 1 | R/W | 0x0 | Retain | 1 = Port 0 to QSGMII Lane 1, Port 1 to QSGMII Lane 0<br>0 = Port 0 to QSGMII Lane 0, Port 1 to QSGMII Lane 1 | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 152Document Classification: GeneralMay 5, 2017, Advance Table 153: 1000BASE-T Pair Skew Register Page 5, Register 20 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|--------------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------| | 15:12 | Pair 7,8 (MDI[3]±) | RO | 0x0 | 0x0 | Skew = bit value x 8ns. Value is correct to within ± 8ns. The contents of 20_5.15:0 are valid only if Register 21_5.6 = 1 | | 11:8 | Pair 4,5 (MDI[2]±) | RO | 0x0 | 0x0 | Skew = bit value x 8ns. Value is correct to within ± 8ns. | | 7:4 | Pair 3,6 (MDI[1]±) | RO | 0x0 | 0x0 | Skew = bit value x 8ns. Value is correct to within ± 8ns. | | 3:0 | Pair 1,2 (MDI[0]±) | RO | 0x0 | 0x0 | Skew = bit value x 8ns. Value is correct to within ± 8ns. | Table 154: 1000BASE-T Pair Swap and Polarity Page 5, Register 21 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|---------------------------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | Reserved | RO | 0x000 | 0x000 | Reserved | | 6 | Register 20_5<br>and 21_5 valid | RO | 0x0 | 0x0 | The contents of 21_5.5:0 and 20_5.15:0 are valid only if Register 21_5.6 = 1 1= Valid 0 = Invalid | | 5 | C, D Crossover | RO | 0x0 | 0x0 | 1 = Channel C received on MDI[2]± Channel D received on MDI[3]± 0 = Channel D received on MDI[2]± Channel C received on MDI[3]± | | 4 | A, B Crossover | RO | 0x0 | 0x0 | 1 = Channel A received on MDI[0]±<br>Channel B received on MDI[1]±<br>0 = Channel B received on MDI[0]±<br>Channel A received on MDI[1]± | | 3 | Pair 7,8 (MDI[3]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive | | 2 | Pair 4,5 (MDI[2]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive | | 1 | Pair 3,6 (MDI[1]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive | | 0 | Pair 1,2 (MDI[0]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive | Table 155: Copper Port Packet Generation Page 6, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------|------|--------|--------|------------------------------------------------------------| | 15:8 | Packet Burst | R/W | 0x00 | Retain | 0x00 = Continuous<br>0x01 to 0xFF = Burst 1 to 255 packets | ## Table 155: Copper Port Packet Generation (Continued) Page 6, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------------------------------|------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Packet Generator<br>Transmit<br>Trigger/Status | R/W | 0x0 | Retain | This bit is used to trigger the packet generator to send another burst packets and also indicates the status of the packet generator in burst mode. This bit is valid only when Reg 16_6.6 = '1', Reg 16_6.3 = '1', and Reg 16_6.15:8 is not equal to zero Read: 1 = Packet generator is done transmitting data 0 = Packet generator is transmitting data Write: When this bit is 1, writing '0' will trigger the packet generator to send another burst of packets. When this bit is 0, Writing '0' or '1' will have no effect. | | 6 | Packet Generator<br>Self Clear Control | R/W | 0x0 | Retain | This bit controls the behavior of Reg 16_6.3 (Enable Packet Generator Bit) to stay in the packet generator mode or resume normal operation after all packets are sent. This bit is valid only in burst mode and ignored in continuous mode. 1 = Reg 16_6.3 stays in packet generator mode after all packets are sent 0 = Reg 16_6.3 self clears after all packets are sent | | 5 | Reserved | R/W | 0x0 | Retain | Reserved | | 4 | Enable CRC checker | R/W | 0x0 | Retain | 1 = Enable<br>0 = Enable | | 3 | Enable packet generator | R/W | 0x0 | Retain | 1 = Enable<br>0 = Enable | | 2 | Payload of packet to transmit | R/W | 0x0 | Retain | 0 = Pseudo-random<br>1 = 5A,A5,5A,A5, | | 1 | Length of packet to transmit | R/W | 0x0 | Retain | 1 = 1518 bytes<br>0 = 64 bytes | | 0 | Transmit an<br>Errored packet | R/W | 0x0 | Retain | 1 = Tx packets with CRC errors & Symbol Error 0 = No error | ### Table 156: Copper Port CRC Counters Page 6, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------|------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Packet Count | RO | 0x00 | Retain | 0x00 = No packets received<br>0xFF = 256 packets received (max count).<br>Bit 16_6.4 must be set to 1 in order for register to be valid. | | 7:0 | CRC Error Count | RO | 0x00 | Retain | 0x00=NoCRC errors detected in the packets received. 0xFF = 256 CRC errors detected in the packets received (max count). Bit 16_6.4 must be set to 1 in order for register to be valid. | Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 154Document Classification: GeneralMay 5, 2017, Advance Table 157: Checker Control Page 6, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------|---------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved | R/W | 0x000 | Retain | Reserved | | 4 | CRC Counters<br>Reset | R/W, SC | 0x0 | 0x0 | Writing '1' to this bit clears the Packet/CRC Counters Register (Reg 17_6). After writing '1', this bit self-clears to '0' 1 = Resets/Clears the Packet/CRC Counters Register | | 3 | Enable Stub Test | R/W | 0x0 | Retain | 1 = Enable stub test<br>0 = Normal Operation | | 2:0 | Reserved | R/W | 0x0 | Retain | Reserved | Table 158: Copper Port Packet Generator IPG Control Page 6, Register 19 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved | R/W | 0x00 | Retain | Reserved | | 7:0 | IPG Length | R/W | 0xB | Retain | These bits define the length of inter-packet-gap (IPG) between packets sent by the packet generator. The IPG length is the programmed value + 1. Unit is in number of bytes. | Table 159: Misc Test Page 6, Register 26 | Bits | Field | Mode | HW Rst | SW Rst | Description | |-------|-------------------------------------------|--------|--------|--------|-----------------------------------------------------------------------| | 15 | Reserved | | | | Reserved. | | 14:13 | Reserved | R/W | 0x0 | Retain | Reserved | | 12:8 | Temperature<br>Threshold | R/W | 0x19 | Retain | Temperature in C = 5 x 26_6.4:0 - 25 i.e. for 100C the value is 11001 | | 7 | Temperature<br>Sensor Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt Enable<br>0 = Interrupt Disable | | 6 | Temperature<br>Sensor Interrupt | RO, LH | 0x0 | 0x0 | 1 = Temperature Reached Threshold<br>0 = Temperature Below Threshold | | 5 | Reserved | R/W | 0x0 | Retain | Reserved | | 4:0 | Temperature<br>Sensor (5-bit) | RO | xxxxx | xxxxx | Temperature in C = 5 x 26_6.4:0 - 25 i.e. for 100C the value is 11001 | ### Table 160: Packet Generation Page 18, Register 16 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------------------------------------------|---------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Packet Burst | R/W | 0x00 | Retain | 0x00 = Continuous<br>0x01 to 0xFF = Burst 1 to 255 packets | | 7:5 | Enable Packet<br>Generator | R/W, SC | 0x0 | Retain | 000 = Normal Operation<br>010 = Generate Packets on Copper Interface<br>100 = Generate Packets on SGMII<br>110 = Generate Packets on QSGMII<br>else = Reserved | | 4 | Packet Generator<br>Transmit<br>Trigger/Status | R/W | 0x0 | Retain | This bit is used to trigger the packet generator to send another burst packets and also indicates the status of the packet generator in burst mode. This bit is valid only when Reg 16_18.3 = '1' and Reg 16_18.15:8 is not equal to zero Read: 1 = Packet generator is done transmitting data 0 = Packet generator is transmitting data Write: When this bit is 1, writing '0' will trigger the packet generator to send another burst of packets. When this bit is 0, Writing '0' or '1' will have no effect. | | 3 | Packet Generator<br>Self Clear Control | R/W | 0x0 | Retain | This bit controls the behavior of Reg 16_18.7:5 (Enable Packet Generator Bits) to stay in the packet generator mode or resume normal operation after all packets are sent. This bit is valid only in burst mode and ignored in continuous mode. 1 = Reg 16_18.7:5 stays in packet generator mode after all packets are sent 0 = Reg 16_18.7:5 self clears after all packets are sent | | 2 | Payload of packet to transmit | R/W | 0x0 | Retain | 1 = 5A,A5,5A,A5,<br>0 = Pseudo-random | | 1 | Length of packet to transmit | R/W | 0x0 | Retain | 1 = 1518 bytes<br>0 = 64 bytes | | 0 | Transmit an<br>Errored packet | R/W | 0x0 | Retain | 1 = Tx packets with CRC errors & Symbol Error 0 = No error | ### Table 161: CRC Counters Page 18, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|--------------|------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Packet Count | RO | 0x00 | Retain | 0x00 = No packets received<br>0xFF = 256 packets received (max count).<br>Bit 16_18.4 must be set to enable the counter in order for<br>register to be valid. | ## Table 161: CRC Counters (Continued) Page 18, Register 17 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------|------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CRC Error Count | RO | 0x00 | Retain | 0x00=NoCRCerrors detected in the packets received. 0xFF = 256 CRC errors detected in the packets received (max count). Bit 16_18.4 must be set to enable the counter in order for register to be valid. | ### Table 162: Checker Control Page 18, Register 18 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------------------|---------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved | R/W | 0x0 | Retain | Reserved | | 4 | CRC Counters<br>Reset | R/W, SC | 0x0 | Retain | Writing '1' to this bit clears the Packet/CRC Counters Register (Reg 17_18). After writing '1', this bit self-clears to '0' 1 = Resets/Clears the Packet/CRC Counters Register | | 3 | Reserved | R/W | 0x0 | Retain | Reserved | | 2:0 | Enable CRC<br>Checker | R/W | 0x00 | Retain | 000 = Disable/reset CRC Checker 010 = Check data from Copper interface 100 = Check data from SGMII 110 = Check data from QSGMII else = Reserved | ### Table 163: Packet Generator IPG Control Page 18, Register 19 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|------------|------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved | R/W | 0x00 | Retain | Reserved | | 7:0 | IPG Length | R/W | 0xB | Retain | These bits define the length of inter-packet-gap (IPG) between packets sent by the packet generator. The IPG length is the programmed value + 1. Unit is in number of bytes. | ### Table 164: General Control Register 1 Page 18, Register 20 | Bits | Field | Mode | HW Rst | SW Rst | Description | |------|-----------|---------|------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reset | R/W, SC | 0x0 | 0x0 | Mode Software Reset. Affects page 6 and 18. Writing a 1 to this bit causes the PHY state machines to be reset. When the reset operation is done, this bit is cleared to 0 automatically. The reset occurs immediately. 1 = PHY reset 0 = Normal operation | | 14:7 | Reserved | R/W | 0x4 | Retain | Reserved | | 6:4 | Reserved | R/W | 0x0 | Retain | Reserved | | 3 | Reserved | R/W | 0x0 | Retain | Reserved | | 2:0 | MODE[2:0] | R/W | See Descr. | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. On hardware reset these bits take on the value of MODE[2:0]. | | | | | 0x0 | 0x0 | 000 = QSGMII (System mode) to Copper<br>001 = SGMII (System mode) to Copper<br>010 = QSGMII (System mode) to 1000BASE-X<br>011 = QSGMII (System mode) to 100BASE-FX (Reg 20_<br>18.6 = '0')<br>QSGMII (System mode) to Auto Media Detect<br>Copper/100BASE-FX (Reg 20_18.6 = '1')<br>100 = Reserved<br>101 = Reserved<br>110 = Reserved<br>111 = Reserved | Doc. No. MV-S106839-U0 Rev. B Page 158 Document Classification: General May 5, 2017, Advance # **Electrical Specifications** #### **Absolute Maximum Ratings** 4.1 ### Table 165: Absolute Maximum Ratings<sup>1</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. | Symbol | Parameter | Min | Тур | Max | Units | |----------------------|----------------------------------------------------|------|-----|--------------------------------------------|-------| | V <sub>DDA18</sub> | Power Supply Voltage on AVDD18 with respect to VSS | -0.5 | | 2.5 | V | | V <sub>DD</sub> | Power Supply Voltage on DVDD with respect to VSS | -0.5 | | 1.5 | V | | V <sub>DDA33</sub> | Power Supply Voltage on AVDD33 with respect to VSS | -0.5 | | 3.6 | V | | $V_{DDOL}$ | Power Supply Voltage on VDDOL with respect to VSS | -0.5 | | 3.6 | V | | V <sub>DDOR</sub> | Power Supply Voltage on VDDOR with respect to VSS | -0.5 | | 3.6 | V | | $V_{DDOM}$ | Power Supply Voltage on VDDOM with respect to VSS | -0.5 | | 3.6 | V | | $V_{DDC}$ | Power Supply Voltage on VDDC with respect to VSS | -0.5 | | 2.5 | V | | V <sub>PIN</sub> | Voltage applied to any digital input pin | -0.5 | | 5.0 or VDDO +<br>0.7, whichever is<br>less | V | | T <sub>STORAGE</sub> | Storage temperature | -55 | | +125 <sup>2</sup> | °C | On power-up, no special power supply sequencing is required. 125 °C is only used as bake temperature for not more than 24 hours. Long term storage (e.g weeks or longer) should be kept at 85 °C or lower. #### **Recommended Operating Conditions** 4.2 **Table 166: Recommended Operating Conditions** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|------------------------------------------|---------------------------------------|------|------------------------|------------------|-------| | V <sub>DDA18</sub> <sup>1</sup> | AVDD18 supply | For AVDD18 | 1.71 | 1.8 | 1.89 | V | | V <sub>DDC</sub> <sup>1</sup> | VDDC supply | For VDDC | 1.71 | 1.8 | 1.89 | V | | V <sub>DDA33</sub> | AVDD33 supply | For AVDD33 | 3.13 | 3.3 | 3.47 | V | | V <sub>DD</sub> <sup>1</sup> | DVDD supply | For DVDD at 1.0V | 0.95 | 1.0 | 1.05 | V | | V <sub>DDOL</sub> <sup>1</sup> | VDDOL supply | For VDDOL at 1.8V | 1.71 | 1.8 | 1.89 | V | | | | For VDDOL at 2.5V | 2.38 | 2.5 | 2.63 | V | | | | For VDDOL at 3.3V | 3.13 | 3.3 | 3.47 | V | | V <sub>DDOR</sub> <sup>1</sup> | VDDOR supply | For VDDOR at 1.8V | 1.71 | 1.8 | 1.89 | V | | | | For VDDOR at 2.5V | 2.38 | 2.5 | 2.63 | V | | | | For VDDOR at 3.3V | 3.13 | 3.3 | 3.47 | V | | V <sub>DDOM</sub> <sup>1</sup> | VDDOM supply | For VDDOM at 1.2V | 1.14 | 1.2 | 1.26 | V | | | | For VDDOM at 1.8V | 1.71 | 1.8 | 1.89 | V | | | | For VDDOM at 2.5V | 2.38 | 2.5 | 2.63 | V | | | | For VDDOM at 3.3V | 3.13 | 3.3 | 3.47 | V | | RSET | Internal bias reference | Resistor connected to V <sub>SS</sub> | | 5000 ± 1%<br>Tolerance | | W | | T <sub>A</sub> | Commercial Ambient operating temperature | | 0 | | 70 <sup>2</sup> | °C | | T <sub>J</sub> | Maximum junction temperature | | | | 125 <sup>3</sup> | °C | <sup>1.</sup> Maximum noise allowed on supplies is 50 mV peak-peak. Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 160 Document Classification: General May 5, 2017, Advance <sup>2.</sup> Commercial operating temperatures are typically below 70 °C, e.g, 45 °C ~55 °C. The 70 °C max is Marvell<sup>®</sup> specification limit 3. Refer to white paper on TJ Thermal Calculations for more information. ### 4.3 Package Thermal Information ### 4.3.1 Thermal Conditions for 128-pin LQFP Package Table 167: Thermal Conditions for 128-pin LQFP Package | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|------|------|-------| | $\theta_{JA}$ | Thermal resistance <sup>1</sup> - junction to ambient for the 128-Pin, LQFP | JEDEC 3 in. x 4.5 in. 4-layer PCB with no air flow | | 24.9 | | °C/W | | | package | JEDEC 3 in. x 4.5 in. 4-layer PCB with 1 meter/sec air flow | | 21.8 | | °C/W | | | $\theta_{JA} = (T_J - T_A)/P$ | JEDEC 3 in. x 4.5 in. 4-layer PCB with 2 meter/sec air flow | | 20.9 | | °C/W | | | P = Total power dissipation | JEDEC 3 in. x 4.5 in. 4-layer PCB with 3 meter/sec air flow | | 20.3 | | °C/W | | ΨЈТ | Thermal characteristic parameter <sup>a</sup> - junction to top | JEDEC 3 in. x 4.5 in. 4-layer PCB with no air flow | | 0.50 | | °C/W | | | center of the 128-Pin, LQFP package | JEDEC 3 in. x 4.5 in. 4-layer PCB with 1 meter/sec air flow | | 0.75 | °C/W | | | | $\psi_{JT} = (T_J - T_{top})/P.$ P = Total power dissipation, $T_{top}$ : | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 2 meter/sec air flow | | 0.90 | | °C/W | | | Temperature on the top center of the package. | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 3 meter/sec air flow | | 1.01 | 1.01 | °C/W | | θ <sub>JC</sub> | Thermal resistance <sup>a</sup> - junction to case for the 128-Pin, LQFP package $\theta_{JC} = (T_{J-}T_C)/P_{top}$ $P_{top} = P_{top} = P_{top}$ | JEDEC with no air flow | | 9.8 | | °C/W | | θЈВ | the top of the package Thermal resistance <sup>a</sup> - junction to board for the 128-Pin, LQFP package $\theta_{JB} = (T_J - T_B)/P_{bottom}$ $P_{bottom} = Power dissipation from the bottom of the package to the PCB surface.$ | JEDEC with no air flow | | 15.1 | | °C/W | <sup>1.</sup> Refer to white paper on TJ Thermal Calculations for more information. Doc. No. MV-S106839-U0 Rev. B ## 4.3.2 Thermal Conditions for 196-pin TFBGA Package ### **Table 168: Thermal Conditions for 196-pin TFBGA Package** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|-------| | $\theta_{JA}$ | Thermal resistance <sup>1</sup> - junction to ambient for the 196-Pin, TFBGA | JEDEC 3 in. x 4.5 in. 4-layer PCB with no air flow | | 29.16 | | °C/W | | | package | JEDEC 3 in. x 4.5 in. 4-layer PCB with 1 meter/sec air flow | | 27.05 | | °C/W | | | $\theta_{JA} = (T_J - T_A)/P$ | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 2 meter/sec air flow | | 26.23 | | °C/W | | | P = Total power dissipation | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 3 meter/sec air flow | | 25.70 | | °C/W | | ΨЈТ | Thermal characteristic parameter <sup>a</sup> - junction to top | JEDEC 3 in. x 4.5 in. 4-layer PCB with no air flow | | 0.43 | | °C/W | | | center of the 196-Pin, TFBGA package | JEDEC 3 in. x 4.5 in. 4-layer PCB with no air flow JEDEC 3 in. x 4.5 in. 4-layer PCB with 1 meter/sec air flow JEDEC 3 in. x 4.5 in. 4-layer PCB with 2 meter/sec air flow JEDEC 3 in. x 4.5 in. 4-layer PCB with 3 meter/sec air flow 0.68 | | °C/W | | | | | $\psi_{JT} = (T_J - T_{top})/P.$ P = Total power dissipation, $T_{top}$ | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 2 meter/sec air flow | | 0.62 | | °C/W | | | Temperature on the top center of the package. | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 3 meter/sec air flow | | 0.68 | 8 | °C/W | | $\theta_{\text{JC}}$ | Thermal resistance <sup>a</sup> - junction to case for the 196-Pin, TFBGA package | JEDEC with no air flow | | 8.94 | | °C/W | | | $\theta_{JC} = (T_{J-}T_{C})/P_{top}$ $P_{top} = Power dissipation from the top of the package$ | | | | | | | $\theta_{ extsf{JB}}$ | Thermal resistance <sup>a</sup> - junction to board for the 196-Pin, TFBGA package | JEDEC with no air flow | | 19.44 | | °C/W | | | $\theta_{JB} = (T_J - T_B)/P_{bottom}$ $P_{bottom} = Power dissipation from the bottom of the package to the PCB surface.$ | | | | | | <sup>1.</sup> Refer to white paper on TJ Thermal Calculations for more information. Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 162Document Classification: GeneralMay 5, 2017, Advance ### 4.4 Current Consumption ### 4.4.1 Current Consumption AVDD18 + VDDC Table 169: Current Consumption AVDD18 + VDDC (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |---------------------|------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | I <sub>AVDD18</sub> | 1.8V Power | AVDD18, | QSGMII to 1000BASE-T link with traffic | | 321 | | mA | | + I <sub>VDDC</sub> | | VDDC | QSGMII to 1000BASE-T EEE | | 155 | | mA | | | | | QSGMII to 100BASE-TX link with traffic | | 171 | | mA | | | | | QSGMII to 100BASE-TX EEE | | 129 | | mA | | | | | QSGMII to 10BASE-T link with traffic | | 135 | | mA | | | | | QSGMII to 10BASE-Te EEE with traffic | | 132 | | mA | | | | | QSGMII to Copper Energy Detect | | 108 | | mA | | | | QSGMII to Copper Energy Detect with<br>System Interface Power Down | | 65 | | mA | | | | | | QSGMII to Copper IEEE Power Down | | 82 | | mA | | | | | QSGMII to Copper IEEE Power Down with System Interface Power Down | | 37 | | mA | | | | | QSGMII to Fiber<br>(1000BASE-X/100BASE-FX/SGMII) link<br>with traffic | | 321 | | mA | | | | | SGMII to 1000BASE-T link with traffic | | 358 | | mA | | | | | SGMII to 1000BASE-T EEE | | 191 | | mA | | | | | SGMII to 100BASE-TX link with traffic | | 207 | | mA | | | | | SGMII to 100BASE-TX EEE | | 165 | | mA | | | | | SGMII to 10BASE-T link with traffic | | 171 | | mA | | | | | SGMII to 10BASE-Te EEE with traffic | | 168 | | mA | | | | | SGMII to Copper Energy Detect | | 150 | | mA | | | | | SGMII to Copper Energy Detect with<br>System Interface Power Down | | 87 | | mA | | | | | SGMII to Copper IEEE Power Down | | 119 | | mA | | | | | SGMII to Copper IEEE Power Down with System Interface Power Down | | 58 | | mA | | | | | SGMII to Fiber<br>(1000BASE-X/100BASE-FX/<br>SGMII) link with traffic <sup>1</sup> | | 116 | | mA | | | | | SGMII to Fiber<br>(1000BASE-X/100BASE-FX/<br>SGMII) IEEE Power Down <sup>1</sup> | | 77 | | mA | | | | | SGMII to Fiber<br>(1000BASE-X/100BASE-FX/<br>SGMII) IEEE Power Down with System<br>Interface Power Down <sup>1</sup> | | 39 | | mA | | | | | Reset | | 26 | | mA | <sup>1.</sup> Applicable when device is configured as two ports SGMII (system) to Fiber (media) with QSGMII crossover enabled. ### 4.4.2 Current Consumption AVDD33 ### **Table 170: Current Consumption AVDD33** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |---------------------|------------|--------|--------------------------------------------------------------------|-----|-----|-----|-------| | I <sub>VDDA33</sub> | 3.3V Power | AVDD33 | QSGMII to 1000BASE-T link with traffic | | 224 | | mA | | | | | QSGMII to 1000BASE-T EEE | | 35 | | mA | | | | | QSGMII to 100BASE-TX link with traffic | | 59 | | mA | | | | | QSGMII to 100BASE-TX EEE | | 11 | | mA | | | | | QSGMII to 10BASE-T link with traffic | | 120 | | mA | | | | | QSGMII to 10BASE-Te EEE with traffic | | 100 | | mA | | | | | QSGMII to Copper Energy Detect | | 3 | | mA | | | | | QSGMII to Copper Energy Detect with<br>System Interface Power Down | | 3 | | mA | | | | | QSGMII to Copper IEEE Power Down | | 3 | | mA | | | | | QSGMII to Copper IEEE Power Down with System Interface Power Down | | 3 | | mA | | | | | SGMII to 1000BASE-T link with traffic | | 224 | | mA | | | | | SGMII to 1000BASE-T EEE | | 35 | | mA | | | | | SGMII to 100BASE-TX link with traffic | | 59 | | mA | | | | | SGMII to 100BASE-TX EEE | | 11 | | mA | | | | | SGMII to 10BASE-T link with traffic | | 120 | | mA | | | | | SGMII to 10BASE-Te EEE with traffic | | 100 | | mA | | | | | SGMII to Copper Energy Detect | | 3 | | mA | | | | | SGMII to Copper Energy Detect with<br>System Interface Power Down | | 3 | | mA | | | | | SGMII to Copper IEEE Power Down | | 3 | | mA | | | | | SGMII to Copper IEEE Power Down with System Interface Power Down | | 3 | | mA | | | | | Reset | | 3 | | mA | Note AVDD33 is not used when the device is in Fiber only mode of operations Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 164Document Classification: GeneralMay 5, 2017, Advance ### 4.4.3 Current Consumption DVDD ### **Table 171: Current Consumption DVDD** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |-------------------|-------------------------|------|---------------------------------------------------------------------|-----|-----|-----|-------| | I <sub>DVDD</sub> | Power to | DVDD | QSGMII to 1000BASE-T link with traffic | | 278 | | mA | | | digital core<br>at 1.0V | | QSGMII to 1000BASE-T EEE | | 49 | | mA | | | at 1.0 v | | QSGMII to 100BASE-TX link with traffic | | 62 | | mA | | | | | QSGMII to 100BASE-TX EEE | | 37 | | mA | | | | | QSGMII to 10BASE-T link with traffic | | 36 | | mA | | | | | QSGMII to 10BASE-Te EEE with traffic | | 33 | | mA | | | | | QSGMII to Copper Energy Detect | | 27 | | mA | | | | | QSGMII to Copper Energy Detect with<br>System Interface Power Down | | 23 | | mA | | | | | QSGMII to Copper IEEE Power Down | | 25 | | mA | | | | | QSGMII to Copper IEEE Power Down with System Interface Power Down | | 21 | | mA | | | | | QSGMII to Fiber (1000BASE-X/SGMII) link with 1000 Mbps traffic | | 194 | | mA | | | | | QSGMII to Fiber (100BASE-FX/SGMII) link with 100 Mbps traffic | | 97 | | mA | | | | | QSGMII to Fiber (SGMII) link with 10 Mbps traffic | | 85 | | mA | | | | | QSGMII to Fiber<br>(1000BASE-X/100BASE-FX/SGMII)<br>IEEE Power Down | | 76 | | mA | | | | | SGMII to 1000BASE-T link with traffic | | 280 | | mA | | | | | SGMII to 1000BASE-T EEE | | 54 | | mA | | | | | SGMII to 100BASE-TX link with traffic | | 64 | | mA | | | | | SGMII to 100BASE-TX EEE | | 42 | | mA | | | | | SGMII to 10BASE-T link with traffic | | 37 | | mA | | | | | SGMII to 10BASE-Te EEE with traffic | | 36 | | mA | | | | | SGMII to Copper Energy Detect | | 33 | | mA | | | | - | SGMII to Copper Energy Detect with<br>System Interface Power Down | | 22 | | mA | | | | | SGMII to Copper IEEE Power Down | | 30 | | mA | | | | | SGMII to Copper IEEE Power Down with System Interface Power Down | | 19 | | mA | ### **Table 171: Current Consumption DVDD (Continued)** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |------------------------------|-------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | I <sub>DVDD</sub><br>(Cont.) | Power to<br>digital core<br>at 1.0V | DVDD<br>(Cont.) | SGMII to Fiber<br>(1000BASE-X/100BASE-FX/SGMII) link<br>with traffic <sup>1</sup> | | 48 | | mA | | | (Cont.) | | SGMII to Fiber<br>(1000BASE-X/100BASE-FX/<br>SGMII) IEEE Power Down <sup>1</sup> | | 16 | | mA | | | | | SGMII to Fiber<br>(1000BASE-X/100BASE-FX/SGMII)<br>IEEE Power Down with System<br>Interface Power Down <sup>1</sup> | | 16 | | mA | | | | | Reset | | 14 | | mA | <sup>1.</sup> Applicable when device is configured as two ports SGMII (system) to Fiber (media) with QSGMII crossover enabled. ### 4.4.4 Current Consumption VDDOL ### **Table 172: Current Consumption VDDOL** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |--------------------|--------------------|-------|-----------|-----|-----|-----|-------| | I <sub>VDDOL</sub> | 1.8V I/O<br>Supply | VDDOL | | | 1 | | mA | | | 2.5V I/O<br>Supply | | | | 1 | | mA | | | 3.3V I/O<br>Supply | | | | 1 | | mA | ### 4.4.5 Current Consumption VDDOR #### **Table 173: Current Consumption VDDOR** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |--------------------|--------------------|-------|-----------|-----|-----|-----|-------| | I <sub>VDDOR</sub> | 1.8V I/O<br>Supply | VDDOR | | | 1 | | mA | | | 2.5V I/O<br>Supply | | | | 1 | | mA | | | 3.3V I/O<br>Supply | | | | 1 | | mA | Doc. No. MV-S106839-U0 Rev. B Page 166 Document Classification: General May 5, 2017, Advance ## 4.4.6 Current Consumption VDDOM ### **Table 174: Current Consumption VDDOM** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |--------|--------------------|-------|-----------|-----|-----|-----|-------| | IVDDOM | 1.2V I/O<br>Supply | VDDOM | | | 1 | | mA | | | 1.8V I/O<br>Supply | | | | 1 | | mA | | | 2.5V I/O<br>Supply | | | | 1 | | mA | | | 3.3V I/O<br>Supply | | | | 1 | | mA | #### **DC Operating Conditions** 4.5 #### **Digital Pins** 4.5.1 ### **Table 175: Digital Pins** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |------------------|---------------------------|--------------------------------|-------------|-------------|-----|-------------|-------| | VIH | Input high | All digital inputs | VDDO = 3.3V | 2.0 | | VDDO + 0.6V | V | | | voltage | | VDDO = 2.5V | 1.75 | | VDDO + 0.6V | V | | | | | VDDO = 1.8V | 1.26 | | VDDO + 0.6V | V | | | | | VDDO = 1.2V | 0.84 | | VDDO + 0.6V | V | | VIL | Input low | All digital inputs | VDDO = 3.3V | -0.3 | | 0.8 | V | | | voltage | | VDDO = 2.5V | -0.3 | | 0.75 | V | | | | | VDDO = 1.8V | -0.3 | | 0.54 | V | | | | | VDDO = 1.2V | -0.3 | | 0.36 | V | | VOH | High level output voltage | All digital outputs | IOH = -4 mA | VDDO - 0.4V | | | V | | VOL | Low level output voltage | All digital outputs | IOL = 4 mA | | | 0.4 | V | | I <sub>ILK</sub> | Input leakage current | With internal pull-up resistor | | | | 10<br>-50 | uA | | | | All others without resistor | | | | 10 | uA | | CIN | Input capacitance | All pins | | | | 5 | pF | #### 4.5.2 **LED Pins** #### Table 176: LED Pins (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |------------------|---------------------------------------------|-----------------|--------------|--------------|-----|-----------|-------| | VOH | High level output voltage | All LED outputs | IOH = -15 mA | VDDO - 0.75V | | | V | | VOL | Low level output voltage | All LED outputs | IOL = 15 mA | | | 0.75 | V | | I <sub>MAX</sub> | Total maximum current per port <sup>1</sup> | All LED pins | | | | 35 | mA | | I <sub>ILK</sub> | Input leakage current | All LED pins | | | | 10<br>-50 | uA | | CIN | Input capacitance | All LED pins | | | | 5 | pF | <sup>1.</sup> Each port can support up to four LED outputs. The maximum current per LED is dependent on the number of LED outputs used per port. For example, when using two LEDs per port, the maximum current per LED is 65/2 = 32.5 mA. Copyright © 2017 Marvell Doc. No. MV-S106839-U0 Rev. B Page 168 Document Classification: General May 5, 2017, Advance ### 4.5.3 RESETn Pin Table 177: RESETn Pin | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |---------|------------|-------------|------------------|------|-------------|-------------|-------| | VIH | Input high | RESETn | VDDO = 2.5V/3.3V | 1.75 | | VDDO + 0.6V | V | | voltage | | VDDO = 1.8V | 1.26 | | VDDO + 0.6V | V | | | VIL | Input low | RESETn | VDDO = 2.5V/3.3V | -0.3 | | 0.75 | V | | voltage | | VDDO = 1.8V | -0.3 | | 0.54 | V | | ### 4.5.3.1 Internal Resistor Description **Table 178: Internal Resister Description** | Pin # | Pin Name | Resistor | |-------|----------|------------------| | 62 | TRSTn | Internal Pull-up | | 58 | TDI | Internal Pull-up | | 55 | TMS | Internal Pull-up | | 54 | TCK | Internal Pull-up | ### 4.5.4 IEEE DC Transceiver Parameters **Table 179: IEEE DC Transceiver Parameters** | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |--------------------|----------------------------------------|-------------|-------------------------|------------------|------------------|-------|--------------| | V <sub>ODIFF</sub> | Absolute peak | MDIP/N[1:0] | 10BASE-T no cable | 2.2 | 2.5 | 2.8 | V | | | differential output voltage | MDIP/N[1:0] | 10BASE-T cable model | 585 <sup>1</sup> | | | mV | | | voltage | MDIP/N[1:0] | 100BASE-TX mode | 0.950 | 1.0 | 1.050 | V | | | | MDIP/N[3:0] | 1000BASE-T <sup>2</sup> | 0.67 | 0.75 | 0.82 | V | | | Overshoot <sup>2</sup> | MDIP/N[1:0] | 100BASE-TX mode | 0 | | 5% | V | | | Amplitude Symmetry (positive/negative) | MDIP/N[1:0] | 100BASE-TX mode | 0.98x | | 1.02x | V+/V- | | V <sub>IDIFF</sub> | Peak Differential<br>Input Voltage | MDIP/N[1:0] | 10BASE-T mode | 585 <sup>3</sup> | | | mV | | | Signal Detect<br>Assertion | MDIP/N[1:0] | 100BASE-TX mode | 1000 | 460 <sup>4</sup> | | mV peak-peak | | | Signal Detect<br>De-assertion | MDIP/N[1:0] | 100BASE-TX mode | 200 | 360 <sup>5</sup> | | mV peak-peak | <sup>1.</sup> IEEE 802.3 Clause 14, Figure 14.9 shows the template for the "far end" wave form. This template allows as little as 495 mV peak differential voltage at the far end receiver. <sup>2.</sup> IEEE 802.3ab Figure 40 -19 points A&B. <sup>3.</sup> The input test is actually a template test; IEEE 802.3 Clause 14, Figure 14.17 shows the template for the receive wave form. The ANSI TP-PMD specification requires that any received signal with peak-to-peak differential amplitude greater than 1000 mV should turn on signal detect (internal signal in 100BASE-TX mode). The device will accept signals typically with 460 mV peak-to-peak differential amplitude. The ANSI-PMD specification requires that any received signal with peak-to-peak differential amplitude less than 200 mV should de-assert signal detect (internal signal in 100BASE-TX mode). The Alaska Quad will reject signals typically with peak-to-peak differential amplitude less than 360 mV. ### 4.5.5 SGMII SGMII specification is a de-facto standard proposed by Cisco. It is available at the Cisco website ftp://ftp-eng.cisco/smii/sgmii.pdf. It uses a modified LVDS specification based on the IEEE standard 1596.3. Refer to that standard for the exact definition of the terminology used in the following table. The device adds flexibility by allowing programmable output voltage swing and supply voltage option. #### 4.5.5.1 Transmitter DC Characteristics **Table 180: Transmitter DC Characteristics** | Symbol | Parameter <sup>1</sup> | Min | Тур | Max | Units | |-----------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------|-----------|---------| | V <sub>OH</sub> | Output Voltage High | | | 1600 | mV | | V <sub>OL</sub> | Output Voltage Low | 700 | | | mV | | V <sub>RING</sub> | Output Ringing | | | 10 | % | | $ V_{OD} ^2$ | Output Voltage Swing (differential, peak) | Program | mable - see T | able 181. | mV peak | | V <sub>OS</sub> | Output Offset Voltage (also called Common mode voltage) | Variable - see Section 4.5.5.2,<br>Common Mode Voltage (Voffset)<br>Calculations, on page 171 for details. | | | mV | | R <sub>O</sub> | Output Impedance (single-ended) (50 ohm termination) | 40 | | 60 | Ωs | | Delta R <sub>O</sub> | Mismatch in a pair | | | 10 | % | | Delta V <sub>OD</sub> | Change in V <sub>OD</sub> between 0 and 1 | | | 25 | mV | | Delta V <sub>OS</sub> | Change in V <sub>OS</sub> between 0 and 1 | | | 25 | mV | | I <sub>S+</sub> , I <sub>S-</sub> | Output current on short to VSS | | | 40 | mA | | I <sub>S+</sub> - | Output current when S_OUT+ and S_OUT- are shorted | | | 12 | mA | | I <sub>X+</sub> , I <sub>X-</sub> | Power off leakage current | | | 10 | mA | <sup>1.</sup> Parameters are measured with outputs AC connected with 100 ohm differential load. **Table 181: Programming SGMII Output Amplitude** | Register 26_1<br>Bits | Field | Description | |-----------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | SGMII/Fiber<br>Output Amplitude <sup>1</sup> | Differential voltage peak measured. Note that internal bias minus the differential peak voltage must be greater than 700 mV. 000 = 14 mV 001 = 112 mV 010 = 210 mV 011 = 308 mV 100 = 406 mV 101 = 504 mV 110 = 602 mV 111 = 700 mV | <sup>1.</sup> Cisco SGMII specification limits are |VOD| = 150 mV - 400 mV peak differential. Doc. No. MV-S106839-U0 Rev. B Page 170 Document Classification: General May 5, 2017, Advance May 5, 2017, Advance <sup>2.</sup> Output amplitude is programmable by writing to Register 26\_1.2:0. Figure 32: CML I/Os ### 4.5.5.2 Common Mode Voltage (Voffset) Calculations There are four different main configurations for the SGMII/Fiber interface connections. These are: - DC connection to an LVDS receiver - AC connection to an LVDS receiver - DC connection to an CML receiver - AC connection to an CML receiver If AC coupling or DC coupling to an LVDS receiver is used, the DC output levels are determined by the following: ■ Internal bias. See Figure 32 for details. (If AVDD18 is used to generate the internal bias, the internal bias value will typically be 1.05V.) For QSGMII, internal bias is also generated from the AVDDH supply and is typically 1.38V for output termination, and 1.2V for input termination. ■ The output voltage swing is programmed by Register 26\_1.2:0 (see Table 181 on page 170). Voffset (i.e., common mode voltage) = internal bias - single-ended peak-peak voltage swing. See Figure 33 on page 172 for details. If DC coupling is used with a CML receiver, then the DC levels will be determined by a combination of the MACs output structure and the input structure shown in the CML Inputs diagram in Figure 34 on page 173. Assuming the same MAC CML voltage levels and structure, the common mode output levels will be determined by: Voffset (i.e., common mode voltage) = internal bias - single-ended peak-peak voltage swing/2. See Figure 34 for details. If DC coupling is used, the output voltage DC levels are determined by the AC coupling considerations above, plus the I/O buffer structure of the MAC. Figure 33: AC connections (CML or LVDS receiver) or DC connection LVDS receiver Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 172 Document Classification: General May 5, 2017, Advance CML Inputs Internal bias1 **CML** Outputs Internal bias1 V = Internal bias 50 ohm 50 ohm 50 ohm s\_out Voffset S\_IN+ s\_out opposite of S\_OUT+) V = Internal bias Vpeak-peak Internal bias $I_{\text{sink}}\,\big($ 50 ohm S\_IN-1. Internal bias is generated from the AVDDH supply and is typically 1.05V. Single-ended Voltage details Internal bias . Vpeak V = Voffset (i.e., common mode voltage) = Internal bias - Vpeak S\_OUTP Vmin = Internal bias - Vpeak-peak (single ended) (V min must be greater than 700 mV) Internal bias S\_OUTN Figure 34: DC Connection to a CML Receiver ### 4.5.5.3 Receiver DC Characteristics **Table 182: Receiver DC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | |-------------------|---------------------------------------------|-----|-----|------|-------| | VI | Input Voltage range a or b | 675 | | 1725 | mV | | V <sub>IDTH</sub> | Input Differential Threshold | -50 | | +50 | mV | | V <sub>HYST</sub> | Input Differential Hysteresis | 25 | | | mV | | R <sub>IN</sub> | Receiver 100 Ω Differential Input Impedance | 80 | | 120 | W | Figure 35: Input Differential Hysteresis #### 4.5.6 **QSGMII** QSGMII specification is a de-facto standard proposed by Cisco. It is available at the Cisco website ftp://ftp-eng.cisco/smii/sgmii.pdf. It uses a modified LVDS specification based on the IEEE standard 1596.3. Refer to that standard for the exact definition of the terminology used in the following table. The device adds flexibility by allowing programmable output voltage swing and supply voltage option. #### 4.5.6.1 Transmitter DC Characteristics **Table 183: Transmitter DC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | |---------|-----------------------------------------------------------------------------------------------|-----|------|------------------|------------------------------| | T_Band | Baud Rate <sup>1</sup> | | 5000 | | Gsym/s | | T_Vdiff | Output Differential Voltage (into floating Load Rload=100 Ohm) <sup>2</sup> | 400 | | 900 | mVppd | | T_Rd | Differential Resistance | 80 | 100 | 120 | Ohms | | T_SDD22 | Differential Output Return Loss (100 MHz to 2.5 GHz) <sup>3</sup> | | | -8 | dB | | T_SDD22 | Differential Output Return Loss (2.5 GHz to 5 GHz) <sup>4</sup> | | | | dB | | T_SCC22 | Common Mode Return Loss (100 MHz to 2.5 GHz) <sup>5</sup> | | | -6 | dB | | T_Ncm | Transmitter Common Mode Noise | | | 5% of<br>T-Vdiff | mVppd | | | Output current into or out of driver pins when either SHORT to GND or each other <sup>6</sup> | | | 100 | mA | | T_Vcm | Output Common Mode Voltage | 0.0 | | 1.8 | V - Load Type0 <sup>10</sup> | | | See Note <sup>7</sup> , See Note <sup>8</sup> , See Note <sup>9</sup> | 735 | | 1135 | mV - Load Type1 | <sup>1.</sup> CEI-6G-SR is defined to operate between baud rates of 4.976 and 6.375 Gsym/s, However QSGMII will operate at 5 Gsym/s with a tolerance of +/-100ppm. - 2. Absolute driver output voltage shall be between -0.1V and 1.9V with respect to local ground. See Figure 40 on page 179 for details. - 3. See Figure 39 on page 178 - 4. See Figure 39 - 5. See Figure 39 - ±100 mA For both Load Types: R\_Rdin=100 Ohms+/- 20 Ohms.For Vcm definition, see Figure 40 on page 179. For Load Type 1: R\_ZVtt<30Ohms; Vtt is defined follows: Load Type 1: R\_Vtt =1.2V +5%/-8%</li> - DC Coupling compliance is Type 1. It is acceptable for a Transmitter to restrict the range of T\_Vdiff in order to comply with the specified T\_Vcm range. For a transmitter which supports multiple T\_Vdiff levels, it is acceptable for a Transmitter to claim DC Compliance if it meets the T\_Vcm ranges for at least one of its T\_Vdiff setting as long as those settings that are compliant are indicated. 10.Load Type 0 with min T\_Vdiff, AC Coupling or floating load. Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 174 Document Classification: General May 5, 2017, Advance Figure 36: CML I/Os ### 4.5.6.2 Common Mode Voltage (Voffset) Calculations There are four different main configurations for the SGMII/Fiber interface connections. These are: - DC connection to an LVDS receiver - AC connection to an LVDS receiver - DC connection to an CML receiver - AC connection to an CML receiver If AC coupling or DC coupling to an LVDS receiver is used, the DC output levels are determined by the following: ■ Internal bias. See Figure 32 on page 171 for details. (If AVDD18 is used to generate the internal bias, the internal bias value will typically be 1.05V.) For QSGMII, internal bias is also generated from the AVDDH supply and is typically 1.38V for output termination, and 1.2V for input termination. ■ The output voltage swing is programmed by Register 26\_1.2:0 (see Table 181 on page 170). Voffset (i.e., common mode voltage) = internal bias - single-ended peak-peak voltage swing. See Figure 33 on page 172 for details. If DC coupling is used with a CML receiver, then the DC levels will be determined by a combination of the MACs output structure and the input structure shown in the CML Inputs diagram in Figure 34 on page 173. Assuming the same MAC CML voltage levels and structure, the common mode output levels will be determined by: Voffset (i.e., common mode voltage) = internal bias - single-ended peak-peak voltage swing/2. See Figure 34 for details. If DC coupling is used, the output voltage DC levels are determined by the AC coupling considerations above, plus the I/O buffer structure of the MAC. Page 175 Figure 37: AC connections (CML or LVDS receiver) or DC connection LVDS receiver Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 176 Document Classification: General May 5, 2017, Advance CML Inputs Internal bias1 **CML** Outputs Internal bias1 V = Internal bias 50 ohm 50 ohm 50 ohm s\_out Voffset S\_IN+ s\_out opposite of S\_OUT+) V = Internal bias Vpeak-peak Internal bias $I_{\text{sink}}\,($ 50 ohm S\_IN-1. Internal bias is generated from the AVDDH supply and is typically 1.05V. Single-ended Voltage details Internal bias . Vpeak V = Voffset (i.e., common mode voltage) = Internal bias - Vpeak S\_OUTP Vmin = Internal bias - Vpeak-peak (single ended) (V min must be greater than 700 mV) Internal bias S\_OUTN Figure 38: DC Connection to a CML Receiver ### 4.5.6.3 Receiver DC Characteristics **Table 184: Receiver DC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | |---------|----------------------------------------------------------|-----|------|-----|--------| | R_Baud | RX Baud Rate <sup>1</sup> | | 5.00 | | GSym/s | | R_Vdiff | Input Differential Voltage <sup>2</sup> | 100 | | 900 | mVppd | | R_Rdin | Differential Resistance | 80 | 100 | 120 | Ohms | | R_Zvtt | Bias Voltage Source Impedance (Load Type 1) <sup>3</sup> | | | 30 | Ohms | ### **Table 184: Receiver DC Characteristics (Continued)** | Symbol | Parameter | Min | Тур | Max | Units | |--------|-----------------------------------------------------------------|------------------|------------------|------------------|-----------------------------------------------| | R_SDD1 | Differential Input Return Loss (100MHz to 2.5 GHz) <sup>4</sup> | | | -8 | dB | | R_SDD1 | Differential Input Return Loss (2.5 GHz to 5 GHz) <sup>5</sup> | | | | dB | | R_SCC1 | Common Mode Input Return Loss (100 MHz to 2.5 GHz) <sup>6</sup> | | | -6 | dB | | R_Vtt | Termination Voltage <sup>7</sup> | Not<br>Specified | Not<br>Specified | Not<br>Specified | <sup>8</sup> R_Vtt<br>floating, Load<br>Type0 | | | | 1.2-8% | | 1.2+5% | R_Vtt=1.2V<br>Nominal,<br>Load Type1 | | R_Vrcm | Input Common Mode Voltage <sup>9</sup> | -0.05 | | 1.85 | V | | | | 720 | | R_Vtt-10 | mV | | n | Wander Divider <sup>10</sup> | | | 10 | | - 1. CEI-6G-SR is defined to operate between baud rates of 4.976 and 6.375 Gsym/s, However QSGMII will operate at 5 Gsym/s with a tolerance of +/-100ppm. - 2. Min Value is changed from the standard and reduced to 100 mV. - 3. Load Type 1 is with DC Coupling. - 4. See Figure 39 on page 1785. See Figure 396. See Figure 39 - See Figure 39 For floating load, input resistance must be > iK Ohms. Input Common Mode voltage for AC-Coupled or floating load input with min T\_Vdiff For Vcm definition, see Figure 40 on page 179. See Figure 2-27 & Figure 2-28 in CEI-6G-SR document for details Figure 39: Driver and Receiver Differential Return Loss Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 178 Document Classification: General May 5, 2017, Advance Figure 40: Definition of Driver Amplitude and Swing ## 4.5.7 REFCLKP/N Receiver Specifications Table 185: REFCLKP/N Receiver Specifications | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------|-----------------------------------------|-----------|------------------|-----|--------|-------| | V <sub>i</sub> | Input voltage range | | 0 | | AVDD18 | V | | V <sub>icm</sub> | Input common mode voltage range | | 300 | | 1300 | mV | | V <sub>icm_delta</sub> | Variation of Input common mode | | | | 50 | mV | | V <sub>id p-p</sub> | Input differential voltage peak-to-peak | | 200 <sup>1</sup> | | 1200 | mV | | R <sub>in</sub> | Receiver differential input impedance | | 80 | 100 | 120 | W | <sup>1.</sup> For 125 MHz single-ended clock, the minimum amplitude is 400 mV. The unused pin must be connected with 0.1 $\mu$ F capacitor to ground. Doc. No. MV-S106839-U0 Rev. B Document Classification: General ### 4.6 AC Electrical Specifications ### 4.6.1 Reset Timing #### **Table 186: Reset Timing** (Over Full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------|----------------------------------------------------------------|-----------|-----|-----|-----|-------| | T <sub>PU_RESET</sub> | Valid power to RESET de-asserted | | 10 | | | ms | | T <sub>SU_XTAL_IN</sub> | Number of valid XTAL_IN cycles prior to RESET de-asserted | | 10 | | | clks | | T <sub>RESET</sub> | Minimum reset pulse width during normal operation | | 10 | | | ms | | T <sub>RESET_MDIO</sub> | Minimum wait time from RESET de-assertion to first MDIO access | | 50 | | | ms | Figure 41: Reset Timing ### 4.6.2 XTAL\_IN/XTAL\_OUT Timing ### Table 187: XTAL\_IN/XTAL\_OUT Timing<sup>1</sup> (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------|-----------------------------------|-----------------------------------------------------|---------------|-----|---------------|-------| | T <sub>P_XTAL_IN</sub> | XTAL_IN Period | | 40<br>-50 ppm | 40 | 40<br>+50 ppm | ns | | T <sub>H_XTAL_IN</sub> | XTAL_IN High time | | 13 | 20 | 27 | ns | | T <sub>L_XTAL_IN</sub> | XTAL_IN Low time | | 13 | 20 | 27 | ns | | T <sub>R_XTAL_IN</sub> | XTAL_IN Rise | 10% to 90% | - | 3.0 | 5.0 | ns | | T <sub>F_XTAL_IN</sub> | XTAL_IN Fall | 90% to 10% | - | 3.0 | 5.0 | ns | | T <sub>J_XTAL_IN</sub> | XTAL_IN jitter <sup>2</sup> (RMS) | 12 kHz - 20 MHz (SGMII to Fiber/SGMII mode) | | | 3 | ps | | | | 12 kHz - 20 MHz (QSGMII to copper/Fiber/SGMII mode) | | | 1 | ps | <sup>1.</sup> If the crystal option is used, ensure that the frequency is 25 MHz ± 50 ppm. Capacitors must be chosen carefully - see application note supplied by the crystal vendor. Doc. No. MV-S106839-U0 Rev. B Page 180 Document Classification: General May 5, 2017, Advance <sup>2.</sup> PLL generated clocks are not recommended as input to XTAL\_IN since they can have excessive jitter. Zero delay buffers are also not recommended for the same reason. Figure 42: XTAL\_IN/XTAL\_OUT Timing In order to meet the QSGMII transmit and receive jitter specifications, a 125 MHz or 156.25 MHz reference clock input is required. The 25 MHz reference clock input option should not be used for applications using the QSGMII. ## 4.6.3 REFCLKP/N Receiver Specifications #### Table 188: REFCLKP/N Receiver Specifications (Over Full range of values listed in the Recommended Operating Conditions unless otherwise specified) All voltages are given with respect to receiver circuit ground voltage | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|--------------------------------|--------------------------------|---------------|------|---------------|-------| | T <sub>P_25_REF_</sub><br>CLK | 25 MHz REF_CLK Period | CLK_SEL[1:0] = 10 <sup>1</sup> | 40<br>-50 ppm | 40 | 40<br>+50 ppm | ns | | T <sub>H_25_REF_</sub><br>CLK | 25 MHz REF_CLK High Time | _ | 13 | 20 | 27 | ns | | T <sub>L_25_REF_</sub><br>CLK | 25 MHz REF_CLK Low Time | | 13 | 20 | 27 | ns | | T <sub>r</sub> /T <sub>f</sub> | Rise and Fall Time (10% - 90%) | | 260 | 3000 | 6400 | ps | | T <sub>P_125_REF_</sub><br>CLK | 125 MHz REF_CLK Period | CLK_SEL[1:0] = 01 <sup>1</sup> | 8<br>-50 ppm | 8 | 8<br>+50 ppm | ns | | T <sub>H_125_REF_</sub><br>CLK | 125 MHz REF_CLK High Time | | 2.6 | 4 | 5.4 | ns | | T <sub>L_125_REF_</sub><br>CLK | 125 MHz REF_CLK Low Time | | 2.6 | 4 | 5.4 | ns | | T <sub>r</sub> /T <sub>f</sub> | Rise and Fall Time (10% - 90%) | | 260 | 600 | 1280 | ps | #### Table 188: REFCLKP/N Receiver Specifications (Continued) (Over Full range of values listed in the Recommended Operating Conditions unless otherwise specified) All voltages are given with respect to receiver circuit ground voltage | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------------|---------------------------------------------------------------------------|----------------------------------|----------------|-----|----------------|-------| | T <sub>P_156_REF_</sub> | 156.25 MHz REF_CLK Period | $CLK_SEL[1:0] = 00^1$ | 6.4<br>-50 ppm | 6.4 | 6.4<br>+50 ppm | ns | | T <sub>H_156_REF_</sub><br>CLK | 156.25 MHz REF_CLK High<br>Time | | 2.1 | 3.2 | 4.3 | ns | | T <sub>L_156_REF_</sub><br>CLK | 156.25 MHz REF_CLK Low<br>Time | | 2.1 | 3.2 | 4.3 | ns | | T <sub>r</sub> /T <sub>f</sub> | Rise and Fall Time (10% - 90%) | | 260 | 480 | 1024 | ps | | t <sub>skew</sub> | Skew tolerable at receiver input to meet setup and hold time requirements | | | | 325 | ps | | T <sub>J_REF_CLK</sub> REF_CLK Jitter (R | REF_CLK Jitter (RMS) | 12 kHz - 20 MHz<br>(SGMII mode) | | | 3 | ps | | | | 12 kHz - 20 MHz<br>(QSGMII mode) | | | 1 | ps | <sup>1.</sup> See Section 2.17, Configuring the Device, on page 88 for details. Figure 43: REF\_CLK Timing ## 4.6.4 LED to CONFIG Timing #### **Table 189: LED to CONFIG Timing** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------|---------------------|-----------|-----|-----|-----|-------| | T <sub>DLY_CONFIG</sub> | LED to CONFIG Delay | | 0 | | 25 | ns | Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 182 Document Classification: General May 5, 2017, Advance Figure 44: LED to CONFIG Timing #### **SGMII Timing** 4.7 #### **SGMII Output AC Characteristics** 4.7.1 **Table 190: SGMII Output AC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | |-----------------------------------|---------------------------------------------------------------|-----|-----|-----|-------| | T <sub>FALL</sub> | V <sub>OD</sub> Fall time (20% - 80%) | 100 | | 200 | ps | | T <sub>RISE</sub> | V <sub>OD</sub> Rise time (20% - 80%) | 100 | | 200 | ps | | CLOCK | Clock signal duty cycle @ 625 MHz | 48 | | 52 | % | | T <sub>SKEW1</sub> 1 | Skew between two members of a differential pair | | | 20 | ps | | T <sub>SOUTPUT</sub> <sup>2</sup> | SERDES output to RxClk_P/N | 360 | 400 | 440 | ps | | T <sub>OutputJitter</sub> | Total Output Jitter Tolerance (Deterministic + 14*rms Random) | | 127 | | ps | <sup>1.</sup> Skew measured at 50% of the transition. Figure 45: Serial Interface Rise and Fall Times #### 4.7.2 **SGMII Input AC Characteristics** **Table 191: SGMII Input AC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | |--------------------------|--------------------------------------------------------------|-----|-----|-----|-------| | T <sub>InputJitter</sub> | Total Input Jitter Tolerance (Deterministic + 14*rms Random) | | | 599 | ps | Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 184 Document Classification: General May 5, 2017, Advance <sup>2.</sup> Measured at 50% of the transition. ## 4.8 QSGMII Timing ## 4.8.1 QSGMII Output AC Characteristics **Table 192: QSGMII Output AC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | |---------------------------|---------------------------------------|-----|-----|-----|-------| | T <sub>FALL</sub> | V <sub>OD</sub> Fall time (20% - 80%) | 30 | | | ps | | T <sub>RISE</sub> | V <sub>OD</sub> Rise time (20% - 80%) | 30 | | | ps | | T <sub>OutputJitter</sub> | Total Output Jitter Tolerance | | 60 | | ps | Figure 46: Serial Interface Rise and Fall Times ## 4.8.2 QSGMII Receiver Input Jitter Tolerance Specifications Table 193: QSGMII Receiver Input Jitter Tolerance Specifications | Symbol | Parameter | Min | Тур | Max | Units | |----------|----------------------------------------------------------------|-----|-----|------|-------| | R_BHPJ | Bounded High Probability Jitter <sup>1</sup> | | | 0.45 | Ulpp | | R_SJ-max | Sinusoidal Jitter, maximum | | | 5 | Ulpp | | R_SJ-hf | Sinusoidal Jitter, High Frequency | | | 0.05 | Ulpp | | R_TJ | Total Jitter (does not include Sinusoidal Jitter) <sup>2</sup> | | | 0.60 | Ulpp | | R_X1 | Eye Mask <sup>3</sup> | | | 0.30 | UI | | R_Y1 | Eye Mask <sup>4</sup> | | | 50 | mV | | R_Y2 | Eye Mask <sup>5</sup> | | | 450 | mV | <sup>1.</sup> This is the sum of Uncorrelated Bounded High Probability Jitter (0.15 UI) and Correlated Bounded High Probability Jitter (0.30 UI) Uncorrelated Bounded High Probability Jitter: Jitter distribution where the value of the jitter show no correlation to any signal level being transmitted. Formally defined as deterministic jitter, T\_DJ Correlated Bounded High Probability Jitter: Jitter distribution where the value of the jitter shows a strong correlation to the signal level being transmitted. This jitter may considered as being equalisable due to its correlation to the signal level - 2. The link will operate with a BER or 10<sup>-15</sup> - 3. See Figure 47 on page 186 - 4. See Figure 47 - 5. See Figure 47 Figure 47: Driver and Receiver Eye Mask Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 186Document Classification: GeneralMay 5, 2017, Advance ## 4.9 MDC/MDIO Timing #### **Table 194: MDC/MDIO Timing** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|---------------------------------|-----------|-----|-----|-----|-----------------| | T <sub>DLY_MDIO</sub> | MDC to MDIO (Output) Delay Time | | 0 | | 20 | ns | | T <sub>SU_MDIO</sub> | MDIO (Input) to MDC Setup Time | | 10 | | | ns | | T <sub>HD_MDIO</sub> | MDIO (Input) to MDC Hold Time | | 10 | | | ns | | T <sub>P_MDC</sub> | MDC Period | | 80 | | | ns <sup>1</sup> | | T <sub>H_MDC</sub> | MDC High | | 30 | | | ns | | T <sub>L_MDC</sub> | MDC Low | | 30 | | | ns | | V <sub>HYST</sub> | VDDO Input Hysteresis | | | 360 | | mV | <sup>1.</sup> Maximum frequency = 12.5 MHz. Figure 48: MDC/MDIO Timing Figure 49: MDC/MDIO Input Hysteresis ## 4.9.1 JTAG Timing #### **Table 195: JTAG Timing** (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|----------------------------|-----------|-----|-----|-----|-------| | T <sub>P_TCK</sub> | TCK Period | | 60 | | | ns | | T <sub>H_TCK</sub> | TCK High | | 12 | | | ns | | T <sub>L_TCK</sub> | TCK Low | | 12 | | | ns | | T <sub>SU_TDI</sub> | TDI, TMS to TCK Setup Time | | 10 | | | ns | | T <sub>HD_TDI</sub> | TDI, TMS to TCK Hold Time | | 10 | | | ns | | T <sub>DLY_TDO</sub> | TCK to TDO Delay | | 0 | | 15 | ns | Figure 50: JTAG Timing Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 188Document Classification: GeneralMay 5, 2017, Advance ### 4.10 IEEE AC Transceiver Parameters #### **Table 196: IEEE AC Transceiver Parameters** IEEE tests are typically based on templates and cannot simply be specified by number. For an exact description of the templates and the test conditions, refer to the IEEE specifications: - 10BASE-T IEEE 802.3 Clause 14-2000 - 100BASE-TX ANSI X3.263-1995 - 1000BASE-T IEEE 802.3ab Clause 40 Section 40.6.1.2 Figure 40-26 shows the template waveforms for transmitter electrical specifications. | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |--------------------------------------|-----------------------|-------------|------------|-----|-----|------------------|---------------| | T <sub>RISE</sub> | Rise time | MDIP/N[1:0] | 100BASE-TX | 3.0 | 4.0 | 5.0 | ns | | T <sub>FALL</sub> | Fall Time | MDIP/N[1:0] | 100BASE-TX | 3.0 | 4.0 | 5.0 | ns | | T <sub>RISE/</sub> TFALL<br>Symmetry | | MDIP/N[1:0] | 100BASE-TX | 0 | | 0.5 | ns | | DCD | Duty Cycle Distortion | MDIP/N[1:0] | 100BASE-TX | 0 | | 0.5 <sup>1</sup> | ns, peak-peak | | Transmit Jitter | | MDIP/N[1:0] | 100BASE-TX | 0 | | 1.4 | ns, peak-peak | <sup>1.</sup> ANSI X3.263-1995 Figure 9-3 ## 4.11 Latency Timing ## 4.11.1 10/100/1000BASE-T to SGMII Latency Timing #### Table 197: 10/100/1000BASE-T to SGMII Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------|-----------------------------------------------------|-----------|-----------------------|-----|------|-------| | T <sub>AS_MDI_SERT</sub><br>X_1000 | MDI SSD1 to S_OUTP/N Start of Packet | | 292 <sup>1,2</sup> | | 336 | ns | | T <sub>DA_MDI_</sub><br>SERTX_1000 | MDI CSReset, CSExtend, CSExtend_Err to S_OUTP/N /T/ | | 292 <sup>1,2,3</sup> | | 336 | ns | | T <sub>AS_MDI_SERT</sub><br>X_100 | MDI /J/ to S_OUTP/N Start of Packet | | 620 <sup>2</sup> | | 732 | ns | | T <sub>DA_MDI_</sub><br>SERTX_100 | MDI /T/ to S_OUTP/N /T/ | | 620 <sup>2,3</sup> | | 732 | ns | | T <sub>AS_MDI_SERT</sub><br>X_10 | MDI Preamble to S_OUTP/N Start of Packet | | 4817 <sup>2,4</sup> | | 5603 | ns | | T <sub>DA_MDI_</sub><br>SERTX_10 | MDI ETD<br>to S_OUTP/N /T/ | | 4817 <sup>2,3,4</sup> | | 5603 | ns | - In 1000BASE-T the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDIP/N[3:0] is referenced from the latest arriving signal. - 2. Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. - 3. Minimum and maximum values on end of packet assume zero frequency drift between the received signal on MDI and S\_OUTP/N. The worst case variation will be outside these limits if there is a frequency difference. - 4. Actual values depend on number of bits in preamble and number of dribble bits, since nibbles on MII are aligned to start of frame delimiter and dribble bits are truncated. Figure 51: 10/100/1000BASE-T to SGMII Latency Timing Doc. No. MV-S106839-U0 Rev. B Page 190 Document Classification: General May 5, 2017, Advance ### 4.11.2 SGMII to 10/100/1000BASE-T Latency Timing #### Table 198: SGMII to 10/100/1000BASE-T Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------------------|----------------------------------------------------|-----------|---------------------|-----|------|-------| | T <sub>AS_SERRX</sub><br>MDI_1000 | S_INP/N Start of Packet /S/ to MDI SSD1 | | 192 <sup>1</sup> | | 216 | ns | | T <sub>DA_SERRX</sub><br>MDI_1000 | S_INP/N /T/ to MDI CSReset, CSExtend, CSExtend_Err | | 192 <sup>1,2</sup> | | 216 | ns | | T <sub>AS_SERRX</sub><br>MDI_100 | S_INP/N Start of Packet /S/ to MDI /J/ | | 528 <sup>1</sup> | | 612 | ns | | T <sub>DA_SERRX</sub><br>MDI_100 | S_INP/N /T/ to MDI /T/ | | 528 <sup>1,2</sup> | | 612 | ns | | T <sub>AS_SERRX_</sub><br>MDI_10 | S_INP/N Start of Packet /S/ to MDI<br>Preamble | | 3822 <sup>1</sup> | | 4634 | ns | | T <sub>DA_SERRX</sub><br>MDI_10 | S_INP/N /T/ to MDI ETD | | 3822 <sup>1,2</sup> | | 4634 | ns | <sup>1.</sup> Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency in 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. Figure 52: SGMII to 10/100/1000BASE-T Latency Timing ## 4.11.3 10/100/1000BASE-T to QSGMII Latency Timing #### Table 199: 10/100/1000BASE-T to QSGMII Latency Timing | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------|-----------------------------------------------------|-----------|----------------------|-----|-----|-------| | T <sub>AS_MDI_</sub><br>QSERTX_1000 | MDI SSD1 to Q_OUTP/N Start of Packet | | 308 <sup>1,2</sup> | | 356 | ns | | T <sub>DA_MDI_</sub><br>QSERTX_1000 | MDI CSReset, CSExtend, CSExtend_Err to Q_OUTP/N /T/ | | 308 <sup>1,2,3</sup> | | 356 | ns | | T <sub>AS_MDI_</sub><br>QSERTX_100 | MDI /J/ to Q_OUTP/N Start of Packet | | 628 <sup>2</sup> | | 744 | ns | Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and the received signal on S\_INP/N. The worst case variation will be outside these limits, if there is a frequency difference. #### Table 199: 10/100/1000BASE-T to QSGMII Latency Timing (Continued) (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------|------------------------------------------|-----------|-----------------------|-----|------|-------| | T <sub>DA_MDI_</sub><br>QSERTX_100 | MDI /T/ to Q_OUTP/N /T/ | | 628 <sup>2,3</sup> | | 744 | ns | | T <sub>AS_MDI_</sub><br>QSERTX_10 | MDI Preamble to Q_OUTP/N Start of Packet | | 4825 <sup>2,4</sup> | | 5615 | ns | | T <sub>DA_MDI_</sub><br>QSERTX_10 | MDI ETD to Q_OUTP/N /T/ | | 4825 <sup>2,3,4</sup> | | 5615 | ns | - In 1000BASE-T the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDIP/N[3:0] is referenced from the latest arriving signal. - 2. Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. - 3. Minimum and maximum values on end of packet assume zero frequency drift between the received signal on MDI and Q\_OUTP/N. The worst case variation will be outside these limits if there is a frequency difference. - 4. Actual values depend on number of bits in preamble and number of dribble bits, since nibbles on MII are aligned to start of frame delimiter and dribble bits are truncated Figure 53: 10/100/1000BASE-T to QSGMII Latency Timing Doc. No. MV-S106839-U0 Rev. B Page 192 Document Classification: General May 5, 2017, Advance ### 4.11.4 QSGMII to 10/100/1000BASE-T Latency Timing #### Table 200: QSGMII to 10/100/1000BASE-T Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------|-------------------------------------------------------|-----------|---------------------|-----|------|-------| | T <sub>AS_QSERRX_</sub><br>MDI_1000 | Q_INP/N Start of Packet /S/ to MDI SSD1 | | 2221 | | 250 | ns | | T <sub>DA_QSERRX_</sub><br>MDI_1000 | Q_INP/N /T/ to MDI CSReset,<br>CSExtend, CSExtend_Err | | 222 <sup>1,2</sup> | | 250 | ns | | T <sub>AS_QSERRX_</sub><br>MDI_100 | Q_INP/N Start of Packet /S/ to MDI /J/ | | 506 <sup>1</sup> | | 614 | ns | | T <sub>DA_QSERRX_</sub><br>MDI_100 | Q_INP/N /T/ to MDI /T/ | | 506 <sup>1,2</sup> | | 614 | ns | | T <sub>AS_QSERRX_</sub><br>MDI_10 | Q_INP/N Start of Packet /S/ to MDI Preamble | | 3827 <sup>1</sup> | | 4644 | ns | | T <sub>DA_QSERRX_</sub><br>MDI_10 | Q_INP/N /T/ to MDI ETD | | 3827 <sup>1,2</sup> | | 4644 | ns | <sup>1.</sup> Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency in 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. Figure 54: QSGMII to 10/100/1000BASE-T Latency Timing ## 4.11.5 QSGMII to SGMII Latency Timing #### Table 201: QSGMII to SGMII Latency Timing | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------------|---------------------------------------------------------|-----------|--------------------|-----|-----|-------| | T <sub>AS_QSERRX_</sub><br>SERTX_1000 | Q_INP/N Start of Packet to S_<br>OUTP/N Start of Packet | | 156 <sup>1</sup> | | 232 | ns | | T <sub>DA_QSERRX</sub><br>SERTX_1000 | Q_INP/N /T/ to S_OUTP/N /T/ | | 156 <sup>1,2</sup> | | 232 | ns | | T <sub>AS_QSERRX_</sub><br>SERTX_100 | Q_INP/N Start of Packet to S_<br>OUTP/N Start of Packet | | 520 <sup>1</sup> | | 700 | ns | Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and the received signal on Q\_INP/N. The worst case variation will be outside these limits, if there is a frequency difference. #### Table 201: QSGMII to SGMII Latency Timing (Continued) (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------|---------------------------------------------------------|-----------|---------------------|-----|------|-------| | T <sub>DA_QSERRX</sub><br>SERTX_100 | Q_INP/N /T/ to S_OUTP/N /T/ | | 520 <sup>1,2</sup> | | 700 | ns | | T <sub>AS_QSERRX_</sub><br>SERTX_10 | Q_INP/N Start of Packet to S_<br>OUTP/N Start of Packet | | 4212 <sup>1</sup> | | 5472 | ns | | T <sub>DA_QSERRX</sub><br>SERTX_10 | Q_INP/N /T/ to S_OUTP/N /T/ | | 4212 <sup>1,2</sup> | | 5472 | ns | <sup>1.</sup> Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency in 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. Figure 55: QSGMII to SGMII Latency Timing ### 4.11.6 SGMII to QSGMII Latency Timing #### Table 202: SGMII to QSGMII Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------------------|-----------------------------------------------------------------|-----------|---------------------|-----|------|-------| | T <sub>AS_SERRX</sub> _<br>QSERTX_<br>1000 | S_INP/N Start of Packet /S/ to Q_<br>OUTP/N Start of Packet /S/ | | 164 <sup>1</sup> | | 224 | ns | | T <sub>DA_SERRX</sub><br>QSERTX<br>1000 | S_INP/N /T/ to Q_OUTP/N /T/ | | 164 <sup>1,2</sup> | | 224 | ns | | T <sub>AS_SERRX_</sub><br>QSERTX_100 | S_INP/N Start of Packet /S/ to Q_<br>OUTP/N Start of Packet /S/ | | 472 <sup>1</sup> | | 636 | ns | | T <sub>DA_SERRX</sub> _<br>QSERTX_100 | S_INP/N /T/ to Q_OUTP/N /T/ | | 472 <sup>1,2</sup> | | 636 | ns | | T <sub>AS_SERRX</sub><br>QSERTX_10 | S_INP/N Start of Packet /S/ to Q_<br>OUTP/N Start of Packet /S/ | | 3804 <sup>1</sup> | | 5048 | ns | | T <sub>DA_SERRX</sub><br>QSERTX_10 | S_INP/N /T/ to Q_OUTP/N /T/ | | 3804 <sup>1,2</sup> | | 5048 | ns | <sup>1.</sup> Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency in 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. Doc. No. MV-S106839-U0 Rev. B Page 194 Document Classification: General May 5, 2017, Advance <sup>2.</sup> Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on S\_OUTP/N and the received signal on Q\_INP/N. The worst case variation will be outside these limits, if there is a frequency difference. <sup>2.</sup> Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on Q\_OUTP/N and the received signal on S\_INP/N. The worst case variation will be outside these limits, if there is a frequency difference. Figure 56: SGMII to QSGMII Latency Timing ## 4.11.7 SGMII to Auto-media Latency Timing ### 4.11.7.1 SGMII to SGMII/Fiber Latency Timing (Register 27\_4.14 = 1<sup>1</sup>) Table 203: SGMII to SGMII/Fiber Latency Timing (Register 27\_4.14 = 1) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------------|-----------------------------------------------------------------|-----------|---------------------|-----|-------|-------| | T <sub>AS_SERRX_</sub><br>SERTX_1000 | S_INP/N Start of Packet /S/ to S_<br>OUTP/N Start of Packet /S/ | | 252 <sup>1</sup> | | 336 | ns | | T <sub>DA_SERRX</sub><br>SERTX_1000 | S_INP/N /T/ to S_OUTP/N /T/ | | 252 <sup>1,2</sup> | | 336 | ns | | T <sub>AS_SERRX_</sub><br>SERTX_100 | S_INP/N Start of Packet /S/ to S_<br>OUTP/N Start of Packet /S/ | | 876 <sup>1</sup> | | 1172 | ns | | T <sub>DA_SERRX</sub><br>SERTX_100 | S_INP/N /T/ to S_OUTP/N /T/ | | 876 <sup>1,2</sup> | | 1172 | ns | | T <sub>AS_SERRX_</sub><br>SERTX_10 | S_INP/N Start of Packet /S/ to S_<br>OUTP/N Start of Packet /S/ | | 7548 <sup>1</sup> | | 10008 | ns | | T <sub>DA_SERRX</sub> _<br>SERTX_10 | S_INP/N /T/ to S_OUTP/N /T/ | | 7548 <sup>1,2</sup> | | 10008 | ns | <sup>1.</sup> Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency in 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. <sup>2.</sup> Minimum and maximum values on end of packet assume zero frequency drift between the signal on S\_OUTP/N and the signal on S\_INP/N. The worst case variation will be outside these limits, if there is a frequency difference. <sup>1.</sup> SGMII to SGMII/Fiber latency timing only applies when QSGMII crossover loopback is enabled. #### Figure 57: SGMII to SGMII/Fiber Latency Timing (Register 27\_4.14 = 1) ### 4.11.7.2 10/100/1000BASE-T to SGMII Latency Timing (Register 27\_4.14 = 1<sup>1</sup>) #### Table 204: 10/100/1000BASE-T to SGMII Latency Timing (Register 27\_4.14 = 1) (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------|-----------------------------------------------------|-----------|-----------------------|-----|-------|-------| | T <sub>AS_MDI_SERT</sub><br>X_1000 | MDI SSD1 to S_OUTP/N Start of Packet | | 404 <sup>1,2</sup> | | 484 | ns | | T <sub>DA_MDI_</sub><br>SERTX_1000 | MDI CSReset, CSExtend, CSExtend_Err to S_OUTP/N /T/ | | 404 <sup>1,2,3</sup> | | 484 | ns | | T <sub>AS_MDI_SERT</sub> X_100 | MDI /J/ to S_OUTP/N Start of Packet | | 1048 <sup>2</sup> | | 1300 | ns | | T <sub>DA_MDI_</sub><br>SERTX_100 | MDI /T/ to S_OUTP/N /T/ | | 1048 <sup>2,3</sup> | | 1300 | ns | | T <sub>AS_MDI_SERT</sub> X_10 | MDI Preamble to S_OUTP/N Start of Packet | | 8577 <sup>2,4</sup> | | 10583 | ns | | T <sub>DA_MDI_</sub><br>SERTX_10 | MDI ETD<br>to S_OUTP/N /T/ | | 8577 <sup>2,3,4</sup> | | 10583 | ns | <sup>1.</sup> In 1000BASE-T the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDIP/N[3:0] is referenced from the latest arriving signal. 1. 10/100/1000BASE-T to SGMII latency timing (Register 27\_4.14 = 1) only applies when QSGMII crossover loopback is enabled. Doc. No. MV-S106839-U0 Rev. B Page 196 Document Classification: General May 5, 2017, Advance <sup>2.</sup> Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. <sup>3.</sup> Minimum and maximum values on end of packet assume zero frequency drift between the received signal on MDI and S\_OUTP/N. The worst case variation will be outside these limits if there is a frequency difference. Actual values depend on number of bits in preamble and number of dribble bits, since nibbles on MII are aligned to start of frame delimiter and dribble bits are truncated. Figure 58: 10/100/1000BASE-T to SGMII Latency Timing (Register 27\_4.14 = 1) ## 4.11.7.3 SGMII to 10/100/1000BASE-T Latency Timing (Register 27\_4.14 = 1<sup>1</sup>) #### Table 205: SGMII to 10/100/1000BASE-T Latency Timing (Register 27\_4.14 = 1) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------------------|-------------------------------------------------------|-----------|---------------------|-----|------|-------| | T <sub>AS_SERRX</sub><br>MDI_1000 | S_INP/N Start of Packet /S/ to MDI<br>SSD1 | | 304 <sup>1</sup> | | 364 | ns | | T <sub>DA_SERRX</sub><br>MDI_1000 | S_INP/N /T/ to MDI CSReset,<br>CSExtend, CSExtend_Err | | 304 <sup>1,2</sup> | | 364 | ns | | T <sub>AS_SERRX</sub><br>MDI_100 | S_INP/N Start of Packet /S/ to MDI /J/ | | 952 <sup>1</sup> | | 1180 | ns | | T <sub>DA_SERRX</sub><br>MDI_100 | S_INP/N /T/ to MDI /T/ | | 952 <sup>1,2</sup> | | 1180 | ns | | T <sub>AS_SERRX</sub><br>MDI_10 | S_INP/N Start of Packet /S/ to MDI<br>Preamble | | 7582 <sup>1</sup> | | 9615 | ns | | T <sub>DA_SERRX</sub><br>MDI_10 | S_INP/N /T/ to MDI ETD | | 7582 <sup>1,2</sup> | | 9615 | ns | <sup>1.</sup> Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency in 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. <sup>2.</sup> Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and the received signal on S\_INP/N. The worst case variation will be outside these limits, if there is a frequency difference. <sup>1.</sup> SGMII to 10/100/1000BASE-T (Register 27\_4.14 = 1) latency timing only applies when QSGMII crossover loopback is enabled. #### Figure 59: SGMII to 10/100/1000BASE-T Latency Timing (Register 27\_4.14 = 1) Doc. No. MV-S106839-U0 Rev. BCopyright © 2017 MarvellPage 198Document Classification: GeneralMay 5, 2017, Advance # Mechanical Drawings ## 5.1 128-Pin LQFP Package Drawing Figure 60: 128-Pin LQFP Package Table 206: 128-Pin LQFP Package Dimensions in mm | Symbol | Dimensio | n in mm | | | |----------------|----------|----------|-------|--| | | Min | Nom | Max | | | Α | | | 1.60 | | | A <sub>1</sub> | 0.05 | | 0.15 | | | A <sub>2</sub> | 1.35 | 1.40 | 1.45 | | | b | 0.17 | 0.22 | 0.27 | | | b <sub>1</sub> | 0.17 | 0.20 | 0.23 | | | С | 0.09 | | 0.20 | | | c <sub>1</sub> | 0.09 | | 0.16 | | | D | 21.90 | 22.00 | 22.10 | | | D <sub>1</sub> | 19.90 | 20.00 | 20.10 | | | Е | 15.90 | 16.00 | 16.10 | | | E <sub>1</sub> | 13.90 | 14.00 | 14.10 | | | е | | 0.50 BSC | | | | L | 0.45 | 0.60 | 0.75 | | | L <sub>1</sub> | | 1.00 REF | | | | R <sub>1</sub> | 0.08 | | | | | R <sub>2</sub> | 0.08 | | 0.20 | | | S | 0.20 | | | | | q | 0° | 3.5° | 7° | | | $\theta_1$ | 4° TYP | | | | | $\theta_2$ | 12° TYP | | | | | $\theta_3$ | 12° TYP | | | | | Exposed | Pad Size | |----------------|----------| | D <sub>2</sub> | 6.40 | | E <sub>2</sub> | 3.91 | ## 5.2 196-Pin TFBGA Package Drawing Figure 61: 196-Pin TFBGA Package Table 207: 196-Pin TFBGA Package Dimensions in mm | Symbol | Dimension in mm | | | | | | |--------|-----------------|-------|-------|--|--|--| | | Min | Nom | Max | | | | | Α | | | 1.50 | | | | | A1 | 0.30 | 0.40 | 0.50 | | | | | A2 | | 0.89 | | | | | | С | | 0.36 | | | | | | D | 14.90 | 15.00 | 15.10 | | | | | E | 14.90 | 15.00 | 15.10 | | | | | D1 | | 13.00 | | | | | | E1 | | 13.00 | | | | | | е | | 1.00 | | | | | | b | 0.40 | 0.50 | 0.60 | | | | | aaa | | 0.20 | | | | | | bbb | | 0.25 | | | | | | ccc | | 0.35 | | | | | | ddd | | 0.12 | | | | | | eee | 0.25 | | | | | | | fff | | 0.10 | | | | | | MD/ME | | 14/14 | | | | | - 1. CONTROLLING DIMENSION: MILLIMETER. - 2. PRIMARY DATUM C AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - 3. DIMENSION b IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C. - 4. THERE SHALL BE A MINIMUM CLEARANCE OF 0.25mm BETWEEN THE EDGE OF THE SOLDER BALL AND THE BODY EDGE. Doc. No. MV-S106839-U0 Rev. B Copyright © 2017 Marvell Page 202 Document Classification: General May 5, 2017, Advance # 6 Part Order Numbering/Package Marking ## 6.1 Part Order Numbering Figure 62 shows the part order numbering scheme for the 88E1545/88E1543/88E1548. Refer to Marvell Field Application Engineers (FAEs) or representatives for further information when ordering parts. Figure 62: Sample Part Number Table 208: 88E1545/88E1543/88E1548 Part Order Options | Package Type | Part Order Number | |-----------------------|----------------------------------------------------------------------------| | 88E1545 128-pin LQFP | 88E1545-xx-LKJ2C000 (Commercial, Green, RoHS 6/6 and Halogen-free package) | | 88E1543 128-pin LQFP | 88E1543-xx-LKJ2C000 (Commercial, Green, RoHS 6/6 and Halogen-free package) | | 88E1548 196-pin TFBGA | 88E1548-xx-BAM2C000 (Commercial, Green, RoHS 6/6 and Halogen-free package) | ## 6.2 Package Marking The following figures show sample Commercial package markings and pin 1 location for the 88E1545/88E1543/88E1548: - Figure 63 for 88E1545 128-pin LQFP - Figure 64 for 88E1543 128-pin LQFP - Figure 65 for 88E1548 196-pin TFBGA Figure 63: 88E1545 128-pin LQFP Commercial Package Marking and Pin 1 Location Note: The above drawing is not drawn to scale. Location of markings is approximate. Figure 64: 88E1543 128-pin LQFP Commercial Package Marking and Pin 1 Location Note: The above drawing is not drawn to scale. Location of markings is approximate. Doc. No. MV-S106839-U0 Rev. B Page 204 Document Classification: General May 5, 2017, Advance Figure 65: 88E1548 196-pin TFBGA Commercial Package Marking and Pin 1 Location Note: The above drawing is not drawn to scale. Location of markings is approximate. Marvell Technology Group http://www.marvell.com