# 3.3V ECL/PECL/HSTL/LVDS ÷2/4, ÷4/6 Clock Generation Chip 1 ### MC100ES6039 **Product Discontinuance Notice – Last Time Buy Expires on (12/19/2013)** **DATASHEET** The MC100ES6039 is a low skew $\div 2/4$ , $\div 4/6$ clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, LVPECL input signals. In addition, by using the $V_{BB}$ output, a sinusoidal source can be AC coupled into the device. The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple ES6039s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one ES6039, the MR pin need not be exercised as the internal divider design ensures synchronization between the $\div 2/4$ and the $\div 4/6$ outputs of a single device. All $V_{CC}$ and $V_{EE}$ pins must be externally connected to power supply to guarantee proper operation. The 100ES Series contains temperature compensation. #### **Features** - Maximum Frequency >1.0 GHz Typical - 50 ps Output-to-Output Skew - PECL Mode Operating Range: $V_{CC}$ = 3.135 V to 3.8 V with $V_{EE}$ = 0 V - ECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.135 V to -3.8 V - · Open Input Default State - · Synchronous Enable/Disable - · Master Reset for Synchronization of Multiple Chips - V<sub>BB</sub> Output - · LVDS and HSTL Input Compatible - 20-Lead Pb-Free Package Available DW SUFFIX 20-LEAD SOIC PACKAGE CASE 751D-07 EG SUFFIX 20-LEAD SOIC PACKAGE Pb-FREE PACKAGE CASE 751D-07 | ORDERING INFORMATION | | | | | | | |----------------------|-----------------|--|--|--|--|--| | Device | Package | | | | | | | MC100ES6039DW | SO-20 | | | | | | | MC100ES6039DWR2 | SO-20 | | | | | | | MC100ES6039EG | SO-20 (Pb-Free) | | | | | | | MC100ES6039EGR2 | SO-20 (Pb-Free) | | | | | | Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 20-Lead Pinout (Top View) Table 1. Pin Description | Pin | Function | |-----------------------------------------|-----------------------------| | CLK <sup>(1)</sup> , CLK <sup>(1)</sup> | ECL Diff Clock Inputs | | EN <sup>(1)</sup> | ECL Sync Enable | | MR <sup>(1)</sup> | ECL Master Reset | | V <sub>BB</sub> | ECL Reference Output | | Q0, Q1, Q0, Q1 | ECL Diff ÷2/4 Outputs | | Q2, Q3, <del>Q2</del> , <del>Q3</del> | ECL Diff ÷4/6 Outputs | | DIVSELa <sup>(1)</sup> | ECL Freq. Select Input ÷2/4 | | DIVSELb <sup>(1)</sup> | ECL Freq. Select Input ÷4/6 | | V <sub>CC</sub> | ECL Positive Supply | | V <sub>EE</sub> | ECL Negative Supply | | NC | No Connect | 1. Pins will default low when left open. Figure 2. Logic Diagram **Table 2. Function Tables** | CLK | EN | MR | Function | |-----|----|----|------------| | Z | L | L | Divide | | ZZ | Н | L | Hold Q0:3 | | X | X | Н | Reset Q0:3 | X = Don't Care Z = Low-to-High Transition ZZ = High-to-Low Transition | DIVSELa | Q0:1 Outputs | |---------|--------------| | L | Divide by 2 | | Н | Divide by 4 | | DIVSELb | Q2:3 Outputs | | L | Divide by 4 | | Н | Divide by 6 | Figure 3. Timing Diagram Figure 4. Timing Diagram Table 3. Attributes | Characteristics | Value | | |----------------------------------|-----------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor | | 75 kΩ | | Internal Input Pullup Resistor | 75 kΩ | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test Table 4. Maximum Ratings<sup>(1)</sup> | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Units | |-------------------|---------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 3.9 | V | | V <sub>EE</sub> | ECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -3.9 | V | | V <sub>I</sub> | PECL Mode Input Voltage<br>ECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 3.9<br>-3.9 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM | 20 SOIC<br>20 SOIC | TBD<br>TBD | °C/W | <sup>1.</sup> Maximum Ratings are those values beyond which device damage may occur. Table 5. DC Characteristics ( $V_{CC} = 0 \text{ V}$ , $V_{EE} = -3.8 \text{ V}$ to -3.135 V or $V_{CC} = 3.135 \text{ V}$ to 3.8 V, $V_{EE} = 0 \text{ V}$ )<sup>(1)</sup> | Symbol | Characteristic | | <b>–40</b> °C | | | Unit | | | | |------------------|-------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------|--| | Symbol | Cital acteristic | Min | Тур | Max | Min | Тур | Max | Unit | | | I <sub>EE</sub> | Power Supply Current | | 35 | 60 | | 35 | 60 | mA | | | V <sub>OH</sub> | Output HIGH Voltage <sup>(2)</sup> | V <sub>CC</sub> –1150 | V <sub>CC</sub> –1020 | V <sub>CC</sub> -800 | V <sub>CC</sub> –1200 | V <sub>CC</sub> –970 | V <sub>CC</sub> –750 | mV | | | V <sub>OL</sub> | Output LOW Voltage <sup>(2)</sup> | V <sub>CC</sub> –1950 | V <sub>CC</sub> –1620 | V <sub>CC</sub> –1250 | V <sub>CC</sub> –2000 | V <sub>CC</sub> -1680 | V <sub>CC</sub> –1300 | mV | | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | V <sub>CC</sub> –1165 | | V <sub>CC</sub> -880 | V <sub>CC</sub> –1165 | | V <sub>CC</sub> –880 | mV | | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | V <sub>CC</sub> –1810 | | V <sub>CC</sub> -1475 | V <sub>CC</sub> –1810 | | V <sub>CC</sub> –1475 | mV | | | V <sub>BB</sub> | Output Reference Voltage | V <sub>CC</sub> –1400 | | V <sub>CC</sub> –1200 | V <sub>CC</sub> -1400 | | V <sub>CC</sub> –1200 | mV | | | V <sub>PP</sub> | Differential Input Voltage <sup>(3)</sup> | 0.12 | | 1.4 | 0.12 | | 1.4 | V | | | V <sub>CMR</sub> | Differential Cross Point Voltage <sup>(4)</sup> | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -0.7 | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -0.7 | V | | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | μΑ | | | I <sub>IL</sub> | Input LOW Current | -200 | | | -200 | | | μΑ | | <sup>1.</sup> MC100ES6139 circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained. <sup>2.</sup> All loading with 50 $\Omega$ to $\mbox{V}_{\mbox{CC}}\mbox{--}2.0$ volts. <sup>3.</sup> V<sub>PP</sub> (DC) is the minimum differential input voltage swing required to maintain device functionality. <sup>4.</sup> V<sub>CMR</sub> (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the V<sub>CMR</sub> (DC) range and the input swing lies within the V<sub>PP</sub> (DC) specification. | | , 00 | | | | | | | | | | | | |----------------------------------------|------------------------------------------------------------------------------------------|------------------------|----------------------|------------|----------------------|----------------------|------------|----------------------|----------------------|------------|----------------------|----------------| | Cumbal | Characteristic | | -40°C | | 25°C | | | 85°C | | | Unit | | | Symbol | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ollit | | f <sub>max</sub> | Maximum Frequenc | у | | > 1 | | | > 1 | | | > 1 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay CLK, Q (Diff) MR, Q | | 575<br>500 | | 875<br>850 | 575<br>500 | | 875<br>850 | 575<br>500 | | 875<br>850 | ps<br>ps | | t <sub>RR</sub> | Reset Recovery | | 200 | 100 | | 200 | 100 | | 200 | 100 | | ps | | t <sub>s</sub> | Setup Time | EN, CLK<br>DIVSEL, CLK | 200<br>400 | 120<br>180 | | 200<br>400 | 120<br>180 | | 200<br>400 | 120<br>180 | | ps<br>ps | | t <sub>h</sub> | Hold Time | CLK, EN<br>CLK, DIVSEL | 100<br>200 | 50<br>140 | | 100<br>200 | 50<br>140 | | 100<br>200 | 50<br>140 | | ps<br>ps | | t <sub>PW</sub> | Minimum Pulse Wid | ith MR | 550 | 450 | | 550 | 450 | | 550 | 450 | | ps | | t <sub>SKEW</sub> | Within Device Skew Q, Q<br>Q, Q @ Same Frequency<br>Device-to-Device Skew <sup>(2)</sup> | | | | 80<br>50<br>300 | | | 80<br>50<br>300 | | | 80<br>50<br>300 | ps<br>ps<br>ps | | t <sub>JITTER</sub> | Cycle-to-Cycle Jitte | r (RMS 1σ) | | | 1 | | | 1 | | | 1 | ps | | $V_{PP}$ | Input Voltage Swing | g (Differential) | 150 | | 1400 | 150 | | 1400 | 150 | | 1400 | mV | | $V_{CMR}$ | Differential Cross P | oint Voltage | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -1.1 | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -1.1 | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -1.1 | V | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Tir<br>(20% – 80%) | mes $Q, \overline{Q}$ | 50 | | 300 | 50 | | 300 | 50 | | 300 | ps | **Table 6. AC Characteristics** ( $V_{CC} = 0 \text{ V}, V_{EE} = -3.8 \text{ V} \text{ to } -3.135 \text{ V} \text{ or } V_{CC} = 3.135 \text{ V} \text{ to } 3.8 \text{ V}, V_{EE} = 0 \text{ V})$ <sup>(1)</sup> <sup>2.</sup> Skew is measured between outputs under identical transitions. Duty cycle skew is defined only for differential operation when the delays are measured from the cross point of the inputs to the cross point of the outputs. Figure 5. Typical Termination for Output Driver and Device Evaluation <sup>1.</sup> Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to V<sub>CC</sub> –2.0 V. #### **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |---------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASB42343B | REV: J | | 20LD SOIC W/B, 1.27 PITCH<br>CASE-OUTLINE | | CASE NUMBER | R: 751D−07 | 23 MAR 2005 | | CASE-001E1 | INL | STANDARD: JE | IDEC MS-013AC | | PAGE 1 OF 2 CASE 751D-07 ISSUE J 20-LEAD SOIC PACKAGE #### **PACKAGE DIMENSIONS** #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICAL | | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |-------------------------------------------------------------------|--------------|---------------|------------------|-------------| | TITLE: | | | ): 98ASB42343B | REV: J | | 20LD SOIC W/B, 1.27 PITCH,<br>CASE OUTLINE | | CASE NUMBER | R: 751D-07 | 23 MAR 2005 | | CNSE OUTEIN | STANDARD: JE | IDEC MS-013AC | | | CASE 751D-07 ISSUE J 20-LEAD SOIC PACKAGE PAGE 2 OF 2 ## **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|-------|------|-----------------------------------------------------------------------|----------| | 3 | | 1 | Product Discontinuance Notice – Last Time Buy Expires on (12/19/2013) | 2/5/2013 | | | | | | | #### **PACKAGE DIMENSIONS** ## We've Got Your Timing Solution 6024 Silver Creek Valley Road San Jose, California 95138 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT **Technical Support** netcom@idt.com +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third