### GENERAL DESCRIPTION The 85411I is a low skew, high performance 1-to-2 Differential-to-LVDS Fanout Buffer and a member of the family of High Performance Clock Solutions from IDT. The CLK, nCLK pair can accept most standard differential input levels. The 85411I is characterized to operate from a 3.3V power supply. Guaranteed output and part-to-part skew characteristics make the 85411I ideal for those clock distribution applications demanding well defined performance and repeatability. ### **FEATURES** - Two differential LVDS outputs - One differential CLK, nCLK clock input - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Maximum output frequency: 650MHz - Translates any single ended input signal to LVDS levels with resistor bias on nCLK input - · Output skew: 25ps (maximum) - Part-to-part skew: 300ps (maximum) - Additive phase jitter, RMS: 0.05ps (typical) - Propagation delay: 2.5ns (maximum) - 3.3V operating supply - -40°C to 85°C ambient operating temperature - Available in lead free (RoHS 6) package # **BLOCK DIAGRAM** # PIN ASSIGNMENT 85411I 8-Lead SOIC 3.90mm x 4.90mm x 1.37mm package body M Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | |--------|-----------------|--------|----------|--------------------------------------------------| | 1, 2 | Q0, nQ0 | Output | | Differential output pair. LVDS interface levels. | | 3, 4 | Q1, nQ1 | Output | | Differential output pair. LVDS interface levels. | | 5 | GND | Power | | Power supply ground. | | 6 | nCLK | Input | Pulldown | Inverting differential clock input. | | 7 | CLK | Input | Pullup | Non-inverting differential clock input. | | 8 | V <sub>DD</sub> | Power | | Positive supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R | Input Pullup Resistor | | | 51 | | kΩ | | R | Input Pulldown Resistor | | | 51 | | kΩ | #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{_{|}}$ -0.5V to $V_{_{|}DD}$ + 0.5V Outputs, I Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, θ<sub>ω</sub> 112.7°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{_{DD}} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 2.97 | 3.3 | 3.63 | V | | <br> DD | Power Supply Current | | | | 50 | mA | Table 3B. Differential DC Characteristics, $V_{DD} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------------------|--------------------------------------|-------------------------------------|---------|---------|------------------------|-------| | | Input High Current | CLK | $V_{_{DD}} = V_{_{IN}} = 3.63V$ | | | 5 | μΑ | | <b>'</b> ін | | nCLK | $V_{_{DD}} = V_{_{IN}} = 3.63V$ | | | 150 | μA | | | Input Low Current | CLK | $V_{_{DD}} = 3.63, V_{_{IN}} = 0V$ | -150 | | | μA | | ' <sub>IL</sub> | | nCLK | $V_{_{DD}} = 3.63V, V_{_{IN}} = 0V$ | -5 | | | μΑ | | V | Peak-to-Peak Input Voltage; NOTE 1 | | | 0.15 | | 1.3 | V | | V | Common Mode Inpu | Common Mode Input Voltage; NOTE 1, 2 | | 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: $V_{\parallel}$ should not be less than -0.3V. NOTE 2: Common mode voltage is defined as V<sub>II</sub>. Table 3C. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------------|-------------------------------------------|-----------------|---------|---------|---------|-------| | V <sub>od</sub> | Differential Output Voltage | | 247 | 325 | 454 | mV | | $\Delta V_{_{\mathrm{OD}}}$ | VOD Magnitude Change | | | 0 | 50 | mV | | V <sub>os</sub> | Offset Voltage | | 1.325 | 1.45 | 1.575 | V | | ΔV <sub>os</sub> | VOS Magnitude Change | | | 5 | 50 | mV | | OFF | Power Off Leakage | | -20 | ±1 | +20 | μA | | OSD | Differential Output Short Circuit Current | | | -3.5 | -5 | mA | | l <sub>os</sub> | Output Short Circuit Current | | | -3.5 | -5 | mA | Table 4. AC Characteristics, $V_{DD} = 3.3V \pm 10\% \text{ Ta} = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------------------------------------------------------|--------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 650 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | | 1.5 | | 2.5 | ns | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 25 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | | 300 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | (12kHz to 20MHz) | | 0.05 | | ps | | t <sub>r</sub> / t <sub>r</sub> | Output Rise/Fall Time | 20% to 80% @ 50MHz | 150 | | 350 | ps | | | Output Duty Cycle | f > 500MHz | 46 | | 54 | % | | odc | Output Duty Cycle | f≤500MHz | 48 | | 52 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. All parameters measured at $f \le 650 \text{MHz}$ unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. OFFSET FROM CARRIER FREQUENCY (Hz) As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### PART-TO-PART SKEW ### **OUTPUT SKEW** #### PROPAGATION DELAY #### OUTPUT RISE/FALL TIME ### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD DIFFERENTIAL OUTPUT VOLTAGE SETUP # PARAMETER MEASUREMENT INFORMATION, CONTINUED ## OFFSET VOLTAGE SETUP Power Off Leakage Setup **OUTPUT SHORT CIRCUIT CURRENT SETUP** DIFFERENTIAL OUTPUT SHORT CIRCUIT CURRENT SETUP # **APPLICATION INFORMATION** ### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT # Recommendations for Unused Output Pins #### **O**UTPUTS: #### **LVDS** All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$ across. If they are left floating, there should be no trace attached. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER FIGURE 2B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 2E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE ### LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 3. In a $100\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of $100\Omega$ across near FIGURE 3. TYPICAL LVDS DRIVER TERMINATION # Power Considerations This section provides information on power dissipation and junction temperature for the85411I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the85411I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{nn} = 3.3V + 10\% = 3.63V$ , which gives worst case results. Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.63V \* 50mA = 181.5mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta$ <sub>M</sub> must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 103.3°C/W per Table 5 below. Therefore, Tj for an ambient temperature of $85^{\circ}$ C with all outputs switching is: $85^{\circ}$ C + 0.182W \* $103.3^{\circ}$ C/W = $103.8^{\circ}$ C. This is below the limit of $125^{\circ}$ C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (multi-layer). Table 5. Thermal Resistance $\theta_{JA}$ for 8-Lead SOIC, Forced Convection #### θ<sub>JA</sub> by Velocity (Linear Feet per Minute) O200500Single-Layer PCB, JEDEC Standard Test Boards153.3°C/W128.5°C/W115.5°C/WMulti-Layer PCB, JEDEC Standard Test Boards112.7°C/W103.3°C/W97.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. # **RELIABILITY INFORMATION** Table 6. $\theta_{_{JA}} vs.$ Air Flow Table for 8 Lead SOIC ### $\theta_{JA}$ by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards153.3°C/W128.5°C/W115.5°C/WMulti-Layer PCB, JEDEC Standard Test Boards112.7°C/W103.3°C/W97.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### **TRANSISTOR COUNT** The transistor count for85411I is: 636 # PACKAGE OUTLINE & DIMENSIONS PACKAGE OUTLINE - M SUFFIX FOR 8 LEAD SOIC TABLE 7. PACKAGE DIMENSIONS | N A A1 B C D | Millimeters | | | | | |--------------|-------------|---------|--|--|--| | STINIBUL | MINIMUN | MAXIMUM | | | | | N | 8 | 3 | | | | | А | 1.35 | 1.75 | | | | | A1 | 0.10 | 0.25 | | | | | В | 0.33 | 0.51 | | | | | С | 0.19 | 0.25 | | | | | D | 4.80 | 5.00 | | | | | E | 3.80 | 4.00 | | | | | е | 1.27 E | BASIC | | | | | Н | 5.80 | 6.20 | | | | | h | 0.25 | 0.50 | | | | | L | 0.40 | 1.27 | | | | | α | 0° | 8° | | | | ### Table 8. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|-------------------------|--------------------|----------------| | 85411AMILF | 85411AIL | 8 lead "Lead Free" SOIC | Tray | -40°C to +85°C | | 85411AMILFT | 85411AIL | 8 lead "Lead Free" SOIC | Tape and Reel | -40°C to +85°C | | | REVISION HISTORY SHEET | | | | | |-----|------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--| | Rev | Table | Page | Description of Change | Date | | | В | T3C | 3<br>8<br>11 | Changed V from $\pm 5\%$ to $\pm 10\%$ throughout datasheet. LVDS DC Characteristics Table - changed V range from 200mV min./360mV max. to 247mV min./454mV max. Changed $\Delta V$ from 40mV max. to 50mV max. Changed $\Delta V$ from 1.125mV min./1.375mV max. to 1.325mV min./1.575mV max. Changed $\Delta V$ from 25mV max. to 50mV max. Added Recommendations for Unused Output Pins. Added Power Considerations. | 9/25/06 | | | В | 3x, 4 | 3, 4 | Corrected temperature in tables. | 11/7/07 | | | В | T3C | 3 | LVDS DC Characteristics Table - deleted V <sub>DH</sub> & V <sub>DH</sub> rows. | 1/20/09 | | | В | Т8 | 1<br>1<br>13 | Removed ICS from the part number where needed. General Description - Removed ICS Chip and HiPerClockS. Features section - removed reference to leaded packages. Ordering Information - removed quantity from tape and reel. Deleted the LF note below the table. Updated header and footer. | 1/20/16 | | #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) # Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/