#### **Features** - Ideal for high-performance processor secondary cache - Commercial (0°C to +70°C) and Industrial (-40°C to +85°C) temperature range options - Fast access times: - Commercial and Industrial: 12/15/20ns - Low standby current (maximum): - 2mA full standby - Small packages for space-efficient layouts: - 28-pin 300 mil SOJ - 28-pin TSOP Type I - Produced with advanced high-performance CMOS technology - Inputs and outputs are LVTTL-compatible - Single 3.3V(±0.3V) power supply - Green parts available, see ordering information ### **Description** The IDT71V256SA is a 262,144-bit high-speed static RAM organized as 32Kx8. It is fabricated using a high-performance, high-reliability CMOS technology. The IDT71V256SA has outstanding low power characteristics while at the same time maintaining very high performance. Address access times of as fast as 12ns are ideal for 3.3V secondary cache in 3.3V desktop designs. When power management logic puts the IDT71V256SA in standby mode, its very low power characteristics contribute to extended battery life. By taking $\overline{CS}$ HIGH, the SRAM will automatically go to a low power standby mode and will remain in standby as long as $\overline{CS}$ remains HIGH. Furthermore, under full standby mode ( $\overline{CS}$ at CMOS level, f=0), power consumption is guaranteed to always be less than 6.6mW and typically will be much smaller. The IDT71V256SA is packaged in a 28-pin 300 mil SOJ and a 28-pin 300 mil TSOP Type I. ### **Functional Block Diagram** **AUGUST 2015** ### **Pin Configurations** TSOP Top View # **Pin Descriptions** | Name | Description | |-------------|-------------------| | A0 - A14 | Addresses | | I/Oo - I/O7 | Data Input/Output | | <u>cs</u> | Chip Select | | WE | Write Enable | | ŌĒ | Output Enable | | GND | Ground | | Vcc | Power | 3101 tbl 01 ### Truth Table<sup>(1)</sup> | WE | <u>cs</u> | ŌĒ | I/O | Function | |----|-----------|----|--------------|----------------| | Х | Н | Х | High-Z | Standby (ISB) | | Х | VHC | Χ | High-Z | Standby (ISB1) | | Н | L | Н | High-Z | Output Disable | | Н | L | L | <b>D</b> оит | Read | | L | L | Х | Din | Write | NOTE 3101 tbl 02 1. H = VIH, L = VIL, X = Don't Care # **Absolute Maximum Ratings**(1) | Symbol | Rating | Com'l. | Unit | |----------------------|-------------------------------------|-----------------|------| | Vcc | Supply Voltage<br>Relative to GND | -0.5 to +4.6 | V | | VTERM <sup>(2)</sup> | Terminal Voltage<br>Relative to GND | -0.5 to Vcc+0.5 | V | | TBIAS | Temperature Under Bias | -55 to +125 | °C | | Tstg | Storage Temperature | -55 to +125 | °C | | Рт | Power Dissipation | 1.0 | W | | Іоит | DC Output Current | 50 | mA | NOTES: 3101 drw 03 3101 tbl 03 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Input, Output, and I/O terminals; 4.6V maximum. ### **Capacitance** (TA = +25°C, f = 1.0MHz, SOJ package) | 1 | | <i>,</i> . | | | |--------|--------------------------|------------|------|------| | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | | CIN | Input Capacitance | VIN = 3dV | 6 | pF | | Соит | Output Capacitance | Vout = 3dV | 7 | pF | NOTE: 3101 tbl 04 This parameter is determined by device characterization, but is not production tested ## Recommended Operating Temperature and Supply Voltage | Grade | Temperature | GND | Vcc | |------------|----------------|-----|-----------------| | Commercial | 0°C to +70°C | 0V | $3.3V \pm 0.3V$ | | Industrial | -40°C to +85°C | 0V | $3.3V \pm 0.3V$ | 3101 tbl 05 # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------------------|---------------------|------|----------|------| | Vcc | Supply Voltage | 3.0 | 3.3 | 3.6 | ٧ | | GND | Ground | 0 | 0 | 0 | ٧ | | VIH | Input High Voltage - Inputs | 2.0 | | Vcc +0.3 | ٧ | | VIH | Input High Voltage - I/O | 2.0 | _ | Vcc +0.3 | ٧ | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | | 0.8 | V | NOTE: 3101 tbl 06 # **DC Electrical Characteristics**(1) (Vcc = 3.3V ± 0.3V, VLc = 0.2V, VHC = Vcc - 0.2V, Commercial and Industrial Temperature Ranges) | Symbol | Parameter | 71V256SA12 | 71V256SA15 | 71V256SA20 | Unit | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------| | ICC | Dynamic Operating Current $\overline{\text{CS}} \leq \text{V}\text{\tiny{IL}}$ , Outputs Open, Vcc = Max., f = fmax <sup>(2)</sup> | 90 | 85 | 85 | mA | | ISB | Standby Power Supply Current (TTL Level) CS = VIH, Vcc = Max., Outputs Open, f = fmax <sup>(2)</sup> | 20 | 20 | 20 | mA | | ISB1 | Full Standby Power Supply Current (CMOS Level) $\overline{\text{CS}} \geq \text{VHC}$ , Vcc = Max., Outputs Open, f = $0^{(2)}$ , VIN $\leq$ VLC or VIN $\geq$ VHC | 2 | 2 | 2 | mA | #### NOTES: 3101 tbl 07 - 1. All values are maximum guaranteed values. - 2. $f_{MAX} = 1/t_{RC}$ , only address inputs cycling at $f_{MAX}$ ; f = 0 means that no inputs are cycling. ## **DC Electrical Characteristics** $(Vcc = 3.3V \pm 0.3V)$ | | | | IDT71V256SA | | | | |--------|------------------------|------------------------------------------------------|-------------|------|------|------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | ILI | Input Leakage Current | Vcc = Max., Vin = GND to Vcc | _ | _ | 2 | μΑ | | llo | Output Leakage Current | $Vcc = Max., \overline{CS} = ViH, VouT = GND to Vcc$ | _ | _ | 2 | μA | | Vol | Output Low Voltage | IoL = 8mA, Vcc = Min. | _ | _ | 0.4 | V | | Voh | Output High Voltage | Iон = -4mA, Vcc = Min. | 2.4 | _ | _ | V | 3101 tbl 08 <sup>1.</sup> VIL (min.) = -2.0V for pulse width less than 5ns, once per cycle. ### **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise/Fall Times | 3ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | AC Test Load | See Figures 1 and 2 | 3101 tbl 09 Figure 1. AC Test Load Figure 2. AC Test Load (for tcLz, toLz, tcHz, toHz, toW, twHz) \*Includes scope and jig capacitances ### **AC Electrical Characteristics** ### (Vcc = 3.3V ± 0.3V, Commercial and Industrial Temperature Ranges) | | | 71V25 | 6SA12 | 71V25 | 6SA15 | 71V25 | 6SA20 | | |---------------------|------------------------------------|-------|-------|-------|-------|-------|-------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | | | | | | | | | trc | Read Cycle Time | 12 | | 15 | | 20 | | ns | | taa | Address Access Time | | 12 | | 15 | | 20 | ns | | tacs | Chip Select Access Time | | 12 | | 15 | | 20 | ns | | tclz <sup>(1)</sup> | Chip Select to Output in Low-Z | 5 | _ | 5 | _ | 5 | _ | ns | | tcHz <sup>(1)</sup> | Chip Select to Output in High-Z | 0 | 8 | 0 | 9 | 0 | 10 | ns | | toE | Output Enable to Output Valid | | 6 | | 7 | | 8 | ns | | tolz(1) | Output Enable to Output in Low-Z | 3 | | 0 | | 0 | | ns | | tonz <sup>(1)</sup> | Output Disable to Output in High-Z | 2 | 6 | 0 | 7 | 0 | 8 | ns | | tон | Output Hold from Address Change | 3 | _ | 3 | _ | 3 | _ | ns | | Write Cy | rcle | | | | | | | | | twc | Write Cycle Time | 12 | _ | 15 | _ | 20 | _ | ns | | taw | Address Valid to End-of-Write | 9 | _ | 10 | _ | 15 | _ | ns | | tcw | Chip Select to End-of-Write | 9 | _ | 10 | | 15 | _ | ns | | tas | Address Set-up Time | 0 | | 0 | | 0 | | ns | | twp | Write Pulse Width | 9 | | 10 | | 15 | | ns | | twr | Write Recovery Time | 0 | | 0 | | 0 | | ns | | tow | Data to Write Time Overlap | 6 | — | 7 | | 8 | — | ns | | tDH | Data Hold from Write Time | 0 | | 0 | | 0 | | ns | | tow <sup>(1)</sup> | Output Active from End-of-Write | 4 | | 4 | | 4 | | ns | | twnz <sup>(1)</sup> | Write Enable to Output in High-Z | 1 | 8 | 1 | 9 | 1 | 10 | ns | 3101 tbl 10 #### NOTE: 1. This parameter guaranteed with the AC test load (Figure 2) by device characterization, but is not production tested. # Timing Waveform of Read Cycle No. 1<sup>(1)</sup> #### NOTES: - 1. WE is HIGH for Read cycle. - 2. Transition is measured ±200mV from steady state. # Timing Waveform of Read Cycle No. 2<sup>(1,2,4)</sup> # Timing Waveform of Read Cycle No. 3<sup>(1,3,4)</sup> #### NOTES: - 1. WE is HIGH for Read cycle. - 2. Device is continuously selected, $\overline{\text{CS}}$ is LOW. - 3. Address valid prior to or coincident with $\overline{\text{CS}}$ transition LOW. - 4. $\overline{\sf OE}$ is LOW. - 5. Transition is measured ±200mV from steady state. # Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)(1,2,4,6) #### NOTES: - 1. A write occurs during the overlap of a LOW $\overline{\text{CS}}$ and a LOW $\overline{\text{WE}}$ . - 2. twn is measured from the earlier of $\overline{\text{CS}}$ or $\overline{\text{WE}}$ going HIGH to the end of the write cycle. - 3. During this period, I/O pins are in the output state so that the input signals must not be applied. - 4. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state. - 5. Transition is measured ±200mV from steady state. - 6. If $\overline{OE}$ is LOW during a $\overline{WE}$ controlled write cycle, the write pulse width must be the larger of twp or (twHz + tDW) to allow the I/O drivers to turn off and data to be placed on the bus for the required tDW. If $\overline{OE}$ is HIGH during a $\overline{WE}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the spectified twp. # Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)(1,2,3,4) #### **NOTES** - 1. $\overline{\text{WE}}$ or $\overline{\text{CS}}$ must be HIGH during all address $\underline{\text{transitions}}$ . - 2. A write occurs during the overlap of a LOW CS and a LOW WE. - 3. twn is measured from the earlier of $\overline{\text{CS}}$ or $\overline{\text{WE}}$ going HIGH to the end of the write cycle. - 4. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state. - 5. If $\overline{OE}$ is LOW during a $\overline{WE}$ controlled write cycle, the write pulse width must be the larger of twp or (twHz + tDW) to allow the I/O drivers to turn off and data to be placed on the bus for the required tDW. If $\overline{OE}$ is HIGH during a $\overline{WE}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the spectified twp. # ${\bf Ordering\ Information-Commercial\ and\ Industrial}$ <sup>\*</sup> Available in TSOP package only. 3101 drw 11 #### NOTES: - $1. \quad \text{Contact your local sales of fice for industrial temp. range for other speeds, packages and powers.} \\$ - 2. Green parts available. For specific speeds, packages and powers contact your local sales office. # **Datasheet Document History** | 1/7/00 | | Updated to new format | |----------|----------------|----------------------------------------------------------------------------------------| | | Pg. 1, 3, 4, 7 | Expanded Industrial Temperature offerings | | | Pg. 1, 2, 7 | Removed 28-pin 300 mil plastic DIP package offering | | | Pg. 6 | Removed Note No. 1 from Write Cycle No. 1 diagram; renumbered notes and footnotes | | | Pg. 7 | Revised Ordering Information | | | Pg. 8 | Added Datasheet Document History | | 08/09/00 | | Not recommended for new designs | | 02/01/01 | | Removed "Not recommended for new designs" | | 06/21/02 | Pg. 7 | Added tape and reel option to the ordering information | | 01/30/04 | Pg. 7 | Added "restricted hazardous substance device" to order information. | | 02/20/09 | Pg. 7 | Removed "IDT" from ordering parts | | 06/11/12 | Pg. 3 | Corrected Recommended DC Operation Conditions Max VIH from 5.0 to Vcc+0.3V | | | Pg. 7 | Added Green designator to ordering information | | | Pg. 7 | Corrected footnote in the ordering information from "available in SOJ package only" to | | | | "available in TSOP package only" | | 07/24/14 | Pg.7 | Added tube or tray to the ordering information | | 08/18/15 | Pg.1 & 7 | Removed commercial 10ns speed offering & added green parts available to features | | | Pg.2 & 7 | Removed "-X" extensions from all pin configurations SOJ28 & TSOP28 | | | Pg. 3 & 4 | Removed commercial 10ns speed offering columns from the DC & AC Elec tables | | | Pg.7 | Updated the Industrial and Green footnotes in the Ordering Information | #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) # Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### Contact Information For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/