# Normally – OFF Silicon Carbide Junction Transistor | V <sub>DS</sub> | = | 1200 V | |---------------------|---|--------| | R <sub>DS(ON)</sub> | = | 260 mΩ | | I <sub>D</sub> | = | 5 A | #### **Features** - 175 °C maximum operating temperature - Temperature independent switching performance - Gate oxide free SiC switch - Suitable for connecting an anti-parallel diode - Positive temperature coefficient for easy paralleling - Low gate charge - Low intrinsic output capacitance #### **Package** RoHS Compliant TO-263 # **Advantages** - SiC transistor most compatible with existing Si gate-drivers - · Low switching losses - Higher efficiency - High temperature operation - · High short circuit withstand capability # **Applications** - Down Hole Oil Drilling, Geothermal Instrumentation - Hybrid Electric Vehicles (HEV) - Solar Inverters - Switched-Mode Power Supply (SMPS) - Power Factor Correction (PFC) - Induction Heating - Uninterruptible Power Supply (UPS) - Motor Drives **Absolute Maximum Ratings** | Parameter | Symbol | Conditions | Value | Unit | Notes | |-----------------------------------|------------------|----------------------------------------------------------------------|-----------------|------|---------| | Drain – Source Voltage | $V_{DS}$ | V <sub>GS</sub> = 0 V | 1200 | V | | | Continuous Drain Current | I <sub>D</sub> | T <sub>C</sub> = 150°C | 5 | Α | Fig. 19 | | Gate Peak Current | $I_{GM}$ | | 5 | Α | | | Turn-Off Safe Operating Area | RBSOA | $T_{VJ}$ = 175 °C, $I_{G}$ = 0.25 A,<br>Clamped Inductive Load | $I_{D,max} = 5$ | Α | Fig. 16 | | Short Circuit Safe Operating Area | SCSOA | $T_{VJ}$ = 175 °C, $I_G$ = 1.5 A, $V_{DS}$ = 70 V,<br>Non Repetitive | 20 | μs | | | Reverse Gate – Source Voltage | $V_{SG}$ | | 30 | V | | | Reverse Drain – Source Voltage | $V_{SD}$ | | 25 | V | | | Power Dissipation | $P_{tot}$ | T <sub>C</sub> = 150 °C | 17.7 | W | Fig. 14 | | Storage Temperature | T <sub>stg</sub> | | -55 to 175 | °C | | #### **Electrical Characteristics** | Dovementer | Cumhal | Conditions | Value | | I I mid | Notes | | |------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|---------|--------|--------| | Parameter | Symbol | Conditions | Min. | Typical | Max. | Unit | Notes | | On State Characteristics | | | | | | | | | Drain – Source On Resistance | R <sub>DS(ON)</sub> | $I_D = 5 \text{ A}, T_j = 25 ^{\circ}\text{C}$<br>$I_D = 5 \text{ A}, T_j = 125 ^{\circ}\text{C}$<br>$I_D = 5 \text{ A}, T_j = 175 ^{\circ}\text{C}$ | | 260<br>368<br>455 | | mΩ | Fig. 5 | | Gate Forward Voltage | $V_{GS(FWD)}$ | $I_G$ = 500 mA, $T_j$ = 25 °C<br>$I_G$ = 500 mA, $T_j$ = 175 °C | | 3.06<br>2.79 | | V | Fig. 4 | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | 80<br>60<br>55 | | _ | Fig. 5 | | | Off State Characteristics | | | | | | | | | Drain Leakage Current | I <sub>DSS</sub> | $V_R = 1200 \text{ V}, V_{GS} = 0 \text{ V}, T_j = 25 \text{ °C}$<br>$V_R = 1200 \text{ V}, V_{GS} = 0 \text{ V}, T_j = 125 \text{ °C}$<br>$V_R = 1200 \text{ V}, V_{GS} = 0 \text{ V}, T_j = 175 \text{ °C}$ | | <1<br>1<br>2 | | μΑ | Fig. 6 | | Gate Leakage Current | I <sub>sg</sub> | V <sub>SG</sub> = 20 V, T <sub>i</sub> = 25 °C | | 20 | | nA | | #### **Electrical Characteristics** | Parameter | Symbol | Conditions | | Value | <u> </u> | Unit | Notes | |-------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------|------|---------|----------|------|-------------| | Parameter | Symbol | Conditions | Min. | Typical | Max. | Unit | Notes | | Capacitance Characteristics | | | | | | | | | Input Capacitance | C <sub>iss</sub> | V <sub>GS</sub> = 0 V, V <sub>D</sub> = 300 V, f = 1 MHz | | 527 | | pF | Fig. 7 | | Reverse Transfer/Output Capacitance | C <sub>rss</sub> /C <sub>oss</sub> | V <sub>D</sub> = 300 V, f = 1 MHz | | 24 | | pF | Fig. 7 | | Output Capacitance Stored Energy | Eoss | $V_{GS} = 0 \text{ V}, V_{D} = 300 \text{ V}, f = 1 \text{ MHz}$ | | 1.1 | | μJ | Fig. 8 | | Switching Characteristics <sup>1</sup> | | | | | | | | | Gate Resistance, Internal | $R_{G(INT)}$ | f = 1 MHz, V <sub>AC</sub> = 25 mV, T <sub>j</sub> = 175 °C | | 14.5 | | Ω | | | Turn On Delay Time | t <sub>d(on)</sub> | $T_i = 25 ^{\circ}\text{C}, V_{DS} = 200 ^{\circ}\text{V}, I_D = 5 ^{\circ}\text{A},$ | | 13.0 | | ns | | | Fall Time, V <sub>DS</sub> | t <sub>f</sub> | $R_{G(EXT)} = 100 \Omega$ , $C_G = 10 nF$ , | | 12.4 | | ns | Fig. 9, 11 | | Turn Off Delay Time | $t_{d(off)}$ | $V_G = 20/-5 \text{ V}, \text{ Load} = 40 \Omega$ | | 12.0 | | ns | | | Rise Time, V <sub>DS</sub> | t <sub>r</sub> | Refer to Fig. 16 for I <sub>G</sub> Waveform | | 6.6 | | ns | Fig. 10, 12 | | Turn On Delay Time | $t_{d(on)}$ | $T_i = 175 ^{\circ}\text{C}, V_{DS} = 200 ^{\circ}\text{V}, I_D = 5 ^{\circ}\text{A},$ | | 7.0 | | ns | | | Fall Time, V <sub>DS</sub> | t <sub>f</sub> | $R_{G(EXT)} = 100 \Omega$ , $C_G = 10 \text{ nF}$ , | | 12.2 | | ns | Fig. 9 | | Turn Off Delay Time | $t_{\sf d(off)}$ | $V_G = 20/-5 \text{ V}$ , Load = 40 $\Omega$ | | 30.0 | | ns | | | Rise Time, V <sub>DS</sub> | t <sub>r</sub> | Refer to Fig. 16 for I <sub>G</sub> Waveform | | 6.9 | | ns | Fig. 10 | | Turn-On Energy Per Pulse | E <sub>on</sub> | $T_i = 25 ^{\circ}\text{C}, V_{DS} = 200 ^{\circ}\text{V}, I_D = 5 ^{\circ}\text{A},$ | | 20.6 | | μJ | Fig. 9, 11 | | Turn-Off Energy Per Pulse | E <sub>off</sub> | $R_{G(EXT)} = 100 \Omega, C_G = 10 nF,$ | | 1.0 | | μJ | Fig. 10, 12 | | Total Switching Energy | E <sub>tot</sub> | $V_G = 20/-5 \text{ V}$ , Load = 287 $\mu\text{H}$ | | 21.6 | | μJ | | | Turn-On Energy Per Pulse | E <sub>on</sub> | $T_i = 175 ^{\circ}\text{C}, V_{DS} = 200 ^{\circ}\text{V}, I_D = 5 ^{\circ}\text{A},$ | | 18.4 | | μJ | Fig. 9 | | Turn-Off Energy Per Pulse | E <sub>off</sub> | $R_{G(EXT)} = 100 \Omega, C_G = 10 nF,$ | | 0.6 | | μJ | Fig. 10 | | Total Switching Energy | E <sub>tot</sub> | V <sub>G</sub> = 20/-5 V, Load = 287 μH | | 19.0 | | μJ | - | | <sup>1</sup> – All times are relative to the Drain-Source V | oltage V <sub>DS</sub> | | | | | | | | Thermal Characteristics | | | | | | | | | Thermal resistance, junction - case | R <sub>th IC</sub> | | • | 1 41 | • | °C/W | Fig 17 | | Thermal Characteristics | | | | | |-------------------------------------|------------|------|------|---------| | Thermal resistance, junction - case | $R_{thJC}$ | 1.41 | °C/W | Fig. 17 | Figure 1: Typical Output Characteristics at 25 °C Figure 2: Typical Output Characteristics at 125 °C Figure 3: Typical Output Characteristics at 175 °C Figure 5: Normalized On-Resistance and Current Gain vs. Temperature Figure 7: Input, Output, and Reverse Transfer Capacitance Figure 4: Typical Gate Source I-V Characteristics vs. Temperature Figure 6: Typical Blocking Characteristics Figure 8: Output Capacitance Stored Energy Figure 9: Typical Turn On Energy Losses and Switching Times vs. Temperature Figure 11: Typical Turn On Energy Losses and Switching Times vs. Drain Current Figure 13: Transient Thermal Impedance Figure 10: Typical Turn Off Energy Losses and Switching Times vs. Temperature Figure 12: Typical Turn Off Energy Losses and Switching Times vs. Drain Current Figure 14: Power Derating Curve <sup>&</sup>lt;sup>2</sup> – Representative values based on device conduction and switching loss. Actual losses will depend on gate drive conditions, device load, and circuit topology. Figure 15: Turn-Off Safe Operating Area Figure 16: Typical Gate Current Waveform ## **Commercial Gate Drivers Compatible with GA05JT12-263** | | | | | Features | | | |-------------------|-------------|-----------------------------|---------------------------|---------------------------------------------|-------------------------|----------------------| | Manufacturer | Part Number | Optical Signal<br>Isolation | Desaturation<br>Detection | Active Miller<br>Gate Clamping <sup>3</sup> | High Side<br>Capability | Number of<br>Outputs | | IXYS | IX2204 | _ | ✓ | _ | ✓ | 2 | | Avago Tech. | HCPL-316J | ✓ | ✓ | - | ✓ | 1 | | Avago Tech. | HCPL-322J | ✓ | ✓ | ✓ | ✓ | 1 | | Concept | 1SC2060P | √4 | ✓ | ✓ | √4 | 1 | | IXYS | IXD_604 | _ | _ | _ | ✓ | 2 | | IXYS | IXD_614 | _ | _ | _ | ✓ | 1 | | IXYS | IXD_630 | _ | _ | _ | ✓ | 1 | | IXYS | IRFD630 | _ | _ | - | ✓ | 1 | | Micrel | MIC4452YN | _ | _ | - | ✓ | 1 | | Microsemi | LX4510 | _ | _ | - | ✓ | 1 | | Texas Instruments | UCC27322 | _ | _ | _ | ✓ | 1 | <sup>3 –</sup> Active Miller Gate Clamping recommended for V<sub>EE</sub> = GND switching applications as SJT and/or output BJT secondary gate discharge path. Silicon IGBT/MOSFET gate drivers (see partial list above) typically offer sufficient gate currents to drive the GA05JT12-263. Specific product information should be obtained from the individual product manufacturers. The GA05JT12-263 can be driven similar to silicon IGBTs or MOSFETs in which a gate driver IC is used to supply positive gate current peaks to the device at turn-on and negative current peaks at turn-off. Unlike the IGBT or MOSFET, the GA05JT12-263 also requires a continuous gate current for the device to remain on after the initial current peak. An example gate current waveform for the GA05JT12-263 is shown in Fig. 16. #### Single-Level SJT Gate Drive Producing the necessary gate current peaks and continuous currents can be accomplished by using a gate drive circuit shown in Fig. 17. The gate driver output node is connected to an optional NPN/PNP silicon BJT pair in a totem pole configuration which may provide higher gate current to the SJT gate. The NPN/PNP pair are controlled by the gate drive IC connected through base resistor $R_b$ . The pair's output at node $N_1$ is connected to gate resistor $R_{G(EXT)}$ and capacitor $C_G$ located in parallel and connected to the SJT gate terminal. The gate resistor determines the continuous gate current. The gate capacitor produces positive and negative current peaks, which enable fast charging and discharging of the SJT's terminal capacitances. Additional detail on the single-level SJT gate driving technique is discussed in GeneSiC Semiconductor Application Note AN-10A. (http://www.genesicsemi.com/references/product-notes) Figure 17: Single-Level SJT Gate Diver Configuration (External signal isolation recommended for non-isolated gate driver ICs.) Single-Level Gate Drive Conditions | | | | | Values | | | | |------------------------------|------------------|----------------------------------------------------------------------------------|-----------|---------|--------------------------------------|-------|--| | Parameter | Symbol | Conditions | Range | Typical | Peak SJT<br>Performance <sup>6</sup> | Units | | | Supply Voltage | $V_{cc}$ | | 6 – 30 | 15 – 18 | ≥ 25 | V | | | Negative Supply Voltage | $V_{EE}$ | | -10 – GND | -5 | ≤ -5 | V | | | Output Current, Peak | $I_{OUT, pk}$ | Package Limited | 0.7 - 3 | 0.75 | ≥ 1 | Α | | | Output Current, Continuous | l <sub>out</sub> | Package Limited, T = 175°C | 0.1 - 1.0 | 0.25 | ≥ 0.3 | Α | | | Output Gate Components | | | | | | | | | Gate Resistance, External | $R_{G(EXT)}$ | $V_{CC}$ = 20 V, $I_{G} \approx 0.5$ A, T = 175°C | | 20 | ≤ 20 | Ω | | | Gate Capacitance | $C_G$ | $V_{CC} = 20 \text{ V}, I_{G,pk} \approx 2.0 \text{ A}, T = 175^{\circ}\text{C}$ | 5 – 30 | 10 | ≥ 10 | nF | | | Output BJT Buffer (Optional) | $Q_1, Q_2$ | 2N6107/2N6292 pair or equivalent <sup>7</sup> | | | | | | $<sup>\</sup>overline{\ ^6}$ – Achieves lowest SJT device energy losses (E<sub>tot</sub>) and fastest switching times (t<sub>r</sub>, t<sub>f</sub>). <sup>&</sup>lt;sup>4</sup> – Features built-in galvanic signal and supply voltage isolation, replaces optical isolation on signal. <sup>&</sup>lt;sup>5</sup> – Specialized for high-temperature operation of gate drive circuitry. $<sup>^{7}</sup>$ – Representative complimentary BJT pair with $I_{C} \ge 5$ A and $V_{CEO} \ge 60$ V. #### **Two-Level SJT Gate Drive** The GA05JT12-263 can also be driven with a gate drive circuit shown in Fig. 22, in which two gate drive ICs and NPN/PNP pairs are operated with different supply voltage levels (V<sub>GH</sub>, V<sub>GL</sub>) in order to minimize gate drive losses. By using a separate lower voltage output gate driver IC connected to gate resistor R<sub>G(EXT)</sub>, the power consumption of the continuous current is reduced. Additional detail on the two-level SJT gate driving technique is discussed in GeneSiC Semiconductor Application Note AN-10B. (http://www.genesicsemi.com/references/product-notes) Figure 22: Two-Level SJT Gate Diver Configuration for Reduced Drive Losses (External signal isolation recommended for non-isolated gate driver ICs.) # **Two-Level Gate Drive Conditions** | | | | | Values | | | | |-----------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|-----------|---------|--------------------------------------|-------|--| | Parameter | Symbol | Conditions | Range | Typical | Peak SJT<br>Performance <sup>8</sup> | Units | | | Supply Voltage, High Level Driver | V <sub>CC</sub> (V <sub>GH</sub> <sup>9</sup> ) | | 10 – 30 | 15 – 18 | ≥ 20 | V | | | Supply Voltage, Low Level Driver | V <sub>CC</sub> (V <sub>GL</sub> <sup>9</sup> ) | | 5 – 8 | 6.0 | ≥ 6.5 | V | | | Negative Supply Voltage | $V_{EE}$ | | -10 – GND | -5 | ≤ -5 | V | | | Output Current, Peak | I <sub>OUT, pk</sub> | Package Limited | 0.7 - 3 | 2.0 | ≥ 2.0 | Α | | | Output Current, Continuous | l <sub>out</sub> | Package Limited, T = 175 °C | | 0.5 | ≥ 0.5 | Α | | | Output Gate Components | | | | | | | | | Gate Resistance, External | R <sub>G(EXT)</sub> | $V_{GL} = 6.0 \text{ V}, I_{G} \approx 0.5 \text{ A}, T = 175 ^{\circ}\text{C}$ | | 1.0 | ≤ 1.0 | Ω | | | Gate Capacitance | C <sub>G</sub> | $V_{GH} = 20 \text{ V}, I_{G,pk} \approx 2.0 \text{ A}, T = 175 ^{\circ}\text{C}$ | 5 – 30 | 10 | ≥ 10 | nF | | | Output BJT Buffer (Optional) | Q <sub>1</sub> , Q <sub>2</sub> | 2N6107/2N6292 pair or equivalent <sup>10</sup> | | | | | | $<sup>\</sup>overline{^{8}}$ – Achieves lowest SJT device energy losses (E<sub>tot</sub>) and fastest switching times (t<sub>r</sub>, t<sub>f</sub>). $<sup>^{9}</sup>$ – Consult application note AN-10B for more information on parameters $V_{\text{GH}}$ and $V_{\text{GL}}$ . $<sup>^{10}</sup>$ – Complimentary BJT pair with $I_{C} \geq 5$ A and $V_{\text{CEO}} \geq 60 \text{ V}$ # **Package Dimensions:** TO-263 #### **PACKAGE OUTLINE** #### NOTE - 1. CONTROLLED DIMENSION IS INCH. DIMENSION IN BRACKET IS MILLIMETER. - 2. DIMENSIONS DO NOT INCLUDE END FLASH, MOLD FLASH, MATERIAL PROTRUSIONS | Revision History | | | | | | | | | |-----------------------------------|--|--|--|--|--|--|--|--| | Date Revision Comments Supersedes | | | | | | | | | | 2014/06/20 0 Initial release | | | | | | | | | Published by GeneSiC Semiconductor, Inc. 43670 Trade Center Place Suite 155 Dulles, VA 20166 GeneSiC Semiconductor, Inc. reserves right to make changes to the product specifications and data in this document without notice. GeneSiC disclaims all and any warranty and liability arising out of use or application of any product. No license, express or implied to any intellectual property rights is granted by this document. Unless otherwise expressly indicated, GeneSiC products are not designed, tested or authorized for use in life-saving, medical, aircraft navigation, communication, air traffic control and weapons systems, nor in applications where their failure may result in death, personal injury and/or property damage. ## **SPICE Model Parameters** This is a secure document. Please copy this code from the SPICE model PDF file on our website (<a href="www.genesicsemi.com/images/products-sic/sjt/GA05JT12-263-SPICE.pdf">www.genesicsemi.com/images/products-sic/sjt/GA05JT12-263-SPICE.pdf</a>) into LTSPICE (version 4) software for simulation of the GA05JT12-263. ``` MODEL OF GeneSiC Semiconductor Inc. $ $Revision: 1.0 $Date: 20-JUN-2014 Ś GeneSiC Semiconductor Inc. 43670 Trade Center Place Ste. 155 Dulles, VA 20166 COPYRIGHT (C) 2014 GeneSiC Semiconductor Inc. ALL RIGHTS RESERVED * These models are provided "AS IS, WHERE IS, AND WITH NO WARRANTY * OF ANY KIND EITHER EXPRESSED OR IMPLIED, INCLUDING BUT NOT LIMITED * TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A * PARTICULAR PURPOSE." Models accurate up to 2 times rated drain current. .model GA05JT12 NPN + IS 5.0E-47 + ISE 1.25E-28 3.2 + EG + BF 80 + BR 0.55 200 + IKF + NF 1 + NE 2 14.5 + RB 0.01 + RE + RC 0.23 + CJC 2.16E-10 + VJC 3.656 + MJC 0.4717 5.021E-10 + CJE 2.95 + VJE 0.4867 + MJE + XTI 3 + XTB -1.0 + TRC1 1.050E-2 + VCEO 1200 + ICRATING 5 GeneSiC Semiconductor ``` \* End of GA05JT12 SPICE Model