# P4080/P4081 QorlQ Integrated Processor Hardware Specifications DS1066 The P4080/P4081 QorlQ integrated communication processor combines eight Power Architecture® processor cores with high-performance data path acceleration logic and network and peripheral bus interfaces required for networking, telecom/datacom, wireless infrastructure, and mil/aerospace applications. This chip can be used for combined control, data path, and application layer processing in routers, switches, base station controllers, and general-purpose embedded computing. Its high level of integration offers significant performance benefits compared to multiple discrete devices, while also greatly simplifying board design. This chip includes the following function and features: - Eight e500-mc Power Architecture cores, each with a backside 128 Kbyte L2 cache with ECC - Three levels of instructions: user, supervisor, and hypervisor - Independent boot and reset - Secure boot capability - CoreNet fabric supporting coherent and non-coherent transactions amongst CoreNet end-points - A frontside 2 MB L3 Cache with ECC - CoreNet bridges between the CoreNet fabric the I/Os, data path accelerators, and high and low speed peripheral interfaces - · Two 10-Gigabit Ethernet (XAUI) controllers - One 10-Gigabit Ethernet (XAUI) controller on P4081 - Eight 1-Gigabit Ethernet controllers - Two 64-bit DDR2/DDR3 SDRAM memory controllers with ECC - Multicore programmable interrupt controller (MPIC) - Four I<sup>2</sup>C controllers - Four 2-pin UARTs or two 4-pin UARTs - Two 4-channel DMA engines - Enhanced local bus controller (eLBC) - Three PCI Express 2.0 controllers/ports - Two serial RapidIO 1.2 controllers/ports - Enhanced secure digital host controller (SD/MMC) - Enhanced serial peripheral interfaces (eSPI) - High-speed USB controller (USB 2.0) - Host and device support - Enhanced host controller interface (EHCI) - ULPI interface to PHY - Data Path Acceleration Architecture (DPAA) incorporating acceleration for the following functions: - Frame manager (FMan) for packet parsing, classification, and distribution - Queue manager (QMan) for scheduling, packet sequencing, and congestion management - Hardware buffer manager (BMan) for buffer allocation and de-allocation - Encryption/decryption (SEC 4.0) - Regex pattern matching (PME 2.0) - 1295 FC-PBGA package Whilst Teledyne e2v Semiconductors SAS has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. Teledyne e2v Semiconductors SAS accepts no liability beyond the set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of the devices in accordance with information contained herein. Teledyne e2v Semiconductors SAS, avenue de Rochepleine 38120 Saint-Egrève, France Telephone: +33 (0)4 76 58 30 00 Holding Company: Teledyne e2v Semiconductors SAS Contact Teledyne e2v by e-mail: hotline-std@teledyne-e2v.com or visit www.teledyne-e2v.com for global sales and operations centres This figure shows the major functional units within the chip. Figure 0-1. P4080/P4081 QorlQ Preliminary Block Diagram ### 1. PIN ASSIGNMENTS AND RESET STATES ## 1.1 1295 FC-PBGA Ball Layout Diagrams These figures show the FC-PBGA ball map. Figure 1-1. 1295 BGA Ball Map Diagram (Top View) Figure 1-2. 1295 BGA Ball Map Diagram (Detail View A) **DETAIL A** Figure 1-3. 1295 BGA Ball Map Diagram (Detail View B) **DETAIL B** Figure 1-4. 1295 BGA Ball Map Diagram (Detail View C) #### **DETAIL C** Figure 1-5. 1295 BGA Ball Map Diagram (Detail View D) #### **DETAIL D** ## 1.2 Pinout List This table provides the pinout listing for the chip by bus. **Table 1-1.** Pins List by Bus | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |------------------------------|--------------------|-----------------------|-------------|------------------|-------| | DDR SDRAM Memory Interface 1 | 10 1 11 (11 | | 71 | | | | D1_MDQ00 | Data | A17 | I/O | GV <sub>DD</sub> | _ | | D1_MDQ01 | Data | D17 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ02 | Data | C14 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ03 | Data | A14 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ04 | Data | C17 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ05 | Data | B17 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ06 | Data | A15 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ07 | Data | B15 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ08 | Data | D15 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ09 | Data | G15 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ10 | Data | E12 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ11 | Data | G12 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ12 | Data | F16 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ13 | Data | E15 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ14 | Data | E13 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ15 | Data | F13 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ16 | Data | C8 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ17 | Data | D12 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ18 | Data | E9 | I/O | GV <sub>DD</sub> | _ | | D1_MDQ19 | Data | E10 | I/O | GV <sub>DD</sub> | _ | | D1_MDQ20 | Data | C11 | I/O | GV <sub>DD</sub> | _ | | D1_MDQ21 | Data | C10 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ22 | Data | E6 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ23 | Data | E7 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ24 | Data | F7 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ25 | Data | F11 | I/O | GV <sub>DD</sub> | _ | | D1_MDQ26 | Data | H10 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ27 | Data | J10 | I/O | GV <sub>DD</sub> | _ | | D1_MDQ28 | Data | F10 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ29 | Data | F8 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ30 | Data | H7 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQ31 | Data | Н9 | 1/0 | GV <sub>DD</sub> | _ | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |----------|-----------------------|-----------------------|-------------|------------------|-------| | D1_MDQ32 | Data | AC7 | I/O | $GV_DD$ | - | | D1_MDQ33 | Data | AC6 | I/O | $GV_DD$ | 1 | | D1_MDQ34 | Data | AF6 | I/O | GV <sub>DD</sub> | - | | D1_MDQ35 | Data | AF7 | I/O | $GV_DD$ | 1 | | D1_MDQ36 | Data | AB5 | I/O | $GV_DD$ | 1 | | D1_MDQ37 | Data | AB6 | I/O | GV <sub>DD</sub> | - | | D1_MDQ38 | Data | AE5 | I/O | GV <sub>DD</sub> | - | | D1_MDQ39 | Data | AE6 | I/O | GV <sub>DD</sub> | - | | D1_MDQ40 | Data | AG5 | I/O | GV <sub>DD</sub> | - | | D1_MDQ41 | Data | AH9 | I/O | GV <sub>DD</sub> | - | | D1_MDQ42 | Data | AJ9 | I/O | GV <sub>DD</sub> | - | | D1_MDQ43 | Data | AJ10 | I/O | GV <sub>DD</sub> | - | | D1_MDQ44 | Data | AG8 | I/O | GV <sub>DD</sub> | - | | D1_MDQ45 | Data | AG7 | I/O | GV <sub>DD</sub> | - | | D1_MDQ46 | Data | AJ6 | I/O | GV <sub>DD</sub> | - | | D1_MDQ47 | Data | AJ7 | I/O | GV <sub>DD</sub> | - | | D1_MDQ48 | Data | AL9 | I/O | GV <sub>DD</sub> | - | | D1_MDQ49 | Data | AL8 | I/O | GV <sub>DD</sub> | - | | D1_MDQ50 | Data | AN10 | I/O | GV <sub>DD</sub> | - | | D1_MDQ51 | Data | AN11 | I/O | GV <sub>DD</sub> | - | | D1_MDQ52 | Data | AK8 | I/O | GV <sub>DD</sub> | - | | D1_MDQ53 | Data | AK7 | I/O | GV <sub>DD</sub> | - | | D1_MDQ54 | Data | AN7 | I/O | GV <sub>DD</sub> | - | | D1_MDQ55 | Data | AN8 | I/O | GV <sub>DD</sub> | - | | D1_MDQ56 | Data | AT9 | I/O | GV <sub>DD</sub> | - | | D1_MDQ57 | Data | AR10 | I/O | GV <sub>DD</sub> | - | | D1_MDQ58 | Data | AT13 | I/O | GV <sub>DD</sub> | - | | D1_MDQ59 | Data | AR13 | I/O | GV <sub>DD</sub> | - | | D1_MDQ60 | Data | AP9 | I/O | GV <sub>DD</sub> | - | | D1_MDQ61 | Data | AR9 | I/O | GV <sub>DD</sub> | - | | D1_MDQ62 | Data | AR12 | I/O | GV <sub>DD</sub> | - | | D1_MDQ63 | Data | AP12 | I/O | GV <sub>DD</sub> | - | | D1_MECCO | Error Correcting Code | К9 | I/O | GV <sub>DD</sub> | - | | D1_MECC1 | Error Correcting Code | J5 | I/O | GV <sub>DD</sub> | - | | D1_MECC2 | Error Correcting Code | L10 | I/O | GV <sub>DD</sub> | - | # P4080/P4081 **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------------|-----------------------|-----------------------|-------------|------------------|-------| | D1_MECC3 | Error Correcting Code | M10 | I/O | GV <sub>DD</sub> | - | | D1_MECC4 | Error Correcting Code | 18 | I/O | GV <sub>DD</sub> | _ | | D1_MECC5 | Error Correcting Code | J7 | I/O | GV <sub>DD</sub> | _ | | D1_MECC6 | Error Correcting Code | L7 | I/O | GV <sub>DD</sub> | _ | | D1_MECC7 | Error Correcting Code | L9 | I/O | GV <sub>DD</sub> | _ | | D1_MAPAR_ERR | Address Parity Error | N8 | I | GV <sub>DD</sub> | (4) | | D1_MAPAR_OUT | Address Parity Out | Y7 | 0 | GV <sub>DD</sub> | _ | | D1_MDM0 | Data Mask | A16 | 0 | GV <sub>DD</sub> | _ | | D1_MDM1 | Data Mask | D14 | 0 | GV <sub>DD</sub> | - | | D1_MDM2 | Data Mask | D11 | 0 | GV <sub>DD</sub> | _ | | D1_MDM3 | Data Mask | G11 | 0 | GV <sub>DD</sub> | _ | | D1_MDM4 | Data Mask | AD7 | 0 | GV <sub>DD</sub> | _ | | D1_MDM5 | Data Mask | AH8 | 0 | GV <sub>DD</sub> | - | | D1_MDM6 | Data Mask | AL11 | 0 | GV <sub>DD</sub> | - | | D1_MDM7 | Data Mask | AT10 | 0 | GV <sub>DD</sub> | _ | | D1_MDM8 | Data Mask | К8 | 0 | GV <sub>DD</sub> | - | | D1_MDQS0 | Data Strobe | C16 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS1 | Data Strobe | G14 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS2 | Data Strobe | D9 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS3 | Data Strobe | G9 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS4 | Data Strobe | AD5 | I/O | GV <sub>DD</sub> | - | | D1_MDQS5 | Data Strobe | AH6 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS6 | Data Strobe | AM10 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS7 | Data Strobe | AT12 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS8 | Data Strobe | К6 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS0_B | Data Strobe | B16 | 1/0 | GV <sub>DD</sub> | _ | | D1_MDQS1_B | Data Strobe | F14 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS2_B | Data Strobe | D8 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS3_B | Data Strobe | G8 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS4_B | Data Strobe | AD4 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS5_B | Data Strobe | AH5 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS6_B | Data Strobe | AM9 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS7_B | Data Strobe | AT11 | I/O | GV <sub>DD</sub> | _ | | D1_MDQS8_B | Data Strobe | K5 | I/O | GV <sub>DD</sub> | _ | | D1_MBA0 | Bank Select | AA8 | 0 | GV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-----------|-----------------------|-----------------------|-------------|------------------|-------| | D1_MBA1 | Bank Select | Y10 | 0 | GV <sub>DD</sub> | _ | | D1_MBA2 | Bank Select | M8 | 0 | GV <sub>DD</sub> | - | | D1_MA00 | Address | Y9 | 0 | GV <sub>DD</sub> | - | | D1_MA01 | Address | U6 | 0 | GV <sub>DD</sub> | - | | D1_MA02 | Address | U7 | 0 | GV <sub>DD</sub> | - | | D1_MA03 | Address | U9 | 0 | GV <sub>DD</sub> | - | | D1_MA04 | Address | U10 | 0 | GV <sub>DD</sub> | - | | D1_MA05 | Address | Т8 | 0 | GV <sub>DD</sub> | - | | D1_MA06 | Address | Т9 | 0 | GV <sub>DD</sub> | - | | D1_MA07 | Address | R8 | 0 | GV <sub>DD</sub> | - | | D1_MA08 | Address | R7 | 0 | GV <sub>DD</sub> | - | | D1_MA09 | Address | P6 | 0 | GV <sub>DD</sub> | - | | D1_MA10 | Address | AA7 | 0 | GV <sub>DD</sub> | - | | D1_MA11 | Address | P7 | 0 | GV <sub>DD</sub> | - | | D1_MA12 | Address | N6 | 0 | GV <sub>DD</sub> | - | | D1_MA13 | Address | AE8 | 0 | GV <sub>DD</sub> | - | | D1_MA14 | Address | M7 | 0 | GV <sub>DD</sub> | - | | D1_MA15 | Address | L6 | 0 | GV <sub>DD</sub> | - | | D1_MWE_B | Write Enable | AB8 | 0 | GV <sub>DD</sub> | - | | D1_MRAS_B | Row Address Strobe | AA10 | 0 | GV <sub>DD</sub> | - | | D1_MCAS_B | Column Address Strobe | AC10 | 0 | GV <sub>DD</sub> | - | | D1_MCS0_B | Chip Select | AC9 | 0 | GV <sub>DD</sub> | - | | D1_MCS1_B | Chip Select | AE9 | 0 | GV <sub>DD</sub> | - | | D1_MCS2_B | Chip Select | AB9 | 0 | GV <sub>DD</sub> | - | | D1_MCS3_B | Chip Select | AF9 | 0 | GV <sub>DD</sub> | - | | D1_MCKE0 | Clock Enable | P10 | 0 | GV <sub>DD</sub> | - | | D1_MCKE1 | Clock Enable | R10 | 0 | GV <sub>DD</sub> | - | | D1_MCKE2 | Clock Enable | P9 | 0 | GV <sub>DD</sub> | - | | D1_MCKE3 | Clock Enable | N9 | 0 | GV <sub>DD</sub> | - | | D1_MCK0 | Clock | W6 | 0 | GV <sub>DD</sub> | - | | D1_MCK1 | Clock | V6 | 0 | GV <sub>DD</sub> | - | | D1_MCK2 | Clock | V8 | 0 | GV <sub>DD</sub> | - | | D1_MCK3 | Clock | W9 | 0 | GV <sub>DD</sub> | - | | D1_MCK4 | Clock | F1 | 0 | GV <sub>DD</sub> | - | | D1_MCK5 | Clock | AL1 | 0 | GV <sub>DD</sub> | - | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |------------------------------|------------------------------|-----------------------|-------------|------------------|-------| | D1_MCK0_B | Clock Complements | W5 | 0 | GV <sub>DD</sub> | _ | | D1_MCK1_B | Clock Complements | V5 | 0 | $GV_DD$ | _ | | D1_MCK2_B | Clock Complements | V9 | 0 | GV <sub>DD</sub> | _ | | D1_MCK3_B | Clock Complements | W8 | 0 | GV <sub>DD</sub> | - | | D1_MCK4_B | Clock Complements | F2 | 0 | GV <sub>DD</sub> | - | | D1_MCK5_B | Clock Complements | AL2 | 0 | GV <sub>DD</sub> | _ | | D1_MODT0 | On Die Termination | AD10 | 0 | GV <sub>DD</sub> | _ | | D1_MODT1 | On Die Termination | AG10 | 0 | GV <sub>DD</sub> | _ | | D1_MODT2 | On Die Termination | AD8 | 0 | GV <sub>DD</sub> | _ | | D1_MODT3 | On Die Termination | AF10 | 0 | GV <sub>DD</sub> | _ | | D1_MDIC0 | Driver Impedance Calibration | Т6 | I/O | GV <sub>DD</sub> | (16) | | D1_MDIC1 | Driver Impedance Calibration | AA5 | I/O | GV <sub>DD</sub> | (16) | | DDR SDRAM Memory Interface 2 | | , | • | | | | D2_MDQ00 | Data | C13 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ01 | Data | A12 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ02 | Data | В9 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ03 | Data | A8 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ04 | Data | A13 | I/O | GV <sub>DD</sub> | - | | D2_MDQ05 | Data | B13 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ06 | Data | B10 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ07 | Data | A9 | I/O | GV <sub>DD</sub> | - | | D2_MDQ08 | Data | A7 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ09 | Data | D6 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ10 | Data | A4 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ11 | Data | B4 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ12 | Data | C7 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ13 | Data | В7 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ14 | Data | C5 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ15 | Data | D5 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ16 | Data | B1 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ17 | Data | В3 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ18 | Data | D3 | 1/0 | GV <sub>DD</sub> | _ | | D2_MDQ19 | Data | E1 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ20 | Data | A3 | I/O | GV <sub>DD</sub> | _ | | D2_MDQ21 | Data | A2 | I/O | GV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |----------|--------------------|-----------------------|-------------|------------------|-------| | D2_MDQ22 | Data | D1 | I/O | $GV_DD$ | - | | D2_MDQ23 | Data | D2 | I/O | $GV_DD$ | 1 | | D2_MDQ24 | Data | F4 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ25 | Data | F5 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ26 | Data | H4 | I/O | $GV_DD$ | 1 | | D2_MDQ27 | Data | H6 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ28 | Data | E4 | I/O | $GV_DD$ | 1 | | D2_MDQ29 | Data | E3 | I/O | $GV_DD$ | 1 | | D2_MDQ30 | Data | Н3 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ31 | Data | H1 | I/O | GV <sub>DD</sub> | - | | D2_MDQ32 | Data | AG4 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ33 | Data | AG2 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ34 | Data | AJ3 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ35 | Data | AJ1 | I/O | GV <sub>DD</sub> | - | | D2_MDQ36 | Data | AF4 | I/O | GV <sub>DD</sub> | - | | D2_MDQ37 | Data | AF3 | I/O | GV <sub>DD</sub> | - | | D2_MDQ38 | Data | AH1 | I/O | GV <sub>DD</sub> | - | | D2_MDQ39 | Data | AJ4 | I/O | GV <sub>DD</sub> | - | | D2_MDQ40 | Data | AL6 | I/O | GV <sub>DD</sub> | - | | D2_MDQ41 | Data | AL5 | I/O | GV <sub>DD</sub> | - | | D2_MDQ42 | Data | AN4 | I/O | GV <sub>DD</sub> | - | | D2_MDQ43 | Data | AN5 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ44 | Data | AK5 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ45 | Data | AK4 | I/O | GV <sub>DD</sub> | - | | D2_MDQ46 | Data | AM6 | I/O | GV <sub>DD</sub> | - | | D2_MDQ47 | Data | AM7 | I/O | GV <sub>DD</sub> | - | | D2_MDQ48 | Data | AN1 | I/O | GV <sub>DD</sub> | - | | D2_MDQ49 | Data | AP3 | I/O | GV <sub>DD</sub> | - | | D2_MDQ50 | Data | AT1 | I/O | GV <sub>DD</sub> | - | | D2_MDQ51 | Data | AT2 | I/O | GV <sub>DD</sub> | - | | D2_MDQ52 | Data | AM1 | I/O | GV <sub>DD</sub> | - | | D2_MDQ53 | Data | AN2 | I/O | GV <sub>DD</sub> | - | | D2_MDQ54 | Data | AR3 | I/O | GV <sub>DD</sub> | - | | D2_MDQ55 | Data | AT3 | I/O | GV <sub>DD</sub> | - | | D2_MDQ56 | Data | AP5 | I/O | GV <sub>DD</sub> | - | # P4080/P4081 **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |----------------|-----------------------|-----------------------|-------------|------------------|-------| | D2_MDQ57 | Data | AT5 | I/O | GV <sub>DD</sub> | - | | D2_MDQ58 | Data | AP8 | I/O | GV <sub>DD</sub> | 1 | | D2_MDQ59 | Data | AT8 | I/O | GV <sub>DD</sub> | - | | D2_MDQ60 | Data | AR4 | 1/0 | GV <sub>DD</sub> | - | | D2_MDQ61 | Data | AT4 | I/O | $GV_DD$ | 1 | | D2_MDQ62 | Data | AR7 | I/O | GV <sub>DD</sub> | - | | D2_MDQ63 | Data | AT7 | I/O | GV <sub>DD</sub> | - | | D2_MECC0 | Error Correcting Code | J1 | I/O | GV <sub>DD</sub> | 1 | | D2_MECC1 | Error Correcting Code | К3 | I/O | GV <sub>DD</sub> | - | | D2_MECC2 | Error Correcting Code | M5 | I/O | GV <sub>DD</sub> | - | | D2_MECC3 | Error Correcting Code | N5 | I/O | GV <sub>DD</sub> | - | | D2_MECC4 | Error Correcting Code | J4 | I/O | GV <sub>DD</sub> | - | | D2_MECC5 | Error Correcting Code | J2 | I/O | GV <sub>DD</sub> | 1 | | D2_MECC6 | Error Correcting Code | L3 | I/O | GV <sub>DD</sub> | 1 | | D2_MECC7 | Error Correcting Code | L4 | I/O | GV <sub>DD</sub> | - | | D2_MAPAR_ERR_B | Address Parity Error | N2 | I | GV <sub>DD</sub> | (4) | | D2_MAPAR_OUT | Address Parity Out | Y1 | 0 | GV <sub>DD</sub> | 1 | | D2_MDM0 | Data Mask | B12 | 0 | GV <sub>DD</sub> | - | | D2_MDM1 | Data Mask | В6 | 0 | GV <sub>DD</sub> | - | | D2_MDM2 | Data Mask | C4 | 0 | GV <sub>DD</sub> | 1 | | D2_MDM3 | Data Mask | G3 | 0 | GV <sub>DD</sub> | - | | D2_MDM4 | Data Mask | AG1 | 0 | GV <sub>DD</sub> | 1 | | D2_MDM5 | Data Mask | AL3 | 0 | GV <sub>DD</sub> | - | | D2_MDM6 | Data Mask | AP2 | 0 | GV <sub>DD</sub> | - | | D2_MDM7 | Data Mask | AP6 | 0 | GV <sub>DD</sub> | - | | D2_MDM8 | Data Mask | К2 | 0 | GV <sub>DD</sub> | 1 | | D2_MDQS0 | Data Strobe | A10 | I/O | GV <sub>DD</sub> | - | | D2_MDQS1 | Data Strobe | A5 | I/O | GV <sub>DD</sub> | 1 | | D2_MDQS2 | Data Strobe | C2 | I/O | GV <sub>DD</sub> | 1 | | D2_MDQS3 | Data Strobe | G6 | I/O | GV <sub>DD</sub> | - | | D2_MDQS4 | Data Strobe | AH2 | I/O | GV <sub>DD</sub> | - | | D2_MDQS5 | Data Strobe | AM4 | I/O | GV <sub>DD</sub> | - | | D2_MDQS6 | Data Strobe | AR1 | I/O | GV <sub>DD</sub> | _ | | D2_MDQS7 | Data Strobe | AR6 | I/O | GV <sub>DD</sub> | - | | D2_MDQS8 | Data Strobe | L1 | I/O | GV <sub>DD</sub> | - | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-------------|-----------------------|-----------------------|-------------|------------------|-------| | D2_MDQS0_B | Data Strobe | A11 | I/O | GV <sub>DD</sub> | - | | D2_MDQS1_B | Data Strobe | A6 | I/O | GV <sub>DD</sub> | _ | | D2_MDQS2_B | Data Strobe | C1 | I/O | GV <sub>DD</sub> | - | | D2_MDQS3_B | Data Strobe | G5 | I/O | GV <sub>DD</sub> | - | | D2_MDQS4_B | Data Strobe | AH3 | I/O | GV <sub>DD</sub> | _ | | D2_MDQS5_B | Data Strobe | AM3 | I/O | GV <sub>DD</sub> | - | | D2_MDQS6_B | Data Strobe | AP1 | I/O | GV <sub>DD</sub> | - | | D2_MDQS7_B | Data Strobe | AT6 | I/O | GV <sub>DD</sub> | - | | D2_MDQ\$8_B | Data Strobe | K1 | I/O | GV <sub>DD</sub> | _ | | D2_MBA0 | Bank Select | AA3 | 0 | GV <sub>DD</sub> | _ | | D2_MBA1 | Bank Select | AA1 | 0 | GV <sub>DD</sub> | _ | | D2_MBA2 | Bank Select | M1 | 0 | GV <sub>DD</sub> | - | | D2_MA00 | Address | Y4 | 0 | GV <sub>DD</sub> | - | | D2_MA01 | Address | U1 | 0 | GV <sub>DD</sub> | _ | | D2_MA02 | Address | U4 | 0 | GV <sub>DD</sub> | - | | D2_MA03 | Address | T1 | 0 | GV <sub>DD</sub> | - | | D2_MA04 | Address | T2 | 0 | GV <sub>DD</sub> | - | | D2_MA05 | Address | Т3 | 0 | GV <sub>DD</sub> | - | | D2_MA06 | Address | R1 | 0 | GV <sub>DD</sub> | _ | | D2_MA07 | Address | R4 | 0 | GV <sub>DD</sub> | _ | | D2_MA08 | Address | R2 | 0 | GV <sub>DD</sub> | - | | D2_MA09 | Address | P1 | 0 | GV <sub>DD</sub> | _ | | D2_MA10 | Address | AA2 | 0 | GV <sub>DD</sub> | _ | | D2_MA11 | Address | Р3 | 0 | GV <sub>DD</sub> | - | | D2_MA12 | Address | N1 | 0 | GV <sub>DD</sub> | - | | D2_MA13 | Address | AC4 | 0 | GV <sub>DD</sub> | - | | D2_MA14 | Address | N3 | 0 | GV <sub>DD</sub> | - | | D2_MA15 | Address | M2 | 0 | GV <sub>DD</sub> | _ | | D2_MWE_B | Write Enable | AB2 | 0 | GV <sub>DD</sub> | _ | | D2_MRAS_B | Row Address Strobe | AB1 | 0 | GV <sub>DD</sub> | - | | D2_MCAS_B | Column Address Strobe | AC3 | 0 | GV <sub>DD</sub> | _ | | D2_MCS0_B | Chip Select | AC1 | 0 | GV <sub>DD</sub> | _ | | D2_MCS1_B | Chip Select | AE1 | 0 | GV <sub>DD</sub> | _ | | D2_MCS2_B | Chip Select | AB3 | 0 | GV <sub>DD</sub> | _ | | D2_MCS3_B | Chip Select | AE2 | 0 | GV <sub>DD</sub> | _ | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------------------------------|------------------------------|-----------------------|-------------|------------------|-------| | D2_MCKE0 | Clock Enable | R5 | 0 | GV <sub>DD</sub> | - | | D2_MCKE1 | Clock Enable | T5 | 0 | GV <sub>DD</sub> | _ | | D2_MCKE2 | Clock Enable | P4 | 0 | GV <sub>DD</sub> | - | | D2_MCKE3 | Clock Enable | M4 | 0 | GV <sub>DD</sub> | _ | | D2_MCK0 | Clock | W3 | 0 | GV <sub>DD</sub> | - | | D2_MCK1 | Clock | V3 | 0 | GV <sub>DD</sub> | _ | | D2_MCK2 | Clock | V1 | 0 | GV <sub>DD</sub> | _ | | D2_MCK3 | Clock | W2 | 0 | GV <sub>DD</sub> | - | | D2_MCK4 | Clock | G1 | 0 | GV <sub>DD</sub> | - | | D2_MCK5 | Clock | AK2 | 0 | GV <sub>DD</sub> | _ | | D2_MCK0_B | Clock Complements | W4 | 0 | GV <sub>DD</sub> | - | | D2_MCK1_B | Clock Complements | V4 | 0 | GV <sub>DD</sub> | - | | D2_MCK2_B | Clock Complements | V2 | 0 | GV <sub>DD</sub> | _ | | D2_MCK3_B | Clock Complements | W1 | 0 | GV <sub>DD</sub> | _ | | D2_MCK4_B | Clock Complements | G2 | 0 | GV <sub>DD</sub> | _ | | D2_MCK5_B | Clock Complements | AK1 | 0 | GV <sub>DD</sub> | _ | | D2_MODT0 | On Die Termination | AD2 | 0 | GV <sub>DD</sub> | _ | | D2_MODT1 | On Die Termination | AF1 | 0 | GV <sub>DD</sub> | - | | D2_MODT2 | On Die Termination | AD1 | 0 | GV <sub>DD</sub> | - | | D2_MODT3 | On Die Termination | AE3 | 0 | GV <sub>DD</sub> | _ | | D2_MDIC0 | Driver Impedance Calibration | AA4 | I/O | GV <sub>DD</sub> | (16) | | D2_MDIC1 | Driver Impedance Calibration | Y6 | I/O | GV <sub>DD</sub> | (16) | | Local Bus Controller Interface | | | ! | | 1 | | LAD00 | Muxed Data/Address | K26 | I/O | BV <sub>DD</sub> | (3) | | LAD01 | Muxed Data/Address | L26 | I/O | BV <sub>DD</sub> | (3) | | LAD02 | Muxed Data/Address | J26 | I/O | BV <sub>DD</sub> | (3) | | LAD03 | Muxed Data/Address | H25 | I/O | BV <sub>DD</sub> | (3) | | LAD04 | Muxed Data/Address | F25 | I/O | BV <sub>DD</sub> | (3) | | LAD05 | Muxed Data/Address | H24 | I/O | BV <sub>DD</sub> | (3) | | LAD06 | Muxed Data/Address | G24 | I/O | BV <sub>DD</sub> | (3) | | LAD07 | Muxed Data/Address | G23 | I/O | BV <sub>DD</sub> | (3) | | LAD08 | Muxed Data/Address | E23 | I/O | BV <sub>DD</sub> | (3) | | LAD09 | Muxed Data/Address | D23 | I/O | BV <sub>DD</sub> | (3) | | LAD10 | Muxed Data/Address | J22 | I/O | BV <sub>DD</sub> | (3) | | LAD11 | Muxed Data/Address | G22 | I/O | BV <sub>DD</sub> | (3) | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|---------------------------------------|-----------------------|-------------|------------------|------------| | LAD12 | Muxed Data/Address | F19 | I/O | BV <sub>DD</sub> | (3) | | LAD13 | Muxed Data/Address | J18 | I/O | BV <sub>DD</sub> | (3) | | LAD14 | Muxed Data/Address | K18 | I/O | $BV_DD$ | (3) | | LAD15 | Muxed Data/Address | J17 | I/O | BV <sub>DD</sub> | (3) | | LDP0 | Data Parity | J24 | I/O | BV <sub>DD</sub> | - | | LDP1 | Data Parity | K23 | I/O | BV <sub>DD</sub> | _ | | LA16 | Address | J25 | 0 | BV <sub>DD</sub> | (3)(30) | | LA17 | Address | G25 | 0 | BV <sub>DD</sub> | (3)(30) | | LA18 | Address | H23 | 0 | $BV_DD$ | (3)(30) | | LA19 | Address | F22 | 0 | BV <sub>DD</sub> | (3)(30) | | LA20 | Address | H22 | 0 | BV <sub>DD</sub> | (3)(30) | | LA21 | Address | E21 | 0 | BV <sub>DD</sub> | (3)(30) | | LA22 | Address | F21 | 0 | BV <sub>DD</sub> | (3)(30) | | LA23 | Address | H21 | 0 | BV <sub>DD</sub> | (3)(4) | | LA24 | Address | K21 | 0 | BV <sub>DD</sub> | (3)(4)(33) | | LA25 | Address | G20 | 0 | BV <sub>DD</sub> | (3)(30) | | LA26 | Address | J20 | 0 | BV <sub>DD</sub> | - | | LA27 | Address | K20 | 0 | BV <sub>DD</sub> | - | | LA28 | Address | G19 | 0 | BV <sub>DD</sub> | - | | LA29 | Address | H19 | 0 | BV <sub>DD</sub> | - | | LA30 | Address | J19 | 0 | BV <sub>DD</sub> | - | | LA31 | Address | G18 | 0 | BV <sub>DD</sub> | - | | LCS0_B | Chip Selects | D19 | 0 | BV <sub>DD</sub> | (5) | | LCS1_B | Chip Selects | D20 | 0 | BV <sub>DD</sub> | (5) | | LCS2_B | Chip Selects | E20 | 0 | BV <sub>DD</sub> | (5) | | LCS3_B | Chip Selects | D21 | 0 | BV <sub>DD</sub> | (5) | | LCS4_B | Chip Selects | D22 | 0 | BV <sub>DD</sub> | (5) | | LCS5_B | Chip Selects | B23 | 0 | BV <sub>DD</sub> | (5) | | LCS6_B | Chip Selects | F24 | 0 | BV <sub>DD</sub> | (5) | | LCS7_B | Chip Selects | G26 | 0 | BV <sub>DD</sub> | (5) | | LWE0_B | Write Enable | D24 | 0 | BV <sub>DD</sub> | _ | | LWE1_B | Write Enable | A24 | 0 | BV <sub>DD</sub> | _ | | LBCTL | Buffer Control | C22 | 0 | BV <sub>DD</sub> | _ | | LALE | Address Latch Enable | A23 | I/O | BV <sub>DD</sub> | _ | | LGPLO | UPM General Purpose Line 0/ LFCLE–FCM | B25 | 0 | BV <sub>DD</sub> | (3)(4) | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-----------------------------------|-------------------------------------------------|-----------------------|-------------|------------------|---------| | LGPL1 | UPM General Purpose Line 1/ LFALE–FCM | E25 | 0 | BV <sub>DD</sub> | (3)(4) | | LGPL2 | UPM General Purpose Line 2/LOE–Output<br>Enable | D25 | 0 | BV <sub>DD</sub> | (3)(4) | | LGPL3 | UPM General Purpose Line 3/ LFWP–FCM | H26 | 0 | BV <sub>DD</sub> | (3)(4) | | LGPL4 | UPM General Purpose Line 4/ LGTA–FCM | C25 | I/O | BV <sub>DD</sub> | (35) | | LGPL5 | UPM General Purpose Line 5 / Amux | E26 | 0 | BV <sub>DD</sub> | (3)(4) | | LCLK0 | Local Bus Clock | C24 | 0 | BV <sub>DD</sub> | - | | LCLK1 | Local Bus Clock | C23 | 0 | BV <sub>DD</sub> | - | | DMA | | | | | , | | DMA1_DREQ0_B/GPIO18 | DMA1 Channel 0 Request | AP21 | I | OV <sub>DD</sub> | (25) | | DMA1_DACK0_B/GPIO19 | DMA1 Channel 0 Acknowledge | AL19 | 0 | OV <sub>DD</sub> | (25) | | DMA1_DDONE0_B | DMA1 Channel 0 Done | AN21 | 0 | OV <sub>DD</sub> | (4)(26) | | DMA2_DREQ0_B/GPIO20/ALT_MDVAL | DMA2 Channel 0 Request | AJ20 | I | OV <sub>DD</sub> | (25) | | DMA2_DACKO_B/EV7_B/ALT_MDSRCID0 | DMA2 Channel 0 Acknowledge | AG19 | 0 | OV <sub>DD</sub> | (25) | | DMA2_DDONE0_B/EVT8_B/ALT_MDSRCID1 | DMA2 Channel 0 Done | AP20 | 0 | OV <sub>DD</sub> | (25) | | USB Host Port 1 | | L | | II. | | | USB1_D7/EC1_TXD3 | USB1 Data bits | AP36 | I/O | LV <sub>DD</sub> | (3)(30) | | USB1_D6/EC1_TXD2 | USB1 Data bits | AT34 | I/O | LV <sub>DD</sub> | (3)(30) | | USB1_D5/EC1_TXD1 | USB1 Data bits | AR34 | I/O | LV <sub>DD</sub> | (3)(30) | | USB1_D4/EC1_TXD0 | USB1 Data bits | AT35 | I/O | LV <sub>DD</sub> | (3)(30) | | USB1_D3/EC1_RXD3 | USB1 Data bits | AM33 | I/O | LV <sub>DD</sub> | (26) | | USB1_D2/EC1_RXD2 | USB1 Data bits | AN34 | I/O | LV <sub>DD</sub> | (26) | | USB1_D1/EC1_RXD1 | USB1 Data bits | AN35 | I/O | LV <sub>DD</sub> | (26) | | USB1_D0/EC1_RXD0 | USB1 Data bits | AN36 | I/O | LV <sub>DD</sub> | (26) | | USB1_STP/EC1_TX_EN | USB1 Stop | AR36 | 0 | LV <sub>DD</sub> | _ | | USB1_NXT/EC1_RX_DV | USB1 Next data | AM34 | I | LV <sub>DD</sub> | (26) | | USB1_DIR/EC1_RX_CLK | USB1 Data Direction | AM36 | I | LV <sub>DD</sub> | (26) | | USB1_CLK/EC1_GTX_CLK | USB1 bus clock | AP35 | I | LV <sub>DD</sub> | (25) | | USB Host Port 2 | | | • | | | | USB2_D7/EC2_TXD3 | USB2 Data bits | AT31 | I/O | LV <sub>DD</sub> | (3)(30) | | USB2_D6/EC2_TXD2 | USB2 Data bits | AP30 | I/O | LV <sub>DD</sub> | (3)(30) | | USB2_D5/EC2_TXD1 | USB2 Data bits | AR30 | I/O | LV <sub>DD</sub> | (3)(30) | | USB2_D4/EC2_TXD0 | USB2 Data bits | AT30 | I/O | LV <sub>DD</sub> | (3)(30) | | USB2_D3/EC2_RXD3 | USB2 Data bits | AP33 | I/O | LV <sub>DD</sub> | (26) | | USB2_D2/EC2_RXD2 | USB2 Data bits | AN32 | I/O | LV <sub>DD</sub> | (26) | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-----------------------------------|-----------------------|-----------------------|-------------|------------------|------------| | USB2_D1/EC2_RXD1 | USB2 Data bits | AP32 | I/O | LV <sub>DD</sub> | (26) | | USB2_D0/EC2_RXD0 | USB2 Data bits | AT32 | I/O | LV <sub>DD</sub> | (26) | | USB2_STP/EC2_TX_EN | USB2 Stop | AR31 | 0 | LV <sub>DD</sub> | _ | | USB2_NXT/EC2_RX_DV | USB2 Next data | AR33 | I | LV <sub>DD</sub> | (26) | | USB2_DIR/EC2_RX_CLK | USB2 Data Direction | AT33 | I | LV <sub>DD</sub> | (26) | | USB2_CLK/EC2_GTX_CLK | USB2 bus clock | AN31 | I | LV <sub>DD</sub> | (25) | | Programmable Interrupt Controller | | , | | 1 | | | IRQ00 | External Interrupts | AJ16 | I | OV <sub>DD</sub> | - | | IRQ01 | External Interrupts | AH16 | I | OV <sub>DD</sub> | _ | | IRQ02 | External Interrupts | AK12 | I | OV <sub>DD</sub> | _ | | IRQ03/GPIO21 | External Interrupts | AJ15 | I | OV <sub>DD</sub> | (25) | | IRQ04/GPIO22 | External Interrupts | AH17 | I | OV <sub>DD</sub> | (25) | | IRQ05/GPIO23 | External Interrupts | AJ13 | I | OV <sub>DD</sub> | (25) | | IRQ06/GPIO24 | External Interrupts | AG17 | I | OV <sub>DD</sub> | (25) | | IRQ07/GPIO25 | External Interrupts | AM13 | I | OV <sub>DD</sub> | (25) | | IRQ08/GPIO26 | External Interrupts | AG13 | I | OV <sub>DD</sub> | (25) | | IRQ09/GPIO27 | External Interrupts | AK11 | I | OV <sub>DD</sub> | (25) | | IRQ10/GPIO28 | External Interrupts | AH14 | I | OV <sub>DD</sub> | (25) | | IRQ11/GPIO29 | External Interrupts | AL12 | I | OV <sub>DD</sub> | (25) | | IRQ_OUT_B/EVT9_B | Interrupt Output | AK14 | 0 | OV <sub>DD</sub> | (1)(2)(25) | | TMP_DETECT_B | Tamper Detect | AN19 | I | OV <sub>DD</sub> | (26) | | eSDHC | | | | | | | SDHC_CMD | Command/Response | AG23 | I/O | $OV_DD$ | _ | | SDHC_DAT0 | Data | AP24 | I/O | $OV_DD$ | - | | SDHC_DAT1 | Data | AT24 | I/O | OV <sub>DD</sub> | - | | SDHC_DAT2 | Data | AM23 | I/O | OV <sub>DD</sub> | - | | SDHC_DAT3 | Data | AG22 | 1/0 | $OV_DD$ | _ | | SDHC_DAT4/SPI_CS0_B | Data | AN29 | I/O | $CV_DD$ | (25)(32) | | SDHC_DAT5/SPI_CS1_B | Data | AJ28 | I/O | CV <sub>DD</sub> | (25)(32) | | SDHC_DAT6/SPI_CS2_B | Data | AR29 | I/O | CV <sub>DD</sub> | (25)(32) | | SDHC_DAT7/SPI_CS3_B | Data | AM29 | I/O | CV <sub>DD</sub> | (25)(32) | | SDHC_CLK | Host to Card Clock | AL23 | 0 | OV <sub>DD</sub> | _ | | SDHC_CD_B/IIC3_SCL/GPIO16 | Card Detection | AK13 | I | OV <sub>DD</sub> | (25)(26) | | SDHC_WP/IIC3_SDA/GPIO17 | Card Write Protection | AM14 | I | OV <sub>DD</sub> | (25)(26) | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-------------------------------------|-------------------------------|-----------------------|-------------|------------------|-----------------| | eSPI | · | · | | | | | SPI_MOSI | Master Out Slave In | AT29 | I/O | CV <sub>DD</sub> | - | | SPI_MISO | Master In Slave Out | AH28 | I | CV <sub>DD</sub> | - | | SPI_CLK | eSPI clock | AK29 | 0 | CV <sub>DD</sub> | - | | SPI_CS0_B/SDHC_DAT4 | eSPI chip select | AN29 | 0 | CV <sub>DD</sub> | (25) | | SPI_CS1_B/SDHC_DAT5 | eSPI chip select | AJ28 | 0 | CV <sub>DD</sub> | (25) | | SPI_CS2_B/SDHC_DAT6 | eSPI chip select | AR29 | 0 | CV <sub>DD</sub> | (25) | | SPI_CS3_B/SDHC_DAT7 | eSPI chip select | AM29 | 0 | CV <sub>DD</sub> | (25) | | IEEE 1588 | | , | | 1 | | | TSEC_1588_CLK_IN | Clock In | AL35 | I | LV <sub>DD</sub> | _ | | TSEC_1588_TRIG_IN1 | Trigger In 1 | AL36 | I | LV <sub>DD</sub> | _ | | TSEC_1588_TRIG_IN2 | Trigger In 2 | AK36 | I | LV <sub>DD</sub> | - | | TSEC_1588_ALARM_OUT1 | Alarm Out 1 | AJ36 | 0 | LV <sub>DD</sub> | _ | | TSEC_1588_ALARM_OUT2/GPIO30 | Alarm Out 2 | AK35 | 0 | LV <sub>DD</sub> | (25) | | TSEC_1588_CLK_OUT | Clock Out | AM30 | 0 | LV <sub>DD</sub> | - | | TSEC_1588_PULSE_OUT1 | Pulse Out1 | AL30 | 0 | LV <sub>DD</sub> | - | | TSEC_1588_PULSE_OUT2/GPIO31 | Pulse Out2 | AJ34 | 0 | LV <sub>DD</sub> | (25) | | Ethernet MII Management Interface 1 | | · | | | | | EMI1_MDC | Management Data Clock | AJ33 | 0 | LV <sub>DD</sub> | - | | EMI1_MDIO | Management Data In/Out | AL32 | I/O | LV <sub>DD</sub> | - | | Ethernet MII Management Interface 2 | | | | | | | EMI2_MDC | Management Data Clock | AK30 | 0 | 1.2 V | (2)<br>(18)(21) | | EMI2_MDIO | Management Data In/Out | AJ30 | I/O | 1.2 V | (2)<br>(18)(21) | | Ethernet Reference Clock | | · | | | | | EC_GTX_CLK125 | Reference Clock | AK34 | I | LV <sub>DD</sub> | (26) | | Ethernet External Timestamping | <u> </u> | · | | | | | EC_XTRNL_TX_STMP1 | External Timestamp Transmit 1 | AM31 | 1 | LV <sub>DD</sub> | _ | | EC_XTRNL_RX_STMP1 | External Timestamp Receive 1 | AK32 | I | LV <sub>DD</sub> | - | | EC_XTRNL_TX_STMP2 | External Timestamp Transmit 2 | AJ31 | I | LV <sub>DD</sub> | - | | EC_XTRNL_RX_STMP2 | External Timestamp Receive 2 | AK31 | I | LV <sub>DD</sub> | - | | Three-Speed Ethernet Controller 1 | | | | | | | EC1_TXD3/USB1_D7 | Transmit Data | AP36 | 0 | LV <sub>DD</sub> | (3)(25)(30 | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-----------------------------------|--------------------|-----------------------|-------------|------------------|------------| | EC1_TXD2/USB1_D6 | Transmit Data | AT34 | 0 | LV <sub>DD</sub> | (3)(25)(30 | | EC1_TXD1/USB1_D5 | Transmit Data | AR34 | 0 | LV <sub>DD</sub> | (3)(25)(30 | | EC1_TXD0/USB1_D4 | Transmit Data | AT35 | 0 | LV <sub>DD</sub> | (3)(25)(30 | | EC1_TX_EN/USB1_STP | Transmit Enable | AR36 | 0 | LV <sub>DD</sub> | (15) | | EC1_GTX_CLK/USB1_CLK | Transmit Clock Out | AP35 | 0 | LV <sub>DD</sub> | (25) | | EC1_RXD3/USB1_D3 | Receive Data | AM33 | I | LV <sub>DD</sub> | (25)(26) | | EC1_RXD2/USB1_D2 | Receive Data | AN34 | ı | LV <sub>DD</sub> | (25)(26) | | EC1_RXD1/USB1_D1 | Receive Data | AN35 | I | LV <sub>DD</sub> | (25)(26) | | EC1_RXD0/USB1_D0 | Receive Data | AN36 | į | LV <sub>DD</sub> | (25)(26) | | EC1_RX_DV/USB1_NXT | Receive Data Valid | AM34 | I | LV <sub>DD</sub> | (26) | | EC1_RX_CLK/USB1_DIR | Receive Clock | AM36 | I | LV <sub>DD</sub> | (26) | | Three-Speed Ethernet Controller 2 | | l l | | I. | | | EC2_TXD3/USB2_D7 | Transmit Data | AT31 | 0 | LV <sub>DD</sub> | (3)(25)(30 | | EC2_TXD2/USB2_D6 | Transmit Data | AP30 | 0 | LV <sub>DD</sub> | (3)(25)(30 | | EC2_TXD1/USB2_D5 | Transmit Data | AR30 | 0 | LV <sub>DD</sub> | (3)(25)(30 | | EC2_TXD0/USB2_D4 | Transmit Data | AT30 | 0 | LV <sub>DD</sub> | (3)(25)(30 | | EC2_TX_EN/USB2_STP | Transmit Enable | AR31 | 0 | LV <sub>DD</sub> | (15) | | EC2_GTX_CLK/USB2_CLK | Transmit Clock Out | AN31 | 0 | LV <sub>DD</sub> | (25) | | EC2_RXD3/USB2_D3 | Receive Data | AP33 | I | LV <sub>DD</sub> | (25)(26) | | EC2_RXD2/USB2_D2 | Receive Data | AN32 | I | LV <sub>DD</sub> | (25)(26) | | EC2_RXD1/USB2_D1 | Receive Data | AP32 | ı | LV <sub>DD</sub> | (25)(26) | | EC2_RXD0/USB2_D0 | Receive Data | AT32 | ı | LV <sub>DD</sub> | (25)(26) | | EC2_RX_DV/USB2_NXT | Receive Data Valid | AR33 | ı | LV <sub>DD</sub> | (26) | | EC2_RX_CLK/USB2_DIR | Receive Clock | AT33 | I | LV <sub>DD</sub> | (26) | | DUART | · | 1 | 11 | 1 | II. | | UART1_SOUT/GPIO8 | Transmit Data | AL22 | 0 | $OV_{DD}$ | (25) | | UART2_SOUT/GPIO9 | Transmit Data | AJ22 | 0 | $OV_{DD}$ | (25) | | UART1_SIN/GPIO10 | Receive Data | AR23 | I | OV <sub>DD</sub> | (25) | | UART2_SIN/GPIO11 | Receive Data | AN23 | I | OV <sub>DD</sub> | (25) | | UART1_RTS_B/UART3_SOUT/GPIO12 | Ready to Send | AM22 | 0 | OV <sub>DD</sub> | (25) | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------------------------------------------|--------------------------|-----------------------|-------------|------------------|---------| | UART2_RTS_B/UART4_SOUT/GPIO13 | Ready to Send | AK23 | 0 | OV <sub>DD</sub> | (25) | | UART1_CTS_B/UART3_SIN/GPIO14 | Clear to Send | AP22 | I | OV <sub>DD</sub> | (25) | | UART2_CTS_B/UART4_SIN/GPIO15 | Clear to Send | AH23 | I | OV <sub>DD</sub> | (25) | | I <sup>2</sup> C Interface | | | | | | | IIC1_SCL | Serial Clock | AH15 | I/O | OV <sub>DD</sub> | (2)(14) | | IIC1_SDA | Serial Data | AN14 | I/O | OV <sub>DD</sub> | (2)(14) | | IIC2_SCL | Serial Clock | AM15 | I/O | OV <sub>DD</sub> | (2)(14) | | IIC2_SDA | Serial Data | AL14 | I/O | OV <sub>DD</sub> | (2)(14) | | IIC3_SCL/GPIO16/SDHC_CD_B | Serial Clock | AK13 | I/O | OV <sub>DD</sub> | (2)(14) | | IIC3_SDA/GPIO17/SDHC_WP | Serial Data | AM14 | I/O | OV <sub>DD</sub> | (2)(14) | | IIC4_SCL/EVT5_B | Serial Clock | AG14 | I/O | OV <sub>DD</sub> | (2)(14) | | IIC4_SDA/EVT6_B | Serial Data | AL15 | I/O | OV <sub>DD</sub> | (2)(14) | | SerDes (x18) PCIe, sRIO, Aurora, 10GE, 1GE | | | | 1 | | | SD_TX17 | Transmit Data (positive) | AG31 | 0 | $XV_{DD}$ | - | | SD_TX16 | Transmit Data (positive) | AE31 | 0 | $XV_{DD}$ | _ | | SD_TX15 | Transmit Data (positive) | AB33 | 0 | $XV_{DD}$ | - | | SD_TX14 | Transmit Data (positive) | AA31 | 0 | $XV_{DD}$ | - | | SD_TX13 | Transmit Data (positive) | Y29 | 0 | $XV_{DD}$ | _ | | SD_TX12 | Transmit Data (positive) | W31 | 0 | $XV_{DD}$ | _ | | SD_TX11 | Transmit Data (positive) | T30 | 0 | $XV_{DD}$ | _ | | SD_TX10 | Transmit Data (positive) | P31 | 0 | $XV_{DD}$ | _ | | SD_TX09 | Transmit Data (positive) | N33 | 0 | $XV_{DD}$ | _ | | SD_TX08 | Transmit Data (positive) | M31 | 0 | $XV_{DD}$ | _ | | SD_TX07 | Transmit Data (positive) | K31 | 0 | $XV_{DD}$ | _ | | SD_TX06 | Transmit Data (positive) | J33 | 0 | $XV_{DD}$ | _ | | SD_TX05 | Transmit Data (positive) | G33 | 0 | $XV_{DD}$ | - | | SD_TX04 | Transmit Data (positive) | D34 | 0 | $XV_{DD}$ | - | | SD_TX03 | Transmit Data (positive) | F31 | 0 | $XV_{DD}$ | - | | SD_TX02 | Transmit Data (positive) | H30 | 0 | $XV_{DD}$ | _ | | SD_TX01 | Transmit Data (positive) | F29 | 0 | $XV_{DD}$ | _ | | SD_TX00 | Transmit Data (positive) | H28 | 0 | $XV_{DD}$ | - | | SD_TX17_B | Transmit Data (negative) | AG32 | 0 | $XV_{DD}$ | - | | SD_TX16_B | Transmit Data (negative) | AE32 | 0 | $XV_{DD}$ | - | | SD_TX15_B | Transmit Data (negative) | AB34 | 0 | $XV_{DD}$ | _ | | SD_TX14_B | Transmit Data (negative) | AA32 | 0 | $XV_{DD}$ | _ | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-----------|--------------------------|-----------------------|-------------|------------------|-------| | SD_TX13_B | Transmit Data (negative) | Y30 | 0 | XV <sub>DD</sub> | _ | | SD_TX12_B | Transmit Data (negative) | W32 | 0 | $XV_{DD}$ | _ | | SD_TX11_B | Transmit Data (negative) | T31 | 0 | XV <sub>DD</sub> | _ | | SD_TX10_B | Transmit Data (negative) | P32 | 0 | XV <sub>DD</sub> | _ | | SD_TX09_B | Transmit Data (negative) | N34 | 0 | XV <sub>DD</sub> | _ | | SD_TX08_B | Transmit Data (negative) | M32 | 0 | XV <sub>DD</sub> | _ | | SD_TX07_B | Transmit Data (negative) | K32 | 0 | XV <sub>DD</sub> | _ | | SD_TX06_B | Transmit Data (negative) | J34 | 0 | XV <sub>DD</sub> | _ | | SD_TX05_B | Transmit Data (negative) | F33 | 0 | XV <sub>DD</sub> | _ | | SD_TX04_B | Transmit Data (negative) | E34 | 0 | $XV_{DD}$ | _ | | SD_TX03_B | Transmit Data (negative) | E31 | 0 | XV <sub>DD</sub> | _ | | SD_TX02_B | Transmit Data (negative) | G30 | 0 | XV <sub>DD</sub> | _ | | SD_TX01_B | Transmit Data (negative) | E29 | 0 | $XV_{DD}$ | _ | | SD_TX00_B | Transmit Data (negative) | G28 | 0 | $XV_{DD}$ | _ | | SD_RX17 | Receive Data (positive) | AG36 | I | SV <sub>DD</sub> | - | | SD_RX16 | Receive Data (positive) | AF34 | I | SV <sub>DD</sub> | _ | | SD_RX15 | Receive Data (positive) | AC36 | I | SV <sub>DD</sub> | _ | | SD_RX14 | Receive Data (positive) | AA36 | I | SV <sub>DD</sub> | - | | SD_RX13 | Receive Data (positive) | Y34 | I | SV <sub>DD</sub> | _ | | SD_RX12 | Receive Data (positive) | W36 | I | SV <sub>DD</sub> | _ | | SD_RX11 | Receive Data (positive) | T34 | I | SV <sub>DD</sub> | _ | | SD_RX10 | Receive Data (positive) | P36 | I | SV <sub>DD</sub> | _ | | SD_RX09 | Receive Data (positive) | M36 | I | SV <sub>DD</sub> | - | | SD_RX08 | Receive Data (positive) | L34 | I | SV <sub>DD</sub> | - | | SD_RX07 | Receive Data (positive) | K36 | I | SV <sub>DD</sub> | - | | SD_RX06 | Receive Data (positive) | H36 | I | SV <sub>DD</sub> | _ | | SD_RX05 | Receive Data (positive) | F36 | I | SV <sub>DD</sub> | - | | SD_RX04 | Receive Data (positive) | D36 | I | SV <sub>DD</sub> | _ | | SD_RX03 | Receive Data (positive) | A31 | I | SV <sub>DD</sub> | _ | | SD_RX02 | Receive Data (positive) | C30 | I | SV <sub>DD</sub> | _ | | SD_RX01 | Receive Data (positive) | A29 | I | SV <sub>DD</sub> | _ | | SD_RX00 | Receive Data (positive) | C28 | I | SV <sub>DD</sub> | _ | | SD_RX17_B | Receive Data (negative) | AG35 | I | SV <sub>DD</sub> | _ | | SD_RX16_B | Receive Data (negative) | AF33 | I | SV <sub>DD</sub> | _ | | SD_RX15_B | Receive Data (negative) | AC35 | I | SV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |------------------------------|-------------------------------------------------------|-----------------------|-------------|------------------|-------| | SD_RX14_B | Receive Data (negative) | AA35 | I | SV <sub>DD</sub> | - | | SD_RX13_B | Receive Data (negative) | Y33 | I | SV <sub>DD</sub> | _ | | SD_RX12_B | Receive Data (negative) | W35 | I | SV <sub>DD</sub> | _ | | SD_RX11_B | Receive Data (negative) | T33 | I | SV <sub>DD</sub> | _ | | SD_RX10_B | Receive Data (negative) | P35 | 1 | SV <sub>DD</sub> | _ | | SD_RX09_B | Receive Data (negative) | M35 | I | SV <sub>DD</sub> | _ | | SD_RX08_B | Receive Data (negative) | L33 | I | SV <sub>DD</sub> | - | | SD_RX07_B | Receive Data (negative) | K35 | I | SV <sub>DD</sub> | - | | SD_RX06_B | Receive Data (negative) | H35 | I | SV <sub>DD</sub> | _ | | SD_RX05_B | Receive Data (negative) | F35 | 1 | SV <sub>DD</sub> | _ | | SD_RX04_B | Receive Data (negative) | C36 | I | SV <sub>DD</sub> | - | | SD_RX03_B | Receive Data (negative) | B31 | I | SV <sub>DD</sub> | _ | | SD_RX02_B | Receive Data (negative) | D30 | 1 | SV <sub>DD</sub> | _ | | SD_RX01_B | Receive Data (negative) | B29 | I | SV <sub>DD</sub> | - | | SD_RX00_B | Receive Data (negative) | D28 | I | SV <sub>DD</sub> | _ | | SD_REF_CLK1 | SerDes Bank 1 PLL Reference Clock | A35 | I | XV <sub>DD</sub> | _ | | SD_REF_CLK1_B | SerDes Bank 1 PLL Reference Clock<br>Complement | B35 | ı | $XV_{DD}$ | - | | SD_REF_CLK2 | SerDes Bank 2 Reference Clock | V34 | I | XV <sub>DD</sub> | - | | SD_REF_CLK2_B | SerDes Bank 2 Reference Clock Complement | V33 | I | XV <sub>DD</sub> | - | | SD_REF_CLK3 | SerDes Bank 2 and 3 PLL Reference Clock | AC32 | I | XV <sub>DD</sub> | (31) | | SD_REF_CLK3_B | SerDes Bank 2 and 3 PLL Reference Clock<br>Complement | AC31 | I | XV <sub>DD</sub> | (31) | | General-Purpose Input/Output | | | | | | | GPIO00 | General Purpose Input / Output | AL21 | I/O | $OV_{DD}$ | - | | GPIO01 | General Purpose Input / Output | AK22 | I/O | $OV_DD$ | _ | | GPIO02 | General Purpose Input / Output | AM20 | I/O | $OV_DD$ | _ | | GPIO03 | General Purpose Input / Output | AN20 | I/O | $OV_{DD}$ | - | | GPIO04 | General Purpose Input / Output | AH21 | I/O | $OV_{DD}$ | _ | | GPIO05 | General Purpose Input / Output | AJ21 | I/O | $OV_{DD}$ | - | | GPIO06 | General Purpose Input / Output | AK21 | I/O | OV <sub>DD</sub> | _ | | GPIO07 | General Purpose Input / Output | AG20 | I/O | OV <sub>DD</sub> | - | | GPIO08/UART1_SOUT | General Purpose Input / Output | AL22 | I/O | OV <sub>DD</sub> | - | | GPIO09/UART2_SOUT | General Purpose Input / Output | AJ22 | I/O | OV <sub>DD</sub> | _ | | GPIO10/UART1_SIN | General Purpose Input / Output | AR23 | I/O | OV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |---------------------------------|--------------------------------|-----------------------|-------------|------------------|---------| | GPIO11/UART2_SIN | General Purpose Input / Output | AN23 | I/O | OV <sub>DD</sub> | - | | GPIO12/UART1_RTS_B/UART3_SOUT | General Purpose Input / Output | AM22 | I/O | OV <sub>DD</sub> | - | | GPIO13/UART2_RTS_B/UART4_SOUT | General Purpose Input / Output | AK23 | I/O | OV <sub>DD</sub> | - | | GPIO14/UART1_CTS_B/UART3_SIN | General Purpose Input / Output | AP22 | I/O | OV <sub>DD</sub> | _ | | GPIO15/UART2_CTS_B/UART4_SIN | General Purpose Input / Output | AH23 | I/O | OV <sub>DD</sub> | - | | GPIO16/IIC3_SCL/SDHC_CD_B | General Purpose Input / Output | AK13 | I/O | OV <sub>DD</sub> | - | | GPIO17/IIC3_SDA/SDHC_WP | General Purpose Input / Output | AM14 | I/O | OV <sub>DD</sub> | - | | GPIO18/DMA1_DREQ0_B | General Purpose Input / Output | AP21 | 1/0 | OV <sub>DD</sub> | _ | | GPIO19/DMA1_DACKO_B | General Purpose Input / Output | AL19 | I/O | OV <sub>DD</sub> | - | | GPIO20/DMA2_DREQ0_B/ALT_MDVAL | General Purpose Input / Output | AJ20 | I/O | OV <sub>DD</sub> | - | | GPIO21/IRQ3 | General Purpose Input / Output | AJ15 | I/O | OV <sub>DD</sub> | - | | GPIO22/IRQ4 | General Purpose Input / Output | AH17 | I/O | OV <sub>DD</sub> | - | | GPIO23/IRQ5 | General Purpose Input / Output | AJ13 | I/O | OV <sub>DD</sub> | _ | | GPIO24/IRQ6 | General Purpose Input / Output | AG17 | I/O | OV <sub>DD</sub> | - | | GPIO25/IRQ7 | General Purpose Input / Output | AM13 | I/O | OV <sub>DD</sub> | - | | GPIO26/IRQ8 | General Purpose Input / Output | AG13 | I/O | OV <sub>DD</sub> | _ | | GPIO27/IRQ9 | General Purpose Input / Output | AK11 | I/O | OV <sub>DD</sub> | - | | GPIO28/IRQ10 | General Purpose Input / Output | AH14 | I/O | OV <sub>DD</sub> | - | | GPIO29/IRQ11 | General Purpose Input / Output | AL12 | I/O | OV <sub>DD</sub> | - | | GPIO30/TSEC_1588_ALARM_OUT2 | General Purpose Input / Output | AK35 | I/O | LV <sub>DD</sub> | (24) | | GPIO31/TSEC_1588_PULSE_OUT2 | General Purpose Input / Output | AJ34 | I/O | LV <sub>DD</sub> | (24) | | System Control | | <u> </u> | I | | I | | PORESET_B | Power On Reset | AP17 | I | OV <sub>DD</sub> | - | | HRESET_B | Hard Reset | AR17 | 1/0 | OV <sub>DD</sub> | (1)(2) | | RESET_REQ_B | Reset Request | AT16 | 0 | OV <sub>DD</sub> | (3)(30) | | CKSTP_OUT_B | Checkstop Out | AM19 | 0 | OV <sub>DD</sub> | (1)(2) | | Debug | | , | I | | I | | EVT0_B | Event 0 | AJ17 | I/O | OV <sub>DD</sub> | (19) | | EVT1_B | Event 1 | AK17 | I/O | OV <sub>DD</sub> | - | | EVT2_B | Event 2 | AN16 | I/O | OV <sub>DD</sub> | - | | EVT3_B | Event 3 | AK16 | I/O | OV <sub>DD</sub> | _ | | EVT4_B | Event 4 | AM16 | I/O | OV <sub>DD</sub> | - | | EVT5_B/IIC4_SCL | Event 5 | AG14 | I/O | OV <sub>DD</sub> | _ | | EVT6_B/IIC4_SDA | Event 6 | AL15 | 1/0 | OV <sub>DD</sub> | _ | | EVT7_B/DMA2_DACK0_B/ALT_MSRCID0 | Event 7 | AG19 | 1/0 | OV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |----------------------------------|-----------------------------|-----------------------|-------------|------------------|------------| | EVT8_B/DMA2_DDONE0_B/ALT_MSRCID1 | Event 8 | AP20 | I/O | OV <sub>DD</sub> | - | | EVT9_B/IRQ_OUT_B | Event 9 | AK14 | 1/0 | OV <sub>DD</sub> | - | | MDVAL | Debug Data Valid | AR15 | 0 | OV <sub>DD</sub> | - | | MSRCID0 | Debug Source ID 0 | AH20 | 0 | OV <sub>DD</sub> | (4)(19)(30 | | MSRCID1 | Debug Source ID 1 | AJ19 | 0 | OV <sub>DD</sub> | (3)(30) | | MSRCID2 | Debug Source ID 2 | AH18 | 0 | OV <sub>DD</sub> | (3)(30) | | ALT_MDVAL/DMA2_DREQ0_B/GPIO20 | Alternate Debug Data Valid | AJ20 | 0 | OV <sub>DD</sub> | (25) | | ALT_MSRCID0/DMA2_DACK0_B/EVT7_B | Alternate Debug Source ID 0 | AG19 | 0 | OV <sub>DD</sub> | (25) | | ALT_MSRCID1/DMA2_DDONE0_B/EVT8_B | Alternate Debug Source ID 1 | AP20 | 0 | OV <sub>DD</sub> | (25) | | CLK_OUT | Clock Out | AK20 | 0 | OV <sub>DD</sub> | (6) | | Clock | | " | I | 1 | | | RTC | Real Time Clock | AN24 | I | $OV_{DD}$ | _ | | SYSCLK | System Clock | AT23 | I | $OV_{DD}$ | _ | | JTAG | | 1 | | | | | TCK | Test Clock | AR22 | I | OV <sub>DD</sub> | _ | | TDI | Test Data In | AN17 | I | OV <sub>DD</sub> | (7) | | TDO | Test Data Out | AP15 | 0 | OV <sub>DD</sub> | (6) | | TMS | Test Mode Select | AR20 | ı | OV <sub>DD</sub> | (7) | | TRST_B | Test Reset | AR19 | ı | OV <sub>DD</sub> | (7) | | DFT | | l . | | I. | | | SCAN_MODE_B | Scan Mode | AL17 | I | OV <sub>DD</sub> | (12) | | TEST_SEL_B | Test Mode Select | AT21 | ı | OV <sub>DD</sub> | (12)(27) | | Power Management | | | | | | | ASLEEP | Asleep | AR21 | 0 | OV <sub>DD</sub> | (3)(30) | | Input / Output Voltage Select | | l . | | | | | IO_VSEL0 | I/O Voltage Select | AL18 | I | OV <sub>DD</sub> | (29) | | IO_VSEL1 | I/O Voltage Select | AP18 | ı | OV <sub>DD</sub> | (29) | | IO_VSEL2 | I/O Voltage Select | AK18 | ı | OV <sub>DD</sub> | (29) | | IO_VSEL3 | I/O Voltage Select | AM18 | I | OV <sub>DD</sub> | (29) | | IO_VSEL4 | I/O Voltage Select | AH19 | I | OV <sub>DD</sub> | (29) | | Power and Ground Signals | | | 1 | 1 22 | 1 | | GND | Ground | C3 | _ | _ | _ | | GND | Ground | B5 | _ | _ | _ | | GND | Ground | F3 | _ | _ | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|-----------------|-------| | GND | Ground | E5 | - | - | - | | GND | Ground | D7 | _ | _ | 1 | | GND | Ground | С9 | _ | - | - | | GND | Ground | B11 | _ | - | - | | GND | Ground | J3 | _ | _ | - | | GND | Ground | H5 | _ | _ | - | | GND | Ground | G7 | _ | _ | - | | GND | Ground | F9 | _ | _ | - | | GND | Ground | E11 | _ | _ | - | | GND | Ground | D13 | _ | _ | 1 | | GND | Ground | C15 | _ | _ | - | | GND | Ground | K19 | - | _ | - | | GND | Ground | B20 | _ | _ | - | | GND | Ground | B22 | _ | _ | - | | GND | Ground | E19 | - | _ | - | | GND | Ground | L22 | _ | _ | - | | GND | Ground | J23 | _ | _ | - | | GND | Ground | A22 | _ | _ | _ | | GND | Ground | L20 | _ | _ | - | | GND | Ground | A26 | _ | - | 1 | | GND | Ground | A18 | _ | - | - | | GND | Ground | E17 | - | _ | - | | GND | Ground | F23 | _ | - | 1 | | GND | Ground | J27 | _ | - | - | | GND | Ground | F27 | _ | - | 1 | | GND | Ground | G21 | _ | - | 1 | | GND | Ground | K25 | - | - | - | | GND | Ground | B18 | _ | _ | - | | GND | Ground | L18 | _ | - | 1 | | GND | Ground | J21 | - | 1 | ı | | GND | Ground | M27 | _ | 1 | 1 | | GND | Ground | G13 | _ | _ | - | | GND | Ground | F15 | _ | _ | - | | GND | Ground | H11 | _ | _ | - | | GND | Ground | J9 | _ | 1 | _ | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|-----------------|-------| | GND | Ground | K7 | - | - | - | | GND | Ground | L5 | _ | _ | - | | GND | Ground | M3 | _ | - | - | | GND | Ground | R3 | _ | - | - | | GND | Ground | P5 | _ | _ | - | | GND | Ground | N7 | _ | _ | - | | GND | Ground | M9 | _ | _ | - | | GND | Ground | V25 | _ | _ | - | | GND | Ground | R9 | _ | _ | - | | GND | Ground | Т7 | _ | - | - | | GND | Ground | U5 | _ | _ | - | | GND | Ground | U3 | _ | _ | - | | GND | Ground | Y3 | _ | _ | - | | GND | Ground | Y5 | _ | _ | - | | GND | Ground | W7 | - | _ | - | | GND | Ground | V10 | _ | _ | - | | GND | Ground | AA9 | _ | _ | - | | GND | Ground | AB7 | _ | - | - | | GND | Ground | AC5 | - | _ | - | | GND | Ground | AD3 | _ | - | 1 | | GND | Ground | AD9 | - | - | - | | GND | Ground | AE7 | - | _ | - | | GND | Ground | AF5 | _ | - | 1 | | GND | Ground | AG3 | _ | - | - | | GND | Ground | AG9 | _ | - | 1 | | GND | Ground | AH7 | _ | - | 1 | | GND | Ground | AJ5 | - | 1 | 1 | | GND | Ground | AK3 | _ | - | 1 | | GND | Ground | AN3 | _ | - | 1 | | GND | Ground | AM5 | - | 1 | 1 | | GND | Ground | AL7 | _ | 1 | 1 | | GND | Ground | AK9 | _ | _ | - | | GND | Ground | AJ11 | _ | _ | - | | GND | Ground | AH13 | _ | _ | - | | GND | Ground | AR5 | _ | _ | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|-----------------|-------| | GND | Ground | AP7 | - | _ | - | | GND | Ground | AN9 | - | _ | - | | GND | Ground | AM11 | - | _ | - | | GND | Ground | AL13 | 1 | _ | - | | GND | Ground | AK15 | - | _ | - | | GND | Ground | AG18 | 1 | _ | - | | GND | Ground | AR11 | 1 | _ | _ | | GND | Ground | AP13 | 1 | _ | _ | | GND | Ground | AN15 | 1 | _ | - | | GND | Ground | AM17 | 1 | _ | _ | | GND | Ground | AK19 | 1 | _ | _ | | GND | Ground | AF13 | 1 | _ | - | | GND | Ground | AR18 | 1 | _ | _ | | GND | Ground | AB27 | - | _ | - | | GND | Ground | AP19 | 1 | _ | - | | GND | Ground | AH22 | 1 | _ | _ | | GND | Ground | AM21 | - | _ | - | | GND | Ground | AL29 | - | _ | - | | GND | Ground | AR16 | - | _ | - | | GND | Ground | AT22 | 1 | - | - | | GND | Ground | AP23 | 1 | - | - | | GND | Ground | AR32 | 1 | - | - | | GND | Ground | AK28 | 1 | - | - | | GND | Ground | AE27 | 1 | - | - | | GND | Ground | L16 | ı | _ | - | | GND | Ground | AP34 | 1 | - | - | | GND | Ground | AJ32 | 1 | - | - | | GND | Ground | AN30 | 1 | 1 | - | | GND | Ground | AH34 | _ | _ | - | | GND | Ground | AT36 | 1 | - | - | | GND | Ground | AL34 | 1 | _ | - | | GND | Ground | AM32 | - | _ | - | | GND | Ground | AE26 | 1 | _ | - | | GND | Ground | AC26 | 1 | _ | - | | GND | Ground | AA26 | - | _ | - | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|-----------------|-------| | GND | Ground | W26 | _ | _ | - | | GND | Ground | U26 | _ | _ | _ | | GND | Ground | R26 | _ | - | _ | | GND | Ground | N26 | _ | _ | _ | | GND | Ground | M11 | _ | - | _ | | GND | Ground | P11 | _ | - | - | | GND | Ground | T11 | _ | _ | _ | | GND | Ground | V11 | _ | - | _ | | GND | Ground | Y11 | _ | - | _ | | GND | Ground | AB11 | _ | _ | _ | | GND | Ground | AD11 | _ | _ | _ | | GND | Ground | AE12 | _ | _ | _ | | GND | Ground | AC12 | _ | _ | - | | GND | Ground | AA12 | _ | _ | _ | | GND | Ground | W12 | _ | _ | _ | | GND | Ground | U12 | _ | _ | _ | | GND | Ground | R12 | _ | _ | _ | | GND | Ground | N12 | _ | - | _ | | GND | Ground | M13 | _ | - | _ | | GND | Ground | P13 | _ | - | _ | | GND | Ground | T13 | _ | - | _ | | GND | Ground | V13 | _ | _ | _ | | GND | Ground | Y13 | _ | - | _ | | GND | Ground | AB13 | _ | - | - | | GND | Ground | AD13 | _ | - | _ | | GND | Ground | AE14 | _ | - | _ | | GND | Ground | AC14 | _ | - | _ | | GND | Ground | AA14 | _ | _ | _ | | GND | Ground | W14 | _ | - | _ | | GND | Ground | U14 | _ | _ | _ | | GND | Ground | R14 | _ | - | - | | GND | Ground | N14 | _ | - | _ | | GND | Ground | L14 | _ | 1 | _ | | GND | Ground | M15 | - | _ | _ | | GND | Ground | P15 | _ | - | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|-----------------|-------| | GND | Ground | T15 | _ | - | _ | | GND | Ground | V15 | _ | - | - | | GND | Ground | Y15 | _ | - | - | | GND | Ground | AB15 | _ | - | - | | GND | Ground | AD15 | _ | _ | - | | GND | Ground | AF15 | _ | - | - | | GND | Ground | W16 | _ | - | 1 | | GND | Ground | AC16 | _ | - | 1 | | GND | Ground | AA16 | _ | _ | - | | GND | Ground | AE16 | _ | - | 1 | | GND | Ground | U16 | _ | _ | - | | GND | Ground | R16 | - | _ | - | | GND | Ground | N16 | _ | _ | - | | GND | Ground | M17 | _ | _ | - | | GND | Ground | P17 | - | _ | - | | GND | Ground | T17 | _ | _ | - | | GND | Ground | N18 | _ | _ | - | | GND | Ground | R18 | _ | - | - | | GND | Ground | U18 | - | _ | - | | GND | Ground | Y17 | _ | - | 1 | | GND | Ground | AB17 | _ | - | - | | GND | Ground | AD17 | - | _ | - | | GND | Ground | AF17 | _ | - | 1 | | GND | Ground | W18 | - | - | - | | GND | Ground | AC18 | _ | - | 1 | | GND | Ground | AA18 | _ | - | 1 | | GND | Ground | AE18 | _ | - | - | | GND | Ground | AF19 | _ | _ | - | | GND | Ground | AD19 | _ | - | 1 | | GND | Ground | AB19 | - | 1 | 1 | | GND | Ground | Y19 | _ | 1 | ı | | GND | Ground | V19 | _ | _ | - | | GND | Ground | T19 | _ | _ | - | | GND | Ground | P19 | _ | _ | - | | GND | Ground | M19 | _ | _ | 1 | **Table 1-1.** Pins List by Bus (Continued) | GND GND GND GND GND GND GND | Ground Ground Ground | N20<br>R20 | - | _ | | |-----------------------------|----------------------|------------|---|---|---| | GND GND | Ground | R20 | | | - | | GND GND | | | - | - | _ | | GND | Ground | U20 | - | _ | - | | | Ground | AE20 | _ | _ | - | | GND | Ground | AA20 | - | _ | - | | | Ground | AC20 | - | _ | - | | GND | Ground | W20 | _ | - | _ | | GND | Ground | AF21 | - | _ | _ | | GND | Ground | AD21 | - | _ | - | | GND | Ground | AB21 | _ | - | _ | | GND | Ground | Y21 | - | _ | - | | GND | Ground | V21 | - | _ | - | | GND | Ground | T21 | - | _ | _ | | GND | Ground | P21 | - | _ | - | | GND | Ground | M21 | - | _ | - | | GND | Ground | AE22 | - | _ | - | | GND | Ground | AC22 | - | _ | - | | GND | Ground | AA22 | - | _ | - | | GND | Ground | W22 | - | _ | - | | GND | Ground | U22 | - | - | - | | GND | Ground | R22 | - | _ | - | | GND | Ground | N22 | - | _ | - | | GND | Ground | AF23 | - | - | - | | GND | Ground | AD23 | - | - | - | | GND | Ground | AB23 | - | - | - | | GND | Ground | Y23 | - | - | - | | GND | Ground | V23 | - | - | - | | GND | Ground | T23 | - | - | - | | GND | Ground | P23 | - | - | - | | GND | Ground | M23 | - | _ | - | | GND | Ground | L24 | - | _ | - | | GND | Ground | N24 | - | _ | - | | GND | Ground | R24 | _ | _ | - | | GND | Ground | U24 | - | _ | - | | GND | Ground | W24 | _ | _ | - | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|------------------------|-----------------------|-------------|-----------------|-------| | GND | Ground | AA24 | - | _ | - | | GND | Ground | AC24 | _ | _ | - | | GND | Ground | AE24 | _ | _ | - | | GND | Ground | AF25 | _ | - | - | | GND | Ground | AD25 | _ | _ | - | | GND | Ground | AB25 | _ | _ | - | | GND | Ground | Y25 | _ | _ | - | | GND | Ground | P27 | _ | _ | - | | GND | Ground | V17 | - | _ | - | | GND | Ground | T25 | _ | - | - | | GND | Ground | P25 | _ | _ | - | | GND | Ground | M25 | _ | _ | - | | GND | Ground | T27 | _ | _ | - | | GND | Ground | V27 | _ | _ | - | | GND | Ground | Y27 | _ | _ | - | | GND | Ground | AD27 | _ | _ | - | | GND | Ground | L12 | _ | _ | - | | XGND | SerDes Transceiver GND | AA30 | _ | _ | - | | XGND | SerDes Transceiver GND | AB32 | _ | _ | - | | XGND | SerDes Transceiver GND | AC30 | _ | _ | - | | XGND | SerDes Transceiver GND | AC34 | _ | _ | - | | XGND | SerDes Transceiver GND | AD30 | _ | _ | - | | XGND | SerDes Transceiver GND | AD31 | _ | _ | - | | XGND | SerDes Transceiver GND | AF32 | - | _ | - | | XGND | SerDes Transceiver GND | AG30 | _ | _ | - | | XGND | SerDes Transceiver GND | D33 | _ | _ | - | | XGND | SerDes Transceiver GND | E28 | _ | _ | _ | | XGND | SerDes Transceiver GND | E30 | _ | _ | - | | XGND | SerDes Transceiver GND | F32 | - | - | - | | XGND | SerDes Transceiver GND | G29 | _ | _ | - | | XGND | SerDes Transceiver GND | G31 | - | - | - | | XGND | SerDes Transceiver GND | H29 | - | _ | - | | XGND | SerDes Transceiver GND | H32 | - | _ | - | | XGND | SerDes Transceiver GND | H34 | - | _ | - | | XGND | SerDes Transceiver GND | J29 | _ | _ | - | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|------------------------|-----------------------|-------------|-----------------|-------| | XGND | SerDes Transceiver GND | J31 | _ | _ | _ | | XGND | SerDes Transceiver GND | K28 | _ | _ | _ | | XGND | SerDes Transceiver GND | К29 | _ | _ | _ | | XGND | SerDes Transceiver GND | L29 | _ | _ | _ | | XGND | SerDes Transceiver GND | L32 | _ | _ | _ | | XGND | SerDes Transceiver GND | M30 | _ | _ | _ | | XGND | SerDes Transceiver GND | N29 | _ | - | _ | | XGND | SerDes Transceiver GND | N30 | _ | - | _ | | XGND | SerDes Transceiver GND | N32 | _ | _ | _ | | XGND | SerDes Transceiver GND | P29 | - | _ | - | | XGND | SerDes Transceiver GND | P34 | - | _ | - | | XGND | SerDes Transceiver GND | R30 | _ | _ | - | | XGND | SerDes Transceiver GND | R32 | - | _ | - | | XGND | SerDes Transceiver GND | U29 | - | _ | - | | XGND | SerDes Transceiver GND | U31 | - | - | - | | XGND | SerDes Transceiver GND | V29 | - | _ | - | | XGND | SerDes Transceiver GND | V31 | - | _ | - | | XGND | SerDes Transceiver GND | W30 | _ | _ | - | | XGND | SerDes Transceiver GND | Y32 | - | _ | - | | XGND | SerDes Transceiver GND | AH31 | - | _ | - | | SGND | SerDes Core Logic GND | A28 | _ | _ | - | | SGND | SerDes Core Logic GND | A32 | _ | _ | - | | SGND | SerDes Core Logic GND | A36 | _ | _ | _ | | SGND | SerDes Core Logic GND | AA34 | - | _ | - | | SGND | SerDes Core Logic GND | AB36 | _ | _ | - | | SGND | SerDes Core Logic GND | AD35 | _ | _ | - | | SGND | SerDes Core Logic GND | AE34 | - | _ | - | | SGND | SerDes Core Logic GND | AF36 | _ | - | - | | SGND | SerDes Core Logic GND | AG33 | _ | _ | - | | SGND | SerDes Core Logic GND | B30 | _ | - | _ | | SGND | SerDes Core Logic GND | B34 | _ | _ | _ | | SGND | SerDes Core Logic GND | C29 | - | - | _ | | SGND | SerDes Core Logic GND | C33 | _ | _ | - | | SGND | SerDes Core Logic GND | D31 | _ | _ | _ | | SGND | SerDes Core Logic GND | D35 | _ | _ | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------------|------------------------|-----------------------|-------------|------------------|-------| | SGND | SerDes Core Logic GND | E35 | _ | - | - | | SGND | SerDes Core Logic GND | G34 | _ | - | _ | | SGND | SerDes Core Logic GND | G36 | _ | _ | - | | SGND | SerDes Core Logic GND | J35 | _ | _ | _ | | SGND | SerDes Core Logic GND | K33 | _ | - | _ | | SGND | SerDes Core Logic GND | L36 | _ | _ | _ | | SGND | SerDes Core Logic GND | M34 | _ | - | _ | | SGND | SerDes Core Logic GND | N35 | _ | - | _ | | SGND | SerDes Core Logic GND | R33 | _ | _ | - | | SGND | SerDes Core Logic GND | R36 | - | _ | _ | | SGND | SerDes Core Logic GND | T35 | _ | _ | _ | | SGND | SerDes Core Logic GND | U34 | _ | _ | _ | | SGND | SerDes Core Logic GND | V36 | - | _ | - | | SGND | SerDes Core Logic GND | W33 | - | _ | - | | SGND | SerDes Core Logic GND | Y35 | _ | _ | _ | | SGND | SerDes Core Logic GND | AH35 | - | _ | - | | SGND | SerDes Core Logic GND | AH33 | - | _ | _ | | AGND_SRDS1 | SerDes PLL1 GND | B33 | - | _ | _ | | AGND_SRDS2 | SerDes PLL2 GND | Т36 | _ | _ | _ | | AGND_SRDS3 | SerDes PLL3 GND | AE36 | _ | - | _ | | SENSEGND_PL1 | Platform GND Sense 1 | AF12 | _ | _ | (8) | | SENSEGND_PL2 | Platform GND Sense 2 | K27 | _ | - | (8) | | SENSEGND_CA | Core Group A GND Sense | K17 | _ | _ | (8) | | SENSEGND_CB | Core Group B GND Sense | AG16 | - | _ | (8) | | OVDD | General I/O Supply | AN22 | - | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AJ14 | - | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AJ18 | - | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AL16 | _ | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AJ12 | - | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AN18 | - | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AG21 | _ | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AL20 | _ | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AT15 | _ | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AJ23 | _ | OV <sub>DD</sub> | _ | | OVDD | General I/O Supply | AP16 | _ | OV <sub>DD</sub> | _ | **Table 1-1.** Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|------------------|-------| | OVDD | General I/O Supply | AR24 | - | OV <sub>DD</sub> | - | | CVDD | eSPI Supply | AJ29 | _ | $CV_{DD}$ | _ | | CVDD | eSPI Supply | AP29 | _ | CV <sub>DD</sub> | - | | GVDD | DDR Supply | B2 | - | GV <sub>DD</sub> | - | | GVDD | DDR Supply | В8 | _ | $GV_DD$ | _ | | GVDD | DDR Supply | B14 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | C18 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | C12 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | C6 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | D4 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | D10 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | D16 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | E14 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | E8 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | E2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | F6 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | F12 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AR8 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | G4 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | G10 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | G16 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | H14 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | Н8 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | H2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | J6 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | K10 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | K4 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | L2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | L8 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | M6 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | N4 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | N10 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | P8 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | P2 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | R6 | _ | GV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|------------------|-------| | GVDD | DDR Supply | T10 | - | GV <sub>DD</sub> | - | | GVDD | DDR Supply | Т4 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | J12 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | U2 | - | GV <sub>DD</sub> | - | | GVDD | DDR Supply | U8 | _ | $GV_DD$ | - | | GVDD | DDR Supply | V7 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AK10 | - | GV <sub>DD</sub> | - | | GVDD | DDR Supply | W10 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | AA6 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AR2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | Y2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | Y8 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | AC2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AD6 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AE10 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AE4 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AF2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AF8 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AB4 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AB10 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AC8 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AG6 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AH10 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AH4 | - | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AJ2 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AJ8 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AR14 | - | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AK6 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AL4 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AL10 | _ | GV <sub>DD</sub> | - | | GVDD | DDR Supply | AM2 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | AM8 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | AP10 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | AN12 | _ | GV <sub>DD</sub> | _ | | GVDD | DDR Supply | AN6 | _ | GV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------------|-----------------------|-------------|------------------|-------| | GVDD | DDR Supply | AP4 | - | GV <sub>DD</sub> | - | | BVDD | Local Bus Supply | B24 | _ | BV <sub>DD</sub> | _ | | BVDD | Local Bus Supply | K22 | - | BV <sub>DD</sub> | - | | BVDD | Local Bus Supply | F20 | - | BV <sub>DD</sub> | - | | BVDD | Local Bus Supply | F26 | _ | BV <sub>DD</sub> | _ | | BVDD | Local Bus Supply | E24 | - | BV <sub>DD</sub> | - | | BVDD | Local Bus Supply | E22 | - | BV <sub>DD</sub> | - | | BVDD | Local Bus Supply | K24 | _ | BV <sub>DD</sub> | _ | | BVDD | Local Bus Supply | H20 | - | BV <sub>DD</sub> | _ | | BVDD | Local Bus Supply | H18 | - | BV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | A30 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | A34 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | AA33 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | AB35 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | AD36 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | AE33 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | AF35 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | AG34 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | B28 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | B32 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | B36 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | C31 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | C34 | _ | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | C35 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | D29 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | E36 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | F34 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | G35 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | J36 | _ | SV <sub>DD</sub> | _ | | SVDD | SerDes Core Logic Supply | K34 | _ | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | L35 | _ | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | M33 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | N36 | _ | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | R34 | - | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | R35 | _ | SV <sub>DD</sub> | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|---------------------------|-----------------------|-------------|------------------|-------| | SVDD | SerDes Core Logic Supply | U33 | _ | $SV_{DD}$ | - | | SVDD | SerDes Core Logic Supply | V35 | _ | $SV_{DD}$ | _ | | SVDD | SerDes Core Logic Supply | W34 | _ | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | Y36 | _ | SV <sub>DD</sub> | - | | SVDD | SerDes Core Logic Supply | AH36 | _ | $SV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | AA29 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | AB30 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | AB31 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | AC33 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | AD32 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | AE30 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | AF31 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | E32 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | E33 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | F28 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | F30 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | G32 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | H31 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | H33 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | J28 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | J30 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | J32 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | K30 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | L30 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | L31 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | M29 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | N31 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | P30 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | P33 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | R29 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | R31 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | T29 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | T32 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | U30 | _ | $XV_{DD}$ | - | | XVDD | SerDes Transceiver Supply | V30 | _ | $XV_{DD}$ | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|------------------------------------|-----------------------|-------------|---------------------|-------| | XVDD | SerDes Transceiver Supply | V32 | - | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | W29 | _ | $XV_{DD}$ | _ | | XVDD | SerDes Transceiver Supply | Y31 | _ | XV <sub>DD</sub> | _ | | XVDD | SerDes Transceiver Supply | AH32 | _ | XV <sub>DD</sub> | _ | | LVDD | Ethernet Controller 1 and 2 Supply | AK33 | - | LV <sub>DD</sub> | - | | LVDD | Ethernet Controller 1 and 2 Supply | AP31 | _ | LV <sub>DD</sub> | _ | | LVDD | Ethernet Controller 1 and 2 Supply | AL31 | _ | LV <sub>DD</sub> | _ | | LVDD | Ethernet Controller 1 and 2 Supply | AN33 | - | LV <sub>DD</sub> | - | | LVDD | Ethernet Controller 1 and 2 Supply | AJ35 | - | LV <sub>DD</sub> | - | | LVDD | Ethernet Controller 1 and 2 Supply | AR35 | - | LV <sub>DD</sub> | - | | LVDD | Ethernet Controller 1 and 2 Supply | AM35 | - | LV <sub>DD</sub> | - | | POVDD | Fuse Programming Override Supply | AT17 | - | POV <sub>DD</sub> | (34) | | VDD_PL | Platform Supply | M26 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | P26 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | T26 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | V26 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | Y26 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AB26 | - | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AD26 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | N11 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | R11 | - | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | W11 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AA11 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AE11 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | M12 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | P12 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | T12 | - | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | V12 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | Y12 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AB12 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AD12 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AE13 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AE15 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | V16 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AE17 | _ | V <sub>DD</sub> _PL | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|---------------------|-------| | VDD_PL | Platform Supply | L11 | - | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AE19 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | U11 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AC11 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | V20 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AE21 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | V22 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | U13 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | R27 | - | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | U23 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | W23 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AA27 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AC27 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AE23 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | M24 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | P24 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | T24 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | V24 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | Y24 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AB24 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AD24 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | N25 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | R25 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | U25 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | W25 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AA25 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AC25 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | N27 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | U27 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | W28 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AE25 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AF24 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AF22 | - | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AF20 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AF16 | _ | V <sub>DD</sub> _PL | - | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |---------------------|--------------------|-----------------------|-------------|---------------------|-------| | VDD_PL | Platform Supply | W13 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AF18 | 1 | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | V14 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | V18 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | L13 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | L15 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | L17 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | L19 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | L21 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | L23 | 1 | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | L25 | 1 | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AF14 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | N23 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | R23 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AA23 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AC23 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | U21 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | W21 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | U15 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AC21 | - | V <sub>DD</sub> _PL | _ | | V <sub>DD</sub> _PL | Platform Supply | AD22 | - | V <sub>DD</sub> _PL | _ | | V <sub>DD</sub> _PL | Platform Supply | M22 | ı | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | N13 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AC13 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | P22 | ı | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | T22 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | Y22 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AB22 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AA13 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | R13 | - | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | M14 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | U17 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | U19 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | T14 | _ | V <sub>DD</sub> _PL | _ | | VDD_PL | Platform Supply | AD14 | - | V <sub>DD</sub> _PL | _ | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|------------------------------|-----------------------|-------------|---------------------|-------| | VDD_PL | Platform Supply | AD16 | - | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AD18 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | AD20 | _ | V <sub>DD</sub> _PL | - | | VDD_PL | Platform Supply | Y14 | _ | V <sub>DD</sub> _PL | - | | VDD_CA | Core/L2 Group A (0-3) Supply | T20 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | P20 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | R21 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | R19 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | P14 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | N19 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | M20 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | N21 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | M16 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | N15 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | P16 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | T16 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | R17 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | T18 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | R15 | _ | V <sub>DD</sub> _CA | - | | VDD_CA | Core/L2 Group A (0-3) Supply | N17 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | M18 | _ | V <sub>DD</sub> _CA | _ | | VDD_CA | Core/L2 Group A (0-3) Supply | P18 | _ | V <sub>DD</sub> _CA | - | | VDD_CB | Core/L2 Group B (4-7) Supply | W15 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | W19 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AA19 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | Y20 | - | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AB14 | _ | V <sub>DD</sub> _CB | (29) | | VDD_CB | Core/L2 Group B (4-7) Supply | AA21 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | Y16 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AA15 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AC15 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AA17 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AC17 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | W17 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | Y18 | - | V <sub>DD</sub> _CB | (28) | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------------------|---------------------------------|-----------------------|-------------|--------------------------------------|-------| | VDD_CB | Core/L2 Group B (4-7) Supply | AB18 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AB16 | _ | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AC19 | - | V <sub>DD</sub> _CB | (28) | | VDD_CB | Core/L2 Group B (4-7) Supply | AB20 | _ | V <sub>DD</sub> _CB | (28) | | AVDD_CC1 | Core Cluster PLL1 Supply | A20 | _ | - | (13) | | AVDD_CC2 | Core Cluster PLL2 Supply | A21 | _ | - | (13) | | AVDD_CC3 | Core Cluster PLL3 Supply | AT18 | _ | _ | (13) | | AVDD_CC4 | Core Cluster PLL4 Supply | AT19 | _ | _ | (13) | | AVDD_PLAT | Platform PLL Supply | AT20 | _ | _ | (13) | | AVDD_DDR | DDR PLL Supply | A19 | _ | - | (13) | | AVDD_SRDS1 | SerDes PLL1 Supply | A33 | _ | - | (13) | | AVDD_SRDS2 | SerDes PLL2 Supply | U36 | _ | _ | (13) | | AVDD_SRDS3 | SerDes PLL3 Supply | AE35 | _ | - | (13) | | SENSEVDD_PL1 | Platform Vdd Sense | AF11 | _ | _ | (8) | | SENSEVDD_PL2 | Platform Vdd Sense | L27 | _ | _ | (8) | | SENSEVDD_CA | Core Group A Vdd Sense | K16 | _ | _ | (8) | | SENSEVDD_CB | Core Group B Vdd Sense | AG15 | _ | _ | (8) | | Analog Signals | | | | | | | MVREF | SSTL_1.5/1.8 Reference Voltage | B19 | I | GV <sub>DD</sub> /2 | _ | | SD_IMP_CAL_TX | SerDes Tx Impedance Calibration | AF30 | I | 200Ω<br>(±1%) to<br>XV <sub>DD</sub> | (22) | | SD_IMP_CAL_RX | SerDes Rx Impedance Calibration | B27 | I | 200Ω<br>(±1%) to<br>SV <sub>DD</sub> | (23) | | TEMP_ANODE | Temperature Diode Anode | C21 | _ | internal<br>diode | (9) | | TEMP_CATHODE | Temperature Diode Cathode | B21 | _ | internal<br>diode | (9) | | No Connection Pins | | | | | | | NC01 | No Connection | J13 | _ | _ | (11) | | NC02 | No Connection | AB28 | _ | _ | (11) | | NCO3 | No Connection | E16 | _ | _ | (11) | | NC04 | No Connection | AC29 | _ | _ | (11) | | NC05 | No Connection | K14 | _ | - | (11) | | NC06 | No Connection | C26 | _ | _ | (11) | | NC07 | No Connection | E27 | _ | _ | (11) | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |--------|--------------------|-----------------------|-------------|-----------------|-------| | NC08 | No Connection | AE29 | - | - | (11) | | NC09 | No Connection | AG26 | _ | _ | (11) | | NC10 | No Connection | AF26 | _ | _ | (11) | | NC11 | No Connection | AC28 | - | _ | (11) | | NC12 | No Connection | AA28 | _ | _ | (11) | | NC13 | No Connection | J15 | - | _ | (11) | | NC14 | No Connection | J14 | - | _ | (11) | | NC15 | No Connection | AD29 | - | _ | (11) | | NC16 | No Connection | J16 | - | _ | (11) | | NC17 | No Connection | AG28 | _ | - | (11) | | NC18 | No Connection | AE28 | - | _ | (11) | | NC19 | No Connection | AF28 | - | _ | (11) | | NC20 | No Connection | H27 | - | _ | (11) | | NC21 | No Connection | H12 | - | _ | (11) | | NC22 | No Connection | H13 | - | _ | (11) | | NC23 | No Connection | H16 | - | _ | (11) | | NC24 | No Connection | AH30 | - | _ | (11) | | NC25 | No Connection | AH29 | - | _ | (11) | | NC26 | No Connection | Y28 | _ | _ | (11) | | NC27 | No Connection | AN13 | - | _ | (11) | | NC28 | No Connection | J11 | - | _ | (11) | | NC29 | No Connection | AB29 | - | _ | (11) | | NC30 | No Connection | K11 | _ | _ | (11) | | NC31 | No Connection | AD28 | _ | _ | (11) | | NC32 | No Connection | A27 | - | _ | (11) | | NC33 | No Connection | K15 | - | _ | (11) | | NC34 | No Connection | H15 | _ | _ | (11) | | NC35 | No Connection | K13 | - | _ | (11) | | NC36 | No Connection | K12 | - | _ | (11) | | NC37 | No Connection | G17 | _ | _ | (11) | | NC38 | No Connection | H17 | _ | _ | (11) | | NC39 | No Connection | C20 | _ | _ | (11) | | NC40 | No Connection | F18 | _ | _ | (11) | | NC41 | No Connection | AT14 | - | _ | (11) | | NC42 | No Connection | C27 | _ | _ | (11) | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |---------------|--------------------|-----------------------|-------------|-----------------|-------| | NC43 | No Connection | R28 | _ | - | (11) | | NC44 | No Connection | AM12 | _ | _ | (11) | | NC45 | No Connection | AP11 | _ | _ | (11) | | NC46 | No Connection | U28 | - | _ | (11) | | NC47 | No Connection | AG29 | _ | _ | (11) | | NC48 | No Connection | G27 | - | - | (11) | | NC49 | No Connection | V28 | - | - | (11) | | NC50 | No Connection | AG27 | - | - | (11) | | NC51 | No Connection | E18 | - | - | (11) | | NC52 | No Connection | F17 | _ | - | (11) | | NC53 | No Connection | AF27 | _ | - | (11) | | NC54 | No Connection | AP14 | - | - | (11) | | NC55 | No Connection | D26 | _ | - | (11) | | NC56 | No Connection | C19 | _ | _ | (11) | | NC57 | No Connection | D18 | _ | _ | (11) | | NC58 | No Connection | D27 | _ | _ | (11) | | NC59 | No Connection | B26 | _ | - | (11) | | NC60 | No Connection | AF29 | _ | _ | (11) | | NC61 | No Connection | T28 | _ | _ | (11) | | NC62 | No Connection | W27 | _ | - | (11) | | Reserved Pins | | 1 | II. | | | | Reserve01 | - | AN28 | _ | _ | (11) | | Reserve02 | - | AL25 | _ | - | (11) | | Reserve03 | - | AR28 | _ | - | (11) | | Reserve04 | - | AH25 | _ | - | (11) | | Reserve05 | - | AJ25 | _ | - | (11) | | Reserve06 | - | AH24 | _ | _ | (11) | | Reserve07 | _ | AK26 | _ | - | (11) | | Reserve08 | - | AM27 | _ | - | (11) | | Reserve09 | _ | AR27 | _ | _ | (11) | | Reserve10 | _ | AK25 | _ | _ | (11) | | Reserve11 | _ | AH27 | _ | _ | (11) | | Reserve12 | _ | AR26 | _ | _ | (11) | | Reserve13 | _ | AT27 | _ | _ | (11) | | Reserve14 | _ | AH26 | _ | _ | (11) | Table 1-1.Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-----------|--------------------|-----------------------|-------------|-----------------|-------| | Reserve15 | - | AJ27 | - | _ | (11) | | Reserve16 | - | AT26 | - | _ | (11) | | Reserve17 | - | AN26 | - | _ | (11) | | Reserve18 | - | AJ26 | - | _ | (11) | | Reserve19 | - | AG25 | - | _ | (11) | | Reserve20 | - | AP27 | - | _ | (11) | | Reserve21 | - | AM25 | - | _ | (11) | | Reserve22 | - | AP28 | _ | _ | (11) | | Reserve23 | - | AL28 | - | _ | (11) | | Reserve24 | - | AG24 | _ | _ | (11) | | Reserve25 | - | AP26 | - | _ | (11) | | Reserve26 | - | AJ24 | - | _ | (11) | | Reserve27 | - | AM28 | - | _ | (11) | | Reserve28 | - | AR25 | - | _ | (11) | | Reserve29 | - | AM24 | - | _ | (11) | | Reserve30 | - | AL27 | - | _ | (11) | | Reserve31 | - | AT28 | - | _ | (11) | | Reserve32 | - | AT25 | - | _ | (11) | | Reserve33 | - | AL24 | - | _ | (11) | | Reserve34 | - | AL26 | - | _ | (11) | | Reserve35 | - | AK24 | - | _ | (11) | | Reserve36 | - | AN25 | - | _ | (11) | | Reserve37 | - | AK27 | _ | _ | (11) | | Reserve38 | - | AP25 | - | _ | (11) | | Reserve39 | - | AM26 | - | _ | (11) | | Reserve40 | - | AN27 | - | _ | (11) | | Reserve41 | - | AL33 | - | _ | (11) | | Reserve42 | - | C32 | - | _ | (11) | | Reserve43 | - | U35 | - | _ | (11) | | Reserve44 | - | AD34 | - | _ | (11) | | Reserve45 | - | D32 | _ | _ | (11) | | Reserve46 | - | U32 | _ | _ | (11) | | Reserve47 | - | AD33 | _ | _ | (11) | | Reserve48 | - | N28 | _ | GND | (20) | | Reserve49 | _ | AG11 | _ | GND | (20) | Table 1-1. Pins List by Bus (Continued) | Signal | Signal Description | Package Pin<br>Number | Pin<br>Type | Power<br>Supply | Notes | |-----------|--------------------|-----------------------|-------------|-----------------|-------| | Reserve50 | - | L28 | - | GND | (20) | | Reserve51 | - | AG12 | _ | GND | (20) | | Reserve52 | - | M28 | _ | GND | (20) | | Reserve53 | - | AH12 | _ | GND | (20) | | Reserve54 | - | P28 | _ | GND | (20) | | Reserve55 | - | AH11 | _ | GND | (20) | | Reserve56 | - | A25 | _ | 1 | (11) | - Notes: 1. Recommend that a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>. - 2. This pin is an open drain signal. - 3. This pin is a reset configuration pin. It has a weak (~20 KΩ) internal pull-up P-FET that is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-k $\Omega$ resistor. However, if the signal is intended to be high after reset, and if there is any device on the net that might pull down the value of the net at reset, a pull up or active driver is needed. - 4. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin is therefore described as an I/O for boundary scan. - 5. Recommend that a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to BV<sub>DD</sub> in order to ensure no random chip select assertion due to possible noise, and so forth. - 6. This output is actively driven during reset rather than being three-stated during reset. - 7. These JTAG pins have weak ( $^{\sim}20 \text{ K}\Omega$ ) internal pull-up P-FETs that are always enabled. - 8. These pins are connected to the correspondent power and ground nets internally and may be connected as a differential pair to be used by the voltage regulators with remote sense function. - 9. These pins may be connected to a temperature diode monitoring device such as the Analog Devices, ADT7461A<sup>™</sup>. If a temperature diode monitoring device is not connected, these pins may be connected to test point or left as a no connect. - 10. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset. - 11. Do not connect. - 12. These are test signals for factory use only and must be pulled up ( $100\Omega-1 \text{ K}\Omega$ ) to OVDD for normal machine operation. - 13. Independent supplies derived from board $V_{DD,PL}$ (core clusters, platform, DDR) or $SV_{DD}$ (SerDes) - 14. Recommend that a pull-up resistor (1 K $\Omega$ ) be placed on this pin to OVDD if $I^2C$ interface is used. - 15. This pin requires an external 1 K $\Omega$ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. - 16. For DDR2, Dn MDIC[0] is grounded through an $18.2\Omega$ (full-strength mode) or $36.4\Omega$ (half-strength mode) precision 1% resistor and Dn MDIC[1] is connected to GVDD through an $18.2\Omega$ (full-strength mode) or $36.4\Omega$ (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR2 IOs. For DDR3, Dn\_MDIC[0] is grounded through an $20\Omega$ (full-strength mode) or $40.2\Omega$ (half-strength mode) precision 1% resistor and Dn\_MDIC[1] is connected to GVDD through an $20\Omega$ (full-strength mode) or $40.2\Omega$ (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR3 IOs. - 17. These pins must be left floating. - 18. These pins must be pulled up to 1.2 V through a $180\Omega \pm 1\%$ resistor for EM2\_MDC and a $330\Omega \pm 1\%$ resistor for EM2\_MDIO. - 19. Pin has a weak ( $\sim$ 20 K $\Omega$ ) internal pull-up. - 20. These pins must be pulled to ground (GND) - 21. Ethernet MII Management Interface 2 pins function as open drain I/Os. The interface conforms to 1.2 V nominal voltage levels. LV<sub>DD</sub> must be powered to use this interface. - 22. This pin requires a 200 $\Omega$ pull-up to XV<sub>DD</sub>. - 23. This pin requires a 200 $\Omega$ pull-up to SV<sub>DD</sub>. - 24. GPIO is on LV<sub>DD</sub> power plane, not OV<sub>DD</sub>. - 25. Functionally, this pin is an I/O, but may act as an output only or an input only depending on the pin mux configuration defined by the RCW. - 26. See Section 3.6 "Connection Recommendations" on page 140 for additional details on this signal. - 27. For reduced core (cores 4-7 disabled) P4080/P4081 mode, this signal must be pulled low to GND. - 28. For reduced core (cores 4–7 disabled) P4080/P4081 mode, voltage rail may be connected to GND to reduce power consumption. - 29. Warning, incorrect voltage select settings can lead to irreversible device damage. This pin requires an external pull-up or pulldown resistor to configure IO\_VSEL[n] state. Section 3.2 "Supply Power Setting" on page 136. - 30. Pin must NOT be pulled down during power-on reset. This pin may be pulled up, driven high, or if there are any externally connected devices, left in tristate. - 31. SD\_REF\_CLK3 is required when either bank 2 or bank 3 are enabled. Section 2.20.2 "SerDes Reference Clocks" on page 100. - 32. SDHC\_DAT[4:7] require CV<sub>DD</sub> = 3.3 V when muxed extended SDHC data signals are enabled via the RCW[SPI] field. - 33. The $cfg\_dram\_type$ (LA[24]) reset configuration pin must select the correct DRAM type such that the selected DDR $GV_{DD} = XV_{DD}$ . Incorrect voltage select settings can lead to irreversible device damage. - 34. See Section 2.2 "Power Sequencing" on page 54 and Section 5. "Security Fuse Processor" on page 153 for additional details on this signal. - 35. For systems which boot from Local Bus (GPCM)-controlled NOR flash or (FCM)-controlled NAND flash, a pull up on LGPL4 is required. #### 2. ELECTRICAL CHARACTERISTICS This section provides the AC and DC electrical specifications for the chip. The chip is currently targeted to these specifications, some of which are independent of the I/O cell but are included for a more complete reference. These are not purely I/O buffer design specifications. #### 2.1 Overall DC Electrical Characteristics This section describes the ratings, conditions, and other characteristics. #### 2.1.1 Absolute Maximum Ratings This table provides the absolute maximum ratings. **Table 2-1.** Absolute Maximum Ratings<sup>(1)</sup> | Characteristic | Symbol | Max Value | Unit | Notes | |--------------------------------------------------------------|-----------------------|-------------|------|----------| | Core Group A (cores 0–3) supply voltage | SENSEVDD_CA | –0.3 to 1.1 | V | (10) | | Core Group B (cores 4–7) supply voltage | SENSEVDD_CB | -0.3 to 1.1 | V | (10) | | Platform supply voltage | SENSEVDD_PLn | -0.3 to 1.1 | V | (10)(11) | | PLL supply voltage (Core, Platform, DDR) | AV <sub>DD</sub> | –0.3 to 1.1 | V | - | | PLL supply voltage (SerDes, filtered from SV <sub>DD</sub> ) | AV <sub>DD_SRDS</sub> | -0.3 to 1.1 | V | _ | **Table 2-1.** Absolute Maximum Ratings<sup>(1)</sup> (Continued) | Characteristic | | Symbol | Max Value | Unit | Notes | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------|------|--------| | Fuse programming | override supply | $POV_DD$ | -0.3 to 1.65 | V | _ | | | DMA, MPIC, GPIO, system control and power king, debug, I/O voltage select, and JTAG I/O voltage | OV <sub>DD</sub> | -0.3 to 3.63 | V | _ | | eSPI | | CV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V | _ | | DDR DRAM I/O volt<br>DDR2<br>DDR3 | tage | GV <sub>DD</sub> | -0.3 to 1.98<br>-0.3 to 1.65 | V | - | | Enhanced local bus | I/O voltage | $BV_DD$ | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V | _ | | Core power supply | for SerDes transceivers | SV <sub>DD</sub> | -0.3 to 1.1 | V | _ | | Pad power supply f | or SerDes transceivers | XV <sub>DD</sub> | −0.3 to 1.98<br>−0.3 to 1.65 | | (9) | | Ethernet I/O, Ether | net Management Interface 1 (EMI1), USB, 1588, GPIO | LV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V | _ | | Ethernet Managem | nent Interface 2 (EMI2) | _ | -0.3 to 1.32 | V | (8) | | | DDR2/DDR3 DRAM signals | MV <sub>IN</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | (2)(5) | | | DDR2/DDR3 DRAM reference | MV <sub>REF</sub> n | -0.3 to (GV <sub>DD</sub> /2 + 0.3) | V | (2)(5) | | | Ethernet signals (except EMI2) | LV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3) | V | (4)(5) | | | eSPI | CV <sub>IN</sub> | -0.3 to (CV <sub>DD</sub> + 0.3) | V | (5)(6) | | Input voltage | Enhanced local bus signals | BV <sub>IN</sub> | -0.3 to (BV <sub>DD</sub> + 0.3) | V | (5)(7) | | - | DUART, I <sup>2</sup> C, eSHDC, DMA, MPIC, GPIO, system control and power management, clocking, debug, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | (3)(5) | | | SerDes signals | XV <sub>IN</sub> | -0.4 to (XV <sub>DD</sub> + 0.3) | V | (5) | | | Ethernet Management Interface 2 signals | _ | -0.3 to (1.2 + 0.3) | V | _ | | Storage temperatu | re range | T <sub>STG</sub> | -55 to 150 | °C | _ | Notes: 1. Functional operating conditions are given in Table 2-2 on page 51. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 4. Caution: $LV_{IN}$ must not exceed $LV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 5. (C,X,B,G,L,O)V<sub>IN</sub> and MVREF*n* may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 1-1. - 6. Caution: CV<sub>IN</sub> must not exceed CV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 7. Caution: BV<sub>IN</sub> must not exceed BV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 8. Ethernet MII Management Interface 2 pins function as open drain I/Os. The interface conforms to 1.2 V nominal voltage levels. LV<sub>DD</sub> must be powered to use this interface. - 9. XV<sub>DD</sub> must be at the same voltage level as GV<sub>DD</sub>. The cfg\_dram\_type (LA[24]) reset configuration pin must select the correct DRAM type such that the selected DDR GV<sub>DD</sub> = XV<sub>DD</sub>. Incorrect voltage select settings can lead to irreversible device damage. - 10. Supply voltage specified at the voltage sense pin. Voltage input pins must be regulated to provide specified voltage at the sense pin. - 11. Implementation may choose either SENSEVDD\_PLn pin for feedback loop. If the platform and core groups are supplied by a single regulator, it is recommended that SENSEVDD\_CA be used. ## 2.1.2 Recommended Operating Conditions This table provides the recommended operating conditions for this device. Note that the values shown are the recommended operating conditions and proper device operation outside these conditions is not guaranteed. Table 2-2.Recommended Operating Conditions | Characteristic | Symbol | Recommended Value | Unit | Notes | |-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------|------|--------| | | 0511051155 | 1.0 V ± 50 mV | V | (5) | | Core Group A (cores 0–3) supply voltage | SENSEVDD_CA | 1.02 V ± 50 mV | | (5)(6) | | | | 1.0 V ± 50 mV | V | (5) | | Core Group B (cores 4–7) supply voltage | SENSEVDD_CB | 1.02 V ± 50 mV | | (5)(6) | | | ] | 1.0 V ± 50 mV | V | (5) | | Platform supply voltage | SENSEVDD_PLn | 1.02 V ± 50 mV | V | (5)(6) | | | | 1.0 V ± 50 mV | V | - | | PLL supply voltage (Core, Platform, DDR) | AV <sub>DD</sub> | 1.02 V ± 50 mV | | (5)(6) | | | | 1.0 V ± 50 mV | V | _ | | PLL supply voltage (SerDes) | $AV_{DD\_SRDS}$ | 1.02 V ± 50 mV | | (5)(6) | | Fuse Programming Override Supply | POV <sub>DD</sub> | 1.5 V ± 75 mV | V | (2) | | DUART, I <sup>2</sup> C, eSHDC, DMA, MPIC, GPIO, system control and power management, clocking, debug, I/O voltage select, and JTAG I/O voltage | OV <sub>DD</sub> | 3.3 V ± 165 mV | ٧ | _ | | eSPI | CV <sub>DD</sub> | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | | _ | | DDR DRAM I/O voltage | GV <sub>DD</sub> | | V | _ | | DDR2 | | 1.8 V ± 90 mV | | | | DDR3 | | 1.5 V ± 75 mV | | | | Enhanced Local bus I/O voltage | BV <sub>DD</sub> | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V | _ | Table 2-2. Recommended Operating Conditions (Continued) | Characteristic | | Symbol | Recommended Value | Unit | Notes | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------|------|--------| | Carra a surra de fara Carr | | C) / | 1.0 V ± 50 mV | V | _ | | Core power supply for SerD | es transceivers | $SV_DD$ | 1.02 V ± 50 mV | | | | Pad power supply for SerDe | s transceivers | $XV_{DD}$ | 1.8 V ± 90 mV<br>1.5 V ± 75 mV | ٧ | _ | | Ethernet I/O, Ethernet Man | agement Interface 1 (EMI1), USB, 1588, GPIO | LV <sub>DD</sub> | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V | (1)(4) | | | DDR2/DDR3 DRAM signals | $MV_{IN}$ | GND to GV <sub>DD</sub> | V | - | | | DDR2 DRAM reference | MV <sub>REF</sub> n | GV <sub>DD</sub> /2 ± 2% | V | - | | | DDR3 DRAM reference | MV <sub>REF</sub> n | GV <sub>DD</sub> /2 ± 1% | V | _ | | | Ethernet signals (except EMI2), USB, 1588, GPIO | LV <sub>IN</sub> | GND to LV <sub>DD</sub> | V | _ | | Input voltage | eSPI | CV <sub>IN</sub> | GND to CV <sub>DD</sub> | V | _ | | | Local bus signals | BV <sub>IN</sub> | GND to BV <sub>DD</sub> | V | _ | | | DUART, I <sup>2</sup> C, eSHDC, DMA, MPIC, GPIO, system control and power management, clocking, debug, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub> | GND to OV <sub>DD</sub> | V | - | | | Serdes signals | XV <sub>IN</sub> | GND to XV <sub>DD</sub> | V | _ | | | Ethernet Management Interface 2 (EMI2) signals | - | GND to 1.2 V | V | (3) | | Operating temperature | Normal operation | T <sub>C</sub> , | $T_C = -40 \text{ to } T_J = 110$<br>$T_C = -55 \text{ to } T_J = 125$ | °C | _ | | range | Secure Boot Fuse Programming | T <sub>A</sub> , | $T_A = 0 \text{ (min) to}$<br>$T_J = 70 \text{ (max)}$ | °C | (2) | Notes: 1. Selecting RGMII limits to $LV_{DD} = 2.5 \text{ V}$ - POV<sub>DD</sub> must be supplied 1.5 V and the chip must operate in the specified fuse programming temperature range only during secure boot fuse programming. For all other operating conditions, POV<sub>DD</sub> must be tied to GND, subject to the power sequencing constraints shown in Section 2.2 "Power Sequencing" on page 54. - 3. Ethernet MII Management Interface 2 pins function as open drain I/Os. The interface conforms to 1.2-V nominal voltage levels. LV<sub>DD</sub> must be powered to use this interface. - 4. If $LV_{DD}$ = 3.3 V or 1.8 V is selected for USB, all other signals associated with $LV_{DD}$ must meet all $V_{IH}$ requirements associated with external device inputs. - 5. Supply voltage specified at the voltage sense pin. Voltage input pins must be regulated to provide specified voltage at the sense pin. - 6. Only applicable for part numbers with Vdd tolerance letter "B" (see ordering information) This figure shows the undershoot and overshoot voltages at the interfaces of the chip. $\textbf{Figure 2-1.} \qquad \text{Overshoot/Undershoot Voltage for BV}_{\text{DD}}/\text{GV}_{\text{DD}}/\text{LV}_{\text{DD}}/\text{OV}_{\text{DD}}/\text{XV}_{\text{DD}}/\text{CV}_{\text{DD}} \\$ Note: $t_{\text{CLOCK}}$ refers to the clock period associated with the respective interface: For I2C OV<sub>DD</sub>, t<sub>CLOCK</sub> references SYSCLK. For DDR $GV_{DD}$ , $t_{CLOCK}$ references SYSCLK. For eSPI $CV_{DD}$ , $t_{CLOCK}$ references $SPI\_CLK$ . For eLBC BV<sub>DD</sub>, t<sub>CLOCK</sub> references LCLK. For SerDes $XV_{DD}$ , $t_{CLOCK}$ references $SD_REF_CLK$ . For dTSEC LV<sub>DD</sub>, $t_{CLOCK}$ references EC\_GTX\_CLK125. For JTAG $OV_{DD}$ , $t_{CLOCK}$ references TCK. The core and platform voltages must always be provided at nominal 1.0 V. See Table 2-2 for actual recommended core voltage. Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2-2. The input voltage threshold scales with respect to the associated I/O supply voltage. $CV_{DD}$ , $BV_{DD}$ , $OV_{DD}$ and $LV_{DD}$ based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses differential receivers referenced by the externally supplied $MV_{REF}n$ signal (nominally set to $GV_{DD}/2$ ) as is appropriate for the SSTL\_1.5/SSTL\_1.8 electrical signaling standard. The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded. ### 2.1.3 Output Driver Characteristics This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates. Table 2-3. Output Drive Capability | Driver Type | Output Impedance ( $\Omega$ ) | Supply Voltage | Notes | |---------------------------------------|-------------------------------|-------------------------------------------------------------------------------------|-------| | Local bus interface utilities signals | 45 | $BV_{DD} = 3.3 V$ $BV_{DD} = 2.5 V$ $BV_{DD} = 1.8 V$ | _ | | DDR2 signal | 18<br>35 (half-strength mode) | GV <sub>DD</sub> = 1.8 V | (1) | | DDR3 signal | 17<br>40 (half-strength mode) | GV <sub>DD</sub> = 1.5 V | (1) | | dTSEC/10/100 signals | 45 | $LV_{DD} = 3.3 V$ $LV_{DD} = 2.5 V$ $LV_{DD} = 1.8 V$ | _ | | DUART, JTAG, System Control | 45 | OV <sub>DD</sub> = 3.3 V | _ | | I <sup>2</sup> C | 45 | OV <sub>DD</sub> = 3.3 V | _ | | eSPI | 45 | $CV_{DD} = 3.3 \text{ V}$<br>$CV_{DD} = 2.5 \text{ V}$<br>$CV_{DD} = 1.8 \text{ V}$ | _ | Note: 1. The drive strength of the DDR2 or DDR3 interface in half-strength mode is at T<sub>J</sub> = 105°C and at GV<sub>DD</sub> (min) ### 2.2 Power Sequencing The chip requires its power rails to be applied in a specific sequence in order to ensure proper device operation. The requirements are as follows for power up: - 1. Bring up $OV_{DD}$ , $LV_{DD}$ , $BV_{DD}$ , $CV_{DD}$ . Drive $POV_{DD} = GND$ . - PORESET\_B input must be driven asserted and held during this step. - IO\_VSEL inputs must be driven during this step and held stable during normal operation. - 2. Bring up V<sub>DD PL</sub>, V<sub>DD CA</sub>, V<sub>DD CB</sub>, SV<sub>DD</sub>, AV<sub>DD</sub> (cores, platform, DDR, SerDes) - 3. Bring up GV<sub>DD</sub>, XV<sub>DD</sub>. - 4. Negate PORESET\_B input as long as the required assertion/hold time has been met per Table 2-14. - 5. For secure boot fuse programming: After negation of PORESET\_B, drive POV<sub>DD</sub> = 1.5 V after a required minimum delay per Table 2-4. After fuse programming is completed, it is required to return POV<sub>DD</sub> = GND before the system is power cycled (PORESET\_B assertion) or powered down (V<sub>DD\_PL</sub> ramp down) per the required timing specified in Table 2-4. Section 5. "Security Fuse Processor" on page 153 for additional details. #### NOTE Only two secure boot fuse programming events are permitted per lifetime of a device. No activity other than that required for secure boot fuse programming is permitted while $POV_{DD}$ is driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while $POV_{DD} = GND$ . #### NOTE While VDD is ramping, current may be supplied from VDD through the chip to GVDD. Nevertheless, GVDD from an external supply must follow the sequencing described in this section. #### NOTE Only 100,000 POR cycles are permitted per lifetime of a device. This figure provides the POV<sub>DD</sub> timing diagram. **Figure 2-2.** POV<sub>DD</sub> Timing Diagram Note: POVDD must be stable at 1.5 V prior to initiating fuse programming. This table provides information on the power-down and power-up sequence parameters for POV<sub>DD</sub>. **Table 2-4.** POV<sub>DD</sub> Timing<sup>(5)</sup> | Driver Type | Min | Max | Unit | Notes | |--------------------------|-----|-----|---------|-------| | t <sub>POVDD_DELAY</sub> | 100 | - | SYSCLKs | (1) | | t <sub>POVDD_PROG</sub> | 0 | - | μs | (2) | | t <sub>POVDD_VDD</sub> | 0 | - | μs | (3) | | t <sub>POVDD_RST</sub> | 0 | _ | μs | (4) | Notes: 1. Delay required from the negation of PORESET\_B to driving $POV_{DD}$ ramp up. Delay measured from PORESET\_B negation at 90% $OV_{DD}$ to 10% $POV_{DD}$ ramp up. - 2. Delay required from fuse programming finished to $POV_{DD}$ ramp down start. Fuse programming must complete while $POV_{DD}$ is stable at 1.5 V. No activity other than that required for secure boot fuse programming is permitted while $POV_{DD}$ driven to any voltage above GND, including the reading of the fuse block. The reading of the fuse block may only occur while $POV_{DD} = GND$ . After fuse programming is completed, it is required to return $POV_{DD} = GND$ . - 3. Delay required from $POV_{DD}$ ramp down complete to $V_{DD\_PL}$ ramp down start. $POV_{DD}$ must be grounded to minimum 10% $POV_{DD}$ before $V_{DD\_PL}$ is at 90% $V_{DD}$ . - 4. Delay required from POV<sub>DD</sub> ramp down complete to PORESET\_B assertion. POV<sub>DD</sub> must be grounded to minimum 10% POV<sub>DD</sub> before PORESET\_B assertion reaches 90% OV<sub>DD</sub>. - 5. Only two secure boot fuse programming events are permitted per lifetime of a device. All supplies must be at their stable values within 75 ms. Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs. #### **WARNING** Incorrect voltage select settings can lead to irreversible device damage. Section 3.2 "Supply Power Setting" on page 136. #### NOTE From a system standpoint, if any of the I/O power supplies ramp prior to the $V_{DD\_PL}$ , $V_{DD\_CA}$ , or $V_{DD\_CB}$ supplies, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device. # 2.3 Power Down Requirements The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started. If performing secure boot fuse programming per Section 2.2 "Power Sequencing" on page 54 it is required that $POV_{DD}$ = GND before the system is power cycled (PORESET\_B assertion) or powered down ( $V_{DD\ PL}$ ramp down) per the required timing specified in Table 2-4. #### 2.4 Power Characteristics This table shows the power dissipations of the $V_{DD\_CA}$ , $V_{DD\_CB}$ , $SV_{DD}$ , and $V_{DD\_PL}$ supply for various operating platform clock frequencies versus the core and DDR clock frequencies. **Table 2-5.** P4080/P4081 Power Dissipation | Power<br>Mode | Core<br>Freq<br>(MHz) | Plat<br>Freq<br>(MHz) | DDR<br>Data<br>Rate<br>(MHz) | PME/<br>FM<br>Freq<br>(MHz) | V <sub>DD_CA</sub> ,<br>V <sub>DD_CB</sub> ,<br>V <sub>DD_PL</sub> ,<br>S <sub>VDD</sub><br>(V) | Junction<br>Temperature<br>(°C) | Core and<br>Platform<br>Power <sup>(1)</sup><br>(W) | V <sub>DD_PL</sub><br>Power <sup>(6)</sup><br>(W) | V <sub>DD_CA</sub><br>Power <sup>(6)</sup><br>(W) | V <sub>DD_CB</sub><br>Power <sup>(6)</sup><br>(W) | SV <sub>DD</sub><br>Power <sup>(6)</sup><br>(W) | Notes | | | |---------------|-----------------------|-----------------------|------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-------------------------------------------------|--------|-----|-----| | Typical | | | | | | 65 | 13 | _ | _ | ı | _ | (2)(3) | | | | Thermal | 1000 | 600 | 1000 | 250 | 1.0 | 105 | 19 | - | _ | - | - | (5) | | | | Maximum | 1000 | 600 | 1000 | 350 | 1.0 | 110 | 20.5 | 11.6 | 5.3 | 5.3 | 1.7 | (4) | | | | Maximum | | | | | | | | 125 | 23.2 | 13 | 6 | 6 | 1.7 | (4) | | Typical | | | | | | 65 | 14 | - | - | - | - | (2)(3) | | | | Thermal | | | | | | 105 | 20.4 | - | - | _ | _ | (5) | | | | Maximum | 1200 | 600 | 1200 | 450 | 1.0 | 110 | 22 | 12.5 | 5.7 | 5.7 | 1.7 | (4) | | | | Maximum | | | | | | 125 | 25 | 14 | 6.4 | 6.4 | 1.7 | (4) | | | | Typical | | | | | | 65 | 15 | - | - | _ | _ | (2)(3) | | | | Thermal | | | | | | 105 | 26.3 | - | - | _ | - | (5) | | | | Maximum | 1333 | 667 | 1333 | 533 | 1.0 | 110 | 28 | 15.4 | 7.4 | 7.4 | 1.7 | (4) | | | | Maximum | | | | | | 125 | 31 | 17.2 | 8.3 | 8.3 | 1.7 | (4) | | | **Table 2-5.** P4080/P4081 Power Dissipation (Continued) | Power<br>Mode | Core<br>Freq<br>(MHz) | Plat<br>Freq<br>(MHz) | DDR<br>Data<br>Rate<br>(MHz) | PME/<br>FM<br>Freq<br>(MHz) | $V_{DD\_CA'}$ $V_{DD\_CB'}$ $V_{DD\_PL'}$ $S_{VDD}$ $(V)$ | Junction<br>Temperature<br>(°C) | Core and<br>Platform<br>Power <sup>(1)</sup><br>(W) | V <sub>DD_PL</sub><br>Power <sup>(6)</sup><br>(W) | V <sub>DD_CA</sub><br>Power <sup>(6)</sup><br>(W) | V <sub>DD_CB</sub><br>Power <sup>(6)</sup><br>(W) | SV <sub>DD</sub><br>Power <sup>(6)</sup><br>(W) | Notes | |---------------|-----------------------|-----------------------|------------------------------|-----------------------------|-----------------------------------------------------------|---------------------------------|-----------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-------------------------------------------------|--------| | Typical | | | | | | 65 | 16 | _ | _ | _ | _ | (2)(3) | | Thermal | | | | | | 105 | 28 | _ | _ | _ | _ | (5) | | Maximum | 1500 | 800 | 1300 | 600 | 1.0 | 110 | 30 | 16.6 | 7.8 | 7.8 | 1.7 | (4) | | Maximum | | | | | | 125 | 34 | 18.6 | 8.7 | 8.7 | 1.7 | (4) | | Maximum | | | | | 1.02 | 125 | 36.5 | 19.6 | 9.45 | 9.45 | 1.85 | (4)(7) | Notes: 1. Combined power of VDD\_PL, VDD\_CA, VDD\_CB, SVDD at 1.0 V with both DDR controllers and all SerDes banks active. Does not include I/O power. - 2. Multicore activity factor of 0.7 relative to Dhrystone and 0.4 platform activity factor. - 3. Typical power based on nominal processed device. - 4. Maximum power with Dhrystone executing at 100% on all eight cores and executing DMA on the platform. - 5. Thermal power assumes multicore activity factor of 0.7 relative to Dhrystone and executing DMA on the platform. - 6. Maximum power provided for power supply design sizing. - 7. Only applicable for part numbers with Vdd tolerance letter "B" (see ordering information) This table shows the estimated power dissipation on the $AV_{DD}$ and $AV_{DD\_SRDS}$ supplies for the chip PLLs, at allowable voltage levels. **Table 2-6.** P4080/P4081 AV<sub>DD</sub> Power Dissipation | AV <sub>DD</sub> s | Typical | Maximum | Unit | Notes | | | | |------------------------|---------|---------|------|-------|--|--|--| | AV <sub>DD_DDR1</sub> | 5 | 15 | mW | | | | | | AV <sub>DD_CC1</sub> | 5 | 15 | mW | | | | | | AV <sub>DD_CC2</sub> | 5 | 15 | mW | (1) | | | | | AV <sub>DD_CC3</sub> | 5 | 15 | mW | (=) | | | | | AV <sub>DD_CC4</sub> | 5 | 15 | mW | | | | | | AV <sub>DD_PLAT</sub> | 5 | 15 | mW | | | | | | AV <sub>DD_SRDS1</sub> | _ | 36 | mW | | | | | | AV <sub>DD_SRDS2</sub> | _ | 36 | mW | (2) | | | | | AV <sub>DD_SRDS3</sub> | _ | 36 | mW | | | | | Notes: 1. $V_{DD\_PL}$ , $V_{DD\_CA}$ , $V_{DD\_CB}$ = 1.0 V, $T_A$ = 80°C, $T_J$ = 105°C 2. $SV_{DD} = 1.0 \text{ V}, T_A = 80^{\circ}\text{C}, T_J = 105^{\circ}\text{C}$ This table shows the estimated I/O power supply values for the chip. **Table 2-7.** I/O Power Supply Estimated Value | Interface | Parameter | Symbol | Typical | Maximum | Unit | Notes | | |---------------------------------|------------------------------|--------------|---------|---------|------|--------------|--| | | 667 MHz data rate | | 1.173 | 2.933 | | | | | | 800 MHz data rate | | 1.213 | 3.030 | | | | | DDR2 64 bits per controller | 1066 MHz data rate | GVdd (1.8 V) | 1.290 | 3.224 | W | (1)(2)(5)(6) | | | | 1200 MHz data rate | | 1.328 | 3.322 | | | | | | 1333 MHz data rate | | 1.368 | 3.419 | | | | | | 667 MHz data rate | | 0.733 | 1.833 | | | | | | 800 MHz data rate | | 0.758 | 1.894 | | | | | DDR3 64 bits per controller | 1066 MHz data rate | GVdd (1.5 V) | 0.806 | 2.015 | W | (1)(2)(5)(6) | | | | 1200 MHz data rate | | 0.830 | 2.076 | | | | | | 1333 MHz data rate | | 0.855 | 2.137 | | | | | | x1, 1.25 G-baud | | 0.078 | 0.087 | | | | | | x2, 1.25 G-baud | | 0.119 | 0.134 | | (1) | | | | x4, 1.25 G-baud | | 0.202 | 0.226 | w | | | | HSSI: PCI-e, SGMII, SATA, SRIO, | x8, 1.25 G-baud | | 0.367 | 0.411 | | | | | Aurora, Debug, XAUI | x1, 2.5/3.0/3.125/5.0 G-baud | XVdd (1.5 V) | 0.088 | 0.099 | | (1) | | | | x2, 2.5/3.0/3.125/5.0 G-baud | | 0.139 | 0.156 | | | | | | x4, 2.5/3.0/3.125/5.0 G-baud | | 0.241 | 0.270 | | | | | | x8, 2.5/3.0/3.125/5.0 G-baud | | 0.447 | 0.501 | | | | | dTSEC per controller | RGMII | LVdd (2.5 V) | 0.075 | 0.100 | W | (1)(3)(6) | | | IEEE 1588 | - | LVdd (2.5 V) | 0.004 | 0.005 | W | (1)(3)(6) | | | | | BVdd (1.8 V) | 0.048 | 0.120 | | | | | | 32-bit, 100 MHz | BVdd (2.5 V) | 0.072 | 0.193 | w | (1)(3)(6) | | | | | BVdd (3.3 V) | 0.120 | 0.277 | | | | | eLBC | | BVdd (1.8 V) | 0.021 | 0.030 | | | | | | 16-bit, 100 MHz | BVdd (2.5 V) | 0.036 | 0.046 | w | (1)(3)(6) | | | | | BVdd (3.3 V) | 0.057 | 0.076 | | | | | eSDHC | _ | Ovdd (3.3 V) | 0.014 | 0.150 | W | (1)(3)(6) | | | | | CVdd (1.8 V) | 0.004 | 0.005 | | | | | eSPI | _ | CVdd (2.5 V) | 0.006 | 0.008 | W | (1)(3)(6) | | | | | CVdd (3.3 V) | 0.010 | 0.013 | | | | | | | LVdd (1.8 V) | 0.006 | 0.008 | | (1)(3)(6) | | | USB | _ | LVdd (2.5 V) | 0.008 | 0.010 | W | | | | | | LVdd (3.3 V) | 0.012 | 0.015 | | | | | I2C | _ | OVdd (3.3 V) | 0.002 | 0.003 | W | (1)(3)(6) | | **Table 2-7.** I/O Power Supply Estimated Value (Continued) | Interface | Parameter | Symbol | Typical | Maximum | Unit | Notes | |----------------------------------------------|-----------|--------------|---------|---------|------|--------------| | DUART | - | OVDD (3.3 V) | 0.006 | 0.008 | W | (1)(3)(6) | | | | 1.8 V | 0.005 | 0.006 | | | | GPIO | x8 | 2.5 V | 0.007 | 0.009 | W | (1)(3)(4)(6) | | | | 3.3 V | 0.009 | 0.011 | | | | Others (Reset, System Clock,<br>JTAG & Misc) | - | 3.3 V | 0.030 | 0.015 | W | (1)(3)(6) | Notes: 1. The typical values are estimates and based on simulations at 65°C. - 2. Typical DDR power numbers are based on one 2-rank DIMM with 40% utilization. - 3. Assuming 15 pF total capacitance load - 4. GPIOs are supported on 1.8 V, 2.5 V, and 3.3 V rails. - 5. Maximum DDR power numbers are based on one 2-rank DIMM with 100% utilization. - 6. The maximum values are estimated and they are based on simulations at 105°C. The values are not intended to be used as the maximum guaranteed current. This table shows the estimated power dissipation on the POV<sub>DD</sub> supply for the chip, at allowable voltage levels. **Table 2-8.** POV<sub>DD</sub> Power Dissipation | Supply | Maximum | Notes | | |----------|---------|-------|-----| | $POV_DD$ | 450 | mW | (1) | Note: 1. To ensure device reliability, fuse programming must be performed within the recommended fuse programming temperature range per Table 2-2 on page 51. #### 2.5 Thermal This table shows the thermal characteristics for the chip. **Table 2-9.** Package Thermal Characteristics<sup>(6)</sup> | Rating | ating Board | | Value | Unit | Notes | |-----------------------------------------|-------------------------|---------------------|-------|------|--------| | Junction to ambient, natural convection | Single-layer board (1s) | $R_{\theta JA}$ | 13 | °C/W | (1)(2) | | Junction to ambient, natural convection | Four-layer board (2s2p) | $R_{\theta JA}$ | 10 | °C/W | (1)(3) | | Junction to ambient (at 200 ft./min.) | Single-layer board (1s) | $R_{\theta JMA}$ | 9 | °C/W | (1)(2) | | Junction to ambient (at 200 ft./min.) | Four-layer board (2s2p) | $R_{\theta JMA}$ | 7 | °C/W | (1)(2) | | Junction to board | _ | $R_{\theta JB}$ | 3 | °C/W | (3) | | Junction to case top | _ | $R_{\theta JCtop}$ | 0.37 | °C/W | (4) | | Junction to lid top | _ | R <sub>ØJClid</sub> | 0.15 | °C/W | (5) | Notes: 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51–3 and JESD51-6 with the board (JESD51–9) horizontal. - 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51–8. Board temperature is measured on the top surface of the board near the package. - 4. Junction-to-case-top at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. - 5. Junction-to-lid-top thermal resistance determined using the using MIL-STD 883 Method 1012.1. However, instead of the cold plate, the lid top temperature is used here for the reference case temperature. Reported value does not include the thermal resistance of the interface layer between the package and cold plate. - 6. See Section 3.8 "Thermal Management Information" on page 149 for additional details. #### 2.6 Input Clocks ### 2.6.1 System Clock (SYSCLK) Timing Specifications This section provides the system clock DC and AC timing specifications. #### 2.6.1.1 System Clock DC Timing Specifications This table provides the system clock (SYSCLK) DC specifications. **Table 2-10.** SYSCLK DC Electrical Characteristics (At Recommended Operating Conditions with $OV_{DD} = 3.3 \text{ V}$ , see Table 2-2) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|---------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | - | - | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | - | 0.8 | V | (1) | | Input capacitance | C <sub>IN</sub> | - | - | 15 | pf | - | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | - | _ | ±50 | μΑ | (2) | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 2-2. The symbol OV<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. #### 2.6.1.2 System Clock AC Timing Specifications This table provides the system clock (SYSCLK) AC timing specifications. Table 2-11. SYSCLK AC Timing Specifications (At Recommended Operating Conditions with OV<sub>DD</sub> = 3.3 V, see Table 2-2) | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------------------------|---------------------------------------|------|-----|-------|------|--------| | SYSCLK frequency | f <sub>SYSCLK</sub> | 83.3 | - | 133.3 | MHz | (1)(2) | | SYSCLK cycle time | t <sub>sysclk</sub> | 7.5 | _ | 12 | ns | (1)(2) | | SYSCLK duty cycle | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40 | _ | 60 | % | (2) | | SYSCLK slew rate | _ | 1 | _ | 4 | V/ns | (3) | | SYSCLK peak period jitter | _ | - | - | ±150 | ps | - | | SYSCLK jitter phase noise at –56 dBc | _ | _ | - | 500 | KHz | (4) | | AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | ΔVAC | 1.9 | - | - | V | - | Notes: 1. Caution: The relevant clock ratio settings must be chosen such that the resulting SYSCLK frequency, do not exceed their respective maximum or minimum operating frequencies. - 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2. - 3. Slew rate as measured from $\pm$ 0.3 $\Delta V_{AC}$ at center of peak to peak voltage at clock input. - 4. Phase noise is calculated as FFT of TIE jitter. ### 2.6.2 Spread Spectrum Sources Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter to diffuse the EMI spectral content. The jitter specification given in Table 2-11 considers short-term (cycle-to-cycle) jitter only. The clock generator's cycle-to-cycle output jitter must meet the chip input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns; the chip is compatible with spread spectrum sources if the recommendations listed in Table 2-12 are observed. Table 2-12. Spread Spectrum Clock Source Recommendations (At Recommended Operating Conditions with OV<sub>DD</sub> = 3.3 V, see Table 2-2) | Parameter | Min | Max | Unit | Notes | |----------------------|-----|-----|------|--------| | Frequency modulation | _ | 60 | kHz | _ | | Frequency spread | _ | 1.0 | % | (1)(2) | Notes: 1. SYSCLK frequencies that result from frequency spreading and the resulting core frequency must meet the minimum and maximum specifications given in Table 2-11. 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device. #### **CAUTION** The processor's minimum and maximum SYSCLK and core/platform/DDR frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated core/platform/DDR frequency must avoid violating the stated limits by using down-spreading only. ### 2.6.3 Real Time Clock Timing The real time clock timing (RTC) input is sampled by the platform clock. The output of the sampling latch is then used as an input to the counters of the PIC and the time base unit of the e500-mc; there is no need for jitter specification. The minimum period of the RTC signal must be greater than or equal to 16× the period of the platform clock with a 50% duty cycle. There is no minimum RTC frequency; RTC may be grounded if not needed. ### 2.6.4 dTSEC Gigabit Reference Clock Timing This table provides the dTSEC gigabit reference clocks AC timing specifications. **Table 2-13.** EC\_GTX\_CLK125 AC Timing Specifications | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |------------------------------------------------------------|----------------------------------------|-----|---------|-------|------|-------| | EC_GTX_CLK125 frequency | t <sub>G125</sub> | _ | 125 | _ | MHz | _ | | EC_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | _ | | EC_GTX_CLK125 rise and fall time $LV_{DD} = 2.5 \text{ V}$ | t <sub>G125R</sub> /t <sub>G125F</sub> | ı | _ | 0.75 | ns | (1) | | EC_GTX_CLK125 duty cycle<br>1000Base-T for RGMII | t <sub>G125H</sub> /t <sub>G125</sub> | 47 | _ | 53 | % | (2) | | EC_GTX_CLK125 jitter | - | _ | _ | ± 150 | ps | (2) | Notes: 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for LV\_DD = 2.5 V. EC\_GTX\_CLK125 is used to generate the GTX clock for the dTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the dTSEC GTX\_CLK. Section 2.12.2.2 "RGMII AC Timing Specifications" on page 75 for duty cycle for 10Base-T and 100Base-T reference clock. #### 2.6.5 Other Input Clocks A description of the overall clocking of this device is available in the *P4080 QorlQ Integrated Multicore Communication Processor Family Reference Manual* in the form of a clock subsystem block diagram. For information about the input clock requirements of functional blocks sourced external of the device, such as SerDes, Ethernet Management, eSDHC, Local Bus, see the specific interface section. ### 2.7 RESET Initialization This section describes the AC electrical specifications for the RESET initialization timing requirements. Table 2-14 describes the AC electrical specifications for the RESET initialization timing. **Table 2-14.** RESET Initialization Timing Specifications | Parameter/Condition | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------|-----|-----|---------|--------| | Required assertion time of PORESET_B | 1 | _ | ms | (3) | | Required input assertion time of HRESET_B | 32 | _ | SYSCLKs | (1)(2) | | Input setup time for POR configs with respect to negation of PORESET_B | 4 | - | SYSCLKs | (1) | | Input hold time for all POR configs with respect to negation of PORESET_B | 2 | - | SYSCLKs | (1) | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of PORESET_B | _ | 5 | SYSCLKs | (1) | Notes: 1. SYSCLK is the primary clock input for the chip. - 2. The device asserts HRESET\_B as an output when PORESET\_B is asserted to initiate the power-on reset process. The device releases HRESET\_B sometime after PORESET\_B is negated. The exact sequencing of HRESET\_B negation is documented in Section 4.4.1 Power-On Reset Sequence of the P4080 QorlQ Integrated Multicore Communication Processor Family Reference Manual. - 3. PORESET\_B must be driven asserted before the core and platform power supplies are powered up. This table provides the PLL lock times. Table 2-15. PLL Lock Times | Parameter/Condition | Min | Max | Unit | Notes | |---------------------|-----|-----|------|-------| | PLL lock times | _ | 100 | μs | _ | ### 2.8 Power-on Ramp Rate This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum power-on ramp rate is required to avoid falsely triggering the ESD circuitry. This table provides the power supply ramp rate specifications. **Table 2-16.** Power Supply Ramp Rate | Parameter | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|--------| | Required ramp rate for all voltage supplies (including $OV_{DD}/CV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{DD}/OV_{D$ | - | 36000 | V/s | (1)(2) | Notes: 1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (e.g. exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry. 2. Over full recommended operating temperature range (see Table 2-2) #### 2.9 DDR2 and DDR3 SDRAM Controller This section describes the DC and AC electrical specifications for the DDR2 and DDR3 SDRAM controller interface. Note that the required $GV_{DD}(typ)$ voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively. #### 2.9.1 DDR2 and DDR3 SDRAM Interface DC Electrical Characteristics This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR2 SDRAM. **Table 2-17.** DDR2 SDRAM Interface DC Electrical Characteristics (At Recommended Operating Condition with $GV_{DD} = 1.8 V^{(1)}$ , see Table 2-2) | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------|-----------------|------------------------|-------------------------|------|-----------| | I/O reference voltage | MVREFn | 0.49 × GVDD | 0.51 × GV <sub>DD</sub> | V | (2)(3)(4) | | Input high voltage | V <sub>IH</sub> | MVREF <i>n</i> + 0.125 | _ | V | (5) | | Input low voltage | V <sub>IL</sub> | _ | MVREF <i>n</i> – 0.125 | V | (5) | | I/O leakage current | I <sub>oz</sub> | -50 | 50 | μA | (6) | | Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub> | _ | -13.4 | mA | (7)(8) | | Output low current (V <sub>OUT</sub> = 0.280 V) | I <sub>OL</sub> | 13.4 | _ | mA | (7)(8) | Notes: 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. 2. MVREFn is expected to be equal to $0.5 \times \text{GV}_{DD}$ and to track $\text{GV}_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than $\pm 1\%$ of the DC value (that is, $\pm 18 \text{ mV}$ ) - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREFn with a min value of MVREFn 0.04 and a max value of MVREFn + 0.04. This rail must track variations in the DC level of MVREFn. - 4. The voltage regulator for MVREFn must meet the specifications stated in Table 2-20. - 5. Input capacitance load for DQ, DQS, and DQS\_B are available in the IBIS models. - 6. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{VOUT} \leq \text{GV}_{DD}$ . - 7. See the IBIS model for the complete output IV curve characteristics. - 8. IOH and IOL are measured at GVDD = 1.7 V This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM. **Table 2-18.** DDR3 SDRAM Interface DC Electrical Characteristics (At Recommended Operating Condition with $GV_{DD} = 1.5 V^{(1)}$ , see Table 2-2) | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-----------------------|-----------------|-------------------------|-------------------------|------|-----------| | I/O reference voltage | MVREF <i>n</i> | 0.49 × GV <sub>DD</sub> | 0.51 × GV <sub>DD</sub> | V | (2)(3)(4) | | Input high voltage | V <sub>IH</sub> | MVREF <i>n</i> + 0.100 | GV <sub>DD</sub> | V | (5) | | Input low voltage | V <sub>IL</sub> | GND | MVREF <i>n</i> – 0.100 | V | (5) | | I/O leakage current | I <sub>oz</sub> | -50 | 50 | μA | (6) | Notes: 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source. - 2. MVREFn is expected to be equal to $0.5 \times \text{GV}_{DD}$ and to track $\text{GV}_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than $\pm 1\%$ of the DC value (that is, $\pm 15 \text{ mV}$ ) - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREFn with a min value of MVREFn 0.04 and a max value of MVREFn + 0.04. This rail must track variations in the DC level of MVREFn. - 4. The voltage regulator for MVREFn must meet the specifications stated in Table 2-20. - 5. Input capacitance load for DQ, DQS, and DQS\_B are available in the IBIS models. - 6. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{GV}_{\text{DD}}$ . This table provides the DDR controller interface capacitance for DDR2 and DDR3. **Table 2-19.** DDR2 and DDR3 SDRAM Capacitance (At Recommended Operating Conditions with GV<sub>DD</sub> of 1.8 V for DDR2 or 1.5 V for DDR3, see Table 2-2) | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |------------------------------------------------|------------------|-----|-----|------|--------| | Input/output capacitance: DQ, DQS, DQS_B | C <sub>IO</sub> | 6 | 8 | pF | (1)(2) | | Delta input/output capacitance: DQ, DQS, DQS_B | C <sub>DIO</sub> | _ | 0.5 | pF | (1)(2) | Notes: 1. This parameter is sampled. GVDD = 1.8 V ± 0.1 V (for DDR2), f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> = GVDD/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V. 2. This parameter is sampled. GVDD = 1.5 V $\pm$ 0.075 V (for DDR3), f = 1 MHz, $T_A$ = 25°C, $V_{OUT}$ = GVDD/2, $V_{OUT}$ (peak-to-peak) = 0.150 V. This table provides the current draw characteristics for MVREFn. **Table 2-20.** Current-Draw Characteristics for MVREF*n* (For Recommended Operating Conditions, see Table 2-2) | Parameter/Condition | Symbol | Min | Max | Unit | Note | |----------------------------------------|----------------|-----|------|------|------| | Current draw for DDR2 SDRAM for MVREFn | MVREF <i>n</i> | _ | 1500 | μA | - | | Current draw for DDR3 SDRAM for MVREFn | MVREFn | _ | 500 | μA | _ | ## 2.9.2 DDR2 and DDR3 SDRAM Interface AC Timing Specifications This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports both DDR2 and DDR3 memories. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively. ## 2.9.2.1 DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 SDRAM. **Table 2-21.** DDR2 SDRAM Interface Input AC Timing Specifications (At Recommended Operating Conditions with GV<sub>DD</sub> of 1.8 V, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------|-------------------|-----------------------|-----------------------|------|-------| | AC input low voltage | V <sub>ILAC</sub> | _ | MVREF <i>n</i> – 0.20 | V | - | | AC input high voltage | V <sub>IHAC</sub> | MVREF <i>n</i> + 0.20 | _ | V | - | This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM. **Table 2-22.** DDR3 SDRAM Interface Input AC Timing Specifications (At Recommended Operating Conditions with GV<sub>DD</sub> of 1.5 V, see Table 2-2) | Parameter | | Symbol | Min | Max | Unit | Notes | |---------------|----------------------|-------------------|------------------------|------------------------|------|-------| | AC input low | > 1200 MHz data rate | V <sub>ILAC</sub> | _ | MVREF <i>n</i> – 0.150 | V | | | voltage | ≤ 1200 MHz data rate | | _ | MVREF <i>n</i> – 0.175 | | _ | | AC input high | > 1200 MHz data rate | V <sub>IHAC</sub> | MVREF <i>n</i> + 0.150 | _ | V | | | voltage | ≤ 1200 MHz data rate | | MVREF <i>n</i> + 0.175 | _ | | _ | This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 and DDR3 SDRAM. Table 2-23. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications (At Recommended Operating Conditions with GV<sub>DD</sub> of 1.8 V for DDR2 or 1.5 V for DDR3, see Table 2-2. Synchronous mode not supported for data rates above 800 MHz, data rate frequencies above 800 MHz must run in asynchronous mode) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|---------------------|------|-----|------|-----------| | Controller Skew for MDQS-MDQ/MECC | t <sub>CISKEW</sub> | _ | _ | | (1)(5) | | 1333 MHz data rate | | -125 | 125 | | (1)(2)(5) | | 1200 MHz data rate | | -142 | 142 | | (1)(2)(5) | | 1066 MHz data rate | | -170 | 170 | ps | (1)(2)(5) | | 800 MHz data rate | | -200 | 200 | | (1)(5) | | 667 MHz data rate | | -240 | 240 | | (1)(4)(5) | | Tolerated Skew for MDQS–MDQ/MECC | | _ | _ | | (3) | | 1333 MHz data rate | | -250 | 250 | | (2)(3) | | 1200 MHz data rate | | -275 | 275 | | (2)(3) | | 1066 MHz data rate | t <sub>DISKEW</sub> | -300 | 300 | ps | (2)(3) | | 800 MHz data rate | | -425 | 425 | | (3) | | 667 MHz data rate | | -510 | 510 | - | (3)(4) | Notes: 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This must be subtracted from the total timing budget. - 2. DDR3 only. - 3. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: $t_{DISKEW} = \pm (T \div 4 - abs(t_{CISKEW}))$ where T is the clock period and $abs(t_{CISKEW})$ is the absolute value of $t_{\text{CISKEW}}$ . - 4. DDR2 only. - 5. $\,t_{\text{CISKEW}}$ test coverage is derived from tested $t_{\text{DISKEW}}$ parameter. Figure 2-3. DDR2 and DDR3 SDRAM Interface Input Timing Diagram MCK\_B[n] MCK[n] $t_{MCK}$ MDQS[n] t<sub>DISKEW</sub> MDQ[x] t<sub>DISKEW</sub> This figure shows the DDR2 and DDR3 SDRAM interface input timing diagram. #### 2.9.2.2 DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications This table contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface. Table 2-24. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (At Recommended Operating Conditions with $GV_{DD}$ of 1.8 V for DDR2 or 1.5 V for DDR3, see Table 2-2. Synchronous mode not supported above 800 MHz: frequencies above 800 MHz must run in asynchronous mode) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |-------------------------------------------|-----------------------|-------|-----|------|-------| | MCK[n] cycle time | t <sub>MCK</sub> | 1.5 | 5 | ns | (2) | | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | | | ns | (3) | | 1333 MHz data rate | | 0.606 | _ | | (6) | | 1200 MHz data rate | | 0.675 | _ | | (6) | | 1066 MHz data rate | | 0.744 | _ | | (6) | | 800 MHz data rate | | 0.917 | _ | | _ | | 667 MHz data rate | | 1.10 | _ | | (7) | | ADDR/CMD output hold with respect to MCK | t <sub>DDKHAX</sub> | | | ns | (3) | | 1333 MHz data rate | | 0.606 | _ | | (6) | | 1200 MHz data rate | | 0.675 | _ | | (6) | | 1066 MHz data rate | | 0.744 | _ | | (6) | | 800 MHz data rate | | 0.917 | _ | | _ | | 667 MHz data rate | | 1.10 | _ | | (7) | | MCS_B[n] output setup with respect to MCK | t <sub>DDKHCS</sub> | | | ns | (3) | | 1333 MHz data rate | | 0.606 | _ | | (6) | | 1200 MHz data rate | | 0.675 | _ | | (6) | Table 2-24. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (Continued) (At Recommended Operating Conditions with GV<sub>DD</sub> of 1.8 V for DDR2 or 1.5 V for DDR3, see Table 2-2. Synchronous mode not supported above 800 MHz; frequencies above 800 MHz must run in asynchronous mode) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |------------------------------------------------|------------------------------------------|------------------------|------------------------|------|--------| | 1066 MHz data rate | | 0.744 | _ | | (6) | | 800 MHz data rate | | 0.917 | _ | | _ | | 667 MHz data rate | | 1.10 | _ | | (7) | | MCS_B[n] output hold with respect to MCK | t <sub>DDKHCX</sub> | | | ns | (3) | | 1333 MHz data rate | | 0.606 | _ | | (6) | | 1200 MHz data rate | | 0.675 | _ | | (6) | | 1066 MHz data rate | | 0.744 | _ | | (6) | | 800 MHz data rate | | 0.917 | _ | | _ | | 667 MHz data rate | | 1.10 | _ | | (7) | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | | | ns | (4) | | ≥ 1066 MHz data rate | | -0.245 | 0.245 | | (6)(8) | | 800 MHz data rate | | -0.375 | 0.375 | | _ | | 667 MHz data rate | | -0.6 | 0.6 | | (7) | | MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub> t <sub>DDKLDS</sub> | | | ps | (5) | | 1333 MHz data rate | | 250 | _ | | (6) | | 1200 MHz data rate | | 275 | _ | | (6) | | 1066 MHz data rate | | 300 | _ | | (6) | | 800 MHz data rate | | 375 | _ | | _ | | 667 MHz data rate | | 450 | _ | | (7) | | MDQ/MECC/MDM output hold with respect to MDQS | t <sub>DDKHDX,</sub> t <sub>DDKLDX</sub> | | | ps | (5) | | 1333 MHz data rate | | 250 | _ | | (6) | | 1200 MHz data rate | | 275 | _ | | (6) | | 1066 MHz data rate | | 300 | _ | | (6) | | 800 MHz data rate | | 375 | _ | | _ | | 667 MHz data rate | | 450 | _ | | (7) | | MDQS preamble | t <sub>DDKHMP</sub> | 0.9 × t <sub>MCK</sub> | _ | ns | _ | | MDQS postamble | t <sub>DDKHME</sub> | $0.4 \times t_{MCK}$ | 0.6 × t <sub>MCK</sub> | ns | _ | Notes: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK B and MDQS/MDQS B referenced measurements are made from the crossing of the two signals. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK\_B, MCS\_B, and MDQ/MECC/MDM/MDQS. - 4. t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the P4080 QorlQ Integrated Multicore Communication Processor Family Reference Manual for a description and explanation of the timing modifications enabled by use of these bits. - 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe must be centered inside of the data eye at the pins of the microprocessor. - 6. DDR3 only - 7. DDR2 only - 8. For 1200/1333 frequencies it is required to program the start value of the DQS adjust for write leveling. Note: For the ADDR/CMD setup and hold specifications in Table 2-24, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle. This figure shows the DDR2 and DDR3 SDRAM interface output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>) **Figure 2-4.** t<sub>DDKHMH</sub> Timing Diagram This figure shows the DDR2 and DDR3 SDRAM output timing diagram. MCK[n] MCK[n] $t_{MCK}$ t<sub>DDKHAS</sub>, t<sub>DDKHCS</sub> t<sub>DDKHAX</sub>, t<sub>DDKHCX</sub> ADDR/CMD NOOP Write A0 t<sub>DDKHMP</sub> t<sub>D</sub>ЬКНМН MDQS[n] t<sub>DDKHME</sub> <sup>t</sup>DDKHDS t<sub>DDKLDS</sub> MDQ[x]D0 D1 t<sub>DDKLDX</sub> t<sub>DDKHDX</sub> - Figure 2-5. DDR2 and DDR3 Output Timing Diagram This figure provides the AC test load for the DDR2 and DDR3 Controller bus. DDR2 and DDR3 Controller Bus AC Test Load Figure 2-6. #### DDR2 and DDR3 SDRAM Differential Timing Specifications 2.9.2.3 This section describes the DC and AC differential timing specifications for the DDR2 and DDR3 SDRAM controller interface. Figure 2-7. DDR2 and DDR3 SDRAM Differential Timing Specifications VTR specifies the true input signal (such as MCK or MDQS) and VCP is the complementary input signal Note: (such as MCK B or MDQS B) This table provides the DDR2 differential specifications for the differential signals MDQS/MDQS\_B and MCK/MCK\_B. **Table 2-25.** DDR2 SDRAM Differential Electrical Characteristics | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |--------------------------------------------|-------------------|--------------------|--------------------|------|-------| | Input AC differential cross-point voltage | V <sub>IXAC</sub> | 0.5 × GVDD – 0.175 | 0.5 × GVDD + 0.175 | V | 1 | | Output AC differential cross-point voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.125 | 0.5 × GVDD + 0.125 | V | _ | Note: 1. I/O drivers are calibrated before making measurements. This table provides the DDR3 differential specifications for the differential signals MDQS/MDQS\_B and MCK/MCK\_B. **Table 2-26.** DDR3 SDRAM Differential Electrical Characteristics | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |--------------------------------------------|-------------------|--------------------|--------------------|------|-------| | Input AC Differential Cross-point Voltage | V <sub>IXAC</sub> | 0.5 × GVDD – 0.150 | 0.5 × GVDD + 0.150 | V | - | | Output AC Differential Cross-point Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.115 | 0.5 × GVDD + 0.115 | V | _ | Note: 1. I/O drivers are calibrated before making measurements. #### 2.10 eSPI This section describes the DC and AC electrical specifications for the eSPI interface. ### 2.10.1 eSPI DC Electrical Characteristics This table provides the DC electrical characteristics for the eSPI interface operating at $CV_{DD}$ = 3.3 V. Table 2-27. eSPI DC Electrical Characteristics (3.3 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------|-----------------|-----|-----|------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | | Output high voltage ( $CV_{DD} = min$ , $I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.4 | - | V | | Output low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. This table provides the DC electrical characteristics for the eSPI interface operating at $CV_{DD}$ = 2.5 V Table 2-28. eSPI DC Electrical Characteristics (2.5 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------|-----------------|-----|-----|------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | | Output high voltage ( $CV_{DD} = min, I_{OH} = -1 mA$ ) | V <sub>OH</sub> | 2.0 | _ | V | | Output low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | _ | 0.4 | V | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. This table provides the DC electrical characteristics for the eSPI interface operating at $CV_{DD}$ = 1.8 V Table 2-29. eSPI DC Electrical Characteristics (1.8 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------|-----------------|------|-----|------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | | Output high voltage ( $CV_{DD} = min, I_{OH} = -0.5 mA$ ) | V <sub>OH</sub> | 1.35 | _ | V | | Output low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | - | 0.4 | V | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $CV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. # 2.10.2 eSPI AC Timing Specifications This table provides the eSPI input and output AC timing specifications. **Table 2-30.** eSPI AC Timing Specifications<sup>(1)</sup> | Characteristic | Symbol <sup>(2)</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------|-----------------------|--------------------------------------------------------|-----|------|--------| | SPI_MOSI output–Master data (internal clock) hold time | t <sub>NIKHOX</sub> | 2.2 + (t <sub>PLATFORM_CLK</sub><br>* SPMODE[HO_ADJ]) | _ | ns | (2)(3) | | SPI_MOSI output–Master data (internal clock) delay | t <sub>NIKHOV</sub> | _ 2.5 + (t <sub>PLATFORM_CLK</sub><br>* SPMODE[HO_ADJ] | | ns | (2)(3) | | SPI_CS outputs–Master data (internal clock) hold time | t <sub>NIKHOX2</sub> | 0 | - | ns | (2) | | SPI_CS outputs–Master data (internal clock) delay | t <sub>NIKHOV2</sub> | - | 6.0 | ns | (2) | | SPI inputs–Master data (internal clock) input setup time | t <sub>NIIVKH</sub> | 5 | - | ns | _ | | SPI inputs–Master data (internal clock) input hold time | t <sub>NIIXKH</sub> | 0 | _ | ns | _ | Notes: 1. The symbols used for timing specifications follow the pattern of t(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V) - 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 3. See the *P4080 QorlQ Integrated Multicore Communication Processor Family Reference Manual* for details about the register SPMODE. This figure provides the AC test load for the eSPI. Figure 2-8. eSPI AC Test Load This figure represent the AC timing from Table 2-30 on page 73 in master mode (internal clock). Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Also, note that the clock edge is selectable on eSPI. SPICLK (output) Input Signals: SPIMISO Output Signals: SPIMOSI Output Signals: SPI\_CS[0:3] **Figure 2-9.** eSPI AC Timing in Master Mode (Internal Clock) Diagram ### **2.11 DUART** This section describes the DC and AC electrical specifications for the DUART interface. ### 2.11.1 DUART DC Electrical Characteristics This table provides the DC electrical characteristics for the DUART interface. Table 2-31. DUART DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | (2) | | Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Note: 1. The symbol OV<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-2. ### 2.11.2 DUART AC Electrical Specifications This table provides the AC timing parameters for the DUART interface. **Table 2-32.** DUART AC Timing Specifications | Parameter | Value | Unit | Notes | |-------------------|------------------------------------|------|--------| | Minimum baud rate | f <sub>PLAT</sub> /(2 × 1,048,576) | baud | (1)(3) | | Maximum baud rate | $f_{PLAT}/(2 \times 16)$ | baud | (1)(2) | Notes: 1. $f_{PLAT}$ refers to the internal platform clock. - 2. The actual attainable baud rate is limited by the latency of interrupt processing. - 3. This parameter is sampled. # 2.12 Ethernet: Data Path Three-Speed Ethernet (dTSEC), Management Interface 1 and 2, IEEE Std 1588™ This section provides the AC and DC electrical characteristics for the data path three-speed Ethernet controller, and the Ethernet Management Interfaces. ### 2.12.1 SGMII Timing Specifications See Section 2.20.8 "SGMII Interface" on page 122. ### 2.12.2 RGMII Timing Specifications This section discusses the electrical characteristics for the RGMII interface. ### 2.12.2.1 RGMII DC Timing Specifications This table provides the DC electrical characteristics for the RGMII interface. **Table 2-33.** RGMII DC Electrical Characteristics (LV<sub>DD</sub> = 2.5 V) (For Recommended Operating Conditions, see Table 2-2) | Parameters | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | (1) | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | ±40 | μA | (2) | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00 | - | V | - | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | _ | 0.40 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. # 2.12.2.2 RGMII AC Timing Specifications Table 2-34 presents the RGMII AC timing specifications. Table 2-34. RGMII AC Timing Specifications (LV<sub>DD</sub> = 2.5 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | Notes | |--------------------------------------------|-------------------------------------|------|-----|------|------|--------| | Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub> | -500 | 0 | 500 | ps | (7) | | Data to clock input skew (at receiver) | t <sub>SKRGT_RX</sub> | 1.0 | _ | 2.6 | ns | (2) | | Clock period duration | t <sub>RGT</sub> | 7.2 | 8.0 | 8.8 | ns | (3) | | Duty cycle for 10BASE-T and 100BASE-TX | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40 | 50 | 60 | % | (3)(4) | | Duty cycle for Gigabit | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45 | 50 | 55 | % | _ | | Rise time (20%–80%) | t <sub>RGTR</sub> | _ | _ | 0.75 | ns | (5)(6) | | Fall time (20%–80%) | t <sub>RGTF</sub> | _ | - | 0.75 | ns | (5)(6) | Notes: 1. In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. Note that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT) 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. - 5. Applies to inputs and outputs. - 6. System/board must be designed to ensure this input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing. - 7. The frequency of RX\_CLK (input) should not exceed the frequency of GTX\_CLK (output) by more than 300 ppm. This figure shows the RGMII AC timing and multiplexing diagrams. Figure 2-10. RGMII AC Timing and Multiplexing Diagrams ### 2.12.3 Ethernet Management Interface This section discusses the electrical characteristics for the EMI1 and EMI2 interfaces. EMI1 is the PHY management interface controlled by the MDIO controller associated with Frame Manager 1 dTSEC1. EMI2 is the XAUI PHY management interface controlled by the MDIO controller associated with Frame Manager 1 10GEC. # 2.12.3.1 Ethernet Management Interface 1 DC Electrical Characteristics The DC electrical characteristics for EMI1\_MDIO and EMI1\_MDC are provided in this section. **Table 2-35.** Ethernet Management Interface 1 DC Electrical Characteristics (LV<sub>DD</sub> = 3.3 V) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|-----------------|------|-----|------|-------| | High-level input voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Low-level input voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input high current (LV <sub>DD</sub> = Max, LV <sub>IN</sub> = 2.4 V) | I <sub>IH</sub> | _ | 40 | μA | (2) | | Input low current (LV <sub>DD</sub> = Max, LV <sub>IN</sub> = 0.4 V) | I <sub>IL</sub> | -600 | _ | μA | _ | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 4 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the min and max $LV_{IN}$ respective values found in Table 2-2. 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. **Table 2-36.** Ethernet Management Interface 1 DC Electrical Characteristics (LVDD = 2.5 V) (For Recommended Operating Conditions, see Table 2-2) | Parameters | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | (1) | | Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | 40 | μA | (2) | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -40 | _ | μA | | | Output high voltage (LV <sub>DD</sub> = min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.00 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | _ | 0.40 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. The symbol V<sub>IN</sub> in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. ### 2.12.3.2 Ethernet Management Interface 2 DC Electrical Characteristics Ethernet Management Interface 2 pins function as open drain I/Os. The interface conforms to 1.2 V nominal voltage levels. $LV_{DD}$ must be powered to use this interface. The DC electrical characteristics for EMI2\_MDIO and EMI2\_MDC are provided in this section. **Table 2-37.** Ethernet Management Interface 2 DC Electrical Characteristics (1.2 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 0.84 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.36 | V | _ | | Output high voltage (I <sub>OH</sub> = −100 μA) | V <sub>OH</sub> | 1.0 | _ | V | _ | | Output low voltage (I <sub>OL</sub> = 100 μA) | V <sub>OL</sub> | _ | 0.2 | V | _ | | Output low current (V <sub>OL</sub> = 0.2 V) | I <sub>OL</sub> | 4 | - | mA | _ | | Input capacitance | C <sub>IN</sub> | _ | 10 | pF | _ | ### 2.12.3.3 Ethernet Management Interface 1 AC Electrical Specifications Table 2-38. Ethernet Management Interface 1 AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|-----------------------|----------------------------------|-----|----------------------------------|------|--------| | MDC frequency | f <sub>MDC</sub> | _ | _ | 2.5 | MHz | (2) | | MDC clock pulse width high | t <sub>MDCH</sub> | 160 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | (16 × t <sub>plb_clk</sub> ) – 6 | _ | (16 × t <sub>plb_clk</sub> ) + 6 | ns | (3)(4) | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 8 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | # Notes: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. - 2. This parameter is dependent on the frame manager clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC MDC) - 3. This parameter is dependent on the frame manager clock frequency. The delay is equal to 16 frame manager clock periods $\pm$ 6 ns. For example, with a frame manager clock of 400 MHz, the min/max delay is 40 ns $\pm$ 6 ns. - 4. t<sub>plb clk</sub> is the frame manager clock period. # 2.12.3.4 Ethernet Management Interface 2 AC Electrical Characteristics **Table 2-39.** Ethernet Management Interface 2 AC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|-----------------------|----------------------------------|-----|--------------------------------|------|-------| | MDC frequency | f <sub>MDC</sub> | _ | _ | 2.5 | MHz | (2) | | MDC clock pulse width high | t <sub>MDCH</sub> | 160 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | (0.5 ×(1/f <sub>MDC</sub> )) – 6 | _ | $(0.5 \times (1/f_{MDC})) + 6$ | ns | (3) | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 8 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | Notes: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. - 2. This parameter is dependent on the frame manager clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC MDC) - 3. This parameter is dependent on the management data clock frequency, $f_{MDC}$ . The delay is equal to 0.5 management data clock period $\pm 6$ ns. For example, with a management data clock of 2.5 MHz, the min/max delay is 200 ns $\pm$ 6 ns. This figure shows the Ethernet Management Interface timing diagram. Figure 2-11. Ethernet Management Interface Timing Diagram # 2.12.4 dTSEC IEEE 1588 Timing Specifications. ### 2.12.4.1 dTSEC IEEE 1588 DC Timing Specifications This table shows dTSEC IEEE 1588 DC electrical characteristics when operating at $LV_{DD}$ = 3.3 V supply. **Table 2-40.** dTSEC IEEE 1588 DC Electrical Characteristics ( $LV_{DD} = 3.3 \text{ V}$ ) (For Recommended Operating Conditions with $LV_{DD} = 3.3 \text{ V}$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | (2) | | Input low voltage | V <sub>IL</sub> | _ | 0.9 | V | (2) | | Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> | _ | 40 | μA | (1) | | Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V) | I <sub>IL</sub> | -600 | _ | μA | (1) | | Output high voltage ( $LV_{DD} = Min, I_{OH} = -1.0 mA$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. 2. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective $LV_{IN}$ values found in Table 2-2. This table shows the dTSEC IEEE 1588 DC electrical characteristics when operating at $LV_{DD} = 2.5 \text{ V}$ supply. **Table 2-41.** dTSEC IEEE 1588 DC Electrical Characteristics (LV<sub>DD</sub> = 2.5 V) (For Recommended Operating Conditions with LV<sub>DD</sub> = 2.5 V) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|------|------|-------| | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.70 | V | _ | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | ±40 | μA | (2) | | Output high voltage (LV <sub>DD</sub> = min, IOH = -1.0 mA) | V <sub>OH</sub> | 2.00 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, IOL = 1.0 mA) | V <sub>OL</sub> | _ | 0.40 | V | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $LV_{IN}$ values found in Table 2-2. 2. The symbol $V_{IN}$ , in this case, represents the $LV_{IN}$ symbols referenced in Table 2-1 and Table 2-2. ### 2.12.4.2 dTSEC IEEE 1588 AC Timing Specifications This section discusses the electrical characteristics for the dTSEC IEEE 1588 interface. Table 2-42. dTSEC IEEE 1588 AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------|--------------------------------------------------------|-------------------------------|-----|-------------|------|--------| | TSEC_1588_CLK clock period | t <sub>T1588CLK</sub> | 3.3 | _ | TRX_CLK × 7 | ns | (1)(3) | | TSEC_1588_CLK duty cycle | t <sub>T1588CLKH</sub> /<br>t <sub>T1588CLK</sub> | 40 | 50 | 60 | % | (2) | | TSEC_1588_CLK peak-to-peak jitter | t <sub>T1588CLKINJ</sub> | _ | _ | 250 | ps | _ | | Rise time TSEC_1588_CLK (20%–80%) | t <sub>T1588CLKINR</sub> | 1.0 | _ | 2.0 | ns | - | | Fall time TSEC_1588_CLK (80%–20%) | t <sub>T1588CLKINF</sub> | 1.0 | _ | 2.0 | ns | _ | | TSEC_1588_CLK_OUT clock period | t <sub>T1588CLKOUT</sub> | 2 × t <sub>T1588CLK</sub> | _ | _ | ns | (4) | | TSEC_1588_CLK_OUT duty cycle | t <sub>T1588CLKOTH</sub> /<br>t <sub>T1588CLKOUT</sub> | 30 | 50 | 70 | % | - | | TSEC_1588_PULSE_OUT, TSEC_1588_ALARM_OUT | t <sub>T1588OV</sub> | 0.5 | _ | 3.0 | ns | _ | | TSEC_1588_TRIG_IN pulse width | t <sub>T1588TRIGH</sub> | 2 × t <sub>T1588CLK_MAX</sub> | _ | - | ns | (3) | - Notes: 1. T<sub>RX\_CLK</sub> is the maximum clock period of dTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the P4080 QorIQ Integrated Multicore Communication Processor Family Reference Manual for a description of TMR\_CTRL registers. - 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the P4080 QorIQ Integrated Multicore Communication Processor Family Reference Manual for a description of TMR\_CTRL registers. - 3. The maximum value of t<sub>T1588CLK</sub> is not only defined by the value of T<sub>RX\_CLK</sub>, but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of $t_{T1588CLK}$ are 2800, 280, and 56 ns respectively. - 4. For 1588, there are three input clock sources: TSEC\_1588\_CLK\_IN, RTC and FMan/4. When using TSEC\_1588\_CLK\_IN, the minimum clock period is 2 × t<sub>T1588CLK</sub>. This figure shows the data and command output AC timing diagram. dTSEC IEEE 1588 Output AC Timing Figure 2-12. The output delay is counted starting at the rising edge if $t_{T1588CLKOUT}$ is noninverting. Otherwise, it is Note: counted starting at the falling edge. This figure shows the data and command input AC timing diagram Figure 2-13. dTSEC IEEE 1588 Input AC Timing ### 2.13 USB This section provides the AC and DC electrical specifications for the USB interface. ### 2.13.1 USB DC Electrical Characteristics This section provides the DC electrical characteristics for the USB interface. **Table 2-43.** USB DC Electrical Characteristics (LV<sub>DD</sub> = 3.3 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage <sup>(1)</sup> | V <sub>IH</sub> | 2.0 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage ( $LV_{DD} = min$ , $I_{OH} = -2 mA$ ) | V <sub>OH</sub> | 2.8 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.3 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. Table 2-44. USB DC Electrical Characteristics (LVDD = 2.5 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage <sup>(1)</sup> | V <sub>IH</sub> | 1.7 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | (1) | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | - | ±40 | μA | (2) | | Output high voltage ( $LV_{DD} = min$ , $I_{OH} = -1 mA$ ) | V <sub>OH</sub> | 2.0 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. **Table 2-45.** USB DC Electrical Characteristics ( $LV_{DD} = 1.8 V$ ) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage <sup>(1)</sup> | V <sub>IH</sub> | 1.25 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | (1) | | Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | (2) | | Output high voltage (LV <sub>DD</sub> = min, $I_{OH} = -0.5 \text{ mA}$ ) | V <sub>OH</sub> | 1.35 | _ | V | - | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol LV<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 on page 51. ### 2.13.2 USB AC Electrical Specifications Table 2-46 describes the general timing parameters of the USB interface of the chip. **Table 2-46.** USB General Timing Parameters (ULPI Mode Only) | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------|---------------------|-----|-----|------|--------| | USB clock cycle time | t <sub>usck</sub> | 15 | _ | ns | (2)(5) | | Input setup to USB clock–all inputs | t <sub>USIVKH</sub> | 4 | _ | ns | (2)(5) | | Input hold to USB clock–all inputs | t <sub>USIXKH</sub> | 0 | _ | ns | (2)(5) | | USB clock to output valid–all outputs | t <sub>USKHOV</sub> | _ | 8 | ns | (2)(5) | | Output hold from USB clock–all outputs | t <sub>USKHOX</sub> | 2 | _ | ns | (2)(5) | Notes: 1. The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>USIXKH</sub> symbolizes usb timing (US) for the input (I) to go invalid (X) with respect to the time the usb clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to USB clock. - 3. All signals are measured from $LV_{DD}/2$ of the rising edge of the USB clock to $0.4 \times LV_{DD}$ of the signal in question for 3.3 V signaling levels. - 4. Input timings are measured at the pin. - 5. For active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification. These figures provide the AC test load and signals for the USB, respectively. Figure 2-14. USB AC Test Load Figure 2-15. USB Signals This table provides the USB clock input (USBn\_CLK) AC timing specifications. Table 2-47. USBn\_CLK AC Timing Specifications | Parameter/Condition | Conditions | Symbol | Min | Тур | Max | Unit | |----------------------------------------|---------------------------------------------------------------------------------------------|-------------------------|-------|-----|-------|------| | Frequency range | _ | f <sub>USB_CLK_IN</sub> | 59.97 | 60 | 60.03 | MHz | | Clock frequency tolerance | - | t <sub>CLK_TOL</sub> | -0.05 | 0 | 0.05 | % | | Reference clock duty cycle | Measured at 1.6 V | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | | Total input jitter/time interval error | Peak-to-peak value measured<br>with a second order high-pass<br>filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub> | ı | _ | 200 | ps | ### 2.14 Enhanced Local Bus Interface This section describes the DC and AC electrical specifications for the enhanced local bus interface. ### 2.14.1 Enhanced Local Bus DC Electrical Characteristics This table provides the DC electrical characteristics for the enhanced local bus interface operating at $BV_{DD} = 3.3 \text{ V}$ . **Table 2-48.** Enhanced Local Bus DC Electrical Characteristics (3.3 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. This table provides the DC electrical characteristics for the enhanced local bus interface operating at $BV_{DD} = 2.5 \text{ V}$ . **Table 2-49.** Enhanced Local Bus DC Electrical Characteristics (2.5 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -1$ mA) | V <sub>OH</sub> | 2.0 | _ | V | _ | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | - | 0.4 | V | - | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 2-2. 2. The symbol $V_{IN}$ , in this case, represents the $BV_{IN}$ symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. This table provides the DC electrical characteristics for the enhanced local bus interface operating at $BV_{DD} = 1.8 \text{ V}$ **Table 2-50.** Enhanced Local Bus DC Electrical Characteristics (1.8 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -0.5$ mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $BV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. # 2.14.2 Enhanced Local Bus AC Timing Specifications This section describes the AC timing specifications for the enhanced local bus interface. ### 2.14.2.1 Test Condition This figure provides the AC test load for the enhanced local bus. Figure 2-16. Enhanced Local Bus AC Test Load # 2.14.2.2 Local Bus AC Timing Specification All output signal timings are relative to the falling edge of any LCLKs. The external circuit must use the rising edge of the LCLKs to latch the data. All input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs. Table 2-51 describes the timing specifications of the local bus interface. **Table 2-51.** Enhanced Local Bus Timing Specifications (BV<sub>DD</sub> = 3.3 V, 2.5 V, and 1.8 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |---------------------------------------------------------------------|-------------------------------------|------------------------|-----|-----------------------------|-------| | Local bus cycle time | t <sub>LBK</sub> | 10 | _ | ns | _ | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45 | 55 | % | _ | | LCLK[n] skew to LCLK[m] | t <sub>LBKSKEW</sub> | _ | 150 | ps | (2) | | Input setup (except LGTA/LUPWAIT/LFRB) | t <sub>LBIVKH</sub> | 6 | _ | ns | _ | | Input hold (except LGTA/LUPWAIT/LFRB) | t <sub>LBIXKH</sub> | 1 | _ | ns | _ | | Input setup (for LGTA/LUPWAIT/LFRB) | t <sub>LBIVKL</sub> | 6 | _ | ns | _ | | Input hold (for LGTA/LUPWAIT/LFRB) | t <sub>LBIXKL</sub> | 1 | _ | ns | _ | | Output delay (Except LALE) | t <sub>LBKLOV</sub> | _ | 1.5 | ns | _ | | Output hold (Except LALE) | t <sub>LBKLOX</sub> | -3.5 | _ | ns | (5) | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKLOZ</sub> | _ | 2 | ns | (3) | | LALE output negation to LAD/LDP output transition (LATCH hold time) | | 0.8<br>(LBCR[AHD] = 1) | _ | eLBC controller clock cycle | (4) | | | t <sub>lBONOT</sub> | 1.8<br>(LBCR[AHD] = 0) | _ | (= 2 platform clock cycles) | (-1) | Notes: 1. All signals are measured from BV<sub>DD</sub>/2 of rising/falling edge of LCLK to BV<sub>DD</sub>/2 of the signal in question. - 2. Skew measured between different LCLKs at BV<sub>DD</sub>/2. - 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle, which is the internal clock that runs the local bus controller, not the external LCLK. After power on reset, LBCR[AHD] defaults to 0. - 5. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK. This figure shows the AC timing diagram of the local bus interface. Figure 2-17. Enhanced Local Bus Signals Figure 2-18 applies to all three controllers that eLBC supports: GPCM, UPM, and FCM. For input signals, the AC timing data is used directly for all three controllers. For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by $t_{acs}$ (0, ¼, ½, 1, 1 + ¼, 1 + ½, 2, 3 cycles), so the final delay is $t_{acs}$ + $t_{LBKHOV}$ . This figure shows how the AC timing diagram applies to GPCM. The same principle applies to UPM and FCM. Figure 2-18. GPCM Output Timing Diagram Notes: 1. $t_{addr}$ is programmable and determined by LCRR[EADC] and ORx[EAD]. 2. $t_{arcs}$ , $t_{awcs}$ , $t_{aoe}$ , $t_{rc}$ , $t_{oen}$ , $t_{awe}$ , $t_{wc}$ , $t_{wen}$ are determined by ORx. See the *P4080 QorlQ Integrated Multi-core Communication Processor Family Reference Manual*. # 2.15 Enhanced Secure Digital Host Controller (eSDHC) This section describes the DC and AC electrical specifications for the eSDHC interface. ### 2.15.1 eSDHC DC Electrical Characteristics This table provides the DC electrical characteristics for the eSDHC interface. The eSDHC interface operates at $OV_{DD} = 3.3 \text{ V}$ , however, SDHC\_DAT[4:7] require $CV_{DD} = 3.3 \text{ V}$ when muxed extended SDHC data signals are enabled via the RCW[SPI] field. Table 2-52. eSDHC Interface DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |------------------------------|----------------------------------|---------------------------------------------------|--------------------------|--------------------------|------|-------| | Input high voltage | $V_{IH}$ | _ | 0.625 × OV <sub>DD</sub> | _ | V | (1) | | Input low voltage | $V_{IL}$ | _ | _ | 0.25 × OV <sub>DD</sub> | V | (1) | | Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | _ | <b>–</b> 50 | 50 | μΑ | - | | Output high voltage | $V_{OH}$ | I <sub>OH</sub> = -100 μA at OV <sub>DD</sub> min | 0.75 × OV <sub>DD</sub> | _ | V | - | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 100μA at OV <sub>DD</sub> min | _ | 0.125 × OV <sub>DD</sub> | V | _ | | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 μA at OV <sub>DD</sub> min | OV <sub>DD</sub> -0.2 | _ | V | (2) | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA at OV <sub>DD</sub> min | _ | 0.3 | V | (2) | Notes: 1. The min V<sub>II</sub> and max VIH values are based on the respective min and max OV<sub>IN</sub> values found in Table 2-2. 2. Open drain mode for MMC cards only. ## 2.15.2 eSDHC AC Timing Specifications This table provides the eSDHC AC timing specifications as defined in Figure 2-19. Table 2-53. eSDHC AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------|------------------------------------------|------|-------|------|-----------| | SD_CLK clock frequency: | | | | | | | SD Full-speed/high-speed mode | f <sub>SHSCK</sub> | 0 | 25/50 | MHz | (2)(4) | | MMC Full-speed/high-speed mode | | U | 20/52 | | | | SD_CLK clock low time—Full-speed/High-speed mode | t <sub>shsckl</sub> | 10/7 | _ | ns | (4) | | SD_CLK clock high time—Full-speed/High-speed mode | t <sub>shsckh</sub> | 10/7 | _ | ns | (4) | | SD_CLK clock rise and fall times | t <sub>SHSCKR</sub> /t <sub>SHSCKF</sub> | _ | 3 | ns | (4) | | Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>shsivkh</sub> | 2.5 | _ | ns | (3)(4)(5) | | Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>shsixkh</sub> | 2.5 | _ | ns | (4)(5) | | Output delay time: SD_CLK to SD_CMD, SD_DATx valid | t <sub>SHSKHOV</sub> | -3 | 3 | ns | (4)(5) | Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high-speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that in general, the clock reference symbol is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). 2. In full-speed mode, the clock frequency value can be 0–25 MHz for an SD card and 0–20 MHz for an MMC card. In high-speed mode, the clock frequency value can be 0–50 MHz for an SD card and 0–52 MHz for an MMC card. - 3. To satisfy setup timing, one way board routing delay between Host and Card, on SD\_CLK, SD\_CMD and SD\_DATx should not exceed 1 ns. - 4. $C_{CARD} \leq$ 10 pF, (1 card), and CL = $C_{BUS} + C_{HOST} + C_{CARD} \leq$ 40 pF - 5. The parameter values apply to both full-speed and high-speed modes. This figure provides the eSDHC clock input timing diagram. Figure 2-19. eSDHC Clock Input Timing Diagram This figure provides the data and command input/output timing diagram. Figure 2-20. eSDHC Data and Command Input/Output Timing Diagram Referenced to Clock # 2.16 Programmable Interrupt Controller (PIC) Specifications This section describes the DC and AC electrical specifications for the programmable interrupt controller (PIC) ### 2.16.1 PIC DC specifications This table provides the DC electrical characteristics for the PIC interface. Table 2-54. PIC DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the min and max OV<sub>IN</sub> respective values found in Table 2-2. 2. The symbol $OV_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 2-2. ## 2.16.2 PIC AC Timing Specifications This table provides the PIC input and output AC timing specifications. Table 2-55. PIC Input AC Timing Specifications (At Recommended Operating Conditions at Table 2-2) | Characteristic | Symbol | Min | Max | Unit | Notes | |--------------------------------|--------------------|-----|-----|---------|-------| | PIC inputs-minimum pulse width | t <sub>PIWID</sub> | 3 | _ | SYSCLKs | (1) | Note: 1. PIC inputs and outputs are asynchronous to any visible clock. PIC outputs must be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode. # 2.17 JTAG Controller This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface. ### 2.17.1 JTAG DC Electrical Characteristics This table provides the JTAG DC electrical characteristics. Table 2-56. JTAG DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage (OV <sub>DD</sub> = min, $I_{OH}$ = -2 mA) | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 2-2. 2. The symbol $V_{\rm IN}$ , in this case, represents the ${\rm OV}_{\rm IN}$ symbol found in Figure 1-2. # 2.17.2 JTAG AC Timing Specifications This table provides the JTAG AC timing specifications as defined in Figure 2-21 through Figure 2-24. Table 2-57. JTAG AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |---------------------------------------------------|--------------------------------------|-----|------|------|-------| | JTAG external clock frequency of operation | $f_{JTG}$ | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> /t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | (2) | | Input setup times | t <sub>JTDVKH</sub> | 4 | _ | ns | _ | | Input hold times | t <sub>JTDXKH</sub> | 10 | _ | ns | _ | | Output valid times | | | | | | | Boundary-scan data | t <sub>JTKLDV</sub> | _ | 15 | ns | (3) | | TDO | | | 10 | | | | Output hold times | t <sub>JTKLDX</sub> | 0 | _ | ns | (3) | Notes: 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise 2. TRST\_B is an asynchronous level sensitive signal. The setup time is for test purposes only. and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall) 3. All outputs are measured from the midpoint voltage of the falling edge of $t_{TCLK}$ to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive $50\Omega$ load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. This figure provides the AC test load for TDO and the boundary-scan outputs of the device. Figure 2-21. AC Test Load for the JTAG Interface This figure provides the JTAG clock input timing diagram. Figure 2-22. JTAG Clock Input Timing Diagram This figure provides the $\overline{\text{TRST}}$ timing diagram. Figure 2-23. TRST\_B Timing Diagram This figure provides the boundary-scan timing diagram. Figure 2-24. Boundary-Scan Timing Diagram # 2.18 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface. # 2.18.1 I<sup>2</sup>C DC Electrical Characteristics This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces. **Table 2-58.** I<sup>2</sup>C DC Electrical Characteristics (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | 0 | 0.4 | V | (2) | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | (3) | | Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{\text{DD}}$ and $0.9 \times \text{OV}_{\text{DD}}$ (max) | I <sub>I</sub> | -40 | 40 | μΑ | (4) | | Capacitance for each I/O pin | Cı | _ | 10 | pF | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $OV_{IN}$ values found in Table 2-2. - 2. Output voltage (open drain or open collector) condition = 3 mA sink current. - 3. For information about the digital filter used, see *P4080 QorIQ Integrated Multicore Communication Processor Family Reference Manual*. - 4. I/O pins obstruct the SDA and SCL lines if $OV_{DD}$ is switched off. # 2.18.2 I<sup>2</sup>C AC Electrical Specifications This table provides the AC timing parameters for the I<sup>2</sup>C interfaces. **Table 2-59.** I<sup>2</sup>C AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------|-----------------------|--------|--------|------|-------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | (2) | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μs | _ | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μs | _ | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μs | _ | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | _ | μs | _ | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | _ | | Data input hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | _<br>0 | _<br>_ | μs | (3) | | Data output delay time | t <sub>I2OVKL</sub> | _ | 0.9 | μs | (4) | | Setup time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μs | _ | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μs | _ | **Table 2-59.** I<sup>2</sup>C AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | 0.1 × OV <sub>DD</sub> | _ | V | _ | |---------------------------------------------------------------------------------|-----------------|------------------------|-----|----|---| | Noise margin at the HIGH level for each connected device (including hysteresis) | $V_{NH}$ | 0.2 × OV <sub>DD</sub> | _ | V | _ | | Capacitive load for each bus line | Cb | _ | 400 | pF | _ | - Notes: 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (12) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (12) for the time that the data with respect to the START condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (12) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. - 2. The requirements for $I^2C$ frequency calculation must be followed. See application note AN2919, "Determining the $I^2C$ Frequency Divider Ratio for SCL". - 3. As a transmitter, the device provides a delay time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the chip acts as the I<sup>2</sup>C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the chip does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the chip as transmitter, see application note AN2919, "Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL". - 4. The maximum t<sub>I2OVKL</sub> must be met only if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal. This figure provides the AC test load for the I<sup>2</sup>C Figure 2-25. I<sup>2</sup>C AC Test Load This figure shows the AC timing diagram for the I<sup>2</sup>C bus **Figure 2-26.** I<sup>2</sup>C Bus AC Timing Diagram ### 2.19 **GPIO** This section describes the DC and AC electrical characteristics for the GPIO interface. GPIO[0:29] operate at $OV_{DD}$ =3.3 V, while GPIO[30:31] operate at $LV_{DD}$ . Refer to Table 1-1. ### 2.19.1 GPIO DC Electrical Characteristics This figure provides the DC electrical characteristics for GPIO pins operating at $LV_{DD}$ or $OV_{DD}$ = 3.3 V. Table 2-60. GPIO DC Electrical Characteristics (3.3 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 2 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | V | (1) | | Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ | V <sub>OH</sub> | 2.4 | _ | V | _ | | Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the min and max OV<sub>IN</sub> respective values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. This table provides the DC electrical characteristics for GPIO pins operating at $LV_{DD}$ = 2.5 V. Table 2-61. GPIO DC Electrical Characteristics (2.5 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|-----|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.7 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.7 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μA | (2) | | Output high voltage (LV <sub>DD</sub> = min, $I_{OH} = -1$ mA) | V <sub>OH</sub> | 2.0 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min $V_{IL}$ and max $V_{IH}$ values are based on the respective min and max $LV_{IN}$ values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. This table provides the DC electrical characteristics for GPIO pins operating at $LV_{DD}$ = 1.8 V. Table 2-62. GPIO DC Electrical Characteristics (1.8 V) (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------|-----------------|------|-----|------|-------| | Input high voltage | V <sub>IH</sub> | 1.25 | _ | V | (1) | | Input low voltage | V <sub>IL</sub> | _ | 0.6 | V | (1) | | Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±40 | μΑ | (2) | | Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | _ | V | _ | | Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA) | V <sub>OL</sub> | _ | 0.4 | V | _ | Notes: 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 2-2. 2. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Section 2.1.2 "Recommended Operating Conditions" on page 51. # 2.19.2 GPIO AC Timing Specifications This table provides the GPIO input and output AC timing specifications. Table 2-63. GPIO Input AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2) | Parameter | Symbol | Min | Unit | Notes | |---------------------------------|--------------------|-----|------|-------| | GPIO inputs-minimum pulse width | t <sub>PIWID</sub> | 20 | ns | (1) | Note: 1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs must be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation. This figure provides the AC test load for the GPIO. Figure 2-27. GPIO AC Test Load ### 2.20 High-Speed Serial Interfaces (HSSI) The chip features a Serializer/Deserializer (SerDes) interface to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express, Serial RapidIO, XAUI, Aurora and SGMII data transfers. This section describes the common portion of SerDes DC electrical specifications: the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter (Tx) and receiver (Rx) reference circuits are also shown. # 2.20.1 Signal Terms Definition The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. The following figure shows how the signals are defined. For illustration purposes only, one SerDes lane is used in the description. The following figure shows the waveform for either a transmitter output $(SD_TXn \text{ and } SD_TXn_B)$ or a receiver input $(SD_RXn \text{ and } SD_RXn_B)$ . Each signal swings between A volts and B volts where A > B. Figure 2-28. Differential Voltage Definitions for Transmitter or Receiver Differential Peak-Peak Voltage, $V_{DIFFpp} = 2 \square V_{DIFFp}$ (not shown) Using this waveform, the definitions are as shown in the following list. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment: ### **Single-Ended Swing** The transmitter output signals and the receiver input signals SD\_TXn, SD\_TXn\_B, SD\_RXn and SD\_RXn\_B each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's single-ended swing. # Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing): The differential output voltage (or swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SD\_TXn\_B}$ . The $V_{OD}$ value can be either positive or negative. # Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing): The differential input voltage (or swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SD\ RXn} - V_{SD\ RXn\ B}$ . The $V_{ID}$ value can be either positive or negative. # Differential Peak Voltage, VDIFFD The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage, $V_{DIFFp} = |A - B|$ volts. # Differential Peak-to-Peak, VDIFFD-D Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage, $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A - B)|$ volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ . ### **Differential Waveform** The differential waveform is constructed by subtracting the inverting signal (SD\_TXn\_B, for example) from the non-inverting signal (SD\_TXn\_B, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 2-33 as an example for differential waveform. ### Common Mode Voltage, V<sub>cm</sub> The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output, $V_{cm\_out} = (V_{SD\_TXn} + V_{\overline{SD\_TXn}}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions. To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and TD\_B. If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or TD\_B) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output's differential swing ( $V_{OD}$ ) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and -500 mV. In other words, $V_{OD}$ is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage ( $V_{DIFF_D}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{DIFF_D-D}$ ) is 1000 mV p-p. ### 2.20.2 SerDes Reference Clocks The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD\_REF\_CLK1 and SD\_REF\_CLK1\_B for SerDes bank1, SD\_REF\_CLK3 and SD\_REF\_CLK3\_B for SerDes banks 2 and 3. Note: SerDes bank 2 is driven internally by SD\_REF\_CLK3 and bank 3's PLL. SD\_REF\_CLK2 continues to clock internal logic for bank 2 and therefore, SD\_REF\_CLK2 and SD\_REF\_CLK2\_B are still required when bank 2 is enabled. SD\_REF\_CLK3 is required when either bank 2 or bank 3 are enabled. SerDes banks 1–3 may be used for various combinations of the following IP blocks based on the RCW Configuration field SRDS\_PRTCL: - SerDes bank 1: PEX1/2/3, sRIO1/2, SGMII, Aurora. - SerDes bank 2: PEX3, SGMII, or XAUI. - SerDes bank 3: SGMII, or XAUI. The following sections describe the SerDes reference clock requirements and provide application information. ### 2.20.2.1 SerDes Reference Clock Receiver Characteristics This figure shows a receiver reference diagram of the SerDes reference clocks. Figure 2-29. Receiver of SerDes Reference Clocks The characteristics of the clock signals are as follows: - The SerDes transceivers core power supply voltage requirements (SV<sub>DD</sub>) are as specified in Section 2.1.2 "Recommended Operating Conditions" on page 51. - The SerDes reference clock receiver reference circuit structure is as follows: - The SD\_REF\_CLKn and SD\_REF\_CLKn\_B are internally AC-coupled differential inputs as shown in Figure 2-29. Each differential clock input (SD\_REF\_CLKn or SD\_REF\_CLKn\_B) has on-chip 50w termination to SGND followed by on-chip AC-coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions below for detailed requirements. - The maximum average current requirement also determines the common mode voltage range. - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4 V $(0.4 \text{ V} \div 50 = 8 \text{ mA})$ while the minimum common mode input level is 0.1 V above SGND. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SD\_REF\_CLKn and SD\_REF\_CLKn\_B inputs cannot drive 50 $\Omega$ to SGND DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled off-chip. - The input amplitude requirement is described in detail in the following sections. # 2.20.2.2 DC Level Requirement for SerDes Reference Clocks The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below: ### Differential Mode - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection. - For an external DC-coupled connection, as described in Section 2.20.2.1 "SerDes Reference Clock Receiver Characteristics" on page 101 the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. The following figure shows the SerDes reference clock input requirement for DCcoupled connection scheme. Figure 2-30. Differential Reference Clock Input DC Requirements (External DC-Coupled) • For an external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Because the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different common mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (SGND). The following figure shows the SerDes reference clock input requirement for AC-coupled connection scheme. Figure 2-31. Differential Reference Clock Input DC Requirements (External AC-Coupled) # • Single-Ended Mode - The reference clock can also be single-ended. The SD\_REF\_CLKn input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from $V_{MIN}$ to $V_{MAX}$ ) with SD\_REF\_CLKn\_B either left unconnected or tied to ground. - The SD\_REF\_CLKn input average voltage must be between 200 and 400 mV. The following figure shows the SerDes reference clock input requirement for single-ended signaling mode. - To meet the input amplitude requirement, the reference clock inputs may need to be DC- or AC-coupled externally. For the best noise performance, the reference of the clock could be DC- or AC-coupled into the unused phase (SD\_REF\_CLKn\_B) through the same source impedance as the clock input (SD\_REF\_CLKn) in use. Figure 2-32. Single-Ended Reference Clock Input DC Requirements ### 2.20.2.3 AC Requirements for SerDes Reference Clocks Table 2-64 lists AC requirements for the PCI Express, SGMII, Serial RapidIO and Aurora SerDes reference clocks to be guaranteed by the customer's application design. **Table 2-64.** SD\_REF\_CLK*n* and SD\_REF\_CLK*n*\_B Input Clock Requirements (At Recommended Operating Conditions with SV<sub>DD</sub> = 1.0 V) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|------|------|--------| | SD_REF_CLK/SD_REF_CLK_B frequency range | t <sub>CLK_REF</sub> | - | 100/125 | _ | MHz | (1) | | SD_REF_CLK/SD_REF_CLK_B clock frequency tolerance | t <sub>CLK_TOL</sub> | -350 | _ | 350 | ppm | _ | | SD_REF_CLK/SD_REF_CLK_B reference clock duty cycle (measured at 1.6 V) | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | _ | | SD_REF_CLK/SD_REF_CLK_B max deterministic peak-<br>peak jitter at 10 <sup>-6</sup> BER | t <sub>CLK_DJ</sub> | _ | _ | 42 | ps | _ | | SD_REF_CLK/SD_REF_CLK_B total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at refClk input) | t <sub>CLK_TJ</sub> | _ | _ | 86 | ps | (2) | | SD_REF_CLK/SD_REF_CLK_B rising/falling edge rate | t <sub>CLKRR</sub> /t <sub>CLKFR</sub> | 1 | _ | 4 | V/ns | (3) | | Differential input high voltage | V <sub>IH</sub> | 200 | _ | _ | mV | (4) | | Differential input low voltage | V <sub>IL</sub> | _ | _ | -200 | mV | (4) | | Rising edge rate (SD_REF_CLKn) to falling edge rate (SD_REF_CLKn) matching | Rise-<br>Fall Matching | _ | _ | 20 | % | (5)(6) | Notes: 1. Caution: Only 100 and 125 have been tested. In-between values do not work correctly with the rest of the system. - 2. Limits from PCI Express CEM Rev 2.0 - 3. Measured from –200 mV to +200 mV on the differential waveform (derived from SD\_REF\_CLKn minus SD\_REF\_CLKn\_B). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 2-33. - 4. Measurement taken from differential waveform - 5. Measurement taken from single-ended waveform - 6. Matching applies to rising edge for SD\_REF\_CLKn and falling edge rate for SD\_REF\_CLKn\_B. It is measured using a 200 mV window centered on the median cross point where SD\_REF\_CLKn rising meets SD\_REF\_CLKn\_B falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SD\_REF\_CLKn must be compared to the fall edge rate of SD\_REF\_CLKn\_B, the maximum allowed difference must not exceed 20% of the slowest edge rate. See Figure 2-34. Figure 2-33. Differential Measurement Points for Rise and Fall Time Figure 2-34. Single-Ended Measurement Points for Rise and Fall Time Matching # 2.20.2.4 Spread Spectrum Clock SD\_REF\_CLK1/SD\_REF\_CLK1\_B were designed to work with a spread spectrum clock (+0 to 0.5% spreading at 30–33 kHz rate is allowed), assuming both ends have same reference clock. For better results, a source without significant unintended modulation must be used. SD\_REF\_CLK2/SD\_REF\_CLK2\_B were designed to work with a spread spectrum clock (+0 to 0.5% spreading at 30–33 kHz rate is allowed), assuming both ends have same reference clock and the industry protocol specifications supports it. For better results, a source without significant unintended modulation must be used. SD\_REF\_CLK3/SD\_REF\_CLK3\_B are not intended to be used with, and must not be clocked by, a spread spectrum clock source. ### 2.20.3 SerDes Transmitter and Receiver Reference Circuits This figure shows the reference circuits for SerDes data lane's transmitter and receiver. Figure 2-35. SerDes Transmitter and Receiver Reference Circuits The DC and AC specification of SerDes data lanes are defined in each interface protocol section below based on the application usage: - Section 2.20.4 "PCI Express" on page 105 - Section 2.20.5 "Serial RapidIO (sRIO)" on page 113 - Section 2.20.6 "XAUI" on page 117 - Section 2.20.7 "Aurora" on page 120 - Section 2.20.8 "SGMII Interface" on page 122 Note that external AC-coupling capacitor is required for the above serial transmission protocols per the protocol's standard requirements. ### 2.20.4 PCI Express This section describes the clocking dependencies, DC and AC electrical specifications for the PCI Express bus. ### 2.20.4.1 Clocking Dependencies The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a ±300 ppm tolerance. ### 2.20.4.2 PCI Express Clocking Requirements for SD\_REF\_CLKn and SD\_REF\_CLKn\_B This section specifies PCI Express requirements for SD\_REF\_CLKn and SD\_REF\_CLKn\_B, where n = [1–3]. SerDes banks 1–2 may be used for various SerDes PCI Express configurations based on the RCW Configuration field SRDS\_PRTCL. PCI Express is not supported on SerDes bank 3. On silicon rev 2.0, SD\_REF\_CLK3 and SD\_REF\_CLK3\_B must be supplied to use PCI Express on SerDes bank 2. For more information on these specifications, see Section 2.20.2 "SerDes Reference Clocks" on page 100. # P4080/P4081 # 2.20.4.3 PCI Express DC Physical Layer Specifications This section contains the DC specifications for the physical layer of PCI Express on this device. # 2.20.4.3.1 PCI Express DC Physical Layer Transmitter Specifications This section discusses the PCI Express DC physical layer transmitter specifications for 2.5 GT/s and 5 GT/s. Table 2-65 defines the PCI Express 2.0 (2.5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins. **Table 2-65.** PCI Express 2.0 (2.5 GT/s) Differential Transmitter (Tx) Output DC Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------------------------|--------------------------|-----|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential peak-to-peak output voltage | V <sub>TX-DIFFp-p</sub> | 800 | 1000 | 1200 | mV | $V_{TX-DIFFp-p} = 2 \times _{VTX-D+} - V_{TX-D-} $ See Note <sup>(1)</sup> . | | De-emphasized<br>differential output voltage<br>(ratio) | V <sub>TX-DE-RATIO</sub> | 3.0 | 3.5 | 4.0 | dB | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note $^{(1)}$ . | | DC differential Tx impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Tx DC differential mode low Impedance | | Transmitter DC impedance | Z <sub>TX-DC</sub> | 40 | 50 | 60 | Ω | Required Tx D+ as well as D– DC Impedance during all states | Note: 1. Measured at the package pins with a test load of $50\Omega$ to GND on each pin. This table defines the PCI Express 2.0 (5 GT/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins. **Table 2-66.** PCI Express 2.0 (5 GT/s) Differential Transmitter (Tx) Output DC Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |--------------------------------------------------------|--------------------------------|-----|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Differential peak-to-peak output voltage | V <sub>TX-DIFFp-p</sub> | 800 | 1000 | 1200 | mV | $V_{TX-DIFFp-p} = 2 \times V_{TX-D+} - V_{TX-D-} $<br>See Note <sup>(1)</sup> . | | Low Power differential peak-to-<br>peak output voltage | V <sub>TX-DIFFp-p_low</sub> | 400 | 500 | 1200 | mV | $V_{TX-DIFFp-p} = 2 \times V_{TX-D+} - V_{TX-D-} $<br>See Note <sup>(1)</sup> . | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO-3.5dB</sub> | 3.0 | 3.5 | 4.0 | dB | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note <sup>(1)</sup> . | | De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO-6.0dB</sub> | 5.5 | 6.0 | 6.5 | dB | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note <sup>(1)</sup> . | | DC differential Tx impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Tx DC differential mode low impedance | | Transmitter DC Impedance | Z <sub>TX-DC</sub> | 40 | 50 | 60 | Ω | Required Tx D+ as well as D– DC impedance during all states | Note: 1. Measured at the package pins with a test load of $50\Omega$ to GND on each pin. # 2.20.4.4 PCI Express DC Physical Layer Receiver Specifications This section discusses the PCI Express DC physical layer receiver specifications 2.5 GT/s, and 5 GT/s This table defines the DC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins. **Table 2-67.** PCI Express 2.0 (2.5 GT/s) Differential Receiver (Rx) Input DC Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |-----------------------------------------|----------------------------------|-----|---------|------|-------|-------------------------------------------------------------------------------------------------------------------| | Differential input peak-to-peak voltage | $V_{RX-DIFFp-p}$ | 120 | 1000 | 1200 | mV | $V_{RX-DIFFp-p} = 2 \times V_{RX-D+} - V_{RX-D-} $<br>See Note <sup>(1)</sup> . | | DC differential input impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Rx DC differential mode impedance. See Note (2) | | DC input impedance | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | Required Rx D+ as well as D– DC Impedance (50 $\pm$ 20% tolerance). See Notes <sup>(1)</sup> and <sup>(2)</sup> . | | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | 50 | _ | _ | kΩ | Required Rx D+ as well as D– DC Impedance when the receiver terminations do not have power. See Note (3). | | Electrical idle detect threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65 | _ | 175 | mV | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times V_{RX-D+} - V_{RX-D-} $ Measured at the package pins of the receiver | Notes: 1. Measured at the package pins with a test load of $50\Omega$ to GND on each pin. - 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 3. The Rx DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the Rx ground. This table defines the DC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers (RXs). The parameters are specified at the component pins. **Table 2-68.** PCI Express 2.0 (5 GT/s) Differential Receiver (Rx) Input DC Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V}$ or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |-----------------------------------------|----------------------------------|-----|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | Differential input peak-to-peak voltage | $V_{RX-DIFFp-p}$ | 120 | 1000 | 1200 | ٧ | $V_{RX-DIFFp-p} = 2 \times V_{RX-D+} - V_{RX-D-} $<br>See Note <sup>(1)</sup> . | | DC differential input impedance | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | Rx DC Differential mode impedance.<br>See Note <sup>(2)</sup> | | DC input impedance | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | Required Rx D+ as well as D– DC Impedance (50 ±20% tolerance). See Notes <sup>(1)</sup> and <sup>(2)</sup> . | | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | 50 | _ | _ | kΩ | Required Rx D+ as well as D– DC Impedance when the Receiver terminations do not have power. See Note <sup>(3)</sup> . | | Electrical idle detect threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65 | = | 175 | mV | $V_{RX-IDLE-DET-DIFFp-p} = 2 \times V_{RX-D+} - V_{RX-D-} $<br>Measured at the package pins of the receiver | Notes: 1. Measured at the package pins with a test load of $50\Omega$ to GND on each pin. - 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 3. The Rx DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the Rx ground. # 2.20.4.5 PCI Express AC Physical Layer Specifications This section contains the DC specifications for the physical layer of PCI Express on this device. # 2.20.4.5.1 PCI Express AC Physical Layer Transmitter Specifications This section discusses the PCI Express AC physical layer transmitter specifications 2.5 GT/s, and 5 GT/s. This table defines the PCI Express 2.0 (2.5 GT/s) AC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. **Table 2-69.** PCI Express 2.0 (2.5 GT/s) Differential Transmitter (Tx) Output AC Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |-------------------------------------------------------------------------------|----------------------------------------------|--------|---------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unit interval | UI | 399.88 | 400 | 400.12 | ps | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note $^{(1)}$ . | | Minimum Tx eye width | T <sub>TX-EYE</sub> | 0.75 | _ | _ | UI | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.25$ UI. Does not include spread spectrum or RefCLK jitter. Includes device random jitter at $10^{-12}$ . See Notes $^{(2)}$ and $^{(3)}$ . | | Maximum time between the jitter median and maximum deviation from the median. | T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | _ | _ | 0.125 | UI | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. See Notes $^{(2)}$ and $^{(3)}$ . | | AC coupling capacitor | СТХ | 75 | _ | 200 | nF | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note <sup>(4)</sup> . | Notes: 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point into a timing and voltage test load as shown in Figure 2-3 on page 112 and measured over any 250 consecutive Tx UIs. - 3. A T<sub>TX-EYE</sub> = 0.75 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-MAX-JITTER</sub> = 0.25 UI for the transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 4. The chip's SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC coupling capacitor is required. # P4080/P4081 This table defines the PCI Express 2.0 (5 GT/s) AC specifications for the differential output at all transmitters. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. **Table 2-70.** PCI Express 2.0 (5 GT/s) Differential Transmitter (Tx) Output AC Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------|--------------------------|--------|---------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 199.94 | 200.00 | 200.06 | ps | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note $^{(1)}$ . | | Minimum Tx eye width | T <sub>TX-EYE</sub> | 0.75 | _ | _ | UI | The maximum Transmitter jitter can be derived as: $_{\text{TX-MAX-JITTER}} = 1 - T_{\text{TX-EYE}} = 0.25 \text{ UI.}$ See Notes $^{(2)}$ and $^{(3)}$ . | | Tx RMS deterministic jitter > 1.5 MHz | T <sub>TX-HF-DJ-DD</sub> | _ | _ | 0.15 | ps | _ | | Tx RMS deterministic jitter < 1.5 MHz | T <sub>TX-LF-RMS</sub> | _ | 3.0 | _ | ps | Reference input clock RMS jitter (< 1.5 MHz) at pin < 1 ps | | AC coupling capacitor | C <sub>TX</sub> | 75 | _ | 200 | nF | All transmitters must be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note <sup>(4)</sup> . | Notes: 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point into a timing and voltage test load as shown in Figure 2-3 and measured over any 250 consecutive Tx UIs. - 3. A T<sub>TX-EYE</sub> = 0.75 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-MAX-JITTER</sub> = 0.25 UI for the Transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 4. The chip's SerDes transmitter does not have $C_{TX}$ built-in. An external AC coupling capacitor is required. ### 2.20.4.5.2 PCI Express AC Physical Layer Receiver Specifications This section discusses the PCI Express AC physical layer receiver specifications 2.5 GT/s, and 5 GT/s. This table defines the AC specifications for the PCI Express 2.0 (2.5 GT/s) differential input at all receivers. The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. **Table 2-71.** PCI Express 2.0 (2.5 GT/s) Differential Receiver (Rx) Input AC Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |-------------------------------------------------------------------------------|------------------------------------------|--------|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 399.88 | 400.00 | 400.12 | ps | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note $^{(1)}$ . | | Minimum receiver eye width | T <sub>RX-EYE</sub> | 0.4 | _ | _ | UI | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{\text{RX-MAX-JITTER}} = 1 - T_{\text{RX-EYE}} = 0.6 \text{ UI}.$ See Notes <sup>(2)</sup> and <sup>(3)</sup> . | | Maximum time between the jitter median and maximum deviation from the median. | T <sub>rx-eye-median-to-max-jitter</sub> | - | - | 0.3 | UI | Jitter is defined as the measurement variation of the crossing points (V <sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. See Notes <sup>(2)</sup> , <sup>(3)</sup> , and <sup>(4)</sup> . | Notes: 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 2-3 on page 112 must be used as the Rx device when taking measurements. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive Tx UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. - 4. It is recommended that the recovered Tx UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data. This table defines the AC specifications for the PCI Express 2.0 (5 GT/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter. **Table 2-72.** PCI Express 2.0 (5 GT/s) Differential Receiver (Rx) Input AC Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |------------------------------------------------------------------------------|--------------------------|--------|---------|--------|-------|--------------------------------------------------------------------------------------------------------------------------| | Unit Interval | UI | 199.40 | 200.00 | 200.06 | ps | Each UI is 400 ps ±300 ppm. UI does not account for spread spectrum clock dictated variations. See Note <sup>(1)</sup> . | | Max Rx inherent timing error | T <sub>RX-TJ-CC</sub> | _ | - | 0.4 | UI | The maximum inherent total timing error for common RefClk Rx architecture | | Maximum time between the jitter median and maximum deviation from the median | T <sub>RX-TJ-DC</sub> | _ | _ | 0.34 | UI | Max Rx inherent total timing error | | Max Rx inherent deterministic timing error | T <sub>RX-DJ-DD-CC</sub> | _ | - | 0.30 | UI | The maximum inherent deterministic timing error for common RefClk Rx architecture | | Max Rx inherent deterministic timing error | T <sub>RX-DJ-DD-DC</sub> | _ | _ | 0.24 | UI | The maximum inherent deterministic timing error for common RefClk Rx architecture | Note: 1. No test load is necessarily associated with this value. ### 2.20.4.6 Test and Measurement Load The AC timing and voltage parameters must be verified at the measurement point. The package pins of the device must be connected to the test/measurement load within 0.2 inches of that load, as shown in Figure 2-3. Note: The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins. Figure 2-3. Test/Measurement Load # 2.20.5 Serial RapidIO (sRIO) This section describes the DC and AC electrical specifications for the serial RapidIO interface of the LP-Serial physical layer. The electrical specifications cover both single and multiple-lane links. Two transmitters (short run and long run) and a single receiver are specified for each of two baud rates: 2.50 and 3.125 GBaud. Two transmitter specifications allow for solutions ranging from simple board-to-board interconnect to driving two connectors across a backplane. A single receiver specification is given that accepts signals from both the short run and long run transmitter specifications. The short run transmitter must be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The minimum swings of the short run specification reduce the overall power used by the transceivers. The long run transmitter specifications use larger voltage swings that are capable of driving signals across backplanes. This allows a user to drive signals across two connectors and a backplane. The specifications allow a distance of at least 50 cm at all baud rates. All unit intervals are specified with a tolerance of ±100 ppm. The worst case frequency difference between any transmit and receive clock is 200 ppm. To ensure interoperability between drivers and receivers of different vendors and technologies, AC coupling at the receiver input must be used. ### 2.20.5.1 Signal Definitions This section defines the terms used in the description and specification of the differential signals used by the LP-Serial links. The following figure shows how the signals are defined. The figures show waveforms for either a transmitter output (TD and TD\_B) or a receiver input (RD and RD\_B). Each signal swings between A volts and B volts where A > B. Using these waveforms, the definitions are as follows: - The transmitter output signals and the receiver input signals: TD, TD\_B, RD, and RD\_B each have a peak-to-peak swing of A B volts. - $\bullet$ The differential output signal of the transmitter, $V_{OD}$ , is defined as $V_{TD} V_{TD}$ B - The differential input signal of the receiver, $V_{ID}$ , is defined as $V_{RD} V_{RD}$ B - The differential output signal of the transmitter and the differential input signal of the receiver each range from A B to -(A B) volts - The peak value of the differential transmitter output signal and the differential receiver input signal is A B volts. - The peak-to-peak value of the differential transmitter output signal and the differential receiver input signal is 2 × (A – B) volts. Figure 2-4. Differential Peak-Peak Voltage of Transmitter or Receiver To illustrate these definitions using real values, consider the case of a CML (current mode logic) transmitter that has a common mode voltage of 2.25V, and each of its outputs, TD and TD\_B, has a swing that goes between 2.5V and 2.0V. Using these values, the peak-to-peak voltage swing of the signals TD and TD\_B is 500 mV p-p. The differential output signal ranges between 500 mV and -500 mV. The peak differential voltage is 500 mV. The peak-to-peak differential voltage is 1000 mV p-p. ### 2.20.5.2 Equalization With the use of high-speed serial links, the interconnect media causes degradation of the signal at the receiver and produces effects such as inter-symbol interference (ISI) or data-dependent jitter. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are as follows: - Pre-emphasis on the transmitter - A passive high-pass filter network placed at the receiver, often referred to as passive equalization - The use of active circuits in the receiver, often referred to as adaptive equalization # 2.20.5.3 Serial RapidIO Clocking Requirements for SD\_REF\_CLKn and SD\_REF\_CLKn\_B This section specifies serial RapidIO DC requirements for SD\_REF\_CLK1 and SD\_REF\_CLK1\_B. Only Ser-Des bank 1 may be used for various SerDes serial RapidIO configurations based on the RCW Configuration field SRDS PRTCL. Serial RapidIO is not supported on SerDes banks 2–3. For more information on these specifications, see Section 2.20.2 "SerDes Reference Clocks" on page 100. # 2.20.5.4 DC Requirements for Serial RapidIO This section explains the DC requirements for the serial RapidIO interface. #### 2.20.5.4.1 DC Serial RapidIO Timing Transmitter Specifications LP-Serial transmitter electrical and timing specifications are stated in the text and tables of this section. The differential return loss, S11, of the transmitter in each case is better than the following: - -10 dB for (Baud Frequency) $\div 10 < Freq(f) < 625$ MHz - -10 dB + $10\log(f \div 625 \text{ MHz})$ dB for $625 \text{ MHz} \le \text{Freg}(f) \le \text{Baud Frequency}$ The reference impedance for the differential return loss measurements is $100\Omega$ resistive. Differential return loss includes contributions from on-chip circuitry, chip packaging, and any off-chip components related to the driver. The output impedance requirement applies to all valid output levels. It is recommended that the 20%–80% rise/fall time of the transmitter, as measured at the transmitter output, have a minimum value 60 ps in each case. It is recommended that the timing skew at the output of an LP-Serial transmitter between the two signals that comprise a differential pair not exceed 20 ps at 2.50 GBaud and 15 ps at 3.125 GBaud. This table defines the transmitter DC specifications for serial RapidIO. **Table 2-73.** sRIO Transmitter DC Timing Specifications.2.5 GBaud, 3.125 GBaud (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |---------------------------------------|---------------------|-------|---------|------|--------|-------| | Output Voltage, | V <sub>o</sub> | -0.40 | _ | 2.30 | V | (1) | | Long-run differential output voltage | V <sub>DIFFPP</sub> | 800 | _ | 1600 | mV p-p | _ | | Short-run differential output voltage | V <sub>DIFFPP</sub> | 500 | _ | 1000 | mV p-p | _ | Note: 1. Voltage relative to COMMON of either signal comprising a differential pair. # 2.20.5.4.2 DC Serial RapidIO Receiver Specifications LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section. Receiver input impedance results in a differential return loss better than 10 dB and a common mode return loss better than 6 dB from 100 MHz to (0.8) × (Baud Frequency). This includes contributions from on-chip circuitry, the chip package, and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is $100\Omega$ resistive for differential return loss and $25\Omega$ resistive for common mode. This table defines the receiver DC specifications for serial RapidIO. **Table 2-74.** Serial RapidIO Receiver DC Timing Specifications.2.5 GBaud, 3.125 GBaud (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |----------------------------|----------|-----|---------|------|--------|-------| | Differential input voltage | $V_{IN}$ | 200 | - | 1600 | mV p-p | (1) | Note: 1. Measured at receiver. # 2.20.5.5 AC Requirements for Serial RapidIO This section explains the AC requirements for the serial RapidIO interface. # 2.20.5.5.1 AC Requirements for Serial RapidIO Transmitter This table defines the transmitter AC specifications for the serial RapidIO. The AC timing specifications do not include RefClk jitter. **Table 2-75.** Serial RapidIO Transmitter AC Timing Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |----------------------------|----------------|--------------|---------|--------------|--------|-------| | Deterministic jitter | J <sub>D</sub> | _ | - | 0.17 | UI p-p | _ | | Total jitter | J <sub>T</sub> | _ | - | 0.35 | UI p-p | _ | | Unit Interval: 2.5 GBaud | UI | 400 – 100ppm | 400 | 400 + 100ppm | ps | _ | | Unit Interval: 3.125 GBaud | UI | 320 – 100ppm | 320 | 320 + 100ppm | ps | _ | This table defines the receiver AC specifications for serial RapidIO. The AC timing specifications do not include RefClk jitter. **Table 2-76.** Serial RapidIO Receiver AC Timing Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Units | Notes | |----------------------------------------------------|-----------------|--------------|---------|-------------------|--------|-------| | Deterministic jitter tolerance | J <sub>D</sub> | 0.37 | _ | _ | UI p-p | (1) | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55 | _ | _ | UI p-p | (1) | | Total jitter tolerance2 | J <sub>T</sub> | 0.65 | _ | _ | UI p-p | (1) | | Bit error rate | BER | _ | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval: 2.5 GBaud | UI | 400 – 100ppm | 400 | 400 + 100ppm | ps | _ | | Unit Interval: 3.125 GBaud | UI | 320 – 100ppm | 320 | 320 + 100ppm | ps | _ | Notes: 1. Measured at receiver. Total jitter is composed of three components: deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 2-2. The sinusoidal jitter component is included to ensure margin for low-frequency jitter, wander, noise, crosstalk, and other variable system effects. This figure shows the single-frequency sinusoidal jitter limits. Figure 2-2. Single-Frequency Sinusoidal Jitter Limits # 2.20.6 XAUI This section describes the DC and AC electrical specifications for the XAUI bus. # 2.20.6.1 XAUI DC Electrical Characteristics This section discusses the XAUI DC electrical characteristics for the clocking signals, transmitter, and receiver. # 2.20.6.1.1 DC Requirements for XAUI SD\_REF\_CLKn and SD\_REF\_CLKn\_B This section specifies XAUI DC level requirements for SD\_REF\_CLKn and SD\_REF\_CLKn\_B, where n = [2–3]. Only SerDes banks 2–3 may be used for various SerDes XAUI configurations based on the RCW Configuration field SRDS\_PRTCL. XAUI is not supported on SerDes bank 1. For more information on these specifications, see Section 2.20.2 "SerDes Reference Clocks" on page 100. #### 2.20.6.1.2 XAUI Transmitter DC Electrical Characteristics This table defines the XAUI transmitter DC electrical characteristics. Table 2-77. XAUI Transmitter DC Electrical Characteristics (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-----------------------------|---------------------|-------|---------|------|--------|-------| | Output voltage | V <sub>o</sub> | -0.40 | _ | 2.30 | ٧ | (1) | | Differential output voltage | V <sub>DIFFPP</sub> | 800 | 1000 | 1600 | mV p-p | - | Note: 1. Absolute output voltage limit. #### 2.20.6.1.3 XAUI Receiver DC Electrical Characteristics This table defines the XAUI receiver DC electrical characteristics. **Table 2-78.** XAUI Receiver DC Timing Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------|-----------------|-----|---------|------|--------|-------| | Differential input voltage | V <sub>IN</sub> | 200 | 900 | 1600 | mV p-p | (1) | Note: 1. Measured at receiver. ### 2.20.6.2 XAUI AC Timing Specifications This section discusses the XAUI AC timing specifications for the clocking signals, transmitter, and receiver. # 2.20.6.2.1 AC Requirements for XAUI SD\_REF\_CLKn and SD\_REF\_CLKn\_B This table specifies AC requirements for $SD_REF_CLKn$ and $SD_REF_CLKn_B$ , where n = [2-3]. Only Ser-Des banks 2-3 may be used for various SerDes XAUI configurations based on the RCW Configuration field SRDS\_PRTCL. XAUI is not supported on SerDes bank 1. For more information on these specifications, see Section 2.20.2 "SerDes Reference Clocks" on page 100. **Table 2-79.** XAUI AC SD\_REF\_CLK3 and SD\_REF\_CLK3\_B Input Clock Requirements (At Recommended Operating Conditions with $SV_{DD} = 1.0 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------|----------------------------------------|------|---------------|-----|------|-------| | SD_REF_CLK/SD_REF_CLK_B frequency range | t <sub>CLK_REF</sub> | _ | 125<br>156.25 | _ | MHz | _ | | SD_REF_CLK/SD_REF_CLK_B clock frequency tolerance | t <sub>CLK_TOL</sub> | -100 | _ | 100 | ppm | _ | | SD_REF_CLK/SD_REF_CLK_B reference clock duty cycle (measured at 1.6 V) | t <sub>CLK_DUTY</sub> | 40 | 50 | 60 | % | _ | | SD_REF_CLK/SD_REF_CLK_B cycle to cycle jitter (period jitter at refClk input) | t <sub>CLK_CJ</sub> | _ | _ | 100 | ps | _ | | SD_REF_CLK/SD_REF_CLK_B total reference clock jitter (peak-to-peak phase jitter at refClk input) | t <sub>CLK_PJ</sub> | -50 | _ | 50 | ps | _ | | SD_REF_CLK/SD_REF_CLK_B rising/falling edge rate | t <sub>CLKRR</sub> /t <sub>CLKFR</sub> | 1 | _ | 4 | V/ns | (1) | **Table 2-79.** XAUI AC SD\_REF\_CLK3 and SD\_REF\_CLK3\_B Input Clock Requirements (Continued) (At Recommended Operating Conditions with SV<sub>DD</sub> = 1.0 V) | Differential input high voltage | V <sub>IH</sub> | 200 | - | - | mV | (2) | |----------------------------------------------------------------------------|-----------------------|-----|---|------|----|--------| | Differential input low voltage | V <sub>IL</sub> | _ | _ | -200 | mV | (2) | | Rising edge rate (SD_REF_CLKn) to falling edge rate (SD_REF_CLKn) matching | Rise-Fall<br>Matching | _ | _ | 20 | % | (3)(4) | Notes: 1. Measured from –200 mV to +200 mV on the differential waveform (derived from SD\_REF\_CLKn minus SD\_REF\_CLKn\_B). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 2-33. - 2. Measurement taken from differential waveform - 3. Measurement taken from single-ended waveform - 4. Matching applies to rising edge for SD\_REF\_CLKn and falling edge rate for SD\_REF\_CLKn\_B. It is measured using a 200 mV window centered on the median cross point where SD\_REF\_CLKn rising meets SD\_REF\_CLKn\_B falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SD\_REF\_CLKn must be compared to the fall edge rate of SD\_REF\_CLKn\_B, the maximum allowed difference must not exceed 20% of the slowest edge rate. See Figure 2-34. # 2.20.6.2.2 XAUI Transmitter AC Timing Specifications This table defines the XAUI transmitter AC timing specifications. RefClk jitter is not included. **Table 2-80.** XAUI Transmitter AC Timing Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V}$ or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------|----------------|---------------|---------|---------------|--------|-------| | Deterministic jitter | J <sub>D</sub> | - | _ | 0.17 | UI p-p | _ | | Total jitter | J <sub>T</sub> | - | _ | 0.35 | UI p-p | _ | | Unit Interval: 3.125 GBaud | UI | 320 – 100 ppm | 320 | 320 + 100 ppm | ps | - | ### 2.20.6.2.3 XAUI Receiver AC Timing Specifications This table defines the receiver AC specifications for XAUI. RefClk jitter is not included. Table 2-81. XAUI Receiver AC Timing Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------|-----------------|---------------|---------|-------------------|--------|-------| | Deterministic jitter tolerance | J <sub>D</sub> | 0.37 | _ | _ | UI p-p | (1) | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55 | _ | _ | UI p-p | (1) | | Total jitter tolerance <sup>(2)</sup> | J <sub>T</sub> | 0.65 | _ | _ | UI p-p | (1) | | Bit error rate | BER | _ | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval: 3.125 GBaud | UI | 320 – 100 ppm | 320 | 320 + 100 ppm | ps | _ | Notes: 1. Measured at receiver. 2. Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 2-2. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk, and other variable system effects. #### 2.20.7 Aurora This section describes the Aurora clocking requirements and AC and DC electrical characteristics. # 2.20.7.1 Aurora Clocking Requirements for SD\_REF\_CLKn and SD\_REF\_CLKn\_B This section specifies Aurora DC requirements for SD\_REF\_CLK1 and SD\_REF\_CLK1\_B. Only SerDes bank 1 may be used for SerDes Aurora configurations based on the RCW Configuration field SRDS\_PRTCL. Aurora is not supported on SerDes banks 2–3. For more information on these specifications, see Section 2.20.2 "SerDes Reference Clocks" on page 100 #### 2.20.7.2 Aurora DC Electrical Characteristics This section describes the DC electrical characteristics for Aurora. #### 2.20.7.2.1 Aurora Transmitter DC Electrical Characteristics This table defines the Aurora transmitter DC electrical characteristics. **Table 2-82.** Aurora Transmitter DC Electrical Characteristics (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-----------------------------|---------------------|-----|---------|------|--------|-------| | Differential output voltage | V <sub>DIFFPP</sub> | 800 | 1000 | 1600 | mV p-p | - | #### 2.20.7.2.2 Aurora Receiver DC Electrical Characteristics This table defines the Aurora receiver DC electrical characteristics for Aurora. **Table 2-83.** Aurora Receiver DC Electrical Characteristics (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------|-----------------|-----|---------|------|--------|-------| | Differential input voltage | V <sub>IN</sub> | 120 | 900 | 1200 | mV p-p | (1) | Note: 1. Measured at receiver. # 2.20.7.3 Aurora AC Timing Specifications This section describes the AC timing specifications for Aurora. # 2.20.7.3.1 Aurora Transmitter AC Timing Specifications This table defines the Aurora transmitter AC timing specifications. RefClk jitter is not included. **Table 2-84.** Aurora Transmitter AC Timing Specifications (At Recommended Operating Conditions with $XV_{DD} = 1.5 \text{ V or } 1.8 \text{ V}$ ) | 00 | - | | | | | | |----------------------------|----------------|---------------|---------|---------------|--------|-------| | Parameter | Symbol | Min | Typical | Typical Max | | Notes | | Deterministic jitter | J <sub>D</sub> | _ | 1 | 0.17 | UI p-p | 1 | | Total jitter | J <sub>T</sub> | _ | 1 | 0.35 | UI p-p | 1 | | Unit Interval: 2.5 GBaud | UI | 400 – 100 ppm | 400 | 400 + 100 ppm | ps | 1 | | Unit Interval: 3.125 GBaud | UI | 320 – 100 ppm | 320 | 320 + 100 ppm | ps | _ | | Unit Interval: 5.0 GBaud | UI | 200 – 100 ppm | 200 | 200 + 100 ppm | ps | _ | ## 2.20.7.3.2 Aurora Receiver AC Timing Specifications This table defines the Aurora receiver AC timing specifications. RefClk jitter is not included. **Table 2-85.** Aurora Receiver AC Timing Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------|-----------------|---------------|---------|-------------------|--------|-------| | Deterministic jitter tolerance | $J_{D}$ | 0.37 | _ | _ | UI p-p | (1) | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55 | _ | _ | UI p-p | (1) | | Total jitter tolerance <sup>(2)</sup> | J <sub>T</sub> | 0.65 | _ | _ | UI p-p | (1) | | Bit error rate | BER | _ | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval: 2.5 GBaud | UI | 400 – 100 ppm | 400 | 400 + 100 ppm | ps | _ | | Unit Interval: 3.125 GBaud | UI | 320 – 100 ppm | 320 | 320 + 100 ppm | ps | _ | | Unit Interval: 5.0 GBaud | UI | 200 – 100 ppm | 200 | 200 + 100 ppm | ps | _ | #### Notes: 1. Measured at receiver. 2. Total jitter is composed of three components: deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 2-2. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. #### 2.20.8 SGMII Interface Each SGMII port features a 4-wire AC-coupled serial link from the SerDes interface of the chip, as shown in Figure 2-2, where CTX is the external (on board) AC-coupled capacitor. Each output pin of the # P4080/P4081 SerDes transmitter differential pair features $50\Omega$ output impedance. Each input of the SerDes receiver differential pair features $50\Omega$ on-die termination to XGND. The reference circuit of the SerDes transmitter and receiver is shown in Figure 2-35. # 2.20.8.1 SGMII Clocking Requirements for SD\_REF\_CLKn and SD\_REF\_CLKn\_B When operating in SGMII mode, the EC\_GTX\_CLK125 clock is not required for this port. Instead, a Ser-Des reference clock is required on SD\_REF\_CLKn and SD\_REF\_CLKn\_B pins. This section specifies SGMII requirements for SD\_REF\_CLKn and SD\_REF\_CLKn\_B, where n = [1–3]. SerDes banks 1–3 may be used for SerDes SGMII configurations based on the RCW Configuration field SRDS\_PRTCL. For more information on these specifications, see Section 2.20.2 "SerDes Reference Clocks" on page 100. # 2.20.8.2 SGMII DC Electrical Characteristics This section discusses the electrical characteristics for the SGMII interface. # 2.20.8.2.1 SGMII Transmit DC Timing Specifications This table describe the SGMII SerDes transmitter and receiver AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs ( $SD_TXn_B$ ) as shown in Figure 2-3. Table 2-86. SGMII DC Transmitter Electrical Characteristics (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------------------------------------------------|-----------------|-------------------------|---------|------------------------------|------|-------------------------------------------| | Output high voltage | $V_{OH}$ | _ | _ | 1.5 × V <sub>OD</sub> -max | mV | (1) | | Output low voltage | $V_{OL}$ | V <sub>OD</sub> -min/2 | _ | _ | mV | (1) | | | | 320 | 500.0 | 725.0 | | B(1-3)TECR(lane)0<br>[AMP_RED] = 0b000000 | | | V <sub>OD</sub> | 293.8 | 459.0 | 665.6 | | B(1-3)TECR(lane)0<br>[AMP_RED] = 0b000010 | | | | 266.9 | 417.0 | 604.7 | | B(1-3)TECR(lane)0<br>[AMP_RED] = 0b000101 | | Output differential voltage <sup>(2)(3)(4)</sup> XV <sub>DD-Typ</sub> at 1.5 V and 1.8 V) | | 240.6 | 376.0 | 545.2 | mV | B(1-3)TECR(lane)0<br>[AMP_RED] = 0b001000 | | | | 213.1 | 333.0 | 482.9 | | B(1-3)TECR(lane)0<br>[AMP_RED] = 0b001100 | | | | 186.9 | 292.0 | 423.4 | | B(1-3)TECR(lane)0<br>[AMP_RED] = 0b001111 | | | | 160.0 | 250.0 | 362.5 | | B(1-3)TECR(lane)0<br>[AMP_RED] = 0b010011 | | Output impedance (single-ended) | $R_{O}$ | 40 | 50 | 60 | Ω | - | Notes: 1. This does not align to DC-coupled SGMII. - 2. $|V_{OD}| = |V_{SD\ TXn}.V_{SD\_TXn\_B}|.|V_{OD}|$ is also referred to as output differential peak voltage. $V_{TX-DIFFp-p} = 2 \times |V_{OD}|.$ - 3. Example amplitude reduction setting for SGMII on SerDes bank 1 lane E: B1TECRE0[AMP\_RED] = 0b000010 for an output differential voltage of 459 mV typical. - 4. The $|V_{OD}|$ value shown in the Typ column is based on the condition of XVDD\_SRDSn-Typ = 1.5 V or 1.8 V, no common mode offset variation. SerDes transmitter is terminated with $100\Omega$ differential load between SD\_TXn and SD\_TXn\_B. This figure shows an example of a 4-wire AC-coupled SGMII serial link connection. **Figure 2-2.** 4-Wire AC-Coupled SGMII Serial Link Connection Example This figure shows the SGMII transmitter DC measurement circuit. #### 2.20.8.2.4 SGMII DC Receiver Electrical Characteristics This table lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data. **Table 2-87.** SGMII DC Receiver Electrical Characteristics (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------|-------------------|-------------------------|-----|-----|------|------|--------| | DC Input voltage range | | _ | N/A | | _ | (1) | | | Input differential voltage | REIDL_CTL = 001xx | ., | 100 | _ | 1200 | | (2)(4) | | | REIDL_CTL = 100xx | V <sub>RX_DIFFp-p</sub> | 175 | _ | 1200 | mV | | | | REIDL_CTL = 001xx | ., | 30 | _ | 100 | mV | (3)(4) | | Loss of signal threshold | REIDL_CTL = 100xx | V <sub>LOS</sub> | 65 | _ | 175 | | | | Receiver differential input impedance | | Z <sub>RX_DIFF</sub> | 80 | - | 120 | Ω | _ | Notes: 1. Input must be externally AC coupled. - 2. $V_{RX\ DIFFp-p}$ is also referred to as peak-to-peak input differential voltage. - 3. The concept of this parameter is equivalent to the electrical idle detect threshold parameter in PCI Express. Refer to Section 2.20.4.4 "PCI Express DC Physical Layer Receiver Specifications" on page 108 and Section 2.20.4.5.2 "PCI Express AC Physical Layer Receiver Specifications" on page 111 for further explanation. - 4. The REIDL\_CTL shown in the table refers to the chip's SerDes control register B(1-3)GCR(lane)1[REIDL\_CTL] bit field. # 2.20.8.3 SGMII AC Timing Specifications This section discusses the AC timing specifications for the SGMII interface. # 2.20.8.3.1 SGMII Transmit AC Timing Specifications This table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter. Table 2-88. SGMII Transmit AC Timing Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |-----------------------|-----------------|--------|---------|--------|--------|-------| | Deterministic jitter | J <sub>D</sub> | _ | _ | 0.17 | UI p-p | _ | | Total jitter | J <sub>T</sub> | _ | _ | 0.35 | UI p-p | (2) | | Unit Interval | UI | 799.92 | 800 | 800.08 | ps | (1) | | AC coupling capacitor | C <sub>TX</sub> | 10 | _ | 200 | nF | (3) | Notes: 1. Each UI is $800 \text{ ps} \pm 100 \text{ ppm}$ . - 2. See Figure 2-5 for single frequency sinusoidal jitter limits. - 3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs. # 2.20.8.3.2 SGMII AC Measurement details Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TXn and SD\_TXn\_B) or at the receiver inputs (SD\_RXn and SD\_RXn\_B) respectively, as depicted in Figure 2-3. Figure 2-3. SGMII AC Test/Measurement Load # 2.20.8.3.4 SGMII Receiver AC Timing Specification This table provides the SGMII receiver AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data. **Table 2-89.** SGMII Receiver AC Timing Specifications (At Recommended Operating Conditions with XV<sub>DD</sub> = 1.5 V or 1.8 V) | Parameter | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------|----------------|--------|---------|--------|--------|--------| | Deterministic jitter tolerance | J <sub>D</sub> | 0.37 | - | _ | UI p-p | (1)(2) | | Combined deterministic and random jitter tolerance | $J_{DR}$ | 0.55 | _ | _ | UI p-p | (1)(2) | | Total jitter tolerance | J <sub>T</sub> | 0.65 | - | _ | UI p-p | (1)(2) | | Bit error ratio | BER | _ | - | 10-12 | _ | _ | | Unit Interval | UI | 799.92 | 800.00 | 800.08 | ps | (3) | Notes: 1. Measured at receiver. - 2. See the RapidIO<sup>™</sup> 1×/4× LP Serial Physical Layer Specification for interpretation of jitter specifications. - 3. Each UI is 800 ps ± 100 ppm. The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of Figure 2-5. Figure 2-5. Single Frequency Sinusoidal Jitter Limits # 3. HARDWARE DESIGN CONSIDERATIONS # 3.1 System Clocking This section describes the PLL configuration of the chip. This chip includes 9 PLLs, as follows: - There are 4 selectable core cluster PLLs which generate a core clock from the externally supplied SYSCLK input. Core complex 0–3 can select from CC1 PLL, CC2 PLL or CC3 PLL. Core complex 4–7 can select from CC3 PLL, CC4 PLL or CC1 PLL. The frequency ratio between each of the 4 core cluster PLLs and SYSCLK is selected using the configuration bits as described in Section 3.1.3 "e500-mc Core Cluster to SYSCLK PLL Ratio" on page 130 The frequency for each core complex 0–7 is selected using the configuration bits as described in Table 3-5 on page 131 and Table 3-6 on page 131. - The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 3.1.2 "Platform to SYSCLK PLL Ratio" on page 130. - The DDR block PLL generates the DDR clock from the externally supplied SYSCLK input (asynchronous mode) or from the platform clock (synchronous mode). The frequency ratio is selected using the Memory Controller Complex PLL multiplier/ratio configuration bits as described in Section 3.1.5 "DDR Controller PLL Ratios" on page 131. - Each of the three SerDes blocks has a PLL which generate a core clock from their respective externally supplied SD\_REF\_CLKn/SD\_REF\_CLKn\_B inputs. The frequency ratio is selected using the SerDes PLL ratio configuration bits as described in Section 3.1.6 "SerDes PLL Ratio" on page 133. ### 3.1.1 Clock Ranges This table provides the clocking specifications for the processor core, platform, memory, and local bus. **Table 3-1.** P4080 Processor Clocking Specifications | | | Maxim | | | | | | | |-------------------------------------|------|-------|------|------|------|------|---------|------------------------| | | 1200 | MHz | 1333 | MHz | 1500 | MHZ | | | | Characteristic | Min | Max | Min | Max | Min | Max | Unit | Notes | | e500-mc core PLL frequency | 800 | 1200 | 800 | 1333 | 800 | 1500 | MHz | (1)(4) | | e500-mc core frequency (core PLL/2) | 400 | 600 | 400 | 667 | 400 | 750 | MHz | (4) | | Dietie une ele el fre eu en eu | _ | 600 | _ | 667 | _ | 800 | N 41.1- | | | Platform clock frequency | 600 | | 600 | | 600 | | MHz | (1) | | Memory bus clock frequency | 333 | 600 | 333 | 667 | 333 | 667 | MHz | (1)(2)(5)<br>(6)(7)(8) | | Local bus clock frequency | _ | 75 | _ | 83.3 | _ | 100 | MHz | (3) | | PME and FM <i>n</i> | 300 | 450 | 300 | 542 | 300 | 600 | MHz | (9) | Notes: - 1. **Caution:** The platform clock to SYSCLK ratio and e500-mc core to SYSCLK ratio settings must be chosen such that the resulting SYSCLK frequency, e500-mc (core) frequency, and platform clock frequency do not exceed their respective maximum or minimum operating frequencies. - 2. The memory bus clock speed is half the DDR2/DDR3 data rate. DDR2 memory bus clock frequency is limited to max = 400 MHz. DDR3 memory bus clock frequency is limited to min = 400 MHz. - 3. The local bus clock speed on LCLK[0:1] is determined by the platform clock divided by the local bus ratio programmed in LCRR[CLKDIV]. For more information, see *P4080 QorlQ Integrated Multicore Communication Processor Family Reference Manual*. - 4. The e500-mc core can run at e500-mc core complex PLL/1 or PLL/2. With a minimum core complex PLL frequency of 800 MHz, this results in a minimum allowable e500-mc core frequency of 400 MHz for PLL/2. - 5. In synchronous mode, the memory bus clock speed is half the platform clock frequency. In other words, the DDR data rate is the same as the platform frequency. If the desired DDR data rate is higher than the platform frequency, asynchronous mode must be used. - 6. In asynchronous mode, the memory bus clock speed is dictated by its own PLL. - 7. DDR data rate frequency must be $\leq 2 \times$ platform frequency. - 8. For Maximum Processor Core Frequency = 1500 MHz, due to clock ratio combinations, Memory bus clock frequency maximum = 650 MHz. - For the FMan: 300 MHz is the minimum to support 1 G. 450 MHz is the minimum to support 10 G. 500 MHz is the minimum to support 10 G with PCD. 600 MHz is the minimum to support 12 G (10 G + 2\*1 G) with PCD. This table provides the clocking specifications for the P4081 processor core, platform, memory, and local bus. Table 3-2. P4081 Processor Clocking Specifications | | Maxi | uency | | | | | |-------------------------------------|------|----------|-----|----------|------|------------------------| | | 1000 | 1000 MHz | | 1200 MHz | | | | Characteristic | Min | Max | Min | Max | Unit | Notes | | e500-mc core PLL frequency | 800 | 1000 | 800 | 1200 | MHz | (1)(4) | | e500-mc core frequency (core PLL/2) | 400 | 500 | 400 | 600 | MHz | (4) | | Platform clock frequency | 533 | 600 | 600 | 600 | MHz | (1) | | Memory bus clock frequency | 333 | 600 | 333 | 600 | MHz | (1)(2)(5)<br>(6)(7)(8) | | Local bus clock frequency | _ | 75 | _ | 75 | MHz | (3) | | PME and FM <i>n</i> | 300 | 467 | 300 | 450 | MHz | (9) | - Notes: 1. Caution: The platform clock to SYSCLK ratio and e500-mc core to SYSCLK ratio settings must be chosen such that the resulting SYSCLK frequency, e500-mc (core) frequency, and platform clock frequency do not exceed their respective maximum or minimum operating frequencies. - 2. The memory bus clock speed is half the DDR2/DDR3 data rate. DDR2 memory bus clock frequency is limited to max = 400 MHz. DDR3 memory bus clock frequency is limited to min = 400 MHz. - 3. The local bus clock speed on LCLK[0:1] is determined by the platform clock divided by the local bus ratio programmed in LCRR[CLKDIV]. For more information, see P4080 QorIQ Integrated Multicore Communication Processor Family Reference Manual. - 4. The e500-mc core can run at e500-mc core complex PLL/1 or PLL/2. With a minimum core complex PLL frequency of 800 MHz, this results in a minimum allowable e500-mc core frequency of 400 MHz for PLL/2. - 5. In synchronous mode, the memory bus clock speed is half the platform clock frequency. In other words, the DDR data rate is the same as the platform frequency. If the desired DDR data rate is higher than the platform frequency, asynchronous mode must be used. - 6. In asynchronous mode, the memory bus clock speed is dictated by its own PLL. - 7. DDR data rate frequency must be $\leq 2 \times$ platform frequency. - 8. For Maximum Processor Core Frequency = 1500 MHz, due to clock ratio combinations, Memory bus clock frequency maximum = 650 MHz. - 9. For the FMan: 300 MHz is the minimum to support 1 G. 450 MHz is the minimum to support 10 G. 500 MHz is the minimum to support 10 G with PCD. 600 MHz is the minimum to support 12 G (10 G + 2\*1 G) with PCD. ### 3.1.2 Platform to SYSCLK PLL Ratio The allowed platform clock to SYSCLK ratios are shown in Table 3-3. Note that in synchronous DDR mode, the DDR data rate is the determining factor for selecting the platform bus frequency because the platform frequency must equal the DDR data rate. In asynchronous DDR mode, the memory bus clock frequency is decoupled from the platform bus frequency. The platform frequency must be greater than or equal to ½ the DDR data rate. For platform clock frequency targeting 667 MHz and above, set the RCW Configuration field SYS\_PLL\_CFG = 0b00. For 533–666-MHz frequencies, set SYS\_PLL\_CFG = 0b01. Table 3-3. Platform to SYSCLK PLL Ratios | Binary Value of SYS_PLL_RAT | Platform:SYSCLK Ratio | |-----------------------------|-----------------------| | 0_0101 | 5:1 | | 0_0110 | 6:1 | | 0_0111 | 7:1 | | 0_1000 | 8:1 | | 0_1001 | 9:1 | | 0_1010 | 10:1 | | 0_1011 | 11:1 | | 0_1100 | 12:1 | | All Others | Reserved | # 3.1.3 e500-mc Core Cluster to SYSCLK PLL Ratio The clock ratio between SYSCLK and each of the 4 core cluster PLLs is determined by the binary value of the RCW Configuration field CCn\_PLL\_RAT. Table 3-3 describes the supported ratios. Note that for core cluster PLL frequency targeting 1 GHz and above must set RCW Configuration field CCn\_PLL\_CFG = b'00, for frequency targeting below 1 GHz set CCn\_PLL\_CFG = b'01. Table 3-3 lists the supported Core Cluster to SYSCLK ratios. Table 3-4. e500-mc Core Cluster PLL to SYSCLK Ratios | Binary Value of CCn_PLL_RAT | Core Cluster:SYSCLK Ratio | | |-----------------------------|---------------------------|--| | 0_1000 | 8:1 | | | 0_1001 | 9:1 | | | 0_1010 | 10:1 | | | 0_1011 | 11:1 | | | 0_1100 | 12:1 | | | 0_1110 | 14:1 | | | 0_1111 | 15:1 | | | 1_0000 | 16:1 | | | All Others | Reserved | | ### 3.1.4 e500-mc Core Complex PLL Select The clock frequency of each e500-mc core complex is determined by the binary value of the RCW Configuration field CCn\_PLL\_SEL. Table 3-5 and Table 3-6 describe the supported ratios for each core complex, where each individual core complex can select a frequency from their respective tables. Note, for Table 3-5, if CC3 PLL is ever used by any core 0–3, its maximum allowed frequency is 80% of the maximum rated frequency of the core at nominal voltage. Note, for Table 3-6, if CC1 PLL is ever used by any core 4–7, its maximum allowed frequency is 80% of the maximum rated frequency of the core at nominal voltage. **Table 3-5.** e500-mc Core Complex [0–3] PLL Select | Binary Value of Cn_PLL_SEL for n = 0-3 | e500-mc:Core Cluster Ratio | | |----------------------------------------|----------------------------|--| | 0000 | CC1 PLL /1 | | | 0001 | CC1 PLL /2 | | | 0100 | CC2 PLL /1 | | | 0101 | CC2 PLL /2 | | | 1000 | CC3 PLL /1 | | | All Others | Reserved | | **Table 3-6.** e500-mc Core Complex [4–7] PLL Select | Binary Value of Cn_PLL_SEL for n = 4–7 | e500-mc:Core Cluster Ratio | | | |----------------------------------------|----------------------------|--|--| | 0000 | CC1 PLL /1 | | | | 1000 | CC3 PLL /1 | | | | 1001 | CC3 PLL /2 | | | | 1100 | CC4 PLL /1 | | | | 1101 | CC4 PLL /2 | | | | All Others | Reserved | | | #### 3.1.5 DDR Controller PLL Ratios The dual DDR memory controller complexes can be synchronous with or asynchronous to the platform, depending on configuration. Both chip's DDR controllers operate at the same frequency configuration. Table 3-7 describes the clock ratio between the DDR memory controller PLLs and the externally supplied SYSCLK input (asynchronous mode) or from the platform clock (synchronous mode) In asynchronous DDR mode, the DDR data rate to SYSCLK ratios supported are listed in Table 3-7. In synchronous mode, the DDR data rate to platform clock ratios supported are listed in Table 3-8. This ratio is determined by the binary value of the RCW Configuration field MEM\_PLL\_RAT (bits 10–14) The RCW Configuration field MEM\_PLL\_CFG (bits 8-9) must be set to MEM\_PLL\_CFG = 0b01 if the applied DDR PLL reference clock frequency is greater than the cutoff frequency listed in Table 3-7 and Table 3-8 for asynchronous and synchronous DDR clock ratios respectively, else set MEM\_PLL\_CFG = 0b00. Note: The RCW Configuration field DDR\_SYNC (bit 184) must be set to 0b0 for asynchronous mode and 0b1 for synchronous mode. The RCW Configuration field DDR\_RATE (bit 232) must be set to 0b0 for asynchronous mode and 0b1 for synchronous mode. The RCW Configuration field DDR\_RSV0 (bit 234) must be set to 0b0 for all ratios. In asynchronous DDR mode, the DDR data rate to SYSCLK ratios supported are listed in Table 3-7. **Table 3-7.** Asynchronous DDR Clock Ratio | Binary Value of MEM_PLL_RAT <sup>(2)</sup> | DDR Data Rate:SYSCLK<br>Ratio | Set MEM_PLL_CFG = 01 for SYSCLK Freq <sup>(1)</sup> (Rev 2.0 Silicon) | |--------------------------------------------|-------------------------------|-----------------------------------------------------------------------| | 0_0101 | 5:1 | > 96.7 MHz | | 0_0110 | 6:1 | ≥ 83.3 MHz | | 0_1000 | 8:1 | > 120.9 MHz | | 0_1001 | 9:1 | > 107.4 MHz | | 0_1010 | 10:1 | > 96.7 MHz | | 0_1100 | 12:1 | ≥ 83.3 MHz | | 0_1101 | 13:1 | ≥ 83.3 MHz | | 1_0000 | 16:1 ≥ 83.3 MHz | | | All Others | Reserved | - | Notes: 1. Set RCW field MEM\_PLL\_CFG = 0b01 if the applied DDR PLL reference clock (SYSCLK) frequency is greater than given cutoff, else set to 0b00 for frequency that is less than or equal to cutoff. 2. DDR data rate frequency must be $\leq 2 \times$ platform frequency. Platform frequency must be $\geq \frac{1}{2}$ DDR data rate. In synchronous mode, the DDR data rate to platform clock ratios supported are listed in Table 3-8. **Table 3-8.** Synchronous DDR Clock Ratio | Binary Value of MEM_PLL_RAT | DDR Data Rate:Platform CLK Ratio | Set MEM_PLL_CFG = 01 for<br>Platform CLK Freq <sup>(1)</sup> | |-----------------------------|----------------------------------|--------------------------------------------------------------| | 0_0001 | 1:1 | > 600 MHz | | All Others | Reserved | - | Note: 1. Set MEM\_PLL\_CFG=0b01 if the applied DDR PLL reference clock (Platform clock) frequency is greater than given cutoff, else set to 0b00 for frequency that is less than or equal to cutoff. #### 3.1.6 SerDes PLL Ratio The clock ratio between each of the three SerDes PLLs and their respective externally supplied SD\_REF\_CLKn/SD\_REF\_CLKn\_B inputs is determined by the binary value of the RCW Configuration field SRDS\_RATIOn\_B as shown in Table 3-9. Furthermore, each SerDes lane grouping can be run at a SerDes PLL frequency divider determined by the binary value of the RCW Configuration field SRDS\_DIVn\_B as shown in Table 3-10 and Table 3-11. This table lists the supported SerDes PLL Bank n to SD\_REF\_CLKn ratios. **Table 3-9.** SerDes PLL Bank n to SD REF CLK*n* Ratios | Binary Value of SRDS_RATIO <i>n</i> _B | SRDS_PLL_n:SD_REF_CLK <i>n</i> Ratio | NOTE | |----------------------------------------|--------------------------------------|----------| | 000 | 10:1 | _ | | 001 | 20:1 | _ | | 010 | 25:1 | _ | | 011 | 40:1 | (1) | | 100 | 50:1 | (1) | | All Others | Reserved | Reserved | Note: 1. SerDes bank 1 only. This table lists the supported SerDes PLL dividers. Table 3-10 shows the PLL divider support for each pair of lanes on SerDes Bank 1. This table shows the PLL dividers supported for each 4 lane group for SerDes Banks 2 and 3. Table 3-10. SerDes Bank 1 PLL Dividers | Binary Value of SRDS_DIV1_B[0:4] | SerDes Bank 1 PLL Divider | |----------------------------------|----------------------------| | 0b0 | Divide by 1 off Bank 1 PLL | | 0b1 | Divide by 2 off Bank 1 PLL | Note: 1. One bit (of 5 total SRDS\_DIV1\_B bits) controls each pair of lanes. Where first bit controls config of lanes A/B (or 0/1) and last bit controls config of lanes I/J (or 8/9) **Table 3-11.** SerDes Banks 2 and 3 PLL Dividers | Binary Value of SRDS_DIVn_B | SerDes Bank n PLL Divider | | |-----------------------------|-----------------------------------|--| | 0b0 | Divide by 1 off Bank <i>n</i> PLL | | | 0b1 | Divide by 2 off Bank n PLL | | Notes: 1. One bit controls all 4 lanes of each bank. 2. n = 2 or 3 (SerDes bank 2 or bank 3) # 3.1.7 Frame Manager (FMn) Clock Select The frame managers, FM1 and FM2, can each be synchronous with or asynchronous to the platform, depending on configuration. Table 3-12 describes the clocking options that may be applied to each FM. The clock selection is determined by the binary value of the RCW Clocking Configuration fields FM1\_CLK\_SEL and FM2\_CLK\_SEL. **Table 3-12.** Frame Manager (FMn) Clock Select | Binary Value of FMn_CLK_SEL | FM <i>n</i> Frequency | | |-----------------------------|--------------------------------------------|--| | 0b0 | Platform Clock Frequency /2 | | | 0b1 | Core Cluster 3 Frequency /2 <sup>(1)</sup> | | Note: 1. For asynchronous mode, max frequency refer to Table 3-1. # 3.1.8 Pattern Matching Engine (PME) Clock Select The PME can be synchronous with or asynchronous to the platform, depending on configuration. Table 3-13 describes the clocking options that may be applied to the PME. The clock selection is determined by the binary value of the RCW Clocking Configuration field PME\_CLK\_SEL. **Table 3-13.** Pattern Matching Engine Clock Select | Binary Value of PME_CLK_SEL | PME Frequency | | |-----------------------------|--------------------------------------------|--| | 0b0 | Platform Clock Frequency /2 | | | 0b1 | Core Cluster 3 Frequency /2 <sup>(1)</sup> | | Note: 1. For asynchronous mode, max frequency refer to Table 3-1. # 3.1.9 Frequency Options This section discusses interface frequency options. # 3.1.9.1 SYSCLK and Platform Frequency Options This table shows the expected frequency options for SYCLK and platform frequencies. **Table 3-14.** SYSCLK and Platform Frequency Options | | SYSCLK (MHz) | | | | |--------------|-----------------------------------------|--------|--------|--------| | Platform: | 83.33 | 100.00 | 111.11 | 133.33 | | SYSCLK Ratio | Platform Frequency (MHz) <sup>(1)</sup> | | | | | 5:1 | | | | 666 | | 6:1 | | 600 | 666 | 799 | | 7:1 | | 700 | 777 | | | 8:1 | 666 | 800 | | | | 9:1 | 749 | | | | | 10:1 | | | | | | 11:1 | | | | | | 12:1 | | | | | Note: 1. Platform frequency values are shown rounded down to the nearest whole number (decimal place accuracy removed) # 3.1.9.2 Minimum Platform Frequency Requirements for High-Speed Interfaces The platform clock frequency must be considered for proper operation of high-speed interfaces as described below. Note per Table 3-1, the minimum platform frequency supported on the chip always meets the minimum platform frequency requirements for high-speed interfaces given in the formulas below. For proper PCI Express operation, the platform clock frequency must be greater than or equal to: Figure 3-1. Gen 1 PEX Minimum Platform Frequency $$\frac{527 \text{ MHz} \times (\text{PCI Express link width})}{8}$$ Figure 3-2. Gen 2 PEX Minimum Platform Frequency See the "Link Width" section of the *P4080 QorlQ Integrated Multicore Communication Processor Family Reference Manual* for PCI Express interface width details. Note that "PCI Express link width" in the above equation refers to the negotiated link width as the result of PCI Express link training, which may or may not be the same as the link width POR selection. For proper serial RapidIO operation, the platform clock frequency must be greater than or equal to: Figure 3-3. Serial RapidIO Minimum Platform Frequency $$2 \times (0.8512) \times (\text{serial RapidIO interface frequency}) \times (\text{serial RapidIO link width})$$ See the "1x/4x LP-Serial Signal Descriptions" section of the *P4080 QorIQ Integrated Multicore Communication Processor Family Reference Manual* for serial RapidIO interface width and frequency details. # 3.2 Supply Power Setting This chip is capable of supporting multiple power supply levels on its I/O supplies. The I/O voltage select inputs, shown in Table 3-15, properly configure the receivers and drivers of the I/Os associated with the $BV_{DD}$ , $CV_{DD}$ , and $LV_{DD}$ power planes, respectively. WARNING: Incorrect voltage select settings can lead to irreversible device damage. **Table 3-15.** I/O Voltage Selection | Signals | Value (Binary) | VDD Voltage Selection | | | |--------------|----------------|-----------------------|-------|-------| | | | BVDD | CVDD | LVDD | | IO_VSEL[0:4] | 0_0000 | 3.3 V | 3.3 V | 3.3 V | | | 0_0001 | 3.3 V | 3.3 V | 2.5 V | | | 0_0010 | 3.3 V | 3.3 V | 1.8 V | | | 0_0011 | 3.3 V | 2.5 V | 3.3 V | | | 0_0100 | 3.3 V | 2.5 V | 2.5 V | | | 0_0101 | 3.3 V | 2.5 V | 1.8 V | | | 0_0110 | 3.3 V | 1.8 V | 3.3 V | | | 0_0111 | 3.3 V | 1.8 V | 2.5 V | | | 0_1000 | 3.3 V | 1.8 V | 1.8 V | | | 0_1001 | 2.5 V | 3.3 V | 3.3 V | | | 0_1010 | 2.5 V | 3.3 V | 2.5 V | | | 0_1011 | 2.5 V | 3.3 V | 1.8 V | | | 0_1100 | 2.5 V | 2.5 V | 3.3 V | | | 0_1101 | 2.5 V | 2.5 V | 2.5 V | | | 0_1110 | 2.5 V | 2.5 V | 1.8 V | | | 0_1111 | 2.5 V | 1.8 V | 3.3 V | | | 1_0000 | 2.5 V | 1.8 V | 2.5 V | | | 1_0001 | 2.5 V | 1.8 V | 1.8 V | | | 1_0010 | 1.8 V | 3.3 V | 3.3 V | | | 1_0011 | 1.8 V | 3.3 V | 2.5 V | | | 1_0100 | 1.8 V | 3.3 V | 1.8 V | | | 1_0101 | 1.8 V | 2.5 V | 3.3 V | | | 1_0110 | 1.8 V | 2.5 V | 2.5 V | | | 1_0111 | 1.8 V | 2.5 V | 1.8 V | | | 1_1000 | 1.8 V | 1.8 V | 3.3 V | | | 1_1001 | 1.8 V | 1.8 V | 2.5 V | | | 1_1010 | 1.8 V | 1.8 V | 1.8 V | | | 1_1011 | 3.3 V | 3.3 V | 3.3 V | | | 1_1100 | 3.3 V | 3.3 V | 3.3 V | | | 1_1101 | 3.3 V | 3.3 V | 3.3 V | | | 1_1110 | 3.3 V | 3.3 V | 3.3 V | | | 1_1111 | 3.3 V | 3.3 V | 3.3 V | ### 3.3 Power Supply Design #### 3.3.1 PLL Power Supply Filtering Each of the PLLs described in Section 3.1 "System Clocking" on page 127 is provided with power through independent power supply pins ( $AV_{DD\_PLAT}$ , $AV_{DD\_CCn}$ , $AV_{DD\_DDR}$ , and $AV_{DD\_SRDSn}$ ). $AV_{DD\_PLAT}$ , $AV_{DD\_CCn}$ , and $AV_{DD\_DDR}$ voltages must be derived directly from the $V_{DD\_PL}$ source through a low frequency filter scheme. $AV_{DD\_SRDSn}$ voltages must be derived directly from the $SV_{DD}$ source through a low frequency filter scheme. The recommended solution for PLL filtering is to provide independent filter circuits per PLL power supply, as illustrated in Figure 3-4, one for each of the AV<sub>DD</sub> pins. By providing independent filters to each PLL, the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLL's resonant frequency range from a 500-kHz to 10-MHz range. Each circuit must be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It must be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of the footprint, without the inductance of vias. The following figure shows the PLL power supply filter circuit. Where: $R = 5\Omega \pm 5\%$ C1 = 10 $\mu$ F ± 10%, 0603, X5R, with ESL $\leq$ 0.5 nH C2 = 1.0 $\mu$ F ± 10%, 0402, X5R, with ESL $\leq$ 0.5 nH Note: A higher capacitance value for C2 may be used to improve the filter as long as the other C2 parameters do not change (0402 body, X5R, ESL $\leq$ 0.5 nH). Voltage for $AV_{DD}$ is defined at the input of the PLL supply filter and not the pin of $AV_{DD}$ . Figure 3-4. PLL Power Supply Filter Circuit The $AV_{DD\_SRDS}$ signals provides power for the analog portions of the SerDes PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following the following figure. For maximum effectiveness, the filter circuit is placed as closely as possible to the $AV_{DD\_SRDSn}$ balls to ensure it filters out as much noise as possible. The ground connection must be near the $AV_{DD\_SRDSn}$ balls. The 0.003- $\mu$ F capacitor is closest to the balls, followed by two 2.2- $\mu$ F capacitors, and finally the $1\Omega$ resistor to the board supply plane. The capacitors are connected from $AV_{DD\_SRDSn}$ to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces must be kept short, wide, and direct. Figure 3-5. SerDes PLL Power Supply Filter Circuit # Note the following: - AV<sub>DD\_SRDSn</sub> must be a filtered version of SV<sub>DD</sub>. - Signals on the SerDes interface are fed from the XV<sub>DD</sub> and SV<sub>DD</sub> power plane. - Voltage for AV<sub>DD SRDSn</sub> is defined at the PLL supply filter and not the pin of AV<sub>DD SRDSn</sub>. - An 0805 sized capacitor is recommended for system initial bring-up. # 3.3.2 XV<sub>DD</sub> Power Supply Filtering XV<sub>DD</sub> may be supplied by a linear regulator or sourced by a filtered GV<sub>DD</sub>. Systems may design in both options to allow flexibility to address system noise dependencies. An example solution for $XV_{DD}$ filtering, where $XV_{DD}$ is sourced from $GV_{DD}$ , is illustrated in Figure 3-6. The component values in this example filter are system dependent and are still under characterization, component values may need adjustment based on the system or environment noise. #### Where: C1 = 2.2 $\mu$ F ± 10%, X5R, with ESL $\leq$ 0.5 nH C2 = 2.2 $\mu$ F $\pm$ 10%, X5R, with ESL $\leq$ 0.5 nH F1 = $120\Omega$ at 100-MHz 2A 25% 0603 Ferrite F2 = $120\Omega$ at 100-MHz 2A 25% 0603 Ferrite **Figure 3-6.** XV<sub>DD</sub> Power Supply Filter Circuit ### 3.4 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the chip's system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $BV_{DD}$ , $OV_{DD}$ , $CV_{DD}$ , $GV_{DD}$ , $GV_{DD}$ , and $EV_{DD}$ , and $EV_{DD}$ , $EV_{DD}$ , $EV_{DD}$ , and $EV_{DD}$ , $EV_{DD}$ , and $EV_{DD}$ , $EV_{DD}$ , $EV_{DD}$ , and and $EV_{DD}$ , $EV_{DD}$ , and $EV_$ These capacitors must have a value of 0.01 or 0.1 µF. Only ceramic SMT (surface mount technology) capacitors must be used to minimize lead inductance, preferably 0402 or 0603 sizes. Additionally, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , $BV_{DD}$ , $OV_{DD}$ , $CV_{DD}$ , $GV_{DD}$ , and $LV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors must have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They must also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: 100-330 $\mu$ F (AVX TPS tantalum or Sanyo OSCON) # 3.5 SerDes Block Power Supply Decoupling Recommendations The SerDes block requires a clean, tightly regulated source of power (SV<sub>DD</sub> and XV<sub>DD</sub>) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below. Only SMT capacitors must be used to minimize inductance. Connections from all capacitors to power and ground must be done with multiple vias to further reduce inductance. - First, the board must have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors must be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors must be placed in a ring around the device as close to the supply and ground connections as possible. - Second, there must be a 1 µF ceramic chip capacitor on each side of the device. This must be done for all SerDes supplies. - $\bullet$ Third, between the device and any SerDes voltage regulator there must be a 10 $\mu$ F, low ESR SMT tantalum chip capacitor and a 100 $\mu$ F, low ESR SMT tantalum chip capacitor. This must be done for all SerDes supplies. # 3.6 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. All unused active low inputs must be tied to $V_{DD}$ , $BV_{DD}$ , $CV_{DD}$ , $OV_{DD}$ , $GV_{DD}$ , and $LV_{DD}$ as required. All unused active high inputs must be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $BV_{DD}$ , $CV_{DD}$ , $OV_{DD}$ O The Ethernet controllers 1 and/or 2 input pins may be disabled by setting their respective RCW Configuration field EC1 (bits 360-361) to 0b11, and EC2 (bits 363–365) to 0b111 = No parallel mode Ethernet, no USB. When disabled, these inputs do not need to be externally pulled to an appropriate signal level. EC\_GTX\_CLK125 is a 125-MHz input clock shared among all dTSEC ports. If the dTSEC ports are not used for RGMII, the EC\_GTX\_CLK125 input can be tied off to GND. - If RCW field DMA1 = 0b1 (RCW bit 384), the DMA1 external interface is not enabled and the DMA1\_DDONE0\_B pin must be left as a no connect. - If RCW field I2C3 = 0b11 (RCW bits 369–370) is selected, the SDHC\_WP and SDHC\_CD\_B input signals are enabled for external use. If SDHC\_WP and SDHC\_CD\_B are selected an not used, they must be externally pulled low such that SDHC\_WP = 0 = write enabled and SDHC\_CD\_B = 0 = card detected. If RCW field I2C3 != 0b11, thereby selecting either I2C3 or GPIO functionality, SDHC\_WP and SDHC\_CD\_B are internally driven such that SDHC\_WP = write enabled and SDHC\_CD\_B = card detected and the selected I2C3 or GPIO external pin functionality maybe used. This chip may be run with cores 4–7 disabled by connecting $\overline{\text{TEST\_SEL}}$ to GND. In this mode, it is recommended that the associated power plane, $V_{DD\_CB}$ , be tied to the GND plane as well to save static power. Note that with $\overline{\text{TEST\_SEL}} = 0$ , $SVR = 0x8201\_0010$ for 4 core P4080/P4081 without security and $SVR = 0x8209\_0010$ for 4 core P4080E with security. The TMP\_DETECT\_B pin is an active low input to the Security Monitor (reference the Secure Boot and Trust Architecture chapter of the *P4080 QorIQ Integrated Multicore Communication Processor Family Reference Manual*). When using Trust Architecture functionality, external logic must ramp TMP\_DETECT\_B with $OV_{DD}$ . If not using Trust Architecture functionality, TMP\_DETECT\_B must be tied to $OV_{DD}$ to prevent the input from going low. # 3.6.1 Legacy JTAG Configuration Signals Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 3-8. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results. Boundary-scan testing is enabled through the JTAG interface signals. The TRST\_B signal is optional in the IEEE Std 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The device requires TRST\_B to be asserted during power-on reset flow to ensure that the JTAG boundary logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST\_B during the power-on reset flow. Simply tying TRST\_B to PORESET\_B is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip. The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert PORESET\_B or TRST\_B in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 3-8 allows the COP port to independently assert PORESET\_B or TRST\_B, while ensuring that the target can drive PORESET\_B as well. The COP interface has a standard header, shown in Figure 3-7, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed. There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 3-7 is common to all known emulators. # 3.6.1.1 Termination of Unused Signals If the JTAG interface and COP header are not used, Teledyne e2v recommends the following connections: - TRST\_B must be tied to PORESET\_B through a 0 $\kappa\Omega$ isolation resistor so that it is asserted when the system reset signal (PORESET\_B) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Teledyne e2v recommends that the COP header be designed into the system as shown in Figure 3-8. If this is not possible, the isolation resistor allows future access to TRST\_B in case a JTAG interface may need to be wired onto the system in future debug situations. - No pull-up/pull-down is required for TDI, TMS or TDO. Figure 3-7. Legacy COP Connector Physical Pinout Figure 3-8. Legacy JTAG Interface Connection Notes: 1. The COP port and target board must be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a $10\Omega$ resistor for short-circuit/current-limiting protection. - 3. The KEY location (pin 14) is not physically present on the COP header. - 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity. - 5. This switch is included as a precaution for BSDL testing. The switch must be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch must be closed to position B. - 6. Asserting HRESET\_B causes a hard reset on the device. # 3.6.2 Aurora Configuration Signals Correct operation of the Aurora interface requires configuration of a group of system control pins as demonstrated in Figure 3-9 and Figure 3-10. Care must be taken to ensure that these pins are maintained at a valid negated state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results. Teledyne e2v recommends that the Aurora 22 pin duplex connector be designed into the system as shown in Figure 3-11 or the 70 pin duplex connector be designed into the system as shown in Figure 3-11. If the Aurora interface is not used, Teledyne e2v recommends the legacy COP header be designed into the system as described in Section 3.6.1.1 "Termination of Unused Signals" on page 142. Figure 3-9. Aurora 22 Pin Connector Duplex Pinout Figure 3-10. Aurora 70 Pin Connector Duplex Pinout | TX0_P | 1 | 2 | VIO (VSense) | |-------|----|----|--------------| | TX0_N | 3 | 4 | TCK | | GND | 5 | 6 | TMS | | TX1_P | 7 | 8 | TDI | | TX1_N | 9 | 10 | TDO | | GND | 11 | 12 | TRST | | RX0_P | 13 | 14 | Vendor I/O 0 | | RX0_N | 15 | 16 | Vendor I/O 1 | | GND | 17 | 18 | Vendor I/O 2 | | RX1_P | 19 | 20 | Vendor I/O 3 | | RX1_N | 21 | 22 | RESET | | GND | 23 | 24 | GND | | TX2_P | 25 | 26 | CLK_P | | TX2_N | 27 | 28 | CLK_N | | GND | 29 | 30 | GND | | TX3_P | 31 | 32 | Vendor I/O 4 | | TX3_N | 33 | 34 | Vendor I/O 5 | | GND | 35 | 36 | GND | | RX2_P | 37 | 38 | N/C | | RX2_N | 39 | 40 | N/C | | GND | 41 | 42 | GND | | RX3_P | 43 | 44 | N/C | | RX3_N | 45 | 46 | N/C | | GND | 47 | 48 | GND | | TX4_P | 49 | 50 | N/C | | TX4_N | 51 | 52 | N/C | | GND | 53 | 54 | GND | | TX5_P | 55 | 56 | N/C | | TX5_N | 57 | 58 | N/C | | GND | 59 | 60 | GND | | TX6_P | 61 | 62 | N/C | | TX6_N | 63 | 64 | N/C | | GND | 65 | 66 | GND | | TX7_P | 67 | 68 | N/C | | TX7_N | 69 | 70 | N/C | | | | | 1 | Figure 3-11. Aurora 22 Pin Connector Duplex Interface Connection Notes: 1. The Aurora port and target board must be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a 1 $k\Omega$ resistor for short-circuit/current-limiting protection. - 3. This switch is included as a precaution for BSDL testing. The switch must be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch must be closed to position B. 4. Asserting HRESET\_B causes a hard reset on the device. HRESET\_B is not used by the Aurora 22 pin connector. Figure 3-12. Aurora 70 Pin Connector Duplex Interface Connection Notes: 1. The Aurora port and target board must be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. 2. Populate this with a 1 k $\Omega$ resistor for short-circuit/current-limiting protection. # P4080/P4081 - 3. This switch is included as a precaution for BSDL testing. The switch must be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch must be closed to position B. - 4. Asserting HRESET\_B causes a hard reset on the device. #### 3.6.3 Guidelines for High-Speed Interface Termination #### 3.6.3.1 SerDes Interface Entirely Unused If the high-speed SerDes interface is not used at all, the unused pin must be terminated as described in this section. The following pins must be left unconnected: - SD\_TX[17:0] - SD\_TX\_B[17:0] The following pins must be connected to SGND: - SD RX[17:0] - SD\_RX\_B[17:0] - SD\_REF\_CLK1, SD\_REF\_CLK2, SD\_REF\_CLK3 - SD\_REF\_CLK1\_B, SD\_REF\_CLK2\_B, SD\_REF\_CLK3\_B The following pins must be left unconnected: - SD\_IMP\_CAL\_RX - SD\_IMP\_CAL\_TX In the RCW configuration fields SRDS\_LPD1\_B, SRDS\_LPD2\_B, and SRDS\_LPD3\_B, all bits must be set to power down all the lanes in each bank. The RCW configuration field SRDS\_EN may be cleared to power down the SerDes block for power saving. RCW[SRDS\_EN] = 0 power downs the PLLs of all three banks. Additionally, software may configure SRDSBnRSTCTL[SDPD] = 1 for the unused banks to power down the SerDes bank PLLs for power savings. Note that both SV<sub>DD</sub> and XV<sub>DD</sub> must remain powered. ## 3.6.3.2 SerDes Interface Partly Unused If only part of the high speed SerDes interface pins are used, the remaining high-speed serial I/O pins must be terminated as described in this section. The following unused pins must be left unconnected: - SD TX[n] - SD\_TX\_B[*n*] The following unused pins must be connected to SGND: - SD\_RX[n] - SD\_RX\_B[n] - SD\_REF\_CLK1, SD\_REF\_CLK1\_B (If entire SerDes bank 1 unused) - SD REF CLK2, SD REF CLK2 B (If entire SerDes bank 2 unused) - SD\_REF\_CLK3, SD\_REF\_CLK3\_B (If entire SerDes bank 2 and 3 are unused) In the RCW configuration field SRDS\_LPDn\_B for each bank, the respective bit for each unused lane must be set to power down the lane. If an entire SerDes bank is unused, software may configure SRDSBnRSTCTL[SDPD] = 1 for the unused bank to power down the SerDes bank PLL for power savings, however, SerDes bank 3 PLL may only be powered down if the entire SerDes bank 2 and 3 are unused. #### 3.7 Recommended Thermal Model Information about Flotherm models of the package or thermal data not available in this document can be obtained from your local Teledyne e2v sales office. ### 3.8 Thermal Management Information This section provides thermal management information for the flip chip plastic ball grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design: the heat sink, airflow, and thermal interface material. The chip implements several features designed to assist with thermal management, including the temperature diode. The temperature diode allows an external device to monitor the die temperature in order to detect excessive temperature conditions and alert the system; see Section 3.8.3 "Temperature Diode" on page 151 for more information. The recommended attachment method to the heat sink is illustrated in Figure 3-13. The heat sink must be attached to the printed-circuit board with the spring force centered over the die. This spring force must not exceed 10 pounds force (45 Newton) Figure 3-13. Package Exploded Cross-Sectional View.FC-PBGA (with Lid) Package The system board designer can choose between several types of heat sinks to place on the device. There are several commercially-available thermal interfaces to choose from in the industry. Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. ### 3.8.1 Internal Package Conduction Resistance For the package, the intrinsic internal conduction thermal resistance paths are as follows: - The die junction-to-case thermal resistance - The die junction-to-lid-top thermal resistance - The die junction-to-board thermal resistance Figure 3-14 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. Figure 3-14. Package with Heat Sink Mounted to a Printed-Circuit Board Note the internal versus external package resistance. The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms. #### 3.8.2 Thermal Interface Materials A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. The performance of thermal interface materials improves with increasing contact pressure; this performance characteristic chart is generally provided by the thermal interface vendor. The recommended method of mounting heat sinks on the package is by means of a spring clip attachment to the printed-circuit board (see Figure 3-13) The system board designer can choose among several types of commercially-available thermal interface materials. ### 3.8.3 Temperature Diode The chip has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461A $^{\text{TM}}$ ). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. The following are the specifications of the chip's on-board temperature diode: Operating range: 10 - 230 µA Ideality factor over $13.5 - 220 \mu A$ : n = 1.007 + 0.008 ## 4. PACKAGE INFORMATION The following section describes the detailed content and mechanical description of the package. ## 4.1 Package Parameters for the P4080/P4081 FC-PBGA The package parameters are as provided in the following list. The package type is 37.5 mm × 37.5 mm, 1295 flip-chip plastic-ball grid array (FC-PBGA) Package outline 37.5 mm × 37.5 mm Interconnects 1295 Ball Pitch 1.0 mm Ball Diameter (typical) 0.60 mm Solder Balls 96.5% Sn, 3% Ag, 0.5% Cu Module height (typical) 2.88 mm to 3.53 mm (maximum) # 4.2 Mechanical Dimensions of the P4080/P4081 FC-PBGA This figure shows the mechanical dimensions and bottom surface nomenclature of the chip. Figure 4-1. Mechanical Dimensions of the P4080/P4081 FC-PBGA with Full Lid Notes: 1. All dimensions are in millimeters. - 2. Dimensioning and tolerancing per ASME Y14.5M-1994. - 3. Maximum solder ball diameter measured parallel to datum A. - 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. - 5. Parallelism measurement excludes any effect of mark on top surface of package. #### 5. SECURITY FUSE PROCESSOR The P4080/P4081 implements the QorlQ platform's Trust Architecture, supporting capabilities such as secure boot. Use of the Trust Architecture features is dependent on programming fuses in the Security Fuse Processor (SFP). The details of the Trust Architecture and SFP can be found in the P4080 QorlQ Integrated Multicore Communication Processor Family Reference Manual. In order to program SFP fuses, the user is required to supply 1.5 V to the $POV_{DD}$ pin per Section 2.2 "Power Sequencing" on page 54 $POV_{DD}$ must only be powered for the duration of the fuse programming cycle, with a per device limit of two fuse programming cycles. All other times $POV_{DD}$ must be connected to GND. The sequencing requirements for raising and lowering $POV_{DD}$ are shown in Figure 2-2. To ensure device reliability, fuse programming must be performed within the recommended fuse programming temperature range per Table 2-2. Users not implementing the QorlQ platform's Trust Architecture features are not required to program fuses and must connect $POV_{DD}$ to GND. #### 6. ORDERING INFORMATION Table provides the Teledyne e2v part numbering nomenclature for the P4080/P4081. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Teledyne e2v sales office. Each part number also contains a revision code which refers to the die mask revision number. **Table 6-1.** Ordering Information | р | 4 | nn | n | t | е | n | С | d | a | r | |-----------------------------|----------|-----------------------|------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Generation (1) | Platform | Number<br>of<br>Cores | Derivative | Temperature<br>Range | Encryption | Package Type | CPU Speed | DDR Speed | V <sub>DD</sub> Tolerance | Die<br>Revision | | P(X) <sup>(2)</sup> = 45 nm | 4 | 08 = 8 core | 0–1 | V: Tc = -40°C<br>T <sub>J</sub> = 110°C<br>F: Tc = -40°C<br>T <sub>J</sub> = 125°C<br>M: Tc = -55°C<br>T <sub>J</sub> = 125°C | E = SEC<br>Present<br>N = SEC<br>Not Present | 3 <sup>(4)</sup> = FC-PBGA<br>C4: Lead free<br>C5: Leaded<br>7 = FC-PBGA<br>C4/C5: Lead free | K = 1000 MHz<br>M= 1200 MHz<br>N = 1333 MHz<br>P= 1500 MHz | K = 1000 MHz<br>M = 1200 MHz<br>N = 1300 or<br>1333 MHz | Blank: Vdd = 1.0V ± 50 mV<br>A: Vdd = 1.0V -30/+50 mV<br>B: Vddpl = 1.02V ± 50 mV and<br>Vddca/cb = 1.0V ± 50mv | B =<br>Rev 2.0<br>C <sup>(4)</sup> =<br>Rev 3.0 | Notes: 1. For availability of the different versions, contact your local Teledyne e2v sales office. - 2. The letter X in the part number designates a "Prototype" product that has not been qualified by Teledyne e2v. Reliability of a PX part-number is not guaranteed and such part-number shall not be used in Flight Hardware. Product changes may still occur while shipping prototypes. - 3. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies. - 4. For revision B, the package type 3 indicate: C4/C5 Leaded. ## 7. **DEFINITIONS** # 7.1 Life Support Applications These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Teledyne e2v customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Teledyne e2v for any damages resulting from such improper use or sale. # 8. DOCUMENT REVISION HISTORY This table provides a revision history for this document. **Table 8-1.** Document Revision History | Rev. No | Date | Substantive Change(s) | |---------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1066H | 03/19 | Table 2-5, "P4080/P4081 Power Dissipation," on page 56: Modified Power Consumption value at 125°C | | 1066G | 09/18 | Table 2-2, "Recommended Operating Conditions," on page 51: Added a new row for Platform supply voltage with a new note 6. Table 2-5, "P4080/P4081 Power Dissipation," on page 56: Modification spec power dissipation at 1.02V and added note 7. Table 6-1, "Ordering Information," on page 153: Added V <sub>DD</sub> Tolerance "B" | | 1066F | 08/15 | Table 6-1, "Ordering Information," on page 153: Removed note 4: The electrical specifications for Rev 3.0 are preliminary and subject to change until the product is fully characterized and qualified. | | 1066E | 02/14 | Removed "Preliminary" in the datasheet. Updated Table 6-1, "Ordering Information," on page 153 with changed Package Type. | | 1066D | 04/13 | . Added P4081 . Added power dissipation values for P4081 to Table 2-5, "P4080/P4081 Power Dissipation," on page 56 . Added Table 3-2, "P4081 Processor Clocking Specifications," on page 129 . In Table 6-1, "Ordering Information," on page 153 Added new column and values for Vdd. Added values to columns Package Type, CPU Speed, DDR Speed and Die Revision. | Table 8-1. Document Revision History (Continued) | Rev. No | Date | Substantive Change(s) | |---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | . In Table 2-30, "eSPI AC Timing Specifications <sup>(1)</sup> ," on page 73, updated note 3 from "The greater of the two output timings for $t_{NIKHOX}$ and $t_{NIKHOV}$ are used when SPCOM[RxDelay] of the eSPI command register is set. For example, the $t_{NIKHOX}$ is 4.0 and $t_{NIKHOV}$ is 7.0 if SPCOM[RxDelay] is set to be "1" to "See the P4080RM for details about the register SPMODE" | | | | . Throughout document, updated kOhm to K $\Omega$ . | | | | . In Table 2-34, "RGMII AC Timing Specifications ( $LV_{DD} = 2.5 V$ ) (For Recommended Operating Conditions, see Table 2-2)," on page 75, "RGMII AC Timing Specifications ( $LVDD = 2.5 V$ )" added note 7 as follows: "The frequency of RX_CLK (input) should not exceed the frequency of GTX_CLK (output) by more than 300 ppm" | | 1066C | 01/13 | . In Table 2-34, added note 7 to the notes column for the "Data to clock output skew (at transmitter)" row. | | 10000 | 01/13 | . In Table 2-42, "dTSEC IEEE 1588 AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2)," on page 81, added note 4 as follows: "For 1588, there are three input clock sources: TSEC_1588_CLK_IN, RTC and FMan/4. When using TSEC_1588_CLK_IN, the minimum clock period is 2 × t <sub>T1588CLK</sub> " | | | | . In Table 2-42, added note 4 to the notes column for the "TSEC_1588_CLK_OUT clock period" row and updated the "TSEC_1588_PULSE_OUT" row to "TSEC_1588_PULSE_OUT, TSEC_1588_ALARM_OUT" | | | | . In Figure 2-12 on page 81 "dTSEC IEEE 1588 Output AC Timing", updated TSEC_1588_TRIG_OUT to TSEC_1588_ALARM_OUT. | | | | . In Figure 2-18 on page 89 "GPCM Output Timing Diagram", updated $t_{LBKHOX}$ to $t_{LBKLOX}$ and $t_{LBKHOV}$ to $t_{LBKLOV}$ | | | | . In Table 2-53, "eSDHC AC Timing Specifications (For Recommended Operating Conditions, see Table 2-2)," on page 90, updated note 3 from "To satisfy setup timing, the delay difference between clock input and cmd/data input must not exceed 2 ns" to "To satisfy setup timing, one way board routing delay between Host and Card, on SD_CLK, SD_CMD and SD_DATx should not exceed 1 ns" | | | | . In Table 2-53, updated note 4 from " $C_{CARD} \le 10$ pF, (1 card), and $CL = C_{BUS} + C_{HOST} + C_{CARD} \le 40$ pF" to " $C_{CARD} \le 0$ pF, (1 card), and $CL = C_{BUS} + C_{HOST} + C_{CARD} \le 40$ pF" and added note 5 as follows: "The parameter values apply to both full-speed and high-speed modes" | | | | . Updated signal naming convention to _N and _P in Figure 3-9 on page 144 and Figure 3-10 on page 145. . Updated Figure 2-27 on page 98. | | | | . In Table 2-53, updated the min value for the Input setup times from 5 to 2.5 and added notes 3 and 5 in the notes column for this row. | | | | . In Table 2-53, in the notes column for the "Input hold times" row, added note 5 and removed note 3. In the notes column for the "Output delay time" row, included notes 4 and 5. | | | | . In Table 1-1 on page 8, "Pins List by Bus", changed the power supply to SV <sub>DD</sub> for all SerDes receiver pins. . In Table 1-1, "Pins List by Bus", added note 3 for the following pins: LA[16:22], LA[25], USB1_D[7:4], USB2_D[7:4], EC1_TXD[3:0], EC2_TXD[3:0], RESET_REQ, MSRCID[1:2], and ASLEEP. . In Table 1-1, "Pins List by Bus", added note 30 for MSRCID[0]. | | | | . In Table 1-1, "Pins List by Bus", modified note 30, as follows: "Pin must NOT be pulled down during power-on reset. This pin may be pulled up, driven high, or if there are any externally connected devices, left in tristate" . In Table 2-2 on page 51, "Recommended Operating Conditions", added note 5, as follows: "Supply voltage specified at the voltage sense pin. Voltage input pins must be regulated to provide specified voltage at the sense pin" | Table 8-1. Document Revision History (Continued) | Rev. No | Date | Substantive Change(s) | |---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | . Added a new note in Section 2.2 "Power Sequencing" on page 54: "Only 100,000 POR cycles are permitted per lifetime of a device" | | | | . Added Table 2-7 on page 58, "I/O Power Supply Estimated Value" | | | | . In Table 2-11 on page 60, "SYSCLK AC Timing Specifications", changed the max to $\pm 150$ for SYSCLK peak period jitter. | | | | . In Table 2-17 on page 63, "DDR2 SDRAM Interface DC Electrical Characteristics, modified note 2 as follows: "MVREFn is expected to be equal to $0.5 \times \text{GV}_{\text{DD}}$ and to track $\text{GV}_{\text{DD}}$ DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than $\pm 1\%$ of the DC value (that is, $\pm 18$ mV)" | | | | . In Table 2-20 on page 65, "Current-Draw Characteristics for MVREF $n$ , changed the max to 500 $\mu$ A for current draw for DDR3 SDRAM for MVREF $n$ . | | | | . In Figure 2-3 on page 67, "DDR2 and DDR3 SDRAM Interface Input Timing Diagram", modified the rightmost $t_{\text{DISKEW}}$ range marker. | | | | . In Table 2-30 on page 73, "eSPI AC Timing Specifications1", updated the values for SPI_MOSI output rows. | | | | . In Table 2-34 on page 75, "RGMII AC Timing Specifications ( $LV_{DD} = 2.5 \text{ V}$ )", updated the minimum value to 2.6 for data to clock input skew (at receiver). | | | | . Completely updated Figure 2-10 on page 76: "RGMII AC Timing and Multiplexing Diagrams" | | | | . Added Section 2.12.4.1 "dTSEC IEEE 1588 DC Timing Specifications" on page 80 | | | | . In Table 2-57 on page 93, "JTAG AC Timing Specifications", updated the Boundary-scan data value to 15 In Table 2-79 on page 118, "XAUI AC SD_REF_CLK3 and SD_REF_CLK3_B Input Clock Requirements" updated the minimum and maximum values to –100 and 100, respectively, for SD_REF_CLK/SD_REF_CLK_B clock frequency tolerance. | | | | . In Table 2-80 on page 119, "SGMII Transmit AC Timing Specifications", remove the typical value for AC coupling capacitor. Also changed the minimum value to 10. | | | | . In Table 3-1 on page 128, "Processor Clocking Specifications", removed the first row from Local bus clock frequency, added value of 300 to empty cells, and added note 9 to PME and FMn, as follows: "For the FMan: 300 MHz is the minimum to support 1 G. 450 MHz is the minimum to support 10 G. | | | | 500 MHz is the minimum to support 10 G with PCD. 600 MHz is the minimum to support 12 G (10 G + $2*1$ G) with PCD" | | | | . In Section 3.3.1 "PLL Power Supply Filtering" on page 138, updated the second bullet in the list at the end of the section to read as follows: "Signals on the SerDes interface are fed from the $XV_{DD}$ and $SV_{DD}$ power plane" | | 1066B | 02/12 | Modified Power Consumption value at 110°C and 125°C in Table 2-5, "P4080/P4081 Power Dissipation," on page 56. | | 1066A | 04/11 | Initial revision. | # **Table of Contents** | 1 | Pin Assignments and Reset States | 2 | |---|----------------------------------------------------------------------------------------------------------------|-------| | | 1.11295 FC-PBGA Ball Layout Diagrams | 2 | | | 1.2Pinout List | 8 | | 2 | Electrical Characteristics | . 49 | | | 2.10verall DC Electrical Characteristics | 49 | | | 2.2Power Sequencing | 54 | | | 2.3Power Down Requirements | 56 | | | 2.4Power Characteristics | | | | 2.5Thermal | 59 | | | 2.6Input Clocks | 60 | | | 2.7RESET Initialization | 62 | | | 2.8Power-on Ramp Rate | 63 | | | 2.9DDR2 and DDR3 SDRAM Controller | 63 | | | 2.10eSPI | 71 | | | 2.11DUART | 74 | | | 2.12Ethernet: Data Path Three-Speed Ethernet (dTSEC), Management Interface 1 and 2, IEEE Std 1588 <sup>™</sup> | 75 | | | 2.13USB | 82 | | | 2.14Enhanced Local Bus Interface | 85 | | | 2.15Enhanced Secure Digital Host Controller (eSDHC) | 90 | | | 2.16Programmable Interrupt Controller (PIC) Specifications | 92 | | | 2.17JTAG Controller | 92 | | | 2.18l <sup>2</sup> C | 95 | | | 2.19GPIO | 97 | | | 2.20High-Speed Serial Interfaces (HSSI) | 98 | | 3 | Hardware Design Considerations | 127 | | | 3.1System Clocking | . 127 | | | 3.2Supply Power Setting | . 136 | | | 3.3Power Supply Design | . 138 | | | 3.4Decoupling Recommendations | .139 | | | 3.5SerDes Block Power Supply Decoupling Recommendations | . 140 | | | 3.6Connection Recommendations | . 140 | | | 3.7Recommended Thermal Model | .149 | | | 3.8Thermal Management Information | .149 | # P4080/P4081 | 4 | Package Information | 151 | |---|-----------------------------------------------------|-----| | | 4.1Package Parameters for the P4080/P4081 FC-PBGA | 151 | | | 4.2Mechanical Dimensions of the P4080/P4081 FC-PBGA | 152 | | 5 | Security Fuse Processor | 153 | | 6 | Ordering Information | 153 | | 7 | Definitions | 154 | | | 7.1Life Support Applications | 154 | | 8 | Document Revision History | 154 |