# **Datasheet** #### **Features** - Embedded e500 Book E-compatible Core Available up to 833 MHz - 32-bit, Dual-issue, Superscalar, Seven-stage Pipeline - 1850 MIPS at 800 MHz (Est. Dhrystone 2.1) - 32 KB L1 Data and 32 KB L1 Instruction Cache with Line Locking Support - 256 KB On-chip L2 Cache with Direct Mapped Capability - Enhanced Hardware and Software Debug Support - Memory Management Unit (MMU) - SIMD Extension with Single Precision Floating Point - Two TSECs Supporting 10/100/1000 Mbps Ethernet (IEEE® 802.3, 802.3u, 802.3x, 802.3z, and 802.3 ac-compliant) with Two GMII/TBI/RGMII Interfaces - 166 MHz, 64-bit, 2.5V I/O, DDR SDRAM Memory Controller with Full ECC Support - 500 MHz, 8-bit, LVDS I/O, RapidIO Controller - 133 MHz, 64-bit, 3.3V I/O, PCI-X 1.0a/PCI 2.2 Bus Controller - 166 MHz, 32-bit, 3.3V I/O, Local Bus with Memory Controller - Integrated Four-channel DMA Controller - Interrupt Controller - IEEE 1149.1 JTAG Test Access Port - 1.2V Core Voltage with 3.3V and 2.5V I/O # **Description** The PC8540 contains a PowerPC® processor core. The PC8540 integrates a processor that implements the PowerPC architecture with system logic required for networking, storage, and general-purpose embedded applications. For functional characteristics of the processor, refer to the PC8540 Integrated Processor Preliminary Reference Manual. # Screening/Quality/Packaging - $T_J = -55^{\circ}C$ , +125°C - $T_{.1} = -40^{\circ}C, +110^{\circ}C$ - 783-pin HiTCE Package - 783-pin FC-PBGA Package ## 1. Overview The following section provides a high-level overview of the PC8540 features. Figure 1-1 shows the major functional units within the PC8540. Figure 1-1. Block Diagram #### 1.1 Key Features The following lists an overview of the PC8540 feature set. - High-performance, 32-bit Book E-enhanced core that implements the PowerPC architecture - 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection. Caches can be locked entirely or on a per-line basis. Separate locking for instructions and data - Memory Management Unit (MMU) especially designed for embedded applications - Enhanced hardware and software debug support - 256 Kbyte L2 cache/SRAM - Can be configured as follows: - Full cache mode (256-Kbyte cache) - Full memory-mapped SRAM mode (256-Kbyte SRAM mapped as a single 256 Kbyte block or two 128-Kbyte blocks) - Half SRAM and half cache mode (128-Kbyte cache and 128-Kbyte memory-mapped SRAM) - Full ECC support on 64-bit boundary in both cache and SRAM modes - Cache mode supports instruction caching, data caching, or both - External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing) - Eight-way set-associative cache organization (1024 sets of 32-byte cache lines) - Supports locking the entire cache or selected lines. Individual line locks are set and cleared through Book E instructions or by externally mastered transactions - Global locking and flash clearing done through writes to L2 configuration registers - Instruction and data locks can be flash cleared separately - Read and write buffering for internal bus accesses - SRAM features include the following: - I/O devices access SRAM regions by marking transactions as snoopable (global) - Regions can reside at any aligned location in the memory map - Byte accessible ECC is protected using read-modify-write transactions accesses for smaller than cache-line accesses. - Address Translation and Mapping Unit (ATMU) - Eight local access windows define mapping within local 32-bit address space - Inbound and outbound ATMUs map to larger external address spaces - -Three inbound windows plus a configuration window on PCI/PCI-X - -Four inbound windows plus a default and configuration window on RapidIO - Four outbound windows plus default translation for PCI - Eight outbound windows plus default translation for RapidIO - DDR memory controller - Programmable timing supporting DDR-1 SDRAM - 64-bit data interface, up to 333 MHz data rate - Four banks of memory supported, each up to 1 Gbyte - DRAM chip configurations from 64 Mbits to 1 Gbit with x8/x16 data ports - Full ECC support - Page mode support (up to 16 simultaneous open pages) - Contiguous or discontiguous memory mapping - Read-modify-write support for RapidIO atomic increment, decrement, set, and clear transactions - Sleep mode support for self refresh SDRAM - Supports auto refreshing - On-the-fly power management using CKE signal - Registered DIMM support - Fast memory access via JTAG port - 2.5V SSTL2 compatible I/O - RapidIO interface unit - 8-bit RapidIO I/O and messaging protocols - Source-synchronous Double Data Rate (DDR) interfaces - Supports small type systems (small domain, 8-bit device ID) - Supports four priority levels (ordering within a level) - Reordering across priority levels - Maximum data payload of 256 bytes per packet - Packet pacing support at the physical layer - CRC protection for packets - Supports atomic operations increment, decrement, set, and clear - LVDS signaling - RapidIO-compliant message unit - One inbound data message structure (inbox) - One outbound data message structure (outbox) - Supports chaining and direct modes in the outbox - Support of up to 16 packets per message - Support of up to 256 bytes per packet and up to 4 Kbytes of data per message - Supports one inbound doorbell message structure - Programmable Interrupt Controller (PIC) - Programming model is compliant with the OpenPIC architecture - Supports 16 programmable interrupt and processor task priority levels - Supports 12 discrete external interrupts - Supports 4 message interrupts with 32-bit messages - Supports connection of an external interrupt controller such as the 8259 programmable interrupt controller - Four global high resolution timers/counters that can generate interrupts - Supports 22 other internal interrupt sources - Supports fully nested interrupt delivery - Interrupts can be routed to external pin for external processing - Interrupts can be routed to the e500 core's standard or critical interrupt inputs - Interrupt summary registers allow fast identification of interrupt source - I<sup>2</sup>C Controller - Two-wire interface - Multiple master support - Master or slave I<sup>2</sup>C mode support - On-chip digital filtering rejects spikes on the bus - Boot sequencer - Optionally loads configuration data from serial ROM at reset via the I<sup>2</sup>C interface - Can be used to initialize configuration registers and/or memory - Supports extended I<sup>2</sup>C addressing mode - Data integrity checked with preamble signature and CRC - DUART - Two 4-wire interfaces (SIN, SOUT, RTS, CTS) - Programming model compatible with the original 16450 UART and the PC16550D - 10/100 Fast Ethernet Controller (FEC) - Operates at 10 to 100 megabits per second (Mbps) as a device debug and maintenance port - Local Bus Controller (LBC) - Multiplexed 32-bit address and data operating at up to 166 MHz - Eight chip selects support eight external slaves - Up to eight-beat burst transfers - The 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller - Three protocol engines available on a per chip select basis: - General Purpose Chip select Machine (GPCM) - -Three User Programmable Machines (UPMs) - Dedicated single data rate SDRAM controller - Parity support - Default boot ROM chip select with configurable bus width (8-,16-, or 32-bit) - Two three-speed (10/100/1Gb) Ethernet controllers (TSECs) - Dual IEEE 802.3, 802.3u, 802.3x, 802.3z, 802.3ac, 802.3ab compliant controllers - Support for different Ethernet physical interfaces: - -10/100/1Gb Mbps IEEE 802.3 GMII - -10/100 Mbps IEEE 802.3 MII - -10 Mbps IEEE 802.3 MII - -1000 Mbps IEEE 802.3z TBI - -10/100/1Gb Mbps RGMII/RTBI - Full- and half-duplex support - Buffer descriptors are backward compatible with PC8260 and PC860T 10/100 programming models - 9.6-Kbyte jumbo frame support - RMON statistics support - 2-Kbyte internal transmit and receive FIFOs - MII management interface for control and status - Programmable CRC generation and checking - Ability to force allocation of header information and buffer descriptors into L2 cache. - · OCeaN switch fabric - Four-port crossbar packet switch - Reorders packets from a source based on priorities - Reorders packets to bypass blocked packets - Implements starvation avoidance algorithms - Supports packets with payloads of up to 256 bytes - Integrated DMA controller - Four-channel controller - All channels accessible by both the local and remote masters - Extended DMA functions (advanced chaining and striding capability) - Support for scatter and gather transfers - Misaligned transfer capability - Interrupt on completed segment, link, list, and error - Supports transfers to or from any local memory or I/O port - Selectable hardware-enforced coherency (snoop/no-snoop) - Ability to start and flow control each DMA channel from external 3-pin interface - Ability to launch DMA from single write transaction #### PCI/PCI-X controller - PCI 2.2 and PCI-X 1.0 compatible - 64- or 32-bit PCI port supports at 16 to 66 MHz - 64-bit PCI-X support up to 133 MHz - Host and agent mode support - 64-bit dual address cycle (DAC) support - PCI-X supports multiple split transactions - Supports PCI-to-memory and memory-to-PCI streaming - Memory prefetching of PCI read accesses - Supports posting of processor-to-PCI and PCI-to-memory writes - PCI 3.3V compatible - Selectable hardware-enforced coherency #### • Power management - Fully static 1.2V CMOS design with 3.3- and 2.5V I/O - Supports power saving modes: doze, nap, and sleep - Employs dynamic power management, which automatically minimizes power consumption of blocks when they are idle. #### System performance monitor - Supports eight 32-bit counters that count the occurrence of selected events - Ability to count up to 512 counter-specific events - Supports 64 reference events that can be counted on any of the 8 counters - Supports duration and quantity threshold counting - Burstiness feature that permits counting of burst events with a programmable time between bursts - Triggering and chaining capability - Ability to generate an interrupt on overflow #### System access port - Uses JTAG interface and a TAP controller to access entire system memory map - Supports 32-bit accesses to configuration registers - Supports cache-line burst accesses to main memory - Supports large block (4-Kbyte) uploads and downloads - Supports continuous bit streaming of entire block for fast upload and download - IEEE 1149.1-compliant, JTAG boundary scan - 783 HiTCE package ## 2. Electrical Characteristics This section provides the electrical specifications and thermal characteristics for the PC8540. The PC8540 is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. #### 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. ## 2.2 Detailed Specification This specification describes the specific requirements for the microprocessor PC8540 in compliance with e2v standard screening. # 2.3 Applicable Documents - 1. MIL-STD-883: Test methods and procedures for electronics - 2. MIL-PRF-38535: Appendix A: General specifications for microcircuits The microcircuits are in accordance with the applicable documents and as specified herein. ## 2.3.1 Absolute Maximum Ratings Table 2-1 provides the absolute maximum ratings. **Table 2-1.** Absolute Maximum Ratings<sup>(1)</sup> | Characteristic | | Symbol | Max Value | Unit | Notes | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------|------|--------| | Core supply vo<br>- For devices ra<br>- For devices ra | ated at 667 and 833 MHz | V <sub>DD</sub> | -0.3 to 1.32<br>-0.3 to 1.43 | V | | | PLL supply vol - For devices ra - For devices ra | ated at 667 and 833 MHz | $AV_DD$ | -0.3 to 1.32<br>-0.3 to 1.43 | V | | | DDR DRAM I/O voltage | | | -0.3 to 3.63 | V | | | Three-speed Ethernet I/O voltage | | LV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 2.75 | ٧ | | | | al bus, RapidIO, 10/100 Ethernet, MII management, DUART, and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub> | -0.3 to 3.63 | ٧ | (3) | | | DDR DRAM signals | MV <sub>IN</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | (2)(5) | | | DDR DRAM reference | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | (2)(5) | | Input voltage | Three-speed Ethernet signals | LV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3) | V | (4)(5) | | input voltage | Local bus, RapidIO, 10/100 ethernet, DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | ٧ | (5) | | | PCI/PCI-X | OV <sub>IN</sub> | $-0.3$ to $(OV_{DD} + 0.3)$ | V | (6) | | Storage tempe | rature range | T <sub>STG</sub> | -55 to 150 | °C | | Notes: 1. Functional and tested operating conditions are given in Table 2-2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. # PC8540 - 2. Caution: $MV_{IN}$ must not exceed $GV_{DD}$ by more than 0.3V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 4. Caution: LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 5. (M,L,O)V<sub>IN</sub> and MV<sub>RFF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2-1. - OV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3V operation, as shown in Figure 2-2. #### 2.3.2 Power Sequencing The PC8540 requires its power rails to be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up: - 1. $V_{DD}$ , $AV_{DD}$ - 2. GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub> (I/O supplies) Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90 percent of their value before the voltage rails on the current step reach 10 percent of theirs. #### **Note** If the items on line 2 must precede items on line 1, please ensure that the delay will not exceed 500 ms and the power sequence is not done greater than once per day in production environment. #### **Note** From a system standpoint, if the I/O power supplies ramp prior to the $V_{DD}$ core supply, the I/Os on the PC8540 may drive a logic one or zero during power-up. #### 2.3.3 Recommended Operating Conditions Table 2-2 provides the recommended operating conditions for the PC8540. Note that the values in Table 2-2 are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. Table 2-2. Recommended Operating Conditions | Characteristic | | Symbol | Recommended Value | Unit | |--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------|------| | Core supply volta<br>- For devices rate<br>- For devices rate | ed at 667 and 833 MHz | V <sub>DD</sub> | 1.2V ± 60 mV<br>1.3V ± 50 mV | V | | PLL supply volta - For devices rate - For devices rate | ed at 667 and 833 MHz | AV <sub>DD</sub> | 1.2V ± 60 mV<br>1.3V ± 50 mV | V | | DDR DRAM I/O | voltage | GV <sub>DD</sub> | 2.5V ± 125 mV | V | | Three-speed Ethernet I/O voltage | | | 3.3V ± 165 mV<br>2.5V ± 125 mV | ٧ | | | bus, RapidIO, 10/100 Ethernet, MII management, DUART, system er management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub> | 3.3V ± 165 mV | V | | | DDR DRAM signals | $MV_{IN}$ | GND to GV <sub>DD</sub> | ٧ | | | DDR DRAM reference | MV <sub>REF</sub> | GND to GV <sub>DD/2</sub> | ٧ | | Input voltage | Three-speed Ethernet signals | LV <sub>IN</sub> | GND to LV <sub>DD</sub> | ٧ | | PCI/PCI-X, local bus, RapidIO, 10/100 Ethernet, MII management, I2C and JTAG signals | | OV <sub>IN</sub> | GND to OV <sub>DD</sub> | V | | Die-junction tem | perature | $T_J$ | −55/+125°C | °C | Figure 2-1 shows the undershoot and overshoot voltages at the interfaces of the PC8540. Figure 2-1. Overshoot/Undershoot Voltage for $GV_{DD}/OV_{DD}/LV_{DD}$ Note: 1. Note that $t_{SYS}$ refers to the clock period associated with the SYSCLK signal. The PC8540 core voltage must always be provided at nominal 1.2V (see Table 2-2 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2-2. The input voltage threshold scales with respect to the associated I/O supply voltage. OV<sub>DD</sub> and LV<sub>DD</sub> based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied MV<sub>REF</sub> signal (nominally set to GV<sub>DD</sub>/2) as is appropriate for the SSTL2 electrical signaling standard. Figure 2-2 shows the undershoot and overshoot voltage of the PCI interface of the PC8540 for the 3.3V signals, respectively. Figure 2-2. Maximum AC Waveforms on PCI Interface for 3.3V Signaling #### 2.3.4 Output Driver Characteristics Table 2-3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates. | Driver Type | Programmable Output Impedance ( $\Omega$ ) | Supply Voltage | Notes | |-----------------------------------------------|--------------------------------------------|-------------------------|-------| | | 25 | | (1) | | Local bus interface utilities signals | 42 (default) | 0)/ 0.0)/ | | | DOI signals | 25 | $OV_{DD} = 3.3V$ | (2) | | PCI signals | 42 (default) | | (-) | | DDR signal | 20 | GV <sub>DD</sub> = 2.5V | | | TSEC/10/100 signals | 42 | $LV_{DD} = 2.5/3.3V$ | | | DUART, system control, I <sup>2</sup> C, JTAG | 42 | 01/ 0.01/ | | | RapidIO N/A (LVDS signaling) | N/A | $OV_{DD} = 3.3V$ | | **Table 2-3.** Output Drive Capability Notes: - The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR. - 2. The drive strength of the PCI interface is determined by the setting of the PCI GNT1 signal at reset. #### **Power Characteristics** 3. The estimated power dissipation on the $V_{DD}$ supply for the PC8540 is shown in Table 3-1. PC8540 V<sub>DD</sub> Power Dissipation<sup>(1)(2)</sup> **Table 3-1.** | CCB Frequency<br>(MHz) | Core Frequency<br>(MHz) | Typical Power <sup>(4)(4)</sup> | Maximum Power <sup>(5)</sup> | Unit | |------------------------|-------------------------|---------------------------------|------------------------------|------| | | 400 | 4.6 | 7.2 | | | 200 | 500 | 4.9 | 7.5 | W | | | 600 | 5.3 | 7.9 | | | | 533 | 5.5 | 8.2 | | | 267 | 667 | 5.9 | 8.7 | W | | | 800 | 6.4 | 10.2 | | | | 667 | 6.3 | 9.3 | | | 333 | 833 | 6.9 | 10.9 | W | | | 1000 <sup>(6)</sup> | 11.3 | 15.9 | | - Notes: 1. The values do not include I/O supply power (OV<sub>DD</sub>, LV<sub>DD</sub>, GV<sub>DD</sub>) or AV<sub>DD</sub>. - 2. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, air flow, power dissipation of other components on the board, and board thermal resistance. Any customer design must take these considerations into account to ensure the maximum 105 °C junction temperature is not exceeded on this device. - Typical Power is based on a nominal voltage of $V_{DD} = 1.2V$ , a nominal process, a junction temperature of $T_i = 105$ °C, and a Dhrystone 2.1 benchmark application. - 4. Thermal solutions will likely need to design to a number higher than Typical Power based on the end application, T<sub>A</sub> target, and I/O power. - 5. Maximum power is based on a nominal voltage of $V_{DD} = 1.2V$ , worst case process, a junction temperature of $T_i = 105$ °C, and an artificial smoke test. - 6. The nominal recommended $V_{DD}$ is 1.3V for this speed grade. The estimated power dissipation on the AV<sub>DD</sub> supplies for the PC8540 PLLs is shown in Table 3-2. **Table 3-2.** PC8540 AV<sub>DD</sub> Power Dissipation | AV <sub>DD</sub> n | Typical <sup>(1)</sup> | Unit | |--------------------|------------------------|------| | AV <sub>DD</sub> 1 | 0.007 | W | | AV <sub>DD</sub> 2 | 0.014 | W | 1. $V_{DD} = 1.2V$ (1.3V for 1 GHz device), $T_i = 105$ °C. Note: # PC8540 Table 3-3 provides estimated I/O power numbers for each block: DDR, PCI, Local Bus, RapidIO, TSEC, and FEC. **Table 3-3.** Estimated Typical I/O Power Consumption | Interface | Parameter | GV <sub>DD</sub> (2.5V) | OV <sub>DD</sub> (3.3V) | LV <sub>DD</sub> (3.3V) | LV <sub>DD</sub> (2.5V) | Units | Notes | |---------------|----------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------|--------| | | CCB = 200 MHz | 0.46 | | | | | (1) | | DDR I/O | CCB = 266 MHz | 0.59 | | | | 10/ | | | DDR I/O | CCB = 300 MHz | 0.66 | | | | W | | | | CCB = 333 MHz | 0.73 | | | | | | | PCI/PCI-X I/O | 32-bit, 33 MHz | | 0.04 | | | | (2) | | | 32-bit 66 MHz | | 0.07 | | | ١٨/ | | | | 64-bit, 66 MHz | | 0.14 | | | W | | | | 64-bit, 133 MHz | | 0.25 | | | | | | Local Bus I/O | 32-bit, 33 MHz | | 0.07 | | | | | | | 32-bit 66 MHz | | 0.13 | | | 10/ | (3) | | | 32-bit, 133 MHz | | 0.24 | | | W | (=) | | | 32-bit, 167 MHz | | 0.30 | | | | | | RapidIO I/O | 500 MHz data<br>rate | | 0.96 | | | W | (4) | | TSEC I/O | MII | | | 10 | | | | | | GMII, TBI<br>(2.5V) | | | | 40 | | (5)(6) | | | GMII, TBI<br>(3.3V) | | | 70 | | mW | (0)(0) | | | RGMII, RTBI | | | | 40 | | | | FEC I/O | MII | | 10 | | | mW | (7) | - Notes: 1. GV<sub>DD</sub> = 2.5, ECC enabled, 66% bus utilization, 33% write cycles, 10 pF load on data, 10 pF load on address/command, 10 pF load on clock. - 2. $OV_{DD} = 3.3$ , 30 pF load per pin, 54% bus utilization, 33% write cycles. - 3. $OV_{DD} = 3.3$ , 25 pF load per pin, 5 pF load on clock, 40% bus utilization, 33% write cycles. - 4. $V_{DD} = 1.2$ , $OV_{DD} = 3.3$ - 5. $LV_{DD} = 2.5/3.3$ , 15 pF load per pin, 25% bus utilization. - 6. Power dissipation for one TSEC only. - 7. $OV_{DD} = 3.3$ , 20 pF load per pin, 25% bus utilization. # 4. Clock Timing # 4.1 System Clock Timing Table 4-1 provides the system clock (SYSCLK) AC timing specifications for the PC8540. Table 4-1. SYSCLK AC Timing Specifications | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------|----------------------------------------|-----|---------|-------|------|--------| | SYSCLK frequency | f <sub>sysclk</sub> | _ | _ | 166 | MHz | (1) | | SYSCLK cycle time | t <sub>sysclk</sub> | 6 | _ | _ | ns | | | SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 1 | 1.2 | ns | (2) | | SYSCLK duty cycle | t <sub>KHKL</sub> /t <sub>SYSCLK</sub> | 40 | _ | 60 | % | (3) | | SYSCLK jitter | _ | _ | _ | ± 150 | ps | (4)(5) | Notes: - Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 15.2 "Platform/System PLL Ratio" on page 73 and Section 15.3 "e500 Core PLL Ratio" on page 74 for ratio settings. - 2. Rise and fall times for SYSCLK are measured at 0.6V and 2.7V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter, short term and long term, and is guaranteed by design. - 5. For spread spectrum clocking, guidelines are ± 1% of the input frequency with a maximum of 60 kHz of modulation regardless of the input frequency. # 4.2 TSEC Gigabit Reference Clock Timing Table 4-2 provides the TSEC gigabit reference clock (EC\_GTX\_CLK125) AC timing specifications for the PC8540. **Table 4-2.** EC\_GTX\_CLK125 AC Timing Specifications | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |------------------------------------------------------------------------------------|-----------------------------------------|----------|---------|-----------|------|--------| | EC_GTX_CLK125 frequency | f <sub>G125</sub> | _ | 125 | _ | MHz | | | EC_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | | | EC_GTX_CLK125 rise and fall time - LV <sub>DD</sub> = 2.5 - LV <sub>DD</sub> = 3.3 | t <sub>G125R</sub> , t <sub>G125F</sub> | _ | _ | 0.75<br>1 | ns | (2) | | EC_GTX_CLK125 duty cycle - GMII, TBI - RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 45<br>47 | _ | 55<br>53 | % | (1)(3) | Notes: 1. Timing is guaranteed by design and characterization. - Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5V and 2.0V for LVDD=2.5V, and from 0.6 and 2.7V for LVDD=3.3V. - 3. EC\_GTX\_CLK125 is used to generate GTX clock for TSEC transmitter with 2% degradation EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as PHY device can tolerate the duty cycle generated by GTX\_CLK of TSEC. # 4.3 RapidIO Transmit Clock Input Timing Table 4-3 provides the RapidIO transmit clock input (RIO\_TX\_CLK\_IN) AC timing specifications for the PC8540. Table 4-3. RIO\_TX\_CLK\_IN AC Timing Specifications | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |--------------------------|---------------------------------------|-----|---------|-----|------|-------| | RIO_TX_CLK_IN frequency | f <sub>RCLK</sub> | 125 | _ | _ | MHz | | | RIO_TX_CLK_IN cycle time | t <sub>RCLK</sub> | _ | - | 8 | ns | | | RIO_TX_CLK_IN duty cycle | t <sub>RCLKH</sub> /t <sub>RCLK</sub> | 48 | - | 52 | % | (1) | Note: 1. Requires ± 100 ppm long term frequency stability. Timing is guaranteed by design and characterization. #### 4.4 Real Time Clock Timing Table 4-4 provides the Real Time Clock (RTC) AC timing specifications for the PC8540. Table 4-4. RTC AC Timing Specifications | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |---------------------|-------------------|--------------------------|---------|-----|------|-------| | RTC clock high time | t <sub>RTCH</sub> | 2 × t <sub>CCB_CLK</sub> | - | _ | ns | | | RTC clock low time | t <sub>RTCL</sub> | 2 × t <sub>CCB_CLK</sub> | ı | _ | ns | | # 5. Reset Initialization This section describes the AC electrical specifications for the RESET initialization timing requirements of the PC8540. Table 5-1 provides the RESET initialization AC timing specifications for the PC8540. **Table 5-1.** RESET Initialization Timing Specifications | Parameter/Condition | Min | Max | Unit | Notes | |-----------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------| | Required assertion time of HRESET | 100 | _ | μs | | | Minimum assertion time for SRESET | 512 | _ | SYSCLKs | (1) | | PLL input setup time with stable SYSCLK before HRESET negation | 100 | _ | μs | | | Input setup time for POR configs (other than PLL config) with respect to negation of $\overline{\text{HRESET}}$ | 4 | _ | SYSCLKs | (1) | | Input hold time for POR configs (including PLL config) with respect to negation of HRESET | 2 | _ | SYSCLKs | (1) | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _ | 5 | SYSCLKs | (1) | Note: 1. SYSCLK is identical to the PCI\_CLK signal and is the primary clock input for the PC8540. See the PC8540 Integrated Processor Preliminary Reference Manual for more details. Table 5-2 provides the PLL and DLL lock times. **Table 5-2.** PLL and DLL Lock Times | Parameter/Condition | Min | Max | Unit | Notes | |---------------------|------|---------|------------|--------| | PLL lock times | _ | 100 | μs | | | DLL lock times | 7680 | 122,880 | CCB Clocks | (1)(2) | - 1. DLL lock times are a function of the ratio between the output clock and the platform (or CCB) clock. A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum. - 2. The CCB clock is determined by the SYSCLK × platform PLL ratio. #### DDR SDRAM 6. This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the PC8540. #### 6.1 DDR SDRAM DC Electrical Characteristics Table 6-1 provides the recommended operating conditions for the DDR SDRAM component(s) of the PC8540. **Table 6-1.** DDR SDRAM DC Electrical Characteristics | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |------------------------------------------------|-------------------|-------------------------------------|--------------------------|------|-------| | I/O supply voltage | GV <sub>DD</sub> | 2.375 | 2.625 | V | (1) | | I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V | (2) | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V | (3) | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3 | V | (4) | | Input low voltage | V <sub>IL</sub> | -0.3 | MV <sub>REF</sub> - 0.18 | V | (4) | | Output leakage current | I <sub>oz</sub> | -10 | 10 | μΑ | (5) | | Output high current (V <sub>OUT</sub> = 1.95V) | I <sub>OH</sub> | -15.2 | _ | mA | | | Output low current (V <sub>OUT</sub> = 0.35V) | I <sub>OL</sub> | 15.2 | _ | mA | | | MV <sub>REF</sub> input leakage current | IV <sub>REF</sub> | _ | 100 | μΑ | | - Notes: 1. ${\rm GV_{DD}}$ is expected to be within 50 mV of the DRAM ${\rm GV_{DD}}$ at all times. - 2. $MV_{REF}$ is expected to be equal to $0.5 \times GV_{DD}$ , and to track GVDDDC variations as measured at the receiver. Peak-to-peak noise on $MV_{REF}$ may not exceed $\pm$ 2% of the DC value. - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REE</sub> This rail should track variations in the DC level of MV<sub>REE</sub> - 4. $V_{IH}$ can tolerate an overshoot of 1.2V over $GV_{DD}$ for a pulse width of $\leq$ 3 ns, and the pulse width cannot be greater than $t_{MCK}$ . V<sub>IL</sub> can tolerate an undershoot of 1.2V below GND for a pulse width of ≤ 3 ns, and the pulse width cannot be greater than - 5. Output leakage is measured with all outputs disabled, $0V \le V_{OLIT} \le GV_{DD}$ . Table 6-2 provides the DDR capacitance. Table 6-2. DDR SDRAM Capacitance | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |---------------------------------------------|------------------|-----|-----|------|-------| | Input/output capacitance: DQ, DQS, MSYNC_IN | C <sub>IO</sub> | 6 | 8 | pF | (1) | | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | (1) | Note: 1. This parameter is sampled. $GV_{DD} = 2.5V \pm 0.125V$ , f = 1 MHz, $T_A = 25$ °C, $V_{OUT} = GV_{DD}/2$ , $V_{OUT}$ (peak-to-peak) = 0.2V. #### 6.2 DDR SDRAM AC Electrical Characteristics This section provides the AC electrical characteristics for the DDR SDRAM interface. #### 6.2.1 DDR SDRAM Input AC Timing Specifications Table 6-3 provides the input AC timing specifications for the DDR SDRAM interface. **Table 6-3.** DDR SDRAM Input AC Timing Specifications (At Recommended Operating Conditions with GV<sub>DD</sub> of 2.5V ± 5%. | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------------------------|---------------------|--------------------------|-------------------------|------|--------| | AC input low voltage | V <sub>IL</sub> | _ | MV <sub>REF</sub> -0.31 | V | | | AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | GV <sub>DD</sub> + 0.3 | V | | | MDQS-MDQ/MECC input skew per byte - For DDR = 333 MHz - For DDR ≤ 266 MHz | <sup>t</sup> diskew | -750<br>-1125 | 750<br>1125 | ps | (1)(2) | Notes: - 1. Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n + $\{0...7\}$ ] if $0 \le n \le 7$ ) or ECC (MECC[ $\{0...7\}$ ] if n = 8). - 2. For timing budget analysis, the PC8540 consumes ± 550 ps of the total budget. Figure 6-1. DDR SDRAM Interface Input Timing #### 6.2.2 DDR SDRAM Output AC Timing Specifications For chip selects $\overline{MCS1}$ and $\overline{MCS2}$ , there will always be at least 200 DDR memory clocks coming out of self-refresh after an $\overline{HRESET}$ before a precharge occurs. This will not necessarily be the case for chip selects $\overline{MCS0}$ and $\overline{MCS3}$ . #### 6.2.2.1 DLL Enabled Mode Table 6-4 and Table 6-5 provide the output AC timing specifications and measurement conditions for the DDR SDRAM interface with the DDR DLL enabled. **Table 6-4.** DDR SDRAM Output AC Timing Specifications - DLL Mode (At Recommended Operating Conditions with $GV_{DD}$ of 2.5V ± 5%) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |------------------------------------------------|-------------------------------------|-----------------------------|---------------------------|------|---------| | MCK[n] cycle time, (MCK[n]/MCK[n] crossing) | t <sub>MCK</sub> | 6 | 10 | ns | (2) | | On chip Clock Skew | t <sub>MCKSKEW</sub> | _ | 150 | ps | (3)(8) | | MCK[n] duty cycle | t <sub>MCKH/</sub> t <sub>MCK</sub> | 45 | 55 | % | (8) | | ADDR/CMD output valid | t <sub>DDKHOV</sub> | _ | 3 | ns | (4)(9) | | ADDR/CMD output invalid | t <sub>DDKHOX</sub> | 1 | _ | ns | (4)(9) | | Write CMD to first MDQS capture edge | t <sub>DDSHMH</sub> | t <sub>MCK</sub> + 1.5 | t <sub>MCK</sub> + 4 | ns | (5) | | MDQ/MECC/MDM output setup with respect to MDQS | | | | | | | - 333 MHz | t <sub>DDKHDS</sub> , | 900 | | no | (6)(9) | | - 266 MHz | t <sub>DDKLDS</sub> | 1100 | _ | ps | ( / ( / | | - 200 MHz | | 1200 | | | | | MDQ/MECC/MDM output hold with respect to MDQS | | | | | | | - 333 MHz | t <sub>DDKHDX</sub> , | 900 | | | (6)(9) | | - 266 MHz | t <sub>DDKLDX</sub> | 1100 | _ | ps | (=)(=) | | - 200 MHz | | 1200 | | | | | MDQS preamble start | t <sub>DDSHMP</sub> | $0.75 \times t_{MCK} + 1.5$ | $0.75 \times t_{MCK} + 4$ | ns | (7)(8) | | MDQS epilogue end | t <sub>DDSHME</sub> | 1.5 | 4 | ns | (7)(8) | - Notes: 1. The symbols used for timing specifications follow the pattern of $t_{\text{(first two letters of functional block)(signal)(state)}}$ for inputs and $t_{\text{(first two letters of functional block)(reference)(state)}}$ for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (OX or DX). For example, t<sub>DDKHOV</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (O) are valid (V) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ± 0.1V. - 3. Maximum possible clock skew between a clock MCK[n] and its relative inverse clock MCK[n], or between a clock MCK[n] and a relative clock MCK[m] or MSYNC\_OUT. Skew measured between complementary signals at GV<sub>DD</sub>/2. - 4. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK and MDQ/MECC/MDM/MDQS. - Note that t<sub>DDSHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDSHMH</sub> describes the DDR timing (DD) from the rising edge of the MSYNC\_IN clock (SH) until the MDQS signal is valid (MH). tDDSHMH can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. These controls allow the relationship between the synchronous clock control timing and the source-synchronous DQS domain to be modified by the user. For best turnaround times, these may need to be set to delay t<sub>DDSHMH</sub> an additional 0.25t<sub>MCK</sub>. This will also affect t<sub>DDSHMP</sub> and t<sub>DDSHME</sub> accordingly. See the PC8540 Integrated Processor Preliminary Reference Manual for a description and understanding of the timing modifications enabled by use of these bits. - 6. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the PC8540. - 7. All outputs are referenced to the rising edge of MSYNC\_IN (S) at the pins of the PC8540. Note that topship follows the symbol conventions described in note 1. For example, t<sub>DDSHMP</sub> describes the DDR timing (DD) from the rising edge of the MSYNC\_IN clock (SH) for the duration of the MDQS signal precharge period (MP). - 8. Guaranteed by design. - 9. Guaranteed by characterization. Figure 6-2 provides the AC test load for the DDR bus. Figure 6-2. DDR AC Test Load Table 6-5. DDR SDRAM Measurement Conditions | Symbol | DDR | Unit | Notes | |------------------|------------------------------------|------|-------| | $V_{TH}$ | $MV_{REF} \pm 0.31V$ | V | (1) | | V <sub>OUT</sub> | $0.5 \times \text{GV}_{\text{DD}}$ | V | (2) | Notes: 1. Data input threshold measurement point. 2. Data output measurement point. Figure 6-3 shows the DDR SDRAM output timing diagram. Figure 6-3. DDR SDRAM Output Timing Diagram #### 6.2.2.2 Load Effects on Address/Command Bus Table 6-6 provides approximate delay information that can be expected for the address and command signals of the DDR controller for various loadings. These numbers are the result of simulations for one topology. The delay numbers will strongly depend on the topology used. These delay numbers show the total delay for the address and command to arrive at the DRAM devices. The actual delay could be different than the delays seen in simulation, depending on the system topology. If a heavily loaded system is used, the DLL loop may need to be adjusted to meet setup requirements at the DRAM. **Table 6-6.** Expected Delays for Address/Command | Load | Delay | Unit | |----------------------------------------------------|-------|------| | 4 devices (12 pF) | 3 | ns | | 9 devices (27 pF) | 3.6 | ns | | 36 devices (108 pF) + 40 pF compensation capacitor | 5 | ns | | 36 devices (108 pF) + 80 pF compensation capacitor | 5.2 | ns | ## 7. DUART This section describes the DC and AC electrical specifications for the DUART interface of the PC8540. #### 7.1 DUART DC Electrical Characteristics Table 7-1 provides the DC electrical characteristics for the DUART interface of the PC8540. **Table 7-1.** DUART DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current $(V_{IN}^{(1)} = 0V \text{ or } V_{IN} = V_{DD})$ | I <sub>IN</sub> | _ | ± 5 | μΑ | | High-level output voltage (OV <sub>DD</sub> = min, $I_{OH}$ = -100 $\mu$ A) | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | _ | V | | Low-level output voltage (OV <sub>DD</sub> = min, $I_{OL}$ = 100 $\mu$ A) | V <sub>OL</sub> | _ | 0.2 | V | Note: 1. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. # 7.2 DUART AC Electrical Specifications Table 7-2 provides the AC timing parameters for the DUART interface of the PC8540. **Table 7-2.** DUART AC Timing Specifications | Parameter | Value | Unit | Notes | |-------------------|-------------------------------|------|--------| | Minimum baud rate | f <sub>CCB_CLK</sub> /1048576 | baud | (3) | | Maximum baud rate | f <sub>CCB_CLK</sub> /16 | baud | (1)(3) | | Oversample rate | 16 | - | (2)(3) | Notes: 1. Actual attainable baud rate will be limited by the latency of interrupt processing. - 2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. - 3. Guaranteed by design. # 8. Ethernet: Three-Speed,10/100, MII Management This section provides the AC and DC electrical characteristics for three-speed, 10/100, and MII management. # 8.1 Three-Speed Ethernet Controller (TSEC) (10/100/1Gb Mbps)–GMII/MII/TBI/RGMII/RTBI Electrical Characteristics The electrical characteristics specified here apply to all GMII (gigabit media independent interface), MII (Media Independent Interface), TBI (Ten-Bit Interface), RGMII (Reduced Gigabit Media Independent Interface), and RTBI (Reduced Ten-Bit Interface) signals except MDIO (Management Data Input/Output) and MDC (Management Data Clock). The RGMII and RTBI interfaces are defined for 2.5V, while the GMII, MII, and TBI interfaces can be operated at 3.3 or 2.5V. Whether the GMII, MII, or TBI interface is operated at 3.3 or 2.5V, the timing is compliant with the IEEE 802.3 standard. The RGMII and RTBI interfaces follow the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.4 "Ethernet Management Interface Electrical Characteristics" on page 31. #### 8.1.1 TSEC DC Electrical Characteristics All GMII, MII, TBI, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 8-1 and Table 8-2. The potential applied to the input of a GMII, MII, TBI, RGMII, or RTBI receiver may exceed the potential of the receiver's power supply (i.e., a GMII driver powered from a 3.6V supply driving V<sub>OH</sub> into a GMII receiver powered from a 2.5V supply). Tolerance for dissimilar GMII driver and receiver supply potentials is implicit in these specifications. The RGMII and RTBI signals are based on a 2.5V CMOS interface voltage as defined by JEDEC EIA/JESD8-5. **Table 8-1.** GMII, MII, and TBI DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------|-----------------|------|------------------------|------| | Supply voltage 3.3V | $LV_DD$ | 3.13 | 3.47 | V | | Output high voltage<br>(LV <sub>DD</sub> = Min, I <sub>OH</sub> = -4 mA) | $V_{OH}$ | 2.40 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage<br>(LV <sub>DD</sub> = Min, I <sub>OL</sub> = 4 mA) | $V_{OL}$ | GND | 0.50 | V | | Input high voltage | $V_{IH}$ | 1.70 | LV <sub>DD</sub> + 0.3 | V | | Input low voltage | $V_{IL}$ | -0.3 | 0.90 | V | | Input high current $(V_{IN}^{(1)} = LV_{DD})$ | I <sub>IH</sub> | _ | 40 | μΑ | | Input low current (V <sub>IN</sub> <sup>(1)</sup> = GND) | I <sub>IL</sub> | -600 | _ | μА | Note: 1. The symbol $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. **Parameter** Unit **Symbol** Min Max ٧ Supply voltage 2.5V 2.37 2.63 $LV_{DD}$ Output high voltage 2 $LV_{DD} + 0.3$ ٧ $V_{OH}$ $(LV_{DD} = Min, I_{OH} = -1 mA)$ Output low voltage GND - 0.3 0.40 ٧ $V_{OL}$ $(LV_{DD} = Min, I_{OL} = 1 mA)$ $LV_{DD} + 0.3$ Input high voltage 1.70 V $V_{IH}$ 0.70 V Input low voltage $V_{IL}$ -0.3Input high current 10 μΑ $I_{\rm IH}$ $(V_{IN}^{(1)} = LV_{DD})$ Input low current -15μΑ $I_{IL}$ $(V_{IN}^{(1)} = GND)$ Table 8-2. GMII, MII, RGMII, RTBI, and TBI DC Electrical Characteristics Note: 1. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. # 8.2 GMII, MII, TBI, RGMII, and RTBI AC Timing Specifications The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section. #### 8.2.1 GMII AC Timing Specifications This section describes the GMII transmit and receive AC timing specifications. #### 8.2.1.1 GMII Transmit AC Timing Specifications Table 8-3 provides the GMII transmit AC timing specifications. **Table 8-3.** GMII Transmit AC Timing Specifications (At Recommended Operating Conditions with LV<sub>DD</sub> of 3.3V ± 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | GTX_CLK clock period | t <sub>GTX</sub> | - | 8 | _ | ns | | GTX_CLK duty cycle | t <sub>GTXH/</sub> t <sub>GTX</sub> | 40 | _ | 60 | % | | GMII data TXD[7:0], TX_ER, TX_EN setup time | t <sub>GTKHDV</sub> | 2.5 | _ | _ | ns | | GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub> <sup>(3)</sup> | 0.5 | - | 5 | ns | | GTX_CLK data clock rise and fall time | t <sub>GTXR</sub> , t <sub>GTXF</sub> <sup>(2)(4)</sup> | - | _ | 1 | ns | Notes: 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (Rise) or F (Fall). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by characterization. - 4. Guaranteed by design. Figure 8-1 shows the GMII transmit AC timing diagram Figure 8-1. GMII Transmit AC Timing Diagram #### 8.2.1.2 GMII Receive AC Timing Specifications Table 8-4 provides the GMII receive AC timing specifications. **Table 8-4.** GMII Receive AC Timing Specifications (At Recommended Operating Conditions with LV<sub>DD</sub> of 3.3V ± 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | RX_CLK clock period | t <sub>GRX</sub> | _ | 8 | _ | ns | | RX_CLK duty cycle | t <sub>GRXH/</sub> t <sub>GRX</sub> | 40 | _ | 60 | ns | | RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub> | 2 | _ | _ | ns | | RXD[7:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>GRDXKH</sub> | 0.5 | _ | _ | ns | | RX_CLK clock rise and fall time | t <sub>GRXR</sub> , t <sub>GRXF</sub> <sup>(2)(3)</sup> | _ | _ | 1 | ns | - Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by design. Figure 8-2 provides the AC test load for TSEC. Figure 8-2. TSEC AC Test Load Figure 8-3 shows the GMII receive AC timing diagram. Figure 8-3. GMII Receive AC Timing Diagram #### 8.2.2 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. #### 8.2.2.1 MII Transmit AC Timing Specifications Table 8-5 provides the MII transmit AC timing specifications. **Table 8-5.** MII Transmit AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD}$ of 3.3V $\pm$ 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> <sup>(2)</sup> | | 400 | | ns | | TX_CLK clock period 100 Mbps | t <sub>MTXH</sub> /t <sub>MTX</sub> | | 40 | | ns | | TX_CLK duty cycle | t <sub>MTX</sub> | 35 | | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise and fall time | t <sub>MTXR</sub> , t <sub>MTXF</sub> <sup>(2)(3)</sup> | 1 | | 4 | ns | Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by design. Figure 8-4 shows the MII transmit AC timing diagram. Figure 8-4. MII Transmit AC Timing Diagram #### 8.2.2.2 MII Receive AC Timing Specifications Table 8-6 provides the MII receive AC timing specifications. **Table 8-6.** MII Receive AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD}$ of 3.3V $\pm$ 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> <sup>(3)</sup> | - | 400 | - | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> | _ | 40 | _ | ns | | RX_CLK duty cycle | t <sub>MRXH/</sub> t <sub>MRX</sub> | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10 | _ | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10 | _ | _ | ns | | RX_CLK clock rise and fall time | t <sub>MRXR</sub> , t <sub>MRXF</sub> <sup>(2)(3)</sup> | 1 | _ | 4 | ns | Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by design. Figure 8-5 shows the MII receive AC timing diagram. Figure 8-5. MII Receive AC Timing Diagram # 8.2.3 TBI AC Timing Specifications This section describes the TBI transmit and receive AC timing specifications. #### 8.2.3.1 TBI Transmit AC Timing Specifications Table 8-7 provides the TBI transmit AC timing specifications. **Table 8-7.** Transmit AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD}$ of 3.3V $\pm$ 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |--------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | GTX_CLK clock period | t <sub>TTX</sub> | ı | 8 | _ | ns | | GTX_CLK duty cycle | t <sub>TTXH</sub> /t <sub>TTX</sub> | 40 | _ | 60 | % | | TCG[9:0] setup time GTX_CLK going high | t <sub>TTKHDV</sub> | 2 | ı | _ | ns | | TCG[9:0] hold time from GTX_CLK going high | t <sub>TTKHDX</sub> | 1 | ı | _ | ns | | GTX_CLK clock rise and fall time | t <sub>TTXR</sub> , t <sub>TTXF</sub> <sup>(2)(3)</sup> | _ | _ | 1 | ns | Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)</sub> for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by design. Figure 8-6 shows the TBI transmit AC timing diagram. Figure 8-6. TBI Transmit AC Timing Diagram #### 8.2.3.2 TBI Receive AC Timing Specifications Table 8-8 provides the TBI receive AC timing specifications. **Table 8-8.** TBI Receive AC Timing Specifications (At Recommended Operating Conditions with LV<sub>DD</sub> of 3.3V ± 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |--------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | RX_CLK clock period | t <sub>TRX</sub> | _ | 16 | _ | ns | | RX_CLK skew | t <sub>SKTRX</sub> | 7.5 | - | 8.5 | ns | | RX_CLK duty cycle | t <sub>TRXH/</sub> t <sub>TRX</sub> | 40 | _ | 60 | % | | RCG[9:0] setup time to rising RX_CLK | t <sub>TRDVKH</sub> | 2.5 | _ | _ | ns | | RCG[9:0] hold time to rising RX_CLK | t <sub>TRDXKH</sub> | 1.5 | _ | _ | ns | | RX_CLK clock rise time and fall time | t <sub>TRXR</sub> , t <sub>TRXF</sub> <sup>(2)(3)</sup> | 0.7 | _ | 2.4 | ns | - Notes: 1. The symbols used for timing specifications herein follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{TRDVKH}$ symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the $t_{TRX}$ clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TRX</sub> represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by design. Figure 8-7 shows the TBI receive AC timing diagram. Figure 8-7. TBI Receive AC Timing Diagram #### 8.2.4 **RGMII and RTBI AC Timing Specifications** Table 8-9 presents the RGMII and RTBI AC timing specifications. **Table 8-9.** RGMII and RTBI AC Timing Specifications (At Recommended Operating Conditions with LV<sub>DD</sub> of 2.5V ± 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |-------------------------------------------------------|----------------------------------------------------|------|-----|------|------| | Data to clock output skew (at transmitter) | t <sub>SKRGT</sub> <sup>(5)</sup> | -500 | 0 | 500 | ps | | Data to clock input skew (at receiver)(2) | t <sub>SKRG</sub> T | 1.0 | _ | 2.8 | ns | | Clock period <sup>(3)</sup> | t <sub>RGT</sub> <sup>(6)</sup> | 7.2 | 8.0 | 8.8 | ns | | Duty cycle for 1000Base-T <sup>(4)</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub> <sup>(6)</sup> | 45 | 50 | 55 | % | | Duty cycle for 10BASE-T and 100BASE-TX <sup>(3)</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub> <sup>(6)</sup> | 40 | 50 | 60 | % | | Rise and fall time | t <sub>RGTR</sub> , t <sub>RGTF</sub> (6)(7) | _ | _ | 0.75 | ns | - Notes: 1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. The RGMII specification requires that PC board designer add 1.5 ns or greater in trace delay to the RX\_CLK in order to meet this specification. However, as stated above, this device will function with only 1 ns of delay. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. - 5. Guaranteed by characterization. - 6. Guaranteed by design. - 7. Signal timings are measured at 0.5V and 2V voltage levels. Figure 8-8 shows the RGMII and RTBI AC timing and multiplexing diagrams. t<sub>RGTH</sub> GTX CLK (At Transmitter) t<sub>SKRGT</sub> TXD[8:5][3:0] TXD[8:5 TXD[3:0] TXD[7:4 TXD[7:4][3:0] TXD[4] TXD[9] TX\_CTL TXEN **TXERR** t<sub>SKRGT</sub> TX\_CLK (At PHY) RXD[8:5][3:0] RXD[8:5] RXD[3:0] RXD[7:4 RXD[7:4][3:0] t<sub>SKRGT</sub> RXD[9] RXEŘŘ Figure 8-8. RGMII and RTBI AC Timing and Multiplexing Diagrams # 8.3 10/100 Ethernet Controller (10/100 Mbps)-MII Electrical Characteristics RXD[4] RXDV The electrical characteristics specified here apply to the MII (media independent interface) signals except MDIO (management data input/output) and MDC (management data clock). The MII interface can be operated at 3.3 or 2.5V. Whether the MII interface is operated at 3.3 or 2.5V, the timing is compliant with the IEEE 802.3 standard. The electrical characteristics for MDIO and MDC are specified in Section 2.3.3 "Recommended Operating Conditions" on page 9. #### 8.3.1 MII DC Electrical Characteristics RX\_CTL RX\_CLK (At PHY) All MII drivers and receivers comply with the DC parametric attributes specified in Table 8-10. The potential applied to the input of a MII receiver may exceed the potential of the receiver's power supply (that is, a MII driver powered from a 3.6V supply driving $V_{OH}$ into a MII receiver powered from a 2.5V supply). Tolerance for dissimilar MII driver and receiver supply potentials is implicit in these specifications. – t<sub>SKRGT</sub> Table 8-10. MII DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------|------------------|------|------------------------|------| | Supply voltage 3.3V | OV <sub>DD</sub> | 3.13 | 3.47 | V | | Output high voltage<br>(OV <sub>DD</sub> = Min, I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.40 | OV <sub>DD</sub> + 0.3 | v | | Output low voltage (OV <sub>DD</sub> = Min, I <sub>OL</sub> = 4 mA) | V <sub>OL</sub> | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | 1.70 | ı | V | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.90 | V | | Input high current (V <sub>IN</sub> = OV <sub>DD</sub> <sup>(1)</sup> ) | IIH | - | 40 | μΑ | | Input low current (V <sub>IN</sub> = GND <sup>(1)</sup> ) | IIL | -600 | - | μА | Note: 1. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. ## 8.3.2 MII AC Electrical Specifications This section describes the MII transmit and receive AC specifications. #### 8.3.2.1 MII Transmit AC Timing Specifications Table 8-11 provides the MII transmit AC timing specifications. Table 8-11. MII Transmit AC Timing Specifications (At Recommended Operating Conditions with OV<sub>DD</sub> of 3.3V ± 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise and fall time | t <sub>MTXR</sub> , t <sub>MTXF</sub> <sup>(2)(3)</sup> | 1 | - | 4 | ns | Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) from the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII (M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by design. Figure 8-9 shows the MII transmit AC timing diagram. Figure 8-9. MII Transmit AC Timing Diagram #### 8.3.2.2 MII Receive AC Timing Specifications Table 8-12 provides the MII receive AC timing specifications. Table 8-12. MII Receive AC Timing Specifications | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> | _ | 400 | _ | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> | _ | 40 | _ | ns | | RX_CLK duty cycle | t <sub>MRXH/</sub> t <sub>MRX</sub> | 35 | - | 65 | % | | RXD[7:0], TX_DV, TX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10 | - | _ | ns | | RXD[7:0], TX_DV, TX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10 | _ | _ | ns | | RX_CLK clock rise and fall time | t <sub>MRXR</sub> , t <sub>MRXF</sub> <sup>(2)(3)</sup> | 1 | _ | 4 | ns | - Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKH</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or hold time. Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7V and 1.9V voltage levels. - 3. Guaranteed by design. Figure 8-10 shows the MII receive AC timing diagram. Figure 8-10. MII Receive AC Timing Diagram # 8.4 Ethernet Management Interface Electrical Characteristics The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for GMII, RGMII, TBI and RTBI are specified in Section 8.1 "Three-Speed Ethernet Controller (TSEC) (10/100/1Gb Mbps)—GMII/MII/TBI/RGMII/RTBI Electrical Characteristics" on page 20. #### 8.4.1 MII Management DC Electrical Characteristics The MDC and MDIO are defined to operate at a supply voltage of 3.3V. The DC electrical characteristics for MDIO and MDC are provided in Table 8-13. Table 8-13. MII Management DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------|------------------|------|------------------------|------| | Supply voltage (3.3V) | OV <sub>DD</sub> | 3.13 | 3.47 | V | | Output high voltage $(OV_{DD} = Min, I_{OH} = -1 mA)$ | V <sub>OH</sub> | 2.10 | OV <sub>DD</sub> + 0.3 | V | | Output low voltage<br>(OV <sub>DD</sub> = Min, I <sub>OL</sub> = 1 mA) | V <sub>OL</sub> | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | 1.70 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | 0.90 | V | | Input high current $(OV_{DD} = Max, V_{IN}^{(1)} = 2.1V)$ | I <sub>IH</sub> | - | 40 | μА | | Input low current (OV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5V) | I <sub>IL</sub> | -600 | - | μА | Note: 1. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. #### 8.4.2 MII Management AC Electrical Specifications Table 8-14 provides the MII management AC timing specifications. **Table 8-14.** MII Management AC Timing Specifications (At Recommended Operating Conditions with OV<sub>DD</sub> is 3.3V ± 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|-----------------------|-------|-----|--------------------|------|--------| | MDC frequency | f <sub>MDC</sub> | 0.893 | _ | 10.4 | MHz | (2)(4) | | MDC period | t <sub>MDC</sub> | 96 | _ | 1120 | ns | | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | | | MDC to MDIO valid | t <sub>MDKHDV</sub> | _ | _ | 2*[1/(fccb_clk/8)] | ns | (3) | | MDC to MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | 2*[1/(fccb_clk/8)] | ns | (3) | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | | | MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | (4) | | MDC fall time | t <sub>MDHF</sub> | _ | _ | 10 | ns | (4) | Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This parameter is dependent on the CCB clock speed (that is, for a CCB clock of 267 MHz, the maximum frequency is 8.3 MHz and the minimum frequency is 1.2 MHz; for a CCB clock of 333 MHz, the maximum frequency is 10.4 MHz and the minimum frequency is 1.5 MHz). - 3. This parameter is dependent on the CCB clock speed (that is, for a CCB clock of 267 MHz, the delay is 60 ns and for a CCB clock of 333 MHz, the delay is 48 ns). - 4. Guaranteed by design. Figure 8-11 shows the MII management AC timing diagram. Figure 8-11. MII Management Interface Timing Diagram # 9. Local Bus This section describes the DC and AC electrical specifications for the local bus interface of the PC8540. #### 9.1 Local Bus DC Electrical Characteristics Table 9-1 provides the DC electrical characteristics for the local bus interface. **Table 9-1.** Local Bus DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current $(V_{IN}^{(1)} = 0 \text{ V or } V_{IN} = V_{DD})$ | I <sub>IN</sub> | _ | ± 5 | μΑ | | High-level output voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _ | V | | Low-level output voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | - | 0.2 | V | Note: 1. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2-1 and Table 2-2. # 9.2 Local Bus AC Electrical Specifications Table 9-2 describes the general timing parameters of the local bus interface of the PC8540 with the DLL enabled. Table 9-2. Local Bus General Timing Parameters - DLL Enabled | Parameter | POR Configuration | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | | | | | |-----------------------------------------------------------------------|----------------------------------|------------------------|------------------------|------------------------|------------------------|-----------|---|-----|----|--------| | Local bus cycle time | | t <sub>LBK</sub> | 6.0 | _ | ns | (2) | | | | | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | | t <sub>LBKSKEW</sub> | _ | 150 | ps | (3)(9) | | | | | | Input setup to local bus clock (except LUPWAIT) | | t <sub>LBIVKH1</sub> | 1.8 | _ | ns | (4)(5)(8) | | | | | | LUPWAIT input setup to local bus clock | | t <sub>LBIVKH2</sub> | 1.7 | _ | ns | (4)(5) | | | | | | Input hold from local bus clock (except LUPWAIT) | | t <sub>LBIXKH1</sub> | 0.5 | - | ns | (4)(5)(8) | | | | | | LUPWAIT input hold from local bus clock | | t <sub>LBIXKH2</sub> | 1.0 | _ | ns | (4)(5) | | | | | | LALE output transition to LAD/LDP output transition (LATCH hold time) | | t <sub>LBOTOT</sub> | 1.5 | _ | ns | (6) | | | | | | Lead bus shock to sutput valid (event | TSEC2_TXD[6:5] = 00 | | | 2.0 | | | | | | | | Local bus clock to output valid (except LAD/LDP and LALE) | TSEC2_TXD[6:5] = 11<br>(default) | t <sub>LBKHOV1</sub> – | t <sub>LBKHOV1</sub> – | t <sub>LBKHOV1</sub> – | t <sub>LBKHOV1</sub> — | BKHOV1 - | _ | 3.5 | ns | (4)(8) | | | TSEC2_TXD[6:5] = 00 | | _ | | 2.2 | | | | | | | Local bus clock to data valid for LAD/LDP | TSEC2_TXD[6:5] = 11<br>(default) | t <sub>LBKHOV2</sub> | | 3.7 | ns | (4)(8) | | | | | | | TSEC2_TXD[6:5] = 00 | | | 2.3 | | | | | | | | Local bus clock to address valid for LAD | TSEC2_TXD[6:5] = 11<br>(default) | t <sub>LBKHOV3</sub> | _ | 3.8 | ns | (4)(8) | | | | | | Local bus clock to LALE assertion | | t <sub>LBKHOV4</sub> | _ | 2.3 | ns | (4)(8) | | | | | | Output hold from local bus clock (except | TSEC2_TXD[6:5] = 00 | | 0.7 | | | | | | | | | LAD/LDP and LALE) | TSEC2_TXD[6:5] = 11<br>(default) | t <sub>LBKHOX1</sub> | 1.6 | _ | ns | (4)(8) | | | | | | Output hold from local bus clock for | TSEC2_TXD[6:5] = 00 | | 0.7 | | | | | | | | | LAD/LDP | TSEC2_TXD[6:5] = 11<br>(default) | t <sub>LBKHOX2</sub> | 1.6 | _ | ns | (4)(8) | | | | | | Local bus clock to output high Impedance | TSEC2_TXD[6:5] = 00 | | | 2.5 | | | | | | | | (except LAD/LDP and LALE) | TSEC2_TXD[6:5] = 11<br>(default) | t <sub>LBKHOZ1</sub> | _ | 3.8 | ns | (7)(9) | | | | | | Local bus clock to output high impodence | TSEC2_TXD[6:5] = 00 | | | 2.5 | | | | | | | | Local bus clock to output high impedance for LAD/LDP | TSEC2_TXD[6:5] = 11<br>(default) | t <sub>LBKHOZ2</sub> | _ | 3.8 | ns | (7)(9) | | | | | Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. # PC8540 - 2. All timings are in reference to LSYNC\_IN for DLL enabled mode. - 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2. - 4. All signals are measured from $OV_{DD}/2$ of the rising edge of LSYNC\_IN for DLL enabled to $0.4 \times OV_{DD}$ of the signal in question for 3.3V signaling levels. - 5. Input timings are measured at the pin. - 6. The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins TSEC2\_TXD[6:5]. - 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 8. Guaranteed by characterization. - 9. Guaranteed by design. Table 9-3 describes the general timing parameters of the local bus interface of the PC8540 with the DLL bypassed. Table 9-3. Local Bus General Timing Parameters - DLL Enabled | Parameter | POR Configuration | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | | | |-----------------------------------------------------------------------|-------------------------------|------------------------|----------------------|------|------|--------|-----|--| | Local bus cycle time | | t <sub>LBK</sub> | 6.0 | _ | ns | (2) | | | | Internal launch/capture clock to LCLK delay | | t <sub>LBKHKT</sub> | 2.3 | 3.9 | ns | (8) | | | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | | t <sub>LBKSKEW</sub> | _ | 150 | ps | (3)(9) | | | | Input setup to local bus clock (except LUPWAIT) | | t <sub>LBIVKH1</sub> | 5.7 | _ | ns | (4)(5) | | | | LUPWAIT input setup to local bus clock | | t <sub>LBIVKH2</sub> | 5.6 | _ | ns | (4)(5) | | | | Input hold from local bus clock (except LUPWAIT) | | t <sub>LBIXKH1</sub> | -1.8 | _ | ns | (4)(5) | | | | LUPWAIT input hold from local bus clock | | t <sub>LBIXKH2</sub> | -1.3 | _ | ns | (4)(5) | | | | LALE output transition to LAD/LDP output transition (LATCH hold time) | | t <sub>LBOTOT</sub> | 1.5 | _ | ns | (6) | | | | | TSEC2_TXD[6:5] = 00 | | | -0.3 | | | | | | Local bus clock to output valid (except LAD/LDP and LALE) | TSEC2_TXD[6:5] = 11 (default) | t <sub>LBKLOV1</sub> | - | 1.2 | ns | (4) | | | | | TSEC2_TXD[6:5] = 00 | t <sub>LBKLOV2</sub> | | | | -0.1 | | | | Local bus clock to data valid for LAD/LDP | TSEC2_TXD[6:5] = 11 (default) | | _ | 1.4 | ns | (4) | | | | | TSEC2_TXD[6:5] = 00 | t <sub>LBKLOV3</sub> | | | | 0 | | | | Local bus clock to address valid for LAD | TSEC2_TXD[6:5] = 11 (default) | | t <sub>LBKLOV3</sub> | _ | 1.5 | ns | (4) | | | Local bus clock to LALE assertion | | t <sub>LBKHOV4</sub> | _ | 0 | ns | (4) | | | | Output hold from local bus slock (support I AD/I DD | TSEC2_TXD[6:5] = 00 | | -3.2 | | | | | | | Output hold from local bus clock (except LAD/LDP and LALE) | TSEC2_TXD[6:5] = 11 (default) | t <sub>LBKLOX1</sub> | -2.3 | _ | ns | (4) | | | | | TSEC2_TXD[6:5] = 00 | | -3.2 | | | | | | | Output hold from local bus clock for LAD/LDP | TSEC2_TXD[6:5] = 11 (default) | t <sub>LBKLOX2</sub> | -2.3 | _ | ns | (4) | | | | | TSEC2_TXD[6:5] = 00 | t <sub>LBKLOZ1</sub> – | | | | 0.2 | | | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | TSEC2_TXD[6:5] = 11 (default) | | _ | 1.5 | ns | (7) | | | | Local bus sleek to output high impedance for | TSEC2_TXD[6:5] = 00 | | | 0.2 | | | | | | Local bus clock to output high impedance for LAD/LDP | TSEC2_TXD[6:5] = 11 (default) | t <sub>LBKLOZ2</sub> | _ | 1.5 | ns | (7) | | | Notes: 1. The symbols used for timing specifications herein follow the pattern of $t_{(First\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(First\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{LBIXKH1}$ symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the $t_{LBK}$ clock reference (K) goes high (H), in this case for clock one(1). Also, $t_{LBIKHOX}$ symbolizes local bus timing (LB) for the $t_{LBK}$ clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to local bus clock for DLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which preceeds LCLK by t<sub>LBKHKT</sub>. - 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2. - All signals are measured from OV<sub>DD</sub>/2 of the rising edge of local bus clock for DLL bypass mode to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3V signaling levels. - 5. Input timings are measured at the pin. - 6. The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins TSEC2\_TXD[6:5]. - 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 8. Guaranteed by characterization. - 9. Guaranteed by design. Figure 9-1 provides the AC test load for the local bus. Figure 9-1. Local Bus AC Test Load Figure 9-2 through Figure 9-7 show the local bus signals. Figure 9-2. Local Bus Signals, Nonspecial Signals Only (DLL Enabled) Figure 9-3. Local Bus Signals (DLL Bypass Mode) **Figure 9-4.** Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled) **Figure 9-5.** Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Bypass Mode) **Figure 9-6.** Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 or 8 (DLL Enabled) **Figure 9-7.** Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 or 8 (DLL Bypass Mode) #### **10. JTAG** This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the PC8540. Table 10-1 provides the JTAG AC timing specifications as defined in Figure 12-1 through Figure 13-1. **Table 10-1.** JTAG AC Timing Specifications (Independent of SYSCLK)<sup>(1)</sup> (At Recommended Operating Conditions (see Table 2-2)) | Parameter | Symbol <sup>(2)</sup> | Min | Max | Unit | Notes | |--------------------------------------------------------------------------|--------------------------------------------|----------|----------|------|--------| | JTAG external clock frequency of operation | $f_{JTG}$ | 0 | 33.3 | MHz | | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | | | JTAG external clock pulse width measured at 1.4V | t <sub>JTKHKL</sub> | 15 | _ | ns | | | JTAG external clock rise and fall times | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0 | 2 | ns | (6) | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | (3) | | Input setup times: - Boundary-scan data - TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>0 | -<br>- | ns | (4) | | Input hold times: - Boundary-scan data - TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 20<br>25 | -<br>- | ns | (4) | | Valid times: - Boundary-scan data - TDO | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 4<br>4 | 20<br>25 | ns | (5) | | Output hold times: - Boundary-scan data - TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | | | ns | (5) | | JTAG external clock to output high impedance: - Boundary-scan data - TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 3<br>3 | 19<br>9 | ns | (5)(6) | Notes: 1. All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50Ω load (see Figure 10-1). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to $t_{TCLK}$ . - 6. Guaranteed by design. Figure 10-1 provides the AC test load for TDO and the boundary-scan outputs of the PC8540 Figure 10-1. AC Test Load for the JTAG Interface Figure 10-2 provides the JTAG clock input timing diagram. Figure 10-2. JTAG Clock Input Timing Diagram Note: $VM = Midpoint Voltage (OV_{DD}/2)$ . Figure 10-3 provides the TRST timing diagram. Figure 10-3. TRST Timing Diagram Note: $VM = Midpoint Voltage (OV_{DD}/2)$ . Figure 10-4 provides the boundary-scan timing diagram. Figure 10-4. Boundary-scan Timing Diagram Note: $VM = Midpoint Voltage (OV_{DD}/2)$ . Figure 10-5 provides the test access port timing diagram. Figure 10-5. Test Access Port Timing Diagram Note: $VM = Midpoint Voltage (OV_{DD}/2)$ # 11. I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the PC8540. ## I<sup>2</sup>C DC Electrical Characteristics Table 11-1 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the PC8540. Table 11-1. I<sup>2</sup>C DC Electrical Characteristics (At Recommended Operating Conditions with OV<sub>DD</sub> of 3.3V ± 5%) | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------------------|------|-------| | Input high voltage level | V <sub>IH</sub> | $0.7 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V | | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times \text{OV}_{\text{DD}}$ | V | | | Low level output voltage | V <sub>OL</sub> | 0 | $0.2 \times \text{OV}_{\text{DD}}$ | V | (1) | | Pulse width of spikes which must be suppressed by the input filter | t <sub>i2KHKL</sub> | 0 | 50 | ns | (2) | | Input current each I/O pin (input voltage is between 0.1 $\times$ OV <sub>DD</sub> and 0.9 $\times$ OV <sub>DD</sub> (max) | I <sub>1</sub> | -10 | 10 | μΑ | (3) | | Capacitance for each I/O pin | Cı | | 10 | pF | | - Notes: 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. Refer to the PC8540 Integrated Processor Preliminary Reference Manual for information on the digital filter used. - 3. I/O pins will obstruct the SDA and SCL lines if $\mbox{OV}_{\mbox{\scriptsize DD}}$ is switched off. # I<sup>2</sup>C AC Electrical Specifications Table 11-2 provides the AC timing parameters for the I<sup>2</sup>C interface of the PC8540. $I^2C$ AC Electrical Specifications (All values refer to $\rm V_{IH}$ (min) and $\rm V_{IL}$ (max) levels Table 11-2. | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | |----------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|-------------------------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | | Low period of the SCL clock | t <sub>I2CL</sub> <sup>(5)</sup> | 1.3 | _ | μs | | High period of the SCL clock | t <sub>I2CH</sub> <sup>(5)</sup> | 0.6 | _ | μs | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> <sup>(5)</sup> | 0.6 | _ | μs | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> <sup>(5)</sup> | 0.6 | _ | μs | | Data setup time | t <sub>I2DVKH</sub> <sup>(5)</sup> | 100 | _ | ns | | Data hold time: - CBUS <sup>(4)</sup> compatible masters - I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | _<br>0 <sup>(2)</sup> | -<br>0.9 <sup>(3)</sup> | μs | | Set-up time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μs | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | | μs | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times \text{OV}_{\text{DD}}$ | | V | | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | $0.2 \times \text{OV}_{\text{DD}}$ | | V | ### PC8540 Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - PC8540 provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum t<sub>I2DVKH</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal. - 4. $C_B =$ capacitance of one bus line in pF. - 5. Guaranteed by design. Figure 11-1 provides the AC test load for the I<sup>2</sup>C. Figure 11-1. I<sup>2</sup>C AC Test Load Figure 11-2 shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 11-2. I<sup>2</sup>C Bus AC Timing Diagram #### 12. PCI/PCI-X Table 12-1 describes the DC and AC electrical specifications for the PCI/PCI-X bus of the PC8540. #### PCI/PCI-X DC Electrical Characteristics 12.1 Table 12-1 provides the DC electrical characteristics for the PCI/PCI-X interface of the PC8540. **Table 12-1.** PCI/PCI-X DC Electrical Characteristics<sup>(1)</sup> | Parameter | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current (V <sub>IN</sub> <sup>(2)</sup> = 0V or V <sub>IN</sub> = V <sub>DD</sub> ) | I <sub>IN</sub> | - | ± 5 | μΑ | | High-level output voltage $(OV_{DD} = min, I_{OH} = -100 \mu A)$ | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | - | V | | Low-level output voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 100 μA) | V <sub>OL</sub> | _ | 0.2 | V | - Notes: 1. Ranges listed do not meet the full range of the DC specifications of the PCI 2.2 Local Bus Specifications. - 2. Note that the symbol $V_{\text{IN}}$ , in this case, represents the $OV_{\text{IN}}$ symbol referenced in Table 2-1 and Table 2- ### 12.2 PCI/PCI-X AC Electrical Specifications This section describes the general AC timing parameters of the PCI/PCI-X bus of the PC8540. Note that the SYSCLK signal is used as the PCI input clock. Table 12-2 provides the PCI AC timing specifications at 66 MHz. Table 12-2. PCI AC Timing Specifications at 66 MHz | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Notes | |-------------------------------------------|-----------------------|-----------------------|-----|--------|------------| | SYSCLK to output valid | t <sub>PCKHOV</sub> | _ | 6 | ns | (2) | | Output hold from SYSCLK | t <sub>PCKHOX</sub> | 2 | _ | ns | (2)(9) | | SYSCLK to output high impedance | t <sub>PCKHOZ</sub> | _ | 14 | ns | (2)(3)(10) | | Input setup to SYSCLK | t <sub>PCIVKH</sub> | 3 | _ | ns | (2)(4)(9) | | Input hold from SYSCLK | t <sub>PCIXKH</sub> | 0 | _ | ns | (2)(4)(9) | | REQ64 to HRESET <sup>(9)</sup> setup time | t <sub>PCRVRH</sub> | 10 × t <sub>SYS</sub> | _ | clocks | (5)(6)(10) | | HRESET to REQ64 hold time | t <sub>PCRHRX</sub> | 0 | 50 | ns | (6)(10) | | HRESET high to first FRAME assertion | t <sub>PCRHF</sub> | 10 | | clocks | (7)(10) | - 1. Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional</sub> $\frac{\text{block})(\text{signal})(\text{state}) \ (\text{reference})(\text{state})}{\text{for inputs and }} \ \text{for inputs and } \ t_{\text{(first two letters of functional block)}} \ \text{(reference)}(\text{state}) \ \text{(signal)}(\text{state}) \ \text{for outputs.}} \\ \text{For example, } \ t_{\text{PCIVKH}} \ \text{symbolizes PCI/PCI-X timing (PC)} \ \text{with respect to the time the input signals (I)} \\ \text{To prove the provided of p$ reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCBHFV</sub> symbolizes PCI/PCI-X timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state. - 2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications. - 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. Input timings are measured at the pin. - The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 15. "Clocking" on page 72. - 6. The setup and hold time is with respect to the rising edge of HRESET. - The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI 2.2 Local Bus Specifications. - 8. The reset assertion timing requirement for $\overline{\text{HRESET}}$ is 100 µs. - 9. Guaranteed by characterization. - 10. Guaranteed by design. Figure 12-1 provides the AC test load for PCI and PCI-X. Figure 12-1. PCI/PCI-X AC Test Load Figure 12-2 shows the PCI/PCI-X input AC timing conditions. Figure 12-2. PCI-PCI-X Input AC Timing Measurement Conditions Figure 12-3 shows the PCI/PCI-X output AC timing conditions. Figure 12-3. PCI-PCI-X Output AC Timing Measurement Condition Table 12-3 provides the PCI-X AC timing specifications at 66 MHz. Table 12-3. PCI-X AC Timing Specifications at 66 MHz | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------|---------------------|-----|-----|--------|-----------------| | SYSCLK to signal valid delay | t <sub>PCKHOV</sub> | _ | 3.8 | ns | (1)(2)(3)(7)(8) | | Output hold from SYSCLK | t <sub>PCKHOX</sub> | 0.7 | _ | ns | (1)(10) | | SYSCLK to output high impedance | t <sub>PCKHOZ</sub> | _ | 7 | ns | (1)(4)(8)(11) | | Input setup time to SYSCLK | t <sub>PCIVKH</sub> | 1.7 | _ | ns | (3)(5) | | Input hold time from SYSCLK | t <sub>PCIXKH</sub> | 0.5 | _ | ns | (10) | | REQ64 to HRESETsetup time | t <sub>PCRVRH</sub> | 10 | _ | clocks | (11) | | HRESET to REQ64 hold time | t <sub>PCRHRX</sub> | 0 | 50 | ns | (11) | | HRESET high to first FRAME assertion | t <sub>PCRHFV</sub> | 10 | _ | clocks | (9)(11) | | PCI-X initialization pattern to HRESET setup time | t <sub>PCIVRH</sub> | 10 | _ | clocks | (11) | | HRESET to PCI-X initialization pattern hold time | t <sub>PCRHIX</sub> | 0 | 50 | ns | (6)(11) | Notes: 1. See the timing measurement conditions in the PCI-X 1.0a Specification. - 2. Minimum times are measured at the package pin (not the test point). Maximum times are measured with the test point and load circuit. - 3. Setup time for point-to-point signals applies to REQ and GNT only. All other signals are bused. - 4. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 5. Setup time applies only when the device is not driving the pin. Devices cannot drive and receive signals at the same time. - 6. Maximum value is also limited by delay to the first transaction (time for HRESET high to first configuration access, t<sub>PCRHFV</sub>). The PCI-X initialization pattern control signals after the rising edge of HRESET must be negated no later than two clocks before the first FRAME and must be floated no later than one clock before FRAME is asserted. - 7. A PCI-X device is permitted to have the minimum values shown for t<sub>PCKHOV</sub> and t<sub>CYC</sub> only in PCI-X mode. In conventional mode, the device must meet the requirements specified in PCI 2.2 for the appropriate clock frequency. - 8. Device must meet this specification independent of how many outputs switch simultaneously. - 9. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the *PCI-X 1.0a Specification*. - 10. Guaranteed by characterization. - 11. Guaranteed by design. ### PC8540 Table 12-4. PCI-X AC Timing Specifications at 133 MHz | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------|---------------------|-----|-----|--------|-----------------| | SYSCLK to signal valid delay | t <sub>PCKHOV</sub> | _ | 3.8 | ns | (1)(2)(3)(7)(8) | | Output hold from SYSCLK | t <sub>PCKHOX</sub> | 0.7 | _ | ns | (1)(11) | | SYSCLK to output high impedance | t <sub>PCKHOZ</sub> | _ | 7 | ns | (1)(4)(8)(12) | | Input setup time to SYSCLK | t <sub>PCIVKH</sub> | 1.4 | _ | ns | (3)(5)(9)(11) | | Input hold time from SYSCLK | t <sub>PCIXKH</sub> | 0.5 | _ | ns | (11) | | REQ64 to HRESET setup time | t <sub>PCRVRH</sub> | 10 | _ | clocks | (12) | | HRESET to REQ64 hold time | t <sub>PCRHRX</sub> | 0 | 50 | ns | (12) | | HRESET high to first FRAME assertion | t <sub>PCRHFV</sub> | 10 | _ | clocks | (10)(12) | | PCI-X initialization pattern to HRESET setup time | t <sub>PCIVRH</sub> | 10 | _ | clocks | (12) | | HRESET to PCI-X initialization pattern hold time | t <sub>PCRHIX</sub> | 0 | 50 | ns | (6)(12) | - Notes: 1. See the timing measurement conditions in the PCI-X 1.0a Specification. - 2. Minimum times are measured at the package pin (not the test point). Maximum times are measured with the test point and load circuit. - 3. Setup time for point-to-point signals applies to REQ and GNT only. All other signals are bused. - 4. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 5. Setup time applies only when the device is not driving the pin. Devices cannot drive and receive signals at the same time. - 6. Maximum value is also limited by delay to the first transaction (time for HRESET high to first configuration access, t<sub>PCRHFV</sub>). The PCI-X initialization pattern control signals after the rising edge of HRESET must be negated no later than two clocks before the first FRAME and must be floated no later than one clock before FRAME is asserted. - 7. A PCI-X device is permitted to have the minimum values shown for t<sub>PCKHOV</sub> and t<sub>CYC</sub> only in PCI-X mode. In conventional mode, the device must meet the requirements specified in PCI 2.2 for the appropriate clock frequency. - 8. Device must meet this specification independent of how many outputs switch simultaneously. - 9. The timing parameter t<sub>PCIVKH</sub> is a minimum of 1.4 ns rather than the minimum of 1.2 ns in the PCI-X 1.0a Specification. - 10. The timing parameter $t_{PCRHFV}$ is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI-X 1.0a Specification. - 11. Guaranteed by characterization. - 12. Guaranteed by design. ### 13. RapidIO This section describes the DC and AC electrical specifications for the RapidIO interface of the PC8540. #### 13.1 **RapidIO DC Electrical Characteristics** RapidIO driver and receiver DC electrical characteristics are provided in Table 13-1 and Table 13-2, respectively. Table 13-1. RapidIO 8/16 LP-LVDS Driver DC Electrical Characteristics (At Recommended Operating Conditions with $OV_{DD}$ of 3.3V ± 5%) | Characteristic | Symbol | Min | Max | Unit | Notes | |---------------------------------------|--------------------|-------|-------|------|--------| | Differential output high voltage | V <sub>OHD</sub> | 247 | 454 | mV | (1)(2) | | Differential output low voltage | V <sub>OLD</sub> | -454 | -247 | mV | (1)(2) | | Differential offset voltage | $\Delta V_{OSD}$ | | 50 | mV | (1)(3) | | Output high common mode voltage | V <sub>OHCM</sub> | 1.125 | 1.375 | V | (1)(4) | | Output low common mode voltage | V <sub>OLCM</sub> | 1.125 | 1.375 | V | (1)(5) | | Common mode offset voltage | $\Delta_{VOSCM}$ | | 50 | mV | (1)(6) | | Differential termination | R <sub>TERM</sub> | 90 | 220 | W | | | Short circuit current (either output) | II <sub>SS</sub> I | | 24 | mA | (7) | | Bridged short circuit current | II <sub>SB</sub> I | | 12 | mA | (8) | - Notes: 1. Bridged $100\Omega$ load. - 2. See Figure 13-7 (a). - 3. Differential offset voltage = $IV_{OHD} + V_{OLDI}$ . See Figure 13-7. - 4. $V_{OHCM} = (V_{OA} + V_{OB})/2$ when measuring $V_{OHD}$ . - 5. $V_{OLCM} = (V_{OA} + V_{OB})/2$ when measuring $V_{OLD}$ . - 6. Common mode offset $\Delta V_{OSCM} = |V_{OHCM} V_{OLCM}|$ . See Figure 13-7. - 7. Outputs shorted to V<sub>DD</sub> or GND. - 8. Outputs shorted together. RapidIO 8/16 LP-LVDS Receiver DC Electrical Characteristics Table 13-2. | Characteristic | Symbol | Min | Max | Unit | Notes | |---------------------------------------------------------|------------------|-------|-------|------|-------| | Voltage at either input | V <sub>I</sub> | 0 | 2.4 | V | | | Differential input high voltage | V <sub>IHD</sub> | 100 | 600 | mV | (1) | | Differential input low voltage | V <sub>ILD</sub> | -600 | -100 | mV | (1) | | Common mode input range (referenced to receiver ground) | V <sub>ICM</sub> | 0.050 | 2.350 | V | (2) | | Input differential resistance | R <sub>IN</sub> | 90 | 110 | W | | - Notes: 1. Over the common mode range. - 2. Limited by V<sub>I</sub>. See Figure 16-2. $V_{OA}$ $R_{\mathsf{TERM}}$ 100 ∀ $V_{OD} = V_{OA} - V_{OB}$ (no m) $V_{OB}$ (a) $V_{OD} = V_{OA} - V_{OB}$ $V_{OSCM} = (V_{OA} + V_{OB})/2$ 454 mV VOHCM 247 mV V<sub>OHD</sub> $V_{OLCM}$ 1.125 V -247 mV -V + ( V<sub>OD</sub> $V_{OLD}$ 0 -454 m\ -V - ( V<sub>OD</sub> Differential Specifications Common-Mode Specifications (b) (c) Figure 13-1. DC Driver Signal Levels Note: VOA refers to voltage at output A; VOB refers to voltage at output B. ### 13.2 RapidIO AC Electrical Specifications This section contains the AC electrical specifications for a RapidIO 8/16 LP-LVDS device. The interface defined is a parallel differential low-power high-speed signal interface. Note that the source of the transmit clock on the RapidIO interface is dependent on the settings of the LGPL[0:1] signals at reset. Note that the default setting makes the core complex bus (CCB) clock the source of the transmit clock. ### 13.3 RapidIO Concepts and Definitions This section specifies signals using differential voltages. Figure 13-8 shows how the signals are defined. The figure shows waveforms for either a transmitter output (TD and $\overline{\text{TD}}$ ) or a receiver input (RD and $\overline{\text{RD}}$ ). Each signal swings between A volts and B volts where A > B. Using these waveforms, the definitions are as follows: - The transmitter output and receiver input signals TD, $\overline{\text{TD}}$ , RD, and $\overline{\text{RD}}$ each have a peak-to-peak swing of A-B volts. - The differential output signal of the transmitter, $V_{OD}$ , is defined as $V_{TD} V\overline{TD}$ . - The differential input signal of the receiver, $V_{ID}$ , is defined as $V_{RD} V\overline{RD}$ . - The differential output signal of the transmitter or input signal of the receiver, ranges from A B volts to -(A B) volts. - The peak differential signal of the transmitter output or receiver input, is A B volts. - ullet The peak-to-peak differential signal of the transmitter output or receiver input, is 2 $\times$ (A B) volts. Figure 13-2. Differential Peak-to-Peak Voltage of Transmitter or Receiver To illustrate these definitions using numerical values, consider the case where a LVDS transmitter has a common mode voltage of 1.2V and each signal has a swing that goes between 1.4 and 1V. Using these values, the peak-to-peak voltage swing of the signals TD, $\overline{\text{TD}}$ , RD, and $\overline{\text{RD}}$ is 400 mV. The differential signal ranges between 400 and –400 mV. The peak differential signal is 400 mV, and the peak-to-peak differential signal is 800 mV. A timing edge is the zero-crossing of a differential signal. Each skew timing parameter on a parallel bus is synchronously measured on two signals relative to each other in the same cycle, such as data to data, data to clock, or clock to clock. A skew timing parameter may be relative to the edge of a signal or to the middle of two sequential edges. Static skew represents the timing difference between signals that does not vary over time regardless of system activity or data pattern. Path length differences are a primary source of static skew. Dynamic skew represents the amount of timing difference between signals that is dependent on the activity of other signals and varies over time. Crosstalk between signals is a source of dynamic skew. Eye diagrams and compliance masks are a useful way to visualize and specify driver and receiver performance. This technique is used in several serial bus specifications. An example compliance mask is shown in Figure 13-9. The key difference in the application of this technique for a parallel bus is that the data is source synchronous to its bus clock while serial data is referenced to its embedded clock. Eye diagrams reveal the quality (cleanness, openness, goodness) of a driver output or receiver input. An advantage of using an eye diagram and a compliance mask is that it allows specifying the quality of a signal without requiring separate specifications for effects such as rise time, duty cycle distortion, data dependent dynamic skew, random dynamic skew, etc. This allows the individual semiconductor manufacturer maximum flexibility to trade off various performance criteria while keeping the system performance constant. In using the eye pattern and compliance mask approach, the quality of the signal is specified by the compliance mask. The mask specifies the maximum permissible magnitude of the signal and the minimum permissible eye opening. The eye diagram for the signal under test is generated according to the specification. Compliance is determined by whether the compliance mask can be positioned over the eye diagram such that the eye pattern falls entirely within the unshaded portion of the mask. Serial specifications have clock encoded with the data, but the LP-LVDS physical layer defined by RapidlO is a source synchronous parallel port so additional specifications to include effects that are not found in serial links are required. Specifications for the effect of bit to bit timing differences caused by static skew have been added and the eye diagrams specified are measured relative to the associated clock in order to include clock to data effects. With the transmit output (or receiver input) eye diagram, the user can determine if the transmitter output (or receiver input) is compliant with an oscilloscope with the appropriate software. Figure 13-3. Example Compliance Mask Y = minimum data valid amplitude Z = maximum amplitude 1 UI = 1 unit interval = 1/baud rate X1 = end of zero crossing region X2 = beginning of data valid window DV = data valid window = $1 - 2 \times X2$ The waveform of the signal under test must fall within the unshaded area of the mask to be compliant. Different masks are used for the driver output and the receiver input allowing each to be separately specified. #### 13.3.1 RapidIO Driver AC Timing Specifications Driver AC timing specifications are provided in Table 13-3, Table 13-4, and Table 13-5. A driver shall comply with the specifications for each data rate/frequency for which operation of the driver is specified. Unless otherwise specified, these specifications are subject to the following conditions. - The specifications apply over the supply voltage and ambient temperature ranges specified by the device vendor. - The specifications apply for any combination of data patterns on the data signals. - The output of a driver shall be connected to a 100Ω, ± 1%, differential (bridged) resistive load. - Clock specifications apply only to clock signals. - Data specifications apply only to data signals (FRAME, D[0:7]). Table 13-3. RapidIO Driver AC Timing Specifications: 500 Mbps Data Rate | | | Ra | Range | | | |------------------------------------------------------------------------------|------------------------|------|-------|------|--------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Differential output high voltage | V <sub>OHD</sub> | 200 | 540 | mV | (1) | | Differential output low voltage | V <sub>OLD</sub> | -540 | -200 | mV | (1) | | Duty cycle | DC | 48 | 52 | % | (2)(6) | | V <sub>OD</sub> rise time, 20%–80% of peak-to-peak differential signal swing | t <sub>FALL</sub> | 200 | _ | ps | (3)(6) | | V <sub>OD</sub> fall time, 20%–80% of peak-to-peak differential signal swing | t <sub>RISE</sub> | 200 | _ | ps | (6) | | Data valid | DV | 1260 | _ | ps | | | Skew of any two data outputs | t <sub>DPAIR</sub> | _ | 180 | ps | (4)(6) | | Skew of single data outputs to associated clock | t <sub>SKEW,PAIR</sub> | -180 | 180 | ps | (5)(6) | Notes: 1. 1.See Figure 14-1. - 2. Requires $\pm$ 100 ppm long term frequency stability. - 3. Measured at $V_{OD} = 0V$ . - 4. Measured using the RapidIO transmit mask shown in Figure 14-1. - 5. See Figure 16-3. - 6. Guaranteed by design. Table 13-4. RapidIO Driver AC Timing Specifications: 750 Mbps Data Rate | | | Range | | | | |------------------------------------------------------------------------------|------------------------|-------|------|------|--------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Differential output high voltage | V <sub>OHD</sub> | 200 | 540 | mV | (1) | | Differential output low voltage | V <sub>OLD</sub> | -540 | -200 | mV | (1) | | Duty cycle | DC | 48 | 52 | % | (2)(6) | | $V_{\text{OD}}$ rise time, 20%–80% of peak-to-peak differential signal swing | t <sub>FALL</sub> | 133 | _ | ps | (3)(6) | | V <sub>OD</sub> fall time, 20%–80% of peak-to-peak differential signal swing | t <sub>RISE</sub> | 133 | _ | ps | (6) | | Data valid | DV | 800 | _ | ps | | | Skew of any two data outputs | t <sub>DPAIR</sub> | _ | 133 | ps | (4)(6) | | Skew of single data outputs to associated clock | t <sub>SKEW,PAIR</sub> | -133 | 133 | ps | (5)(6) | Notes: 1. See Figure 14-1. - 2. Requires $\pm$ 100 ppm long term frequency stability. - 3. Measured at $V_{OD} = 0V$ . - 4. Measured using the RapidIO transmit mask shown in Figure 14-1. - 5. See Figure 16-3. - 6. Guaranteed by design. Table 13-5. RapidIO Driver AC Timing Specifications: 1 Gbps Data Rate | | | Range | | | | |------------------------------------------------------------------------------|------------------------|-------|------|------|--------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Differential output high voltage | V <sub>OHD</sub> | 200 | 540 | mV | (1) | | Differential output low voltage | V <sub>OLD</sub> | -540 | -200 | mV | (1) | | Duty cycle | DC | 48 | 52 | % | (2)(6) | | V <sub>OD</sub> rise time, 20%–80% of peak-to-peak differential signal swing | t <sub>FALL</sub> | 100 | _ | ps | (3)(6) | | V <sub>OD</sub> fall time, 20%–80% of peak-to-peak differential signal swing | t <sub>RISE</sub> | 100 | _ | ps | (6) | | Data valid | DV | 575 | _ | ps | | | Skew of any two data outputs | t <sub>DPAIR</sub> | _ | 100 | ps | (4)(6) | | Skew of single data outputs to associated clock | t <sub>SKEW,PAIR</sub> | -100 | 100 | ps | (5)(6) | Notes: 1. See Figure 14-1. - 2. Requires $\pm$ 100 ppm long term frequency stability. - 3. Measured at $V_{OD} = 0V$ . - 4. Measured using the RapidIO transmit mask shown in Figure 14-1. - 5. See Figure 16-3. - 6. Guaranteed by design. The compliance of driver output signals TD[0:15] and TFRAME with their minimum data valid window (DV) specification shall be determined by generating an eye pattern for each of the data signals and comparing the eye pattern of each data signal with the RapidIO transmit mask shown in Figure 14-1. The value of X2 used to construct the mask shall be $(1 - DV_{min})/2$ . A signal is compliant with the data valid window specification if the transmit mask can be positioned on the signal's eye pattern such that the eye pattern falls entirely within the unshaded portion of the mask. Figure 13-4. RapidIO Transmit Mask The eye pattern for a data signal is generated by making a large number of recordings of the signal and then overlaying the recordings. The number of recordings used to generate the eye shall be large enough that further increasing the number of recordings used does not cause the resulting eye pattern to change from one that complies with the RapidlO transmit mask to one that does not. Each data signal in the interface shall be carrying random or pseudo-random data when the recordings are made. If pseudo-random data is used, the length of the pseudo-random sequence (repeat length) shall be long enough that increasing the length of the sequence does not cause the resulting eye pattern to change from one that complies with the RapidlO transmit mask to one that does not comply with the mask. The data carried by any given data signal in the interface may not be correlated with the data carried by any other data signal in the interface. The zero-crossings of the clock associated with a data signal shall be used as the timing reference for aligning the multiple recordings of the data signal when the recordings are overlaid. While the method used to make the recordings and overlay them to form the eye pattern is not specified, the method used shall be demonstrably equivalent to the following method. The signal under test is repeatedly recorded with a digital oscilloscope in infinite persistence mode. Each recording is triggered by a zero-crossing of the clock associated with the data signal under test. Roughly half of the recordings are triggered by positive-going clock zero-crossings and roughly half are triggered by negative-going clock zero-crossings. Each recording is at least 1.9 UI in length (to ensure that at least one complete eye is formed) and begins 0.5 UI before the trigger point (0.5 UI before the associated clock zero-crossing). Depending on the length of the individual recordings used to generate the eye pattern, one or more complete eyes will be formed. Regardless of the number of eyes, the eye whose center is immediately to the right of the trigger point is the eye used for compliance testing. An example of an eye pattern generated using the above method with recordings 3 UI in length is shown in Figure 13-5. In this example, there is no skew between the signal under test and the associated clock used to trigger the recordings. If skew was present, the eye pattern would be shifted to the left or right relative to the oscilloscope trigger point. Figure 13-5. Example Driver Output Eye Pattern #### 13.3.2 RapidIO Receiver AC Timing Specifications The RapidIO receiver AC timing specifications are provided in Table 13-6. A receiver shall comply with the specifications for each data rate/frequency for which operation of the receiver is specified. Unless otherwise specified, these specifications are subject to the following conditions. - The specifications apply over the supply voltage and ambient temperature ranges specified by the device vendor. - The specifications apply for any combination of data patterns on the data signals. - The specifications apply over the receiver common mode and differential input voltage ranges. - · Clock specifications apply only to clock signals. - Data specifications apply only to data signals (FRAME, D[0:7]). Table 13-6. RapidIO Receiver AC Timing Specifications: 500 Mbps Data Rate | | | Range | | | | |---------------------------------------------------------------------------|------------------------|-------|-----|------|--------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Duty cycle of the clock input | DC | 47 | 53 | % | ()(11) | | Data valid | DV | 1080 | | ps | (8) | | Allowable static skew between any two data inputs within a 8-/9-bit group | t <sub>DPAIR</sub> | | 380 | ps | (9) | | Allowable static skew of data inputs to associated clock | t <sub>SKEW,PAIR</sub> | -300 | 300 | ps | (10) | - 7. Measured at $V_{ID} = 0V$ . - 8. Measured using the RapidIO receive mask shown in Figure 13-6. - 9. See Figure 16-3. - 10. See Figure 16-2 and Figure 16-3. - 11. Guaranteed by design. Table 13-7. RapidIO Receiver AC Timing Specifications: 750 Mbps Data Rate | | | Range | | | | |---------------------------------------------------------------------------|------------------------|-------|-----|------|--------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Duty cycle of the clock input | DC | 47 | 53 | % | (1)(5) | | Data valid | DV | 600 | | ps | (2) | | Allowable static skew between any two data inputs within a 8-/9-bit group | t <sub>DPAIR</sub> | | 400 | ps | (3) | | Allowable static skew of data inputs to associated clock | t <sub>SKEW,PAIR</sub> | -267 | 267 | ps | (4) | Notes: 1. Measured at $V_{ID} = 0V$ . - 2. Measured using the RapidIO receive mask shown in Figure 13-6. - 3. See Figure 16-3. - 4. See Figure 16-2 and Figure 16-3. - 5. Guaranteed by design. Table 13-8. RapidIO Receiver AC Timing Specifications: 1 Gbps Data Rate | | Range | | | | | |---------------------------------------------------------------------------|------------------------|------|-----|------|--------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Duty cycle of the clock input | DC | 47 | 53 | % | (1)(5) | | Data valid | DV | 425 | | ps | (2) | | Allowable static skew between any two data inputs within a 8-/9-bit group | t <sub>DPAIR</sub> | | 300 | ps | (3) | | Allowable static skew of data inputs to associated clock | t <sub>SKEW,PAIR</sub> | -200 | 200 | ps | (4) | Notes: 1. Measured at $V_{ID} = 0V$ . - 2. Measured using the RapidIO receive mask shown in Figure 13-6. - 3. See Figure 16-3. - 4. See Figure 16-2 and Figure 16-3. - 5. Guaranteed by design. The compliance of receiver input signals RD[0:15] and RFRAME with their minimum data valid window (DV) specification shall be determined by generating an eye pattern for each of the data signals and comparing the eye pattern of each data signal with the RapidlO receive mask shown in Figure 13-6. The value of X2 used to construct the mask shall be $(1 - DV_{min})/2$ . The $\pm$ 100 mV minimum data valid and $\pm$ 600 mV maximum input voltage values are from the DC specification. A signal is compliant with the data valid window specification if and only if the receive mask can be positioned on the signal's eye pattern such that the eye pattern falls entirely within the unshaded portion of the mask. Figure 13-6. RapidIO Receive Mask The eye pattern for a data signal is generated by making a large number of recordings of the signal and then overlaying the recordings. The number of recordings used to generate the eye shall be large enough that further increasing the number of recordings used does not cause the resulting eye pattern to change from one that complies with the RapidlO receive mask to one that does not. Each data signal in the interface shall be carrying random or pseudo-random data when the recordings are made. If pseudo-random data is used, the length of the pseudo-random sequence (repeat length) shall be long enough that increasing the length of the sequence does not cause the resulting eye pattern to change from one that complies with the RapidlO receive mask to one that does not comply with the mask. The data carried by any given data signal in the interface may not be correlated with the data carried by any other data signal in the interface. The zero-crossings of the clock associated with a data signal shall be used as the timing reference for aligning the multiple recordings of the data signal when the recordings are overlaid. While the method used to make the recordings and overlay them to form the eye pattern is not specified, the method used shall be demonstrably equivalent to the following method. The signal under test is repeatedly recorded with a digital oscilloscope in infinite persistence mode. Each recording is triggered by a zero-crossing of the clock associated with the data signal under test. Roughly half of the recordings are triggered by positive-going clock zero-crossings and roughly half are triggered by negative-going clock zero-crossings. Each recording is at least 1.9 UI in length (to ensure that at least one complete eye is formed) and begins 0.5 UI before the trigger point (0.5 UI before the associated clock zero-crossing). Depending on the length of the individual recordings used to generate the eye pattern, one or more complete eyes will be formed. Regardless of the number of eyes, the eye whose center is immediately to the right of the trigger point is the eye used for compliance testing. An example of an eye pattern generated using the above method with recordings 3 UI in length is shown in Figure 16-1. In this example, there is no skew between the signal under test and the associated clock used to trigger the recordings. If skew was present, the eye pattern would be shifted to the left or right relative to the oscilloscope trigger point. Figure 13-7. Example Receiver Input Eye Pattern Figure 16-2 shows the definitions of the data to clock static skew parameter $t_{SKEW,PAIR}$ and the data valid window parameter DV. The data and frame bits are those that are associated with the clock. The figure applies for all zero-crossings of the clock. All of the signals are differential signals. $V_D$ represents $V_{OD}$ for the transmitter and $V_{ID}$ for the receiver. The center of the eye is defined as the midpoint of the region in which the magnitude of the signal voltage is greater than or equal to the minimum DV voltage. Figure 13-8. Data to Clock Skew Figure 16-3 shows the definition of the data to data static skew parameter $t_{DPAIR}$ and how the skew parameters are applied. Figure 13-9. Static Skew Diagram ## 14. Package and Pin Listings This section details package parameters, pin assignments, and dimensions. #### 14.1 Package Parameters for the PC8540 HiTCE The package parameters are as provided in the following list. The package type is 29 mm $\times$ 29 mm, 783 flip chip ball grid array (HiTCE). Die size $12.2 \text{ mm} \times 9.5 \text{ mm}$ Package outline $29 \text{ mm} \times 29 \text{ mm}$ Interconnects 783 Pitch 1 mm Minimum module height 2.36 mm Maximum module height 2.86 mm Solder Balls 90 Sn/10 Pb Ball diameter (typical) 0.6 mm #### 14.2 Mechanical Dimensions of the PC8540 HiTCE Figure 14-1 shows the mechanical dimensions and bottom surface nomenclature of the PC8540, 783 HiTCE package. 0.2 Π4 0.2 - D5 -- D3 → BALL A1 INDEX E6 | E2 E3 E2 Side view E7 $\oplus$ $\odot$ 0.2 – D7 – NO CAPS // 0.35 A Top view Parameter Min Max 2.36 2.86 A1 0.53 0.74 A2 0.99 1.21 АЗ 0.60 (27X) 0.90 Α4 0.82 b 0.55 0.72 29.20 D 28.70 D1 27.00 BSC D2 18.30 D3 6.45 REF D4 11.30 REF D5 9.60 REF D6 2.25 REF 0.30 M A B C 0.15 M A D7 12.10 12.30 D8 1.50 REF Bottom view 1.00 BSC е Е 28.70 29.20 E1 27.00 BSC E2 15.60 E3 6.45 REF E4 11.30 REF E5 9.60 REF 2.25 REF E6 E7 9.40 9.60 Figure 14-1. Mechanical Dimensions and Bottom Surface Nomenclature of the PC8540 HiTCE ### 14.3 Package Parameters for the PC8540 FC-PBGA The package parameters are as provided in the following list. The package type is $29 \text{ mm} \times 29 \text{ mm}$ , 783 flip chip plastic ball grid array (FC-PBGA). Die size $12.2 \text{ mm} \times 9.5 \text{ mm}$ Package outline $29 \text{ mm} \times 29 \text{ mm}$ Interconnects 783 Pitch 1 mm Minimum module height 3.07 mm Maximum module height 3.75 mm Solder Balls 62 Sn/36 Pb/2 Ag Ball diameter (typical) 0.5 mm #### 14.4 Mechanical Dimensions of the PC8540 FC-PBGA Figure 14-2 the mechanical dimensions and bottom surface nomenclature of the PC8540, 783 FC-PBGA package. Figure 14-2. Mechanical Dimensions and Bottom Surface Nomenclature of the PC8540 FC-PBGA Notes: - 1. All dimensions are in millimeters. - 2. Dimensions and tolerances per ASME Y14.5M-1994. - 3. Package and Pin Listings Maximum solder ball diameter measured parallel to datum A. - 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls. - 5. Capacitors may not be present on all devices. - 6. Caution must be taken not to short capacitors or exposed metal capacitor pads on package top. - 7. The socket lid must always be oriented to A1. ## 14.5 Pinout Listings Table 14-1 provides the pin-out listing for the PC8540, 783 HiTCE package. Table 14-1. PC8540 Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|---------| | PCI/PCI-X | | | | | | PCI_AD[63:0] | AA14, AB14, AC14, AD14, AE14, AF14, AG14, AH14, V15, W15, Y15, AA15, AB15, AC15, AD15, AG15, AH15, V16, W16, AB16, AC16, AD16, AE16, AF16, V17, W17, Y17, AA17, AB17, AE17, AF17, AF18, AH6, AD7, AE7, AH7, AB8, AC8, AF8, AG8, AD9, AE9, AF9, AG9, AH9, W10, Y10, AA10, AE11, AF11, AG11, AH11, V12, W12, Y12, AB12, AD12, AE12, AG12, AH12, V13, Y13, AB13, AC13 | I/O | OV <sub>DD</sub> | (17) | | PCI_C_BE[7:0] | AG13, AH13, V14, W14, AH8, AB10, AD11, AC12 | I/O | $OV_{DD}$ | (17) | | PCI_PAR | AA11 | I/O | OV <sub>DD</sub> | | | PCI_PAR64 | Y14 | I/O | OV <sub>DD</sub> | | | PCI_FRAME | AC10 | I/O | $OV_{DD}$ | (2) | | PCI_TRDY | | | | (2) | | PCI_IRDY | AD10 | I/O | OV <sub>DD</sub> | (2) | | PCI_STOP | V11 | I/O | OV <sub>DD</sub> | (2) | | PCI_DEVSEL | AH10 | I/O | OV <sub>DD</sub> | (2) | | PCI_IDSEL | AA9 | I | OV <sub>DD</sub> | | | PCI_REQ64 | AE13 | I/O | OV <sub>DD</sub> | (5)(10) | | PCI_ACK64 | AD13 | I/O | OV <sub>DD</sub> | (2) | | PCI_PERR | I_PERR W11 | | OV <sub>DD</sub> | (2) | | PCI_SERR | | | OV <sub>DD</sub> | (2)(4) | | PCI_REQ0 | AF5 | I/O | OV <sub>DD</sub> | | | PCI_REQ[1:4] | AF3, AE4, AG4, AE5 | I | OV <sub>DD</sub> | | | PCI_GNT[0] | AE6 | I/O | OV <sub>DD</sub> | | | PCI_GNT[1:4] | AG5, AH5, AF6, AG6 | 0 | OV <sub>DD</sub> | (5)(9) | | DDR SDRAM Memor | y Interface | | | | | MDQ[0:63] | M26, L27, L22, K24, M24, M23, K27, K26, K22, J28, F26, E27, J26, J23, H26, G26, C26, E25, C24, E23, D26, C25, A24, D23, B23, F22, J21, G21, G22, D22, H21, E21, N18, J18, D18, L17, M18, L18, C18, A18, K17, K16, C16, B16, G17, L16, A16, L15, G15, E15, C14, K13, C15, D15, E14, D14, D13, E13, D12, A11, F13, H13, A13, B12 | I/O | GV <sub>DD</sub> | | | MECC[0:7] | N20, M20, L19, E19, C21, A21, G19, A19 | I/O | GV <sub>DD</sub> | | | MDM[0:8] | L24, H28, F24, L21, E18, E16, G14, B13, M19 | 0 | GV <sub>DD</sub> | | | MDQS[0:8] | L26, J25, D25, A22, H18, F16, F14, C13, C20 | I/O | GV <sub>DD</sub> | | | MBA[0:1] | B18, B19 | 0 | GV <sub>DD</sub> | | | MA[0:14] | N19, B21, F21, K21, M21, C23, A23, B24, H23, G24, K19, B25, D27, J14, J13 | 0 | GV <sub>DD</sub> | | | MWE | D17 | 0 | GV <sub>DD</sub> | | | MRAS | F17 | 0 | GV <sub>DD</sub> | | Table 14-1. PC8540 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------|------------------|-----------|--| | MCAS | J16 | 0 | GV <sub>DD</sub> | | | | MCS[0:3] | H16, G16, J15, H15 | 0 | GV <sub>DD</sub> | | | | MCKE[0:1] | E26, E28 | 0 | GV <sub>DD</sub> | (11) | | | MCK[0:5] | J20, H25, A15, D20, F28, K14 | 0 | GV <sub>DD</sub> | | | | MCK[0:5] | F20, G27, B15, E20, F27, L14 | 0 | GV <sub>DD</sub> | | | | MSYNC_IN | M28 | I | GV <sub>DD</sub> | | | | MSYNC_OUT | N28 | 0 | GV <sub>DD</sub> | | | | Local Bus Controller Inte | erface | | | | | | LA[27] | U18 | 0 | $OV_DD$ | (5)(9) | | | LA[28:31] | T18, T19, T20, T21 | 0 | $OV_DD$ | (7)(9) | | | AD26, AD27, AD28, AC26, AC27, AC28, AA22, AA23, AA26, Y21, Y22, Y26, W20, W22, W26, V19, T22, R24, R23, R22, R21, R18, P26, P25, P20, P19, P18, N22, N23, N24, N25, N26 | | I/O | $OV_DD$ | | | | LALE | V21 | 0 | $OV_{DD}$ | (8)(9) | | | LBCTL | V20 | 0 | $OV_DD$ | (9) | | | LCKE | U23 | 0 | $OV_DD$ | | | | LCLK[0:2] | U27, U28, V18 | 0 | $OV_DD$ | | | | LCS[0:4] | Y27, Y28, W27, W28, R27 | 0 | $OV_DD$ | (18) | | | LCS5/DMA_DREQ2 | R28 | I/O | $OV_DD$ | (1) | | | LCS6/DMA_DACK2 | LCS6/DMA_DACK2 P27 | | $OV_DD$ | (1) | | | LCS7/DMA_DDONE2 | P28 | 0 | $OV_DD$ | (1) | | | LDP[0:3] | AA27, AA28, T26, P21 | I/O | $OV_DD$ | | | | LGPL0/LSDA10 | U19 | 0 | $OV_DD$ | (5)(9) | | | LGPL1/LSDWE | U22 | 0 | $OV_DD$ | (5)(9) | | | LGPL2/LOE/LSDRAS | V28 | 0 | $OV_DD$ | (8)(9) | | | LGPL3/LSDCAS | V27 | 0 | $OV_{DD}$ | (5)(9) | | | LGPL4/LGTA/LUPWAIT<br>LPBSE | V23 | I/O | OV <sub>DD</sub> | (22) | | | LGPL5 | V22 | 0 | $OV_DD$ | (5)(9) | | | LSYNC_IN | T27 | I | $OV_{DD}$ | | | | LSYNC_OUT | T28 | 0 | $OV_{DD}$ | | | | <u>LWE</u> [0:1]/LSDDQM[0:1]/<br><u>LBS</u> [0:1] AB28, AB27 | | 0 | OV <sub>DD</sub> | (1)(5)(9) | | | <u>LWE</u> [2:3]/LSDDQM[2:3]<br><u>LBS</u> [2:3] | T23, P24 | 0 | OV <sub>DD</sub> | (1)(5)(9) | | | DMA | | | | | | | DMA_DREQ[0:1] | H5, G4 | I | $OV_DD$ | | | | DMA_DACK[0:1] | H6, G5 | 0 | $OV_DD$ | | | | DMA_DDONE[0:1] | H7, G6 | 0 | OV <sub>DD</sub> | | | # PC8540 Table 14-1. PC8540 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------------------|----------------------------------------------|--------------|------------------|---------| | DUART | | | | | | UART_SIN[0:1] | AE2, AD5 | I | OV <sub>DD</sub> | | | UART_SOUT[0:1] | AE3, AD2 | 0 | $OV_DD$ | | | UART_CTS[0:1] | U9, U7 | I | $OV_DD$ | | | UART_RTS[0:1] | AD6, AD1 | 0 | OV <sub>DD</sub> | | | Programmable Interrup | t Control | ' | | | | MCP | AG17 | I | $OV_DD$ | | | UDE | AG16 | ı | OV <sub>DD</sub> | | | IRQ[0:7] | AA18, Y18, AB18, AG24, AA21, Y19, AA19, AG25 | I | $OV_DD$ | | | IRQ8 | AB20 | I | $OV_DD$ | (9) | | IRQ9/DMA_DREQ3 | Y20 | I | OV <sub>DD</sub> | (1) | | IRQ10/DMA_DACK3 | AF26 | I/O | $OV_DD$ | (1) | | IRQ11/DMA_DDONE3 | AH24 | I/O | $OV_DD$ | (1) | | IRQ_OUT | AB21 | 0 | OV <sub>DD</sub> | (2)(4) | | Ethernet Management I | nterface | <u> </u> | | | | EC_MDC | F1 | 0 | $OV_{DD}$ | (5)(9) | | EC_MDIO | E1 | I/O | OV <sub>DD</sub> | | | Gigabit Reference Cloc | k | | | | | EC_GTX_CLK125 | E2 | I | LV <sub>DD</sub> | | | Three-Speed Ethernet ( | Controller (Gigabit Ethernet 1) | <del> </del> | | | | TSEC1_TXD[7:4] | A6, F7, D7, C7 | 0 | LV <sub>DD</sub> | (5)(9) | | TSEC1_TXD[3:0] | B7, A7, G8, E8 | 0 | LV <sub>DD</sub> | (9)(19) | | TSEC1_TX_EN | C8 | 0 | LV <sub>DD</sub> | (11) | | TSEC1_TX_ER | B8 | 0 | LV <sub>DD</sub> | | | TSEC1_TX_CLK | C6 | I | LV <sub>DD</sub> | | | TSEC1_GTX_CLK | B6 | 0 | LV <sub>DD</sub> | (18) | | TSEC1_CRS | C3 | I | LV <sub>DD</sub> | | | TSEC1_COL | G7 | I | LV <sub>DD</sub> | | | TSEC1_RXD[7:0] | D4, B4, D3, D5, B5, A5, F6, E6 | I | LV <sub>DD</sub> | | | TSEC1_RX_DV | D2 | I | LV <sub>DD</sub> | | | TSEC1_RX_ER | E5 | I | LV <sub>DD</sub> | | | TSEC1_RX_CLK | D6 | I | LV <sub>DD</sub> | | | | Controller (Gigabit Ethernet 2) | | | | | TSEC2_TXD[7:2] | B10, A10, J10, K11,J11, H11 | 0 | $LV_{DD}$ | (5)(9) | | TSEC2_TXD[1:0] | G11, E11 | 0 | LV <sub>DD</sub> | | | TSEC2_TX_EN | B11 | 0 | LV <sub>DD</sub> | (11) | | TSEC2_TX_ER | D11 | 0 | LV <sub>DD</sub> | | Table 14-1. PC8540 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |----------------------------|------------------------------------------------|----------|------------------|---------| | TSEC2_TX_CLK | D10 | I | LV <sub>DD</sub> | | | TSEC2_GTX_CLK | C10 | 0 | LV <sub>DD</sub> | (18) | | TSEC2_CRS | D9 | I | LV <sub>DD</sub> | | | TSEC2_COL | F8 | 1 | LV <sub>DD</sub> | | | TSEC2_RXD[7:0] | F9, E9, C9, B9, A9, H9, G10, F10 | 1 | LV <sub>DD</sub> | | | TSEC2_RX_DV | H8 | 1 | LV <sub>DD</sub> | | | TSEC2_RX_ER | A8 | 1 | LV <sub>DD</sub> | | | TSEC2_RX_CLK | E10 | 1 | LV <sub>DD</sub> | | | 10/100 Ethernet (MII) | Interface | | | | | FEC_TXD[3:0] | M1, N1, N4, N5 | 0 | $OV_DD$ | | | FEC_TX_EN | P11 | 0 | $OV_DD$ | | | FEC_TX_ER | P10 | 0 | $OV_DD$ | | | FEC_TX_CLK | V6 | 1 | $OV_DD$ | | | FEC_CRS | N10 | 1 | $OV_DD$ | | | FEC_COL | N11 | 1 | $OV_DD$ | | | FEC_RXD[3:0] | N9, N8, N7, N6 | 1 | $OV_DD$ | | | FEC_RX_DV P8 | | 1 | $OV_DD$ | | | FEC_RX_ER P9 | | 1 | $OV_DD$ | | | FEC_RX_CLK V9 | | 1 | $OV_DD$ | | | RapidIO Interface | | · | | | | RIO_RCLK | Y25 | 1 | $OV_DD$ | | | RIO_RCLK | Y24 | 1 | $OV_DD$ | | | RIO_RD[0:7] | T25, U25, V25, W25, AA25, AB25, AC25, AD25 | 1 | $OV_DD$ | | | RIO_RD[0:7] | T24, U24, V24, W24, AA24, AB24, AC24, AD24 | 1 | $OV_DD$ | | | RIO_RFRAME | AE27 | 1 | $OV_DD$ | | | RIO_RFRAME | AE26 | 1 | $OV_DD$ | | | RIO_TCLK | AC20 | 0 | $OV_DD$ | (11) | | RIO_TCLK | AE21 | 0 | $OV_DD$ | (11) | | RIO_TD[0:7] | AE18, AC18, AD19, AE20, AD21, AE22, AC22, AD23 | 0 | $OV_DD$ | | | RIO_TD[0:7] | AD18, AE19, AC19, AD20, AC21, AD22, AE23, AC23 | 0 | $OV_DD$ | | | RIO_TFRAME | AE24 | 0 | $OV_DD$ | | | RIO_TFRAME | AE25 | 0 | $OV_DD$ | | | RIO_TX_CLK_IN | AF24 | I | $OV_DD$ | | | RIO_TX_CLK_IN | AF25 | I | $OV_DD$ | | | I <sup>2</sup> C interface | · | • | | | | IC_SDA | AH22 | I/O | OV <sub>DD</sub> | (4)(20) | | IIC_SCL | AH23 | I/O | $OV_DD$ | (4)(20) | # PC8540 Table 14-1. PC8540 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-----------------------|--------------------|------------------------------|--------------------|------------| | System Control | | | | | | HRESET | AH16 | 1 | $OV_{DD}$ | | | HRESET_REQ | AG20 | 0 | OV <sub>DD</sub> | | | SRESET | AF20 | I | OV <sub>DD</sub> | | | CKSTP_IN | M11 | I | OV <sub>DD</sub> | | | CKSTP_OUT | G1 | 0 | OV <sub>DD</sub> | (2)(4) | | Debug | | | | | | TRIG_IN | N12 | I | OV <sub>DD</sub> | | | TRIG_OUT/READY | G2 | 0 | OV <sub>DD</sub> | (6)(9)(19) | | MSRCID[0:1] | J9, G3 | 0 | $OV_{DD}$ | (5)(6)(9) | | MSRCID[2:4] | F3, F5, F2 | 0 | OV <sub>DD</sub> | (6) | | MDVAL | F4 | 0 | $OV_{DD}$ | (6) | | Clock | | | | | | SYSCLK | AH21 | I | OV <sub>DD</sub> | | | RTC | AB23 | I | OV <sub>DD</sub> | | | CLK_OUT | AF22 | 0 | $OV_{DD}$ | (11) | | JTAG | | | | | | TCK | AF21 | I | $OV_{DD}$ | | | TDI | AG21 | ı | $OV_{DD}$ | (12) | | TDO | AF19 | 0 | OV <sub>DD</sub> | (11) | | TMS | AF23 | I | $OV_{DD}$ | (12) | | TRST | AG23 | ı | $OV_{DD}$ | (12) | | DFT | | | | | | LSSD_MODE | AG19 | I | $OV_{DD}$ | (21) | | L1_TSTCLK | AB22 | I | OV <sub>DD</sub> | (21) | | L2_TSTCLK | AG22 | I | OV <sub>DD</sub> | (21) | | TEST_SEL | AH20 | I | OV <sub>DD</sub> | (3) | | Thermal Management | | | | | | THERM0 | AG2 | I | _ | (14) | | THERM1 | AH3 | I | _ | (14) | | Power Management | | | | | | ASLEEP | AG18 | I/O | | (9)(19) | | Power and Ground Sign | als | | | | | AV <sub>DD</sub> 1 | AH19 | Power for e500 PLL<br>(1.2V) | AV <sub>DD</sub> 1 | | | AV <sub>DD</sub> 2 | AH18 | Power for CCB PLL<br>(1.2V) | AV <sub>DD</sub> 2 | | Table 14-1. PC8540 Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|-------| | GND | A12, A17, B3, B14, B20, B26, B27, C2, C4, C11,C17, C19, C22, C27, D8, E3, E12, E24, F11, F18, F23, G9, G12, G25, H4, H12, H14, H17, H20, H22, H27, J19, J24, K5, K9, K18, K23, K28, L6, L20, L25, M4, M12, M14, M16, M22, M27, N2, N13, N15, N17, P12, P14, P16, P23, R13, R15, R17, R20, R26, T3, T8, T10, T12, T14, T16, U6, U13, U15, U16, U17, U21, V7, V10, V26, W5, W18, W23, Y8, Y16, AA6, AA13, AB4, AB11, AB19, AC6, AC9, AD3, AD8, AD17, AF2, AF4, AF10, AF13, AF15, AF27, AG3, AG7, AG26 | - | - | | | GV <sub>DD</sub> | A14, A20, A25, A26, A27, A28, B17, B22, B28, C12, C28, D16, D19, D21, D24, D28, E17, E22, F12, F15, F19, F25, G13, G18, G20, G23, G28, H19, H24, J12, J17, J22, J27, K15, K20, K25, L13, L23, L28, M25, N21 | Power for DDR<br>DRAM I/O Voltage<br>(2.5V) | GV <sub>DD</sub> | | | LV <sub>DD</sub> | A4, C5, E7, H10 | Reference Voltage;<br>Three-Speed<br>Ethernet I/O (2.5V,<br>3.3V) | LV <sub>DD</sub> | | | MV <sub>REF</sub> | N27 | Reference Voltage<br>Signal; DDR | MV <sub>REF</sub> | | | No Connects | AH26, AH27, AH28, AG28, AF28, AE28, AH1, AG1, AH2, B1, B2, A2, A3, AH25, H1, H2, J1, J2, J3, J4, J5, J6, J7, J8, K8, K7, K6, K3, K2, K1, L1, L2, L3, L4, L5, L8, L9, L10, L11, M10, M9, M8, M7, M6, M3, M2, P7, P6, P5, P4, P3, P2, P1, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, T9, T6, T5, T4, T1, U1, U2, U3, U4, U8, U10, V5, V4, V3, V2, V1, W1, W2, W3, W6, W7, W8, W9, Y1, Y2, Y3, Y4, Y5, Y6, Y9, AA8, AA7, AA4, AA3, AA2, AA1, AB1, AB2, AB3, AB5, AB6, AC7, AC4, AC3, AC2, AC1 | - | - | (16) | | OV <sub>DD</sub> | D1, E4, H3, K4, K10, L7, M5, N3, P22, R19, R25, T2, T7, U5, U20, U26, V8, W4, W13, W19, W21, Y7, Y23, AA5, AA12, AA16, AA20, AB7, AB9, AB26, AC5, AC11, AC17, AD4, AE1, AE8, AE10, AE15, AF7, AF12, AG27, AH4 | PCI/PCI-X, RapidIO,<br>10/100 Ethernet,<br>and other Standard<br>(3.3V) | OV <sub>DD</sub> | | | RESERVED | C1, T11, U11, AF1 | | | (15) | | SENSEVDD | L12 | Power for Core<br>(1.2V) | V <sub>DD</sub> | (13) | | SENSEVSS | K12 | | | (13) | | V <sub>DD</sub> | M13, M15, M17, N14, N16, P13, P15, P17, R12, R14, R16, T13, T15, T17, U12, U14, AH17 | Power for Core<br>(1.2V) | $V_{DD}$ | | - Notes: 1. All multiplexed signals are listed only once and do not re-occur. For example, LCS5/DMA\_REQ2 is listed only once in the Local Bus Controller Interface section, and is not mentioned in the DMA section even though the pin also functions as DMA\_REQ2. - 2. Recommend a weak pull-up resistor (2–10 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>. - 3. This pin must always be tied to GND. - 4. This pin is an open drain signal. - 5. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the PC8540 is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7 k $\Omega$ pull-down resistor. If an external device connected to this pin might pull it down during reset, then a pull-up or active driver is needed if the signal is intended to be high during reset. - 6. Treat these pins as no connects (NC) unless using debug address functionality. - 7. The value of LA[28:31] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7 kΩ pull-up or pull-down resistors. See Section 15.2 "Platform/System PLL Ratio" on page 73. - 8. The value of LALE and LGPL2 at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7 kΩ pull-up or pull-down resistors. See the Section 15.3 "e500 Core PLL Ratio" on page 74. - 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. - 10. This pin functionally requires a pull-up resistor, but during reset it is a configuration input that controls 32- vs. 64-bit PCI operation. Therefore, it must be actively driven low during reset by reset logic if the device is to be configured to be a 64-bit PCI device. Refer to the *PCI Specification*. - 11. This output is actively driven during reset rather than being three-stated during reset. - 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled. - 13. These pins are connected to the V<sub>DD</sub>/GND planes internally and may be used by the core power supply to improve tracking and regulation. - 14. Internal thermally sensitive resistor. - 15. No connections should be made to these pins. - 16. These pins are not connected for any functional use. - 17. PCI specifications recommend that a weak pull-up resistor (2–10 kΩ) be placed on the higher order pins to OV<sub>DD</sub> when using 64-bit buffer mode (pins PCI\_AD[63:32] and PCI\_C\_BE[7:4]). - 18. Note that these signals are POR configurations for Rev. 1.x and notes 5 and 9 apply to these signals in Rev. 1.x but not in later revisions. - 19. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a logic –1 state during reset. - 20. Recommend a pull-up resistor ( $\sim$ 1 k $\Omega$ ) b placed on this pin to OV<sub>DD</sub>. - 21. These are test signals for factory use only and must be pulled up (100 $\Omega$ 1 k $\Omega$ ) to OV<sub>DD</sub> for normal machine operation. - 22. If this signal is used as both an input and an output, a weak pull-up ( $\sim$ 10 k $\Omega$ ) is required on this pin. ## 15. Clocking This section describes the PLL configuration of the PC8540. Note that the platform clock is identical to the CCB clock. ### 15.1 Clock Ranges Table 15-1 provides the clocking specifications for the processor core and Table 15-2 provides the clocking specifications for the memory bus. Table 15-1. Processor Core Clocking Specifications | İ | Maximum Processor Core Frequency | | | | | | | | | |---|----------------------------------|---------|-----|---------|-----|-------|------|------|-----------| | | | 667 MHz | | 833 MHz | | 1 GHz | | | | | | Characteristic | Min | Max | Min | Max | Min | Max | Unit | Notes | | | e500 core processor frequency | 400 | 667 | 400 | 833 | 400 | 1000 | MHz | (1)(2)(3) | Notes: - Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 15.2 "Platform/System PLL Ratio" on page 73 and Section 15.3 "e500 Core PLL Ratio" on page 74, for ratio settings. - 2. The minimum e500 core frequency is based on the minimum platform frequency of 200 MHz. - 3. The 1 GHz core frequency is based on a 1.3V V<sub>DD</sub> supply voltage Table 15-2. Memory Bus Clocking Specifications | Maximum Processor Core Frequency | | | | | | | | | |----------------------------------|---------|-----|---------|-----|-------|-----|------|-----------| | | 667 MHz | | 833 MHz | | 1 GHz | | | | | Characteristic | Min | Max | Min | Max | Min | Max | Unit | Notes | | Memory bus frequency | 100 | 166 | 100 | 166 | 100 | 166 | MHz | (1)(2)(3) | - Notes: 1. Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 15.2 "Platform/System PLL Ratio" on page 73 and Section 15.3 "e500 Core PLL Ratio" on page 74, for ratio settings. - 2. The memory bus speed is half of the DDR data rate, hence, half of the platform clock frequency. - 3. The 1 GHz core frequency is based on a 1.3V $V_{\rm DD}$ supply voltage. #### 15.2 Platform/System PLL Ratio The platform clock is the clock that drives the L2 cache, the DDR SDRAM data rate, and the e500 core complex bus (CCB), and is also called the CCB clock. The values are determined by the binary value on LA[28:31] at power up, as shown in Table 15-3. There is no default for this PLL ratio; these signals must be pulled to the desired values. Table 15-3. **CCB Clock Ratio** | Binary Value of LA[28:31] Signals | Ratio Description | |-----------------------------------|----------------------------------------| | 0000 | 16:1 ratio CCB clock: SYSCLK (PCI bus) | | 0001 | Reserved | | 0010 | 2:1 ratio CCB clock: SYSCLK (PCI bus) | | 0011 | 3:1 ratio CCB clock: SYSCLK (PCI bus) | | 0100 | 4:1 ratio CCB clock: SYSCLK (PCI bus) | | 0101 | 5:1 ratio CCB clock: SYSCLK (PCI bus) | | 0110 | 6:1 ratio CCB clock: SYSCLK (PCI bus) | | 0111 | Reserved | | 1000 | 8:1 ratio CCB clock: SYSCLK (PCI bus) | | 1001 | 9:1 ratio CCB clock: SYSCLK (PCI bus) | | 1010 | 10:1 ratio CCB clock: SYSCLK (PCI bus) | | 1011 | Reserved | | 1100 | 12:1 ratio CCB clock: SYSCLK (PCI bus) | | 1101 | Reserved | | 1110 | Reserved | | 1111 | Reserved | #### 15.3 e500 Core PLL Ratio Table 15-4. e500 Core to CCB Ratio | Binary Value of LALE, LGPL2 Signals | Ratio Description | |-------------------------------------|-------------------| | 00 | 2:1 e500 core:CCB | | 01 | 5:2 e500 core:CCB | | 10 | 3:1 e500 core:CCB | | 11 | 7:2 e500 core:CCB | # 15.4 Frequency Options Table 15-5 shows the expected frequency values for the platform frequency when using a CCB to SYSCLK ratio in comparison to the memory bus speed. Table 15-5. Frequency Options with Respect to Memory Bus Speeds | CCB to<br>SYSCLK Ratio | | | | s | SYSCLK (MH | z) | | | | |------------------------|-------|-----|-------|-----------|------------|-----------|-----|-----|--------| | | 16.67 | 25 | 33.33 | 41.63 | 66.67 | 83 | 100 | 111 | 133.33 | | | | | | Platform/ | CCB Freque | ncy (MHz) | | | | | 2 | | | | | | | 200 | 222 | 267 | | 3 | | | | | 200 | 250 | 300 | 333 | | | 4 | | | | | 267 | 333 | | • | | | 5 | | | | 208 | 333 | | _ | | | | 6 | | | 200 | 250 | | | | | | | 8 | | 200 | 267 | 333 | | | | | | | 9 | | 225 | 300 | | _ | | | | | | 10 | | 250 | 333 | | | | | | | | 12 | 200 | 300 | | | | | | | | | 16 | 267 | | | | | | | | | #### 16. Thermal This section describes the thermal specifications of the PC8540. #### 16.1 Thermal Characteristics Table 16-1 provides the package thermal characteristics for the PC8540. Table 16-1. PC8540 CBGA783 HiTCE Thermal Simulation | Characteristic | Value | Unit | |------------------------------------------------------------------------------------------------------------------------------|--------------|------| | Thermal resistance junction to bottom of balls | 3.4 | °C/W | | Thermal resistance junction to board, Jedec JESD51-8 | 7.2 | °C/W | | Thermal resistance junction to ambient, Jedec JESD51-2 | 16.3 | °C/W | | Thermal resistance junction to top of die: - directly on Silicon backside (not advised on the field - with thermal interface | 0.13<br>0.81 | °C/W | #### 16.1.1 Internal Package Conduction Resistance For the packaging technology, shown in Table 17-1, the intrinsic internal conduction thermal resistance paths are as follows: - The die junction-to-case thermal resistance - The die junction-to-board thermal resistance Figure 17-2 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. Figure 16-1. Package with Heat Sink Mounted to a Printed-Circuit Board Note the internal versus external package resistance. The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the lid, then through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms. #### 16.1.2 Thermal Interface Materials A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 17-4 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. The bare joint results in a thermal resistance approximately six times greater than the thermal grease joint. Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 16-1). Therefore, the synthetic grease offers the best thermal performance, especially at the low interface pressure. When removing the heat sink for re-work, it is preferable to slide the heat sink off slowly until the thermal interface material loses its grip. If the support fixture around the package prevents sliding off the heat sink, the heat sink should be slowly removed. Heating the heat sink to 40-50°C with an air gun can soften the interface material and make the removal easier. The use of an adhesive for heat sink attach is not recommended. Figure 16-3. Thermalloy #2328B Heat Sink-to-Ambient Thermal Resistance Versus Airflow Velocity ## 17. System Design Information This section provides electrical and thermal design recommendations for successful application of the PC8540. ### 17.1 System Clocking The PC8540includes two PLLs. - 1. The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 15.2 "Platform/System PLL Ratio" on page 73. - 2. The e500 Core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 15.3 "e500 Core PLL Ratio" on page 74. #### 17.2 PLL Power Supply Filtering Each of the PLLs listed above is provided with power through independent power supply pins ( $AV_{DD}1$ and $AV_{DD}2$ , respectively). The $AV_{DD}$ level should always be equivalent to $V_{DD}$ , and preferably these voltages will be derived directly from $V_{DD}$ through a low frequency filter scheme such as the following. There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide three independent filter circuits as illustrated in Figure 17-1, one to each of the three AV<sub>DD</sub> pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. Each circuit should be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of the 783 HiTCE footprint, without the inductance of vias. Figure 17-1 shows the PLL power supply filter circuit. Figure 17-1. PLL Power Supply Filter Circuit $$V_{DD} \bigcirc \longrightarrow V_{DD} \bigcirc \longrightarrow AV_{DD} (or \ L2AV_{DD})$$ $$2.2 \ \mu F \longrightarrow 2.2 \ \mu F$$ $$Low \ ESL \ Surface \ Mount \ Capacitors$$ $$GND$$ #### 17.3 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the PC8540 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the PC8540 system, and the PC8540 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $LV_{DD}$ pins of the PC8540. These decoupling capacitors should receive their power from separate V<sub>DD</sub>, OV<sub>DD</sub>, GV<sub>DD</sub>, LV<sub>DD</sub>, and GND power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part. These capacitors should have a value of 0.01 or 0.1 µF. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the V<sub>DD</sub>, OV<sub>DD</sub>, GV<sub>DD</sub>, and LV<sub>DD</sub> planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: 100-330 µF (AVX TPS tantalum or Sanyo OSCON). #### 17.4 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to $OV_{DD}$ , $GV_{DD}$ , or $LV_{DD}$ as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $GV_{DD}$ , $LV_{DD}$ , $OV_{DD}$ , and GND pins of the PC8540. #### 17.5 Output Buffer DC Impedance The PC8540 drivers are characterized over process, voltage, and temperature. There are two driver types: a push-pull single-ended driver (open drain for $I^2C$ ) for all buses except RapidlO, and a current-steering differential driver for the RapidlO port. To measure $Z_0$ for the single-ended drivers, an external resistor is connected from the chip pad to $OV_{DD}$ or GND. Then, the value of each resistor is varied until the pad voltage is $OV_{DD}/2$ (see Figure 17-2). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and $R_P$ is trimmed until the voltage at the pad equals $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N)/2$ . Figure 17-2. Driver Impedance Measurement The output impedance of the RapidIO port drivers targets $200\Omega$ differential resistance. The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value $R_{term}$ . The measured voltage is $V_2 = 1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then $I_{source} = V_1/R_{source}$ . Table 17-1 summarizes the signal impedance targets. The driver impedance are targeted at minimum $V_{DD}$ , nominal $OV_{DD}$ , $105^{\circ}C$ . Table 17-1. Impedance Characteristics | Impedance | Local Bus, Ethernet, DUART, Control,<br>Configuration, Power Management | PCI/PCI-X | DDR DRAM | RapidIO | Symbol | Unit | |----------------|-------------------------------------------------------------------------|-----------|-----------|------------|-------------------|------| | $R_N$ | 43 Target | 25 Target | 20 Target | NA | $Z_0$ | W | | R <sub>P</sub> | 43 Target | 25 Target | 20 Target | NA | $Z_0$ | W | | Differential | NA | NA | NA | 200 Target | Z <sub>DIFF</sub> | W | Note: Nominal supply voltages. See Table 2-1, T = 105°C #### 17.6 Configuration Pin Muxing The PC8540 provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$ on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation. While $\overline{\text{HRESET}}$ is asserted however, these pins are treated as inputs. The value presented on these pins while $\overline{\text{HRESET}}$ is asserted, is latched when $\overline{\text{HRESET}}$ deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Most of these sampled configuration pins are equipped with an on-chip gated resistor of approximately 20 k $\Omega$ . This value should permit the 4.7 k $\Omega$ resistor to pull the configuration pin to a valid logic low level. The pull-up resistor is enabled only during $\overline{\text{HRESET}}$ (and for platform/system clocks after $\overline{\text{HRESET}}$ deassertion to ensure capture of the reset value). When the input receiver is disabled the pull-up is also, thus allowing functional operation of the pin as an output with minimal signal quality or delay disruption. The default value for all configuration bits treated this way has been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user. Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured. The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up devices. #### 17.7 Pull-Up Resistor Requirements The PC8540 requires high resistance pull-up resistors (10 k $\Omega$ is recommended) on open drain type pins including EPIC interrupt pins. I<sup>2</sup>C open drain type pins should be pulled up with ~1 k $\Omega$ resistors. Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 17-4. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results. TSEC1\_TXD[3:0] must not be pulled low during reset. Some PHY chips have internal pulldowns that could cause this to happen. If such PHY chips are used, then a pullup must be placed on these signals strong enough to restore these signals to a logical 1 during reset. Three test pins also require pull-up resistors (100 $\Omega$ - 1 k $\Omega$ ). These pins are L1\_TSTCLK, L2\_TSTCLK, and $\overline{LSSD\_MODE}$ . These signals are for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. Refer to the PCI 2.2 specification for all pull-ups required for PCI. ### 17.8 JTAG Configuration Signals Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE Std 1149.1 specification, but is provided on all processors that implement the Power Architecture. The device requires TRST to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, generally systems will assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP) function. The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 17-3 allows the COP port to independently assert HRESET or TRST, while ensuring that the target can drive HRESET as well. The COP interface has a standard header, shown in Figure 17-3, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed. There is no standardized way to number the COP header; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 17-3 is common to all known emulators. Figure 17-3. COP Connector Physical Pinout #### 17.8.1 Termination of Unused Signals If the JTAG interface and COP header will not be used, Freescale recommends the following connections: - TRST should be tied to HRESET through a 0 kΩ isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 17-4. If this is not possible, the isolation resistor will allow future access to TRST in case a JTAG interface may need to be wired onto the system in future debug situations. - Tie TCK to OV<sub>DD</sub> through a 10 kΩ resistor. This will prevent TCK from changing state and reading incorrect data into the device. - No connection is required for TDI, TMS, or TDO. Figure 17-4. JTAG Interface Connection Notes: 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here. - 2. Populate this with a $10\Omega$ resistor for short-circuit/current-limiting protection. - 3. The KEY location (pin 14) is not physically present on the COP header - 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity. - 5. This switch is included as a precaution for BSDL testing. The switch should be open during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed or removed. - 6. Asserting SRESET causes a machine check interrupt to the e500 core. ### 18. Definitions ### 18.1 Life Support Applications These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. e2v customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify e2v for any damages resulting from such improper use or sale. ### 19. Ordering Information | | XX | 8540 | У | XX | n | L | X | |----|-----------------------------|--------------------|-----------------------------------------------------|---------------------------|-------------------------------------|---------------------------|-----------------------| | | oduct<br>ode <sup>(1)</sup> | Part<br>Identifier | Temperature<br>Range: T <sub>J</sub> <sup>(1)</sup> | Package <sup>(1)</sup> | Max Internal<br>Processor Speed (1) | Plateform requency | Revision<br>Level (1) | | PC | C(X) <sup>(2)</sup> | 8540 | M: -55°C, +125°C<br>V: -40°C, 110°C | GH: HITCE<br>ZF : FC-PBGA | 833: 833 MHz<br>667 = 667 MHz | L: 333 MHz<br>J = 266 MHz | C: rev 2.1 | Notes: 1. For availability of the different versions, contact your local e2v sales office. 2. The letter X in the part number designates a "Prototype" product that has not been qualified by e2v. Reliability of a PCX part-number is not guaranteed and such part-number shall not be used in Flight Hardware. Product changes may still occur while shipping prototypes. # 20. Document Revision History Table 20-1 provides a revision history for this hardware specification. Table 20-1. Document Revision History | Revision<br>Number | Date | Substantive Change(s) | |--------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | 07/2013 | Section "Screening/Quality/Packaging" on page 1: 783-pin FC-PBGA Package added Section 14.3 "Package Parameters for the PC8540 FC-PBGA" on page 64 and Section 14.4 "Mechanical Dimensions of the PC8540 FC-PBGA" on page 64 added Section 19. "Ordering Information" on page 84 added package ZF: FC-PBGA Removed "Preliminary" in the datasheet | | С | 11/2011 | Inserted Figure 2-2 on page 10 and paragraph above it. Added PCI/PCI-X row to Input Voltage characteristic and added footnote 6 to Table 2-1 on page 7. Updated Note in Section 2.3.2 "Power Sequencing" on page 8 Updated back page information. Updated Section 2.3.2 on page 8 Replaced Section 17.8 "JTAG Configuration Signals" on page 81 Corrected MVREF Max Value in Table 2-1 on page 7. Corrected MVREF Max Value in Table 2-2 on page 9. Added new revision level information to Section 19. "Ordering Information" on page 84 Updated MVREF Max Value in Table 2-1 on page 7. Removed Figure 2-2 on page 10. In Table 3-1 on page 11, replaced TBD with power numbers and added footnote. Updated specs and footnotes in Table 4-2 on page 13. Corrected max number for MVREF in Table 6-1 on page 15. Changed parameter "Clock cycle duration" to "Clock period" in Table 8-9 on page 27. Added note 4 to t <sub>LBKHOV1</sub> and removed LALE reference from t <sub>LBKHOV3</sub> in Table 9-2 on page 33 and Table 9-3 on page 35. Updated LALE signal in Figure 9-2 on page 36 and Figure 9-3 on page 37. Modified Figure 9-6 on page 40. Modified Figure 17-4 on page 83. | | В | 09/2007 | Name change from Atmel to e2v Ordering information update | | Α | 09/2005 | Initial revision | # **PC8540** # **Table of Contents** | | Featu | ıres | 1 | |---|-------|-------------------------------------------------------------------------------------------------------------|----| | | Desc | ription | 1 | | | Scree | ening/Quality/Packaging | 1 | | 1 | Over | view | 2 | | | 1.1 | Key Features | 2 | | 2 | Elect | rical Characteristics | 7 | | | 2.1 | Overall DC Electrical Characteristics | 7 | | | 2.2 | Detailed Specification | 7 | | | 2.3 | Applicable Documents | 7 | | 3 | Powe | r Characteristics | 11 | | 4 | Clock | c Timing | 13 | | | 4.1 | System Clock Timing | 13 | | | 4.2 | TSEC Gigabit Reference Clock Timing | 13 | | | 4.3 | RapidIO Transmit Clock Input Timing | 14 | | | 4.4 | Real Time Clock Timing | 14 | | 5 | Rese | t Initialization | 14 | | 6 | DDR | SDRAM | 15 | | | 6.1 | DDR SDRAM DC Electrical Characteristics | 15 | | | 6.2 | DDR SDRAM AC Electrical Characteristics | 16 | | 7 | DUAF | RT | 19 | | | 7.1 | DUART DC Electrical Characteristics | 19 | | | 7.2 | DUART AC Electrical Specifications | 19 | | 8 | Ether | net: Three-Speed,10/100, MII Management | 20 | | | 8.1 | Three-Speed Ethernet Controller (TSEC) (10/100/1Gb Mbps) GMII/MII/TBI/RGMII/RTBI Electrical Characteristics | 20 | | | 8.2 | GMII, MII, TBI, RGMII, and RTBI AC Timing Specifications | 21 | | | 8.3 | 10/100 Ethernet Controller (10/100 Mbps)-MII Electrical Characteristics | 28 | | | 8.4 | Ethernet Management Interface Electrical Characteristics | 31 | | 9 | Local | Bus | 32 | | | 9.1 | Local Bus DC Electrical Characteristics | 32 | | | 9.2 | Local Bus AC Electrical Specifications | 33 | | 10 | JTAG | | 42 | |----|--------|------------------------------------------------|------------| | 11 | РС | | 45 | | | 11.1 | I <sup>2</sup> C DC Electrical Characteristics | 45 | | | 11.2 | I <sup>2</sup> C AC Electrical Specifications | 45 | | 12 | PCI/P | CI-X | 47 | | | 12.1 | PCI/PCI-X DC Electrical Characteristics | 47 | | | 12.2 | PCI/PCI-X AC Electrical Specifications | 47 | | 13 | Rapid | IIO | 51 | | | 13.1 | RapidIO DC Electrical Characteristics | | | | 13.2 | RapidIO AC Electrical Specifications | | | | 13.3 | RapidIO Concepts and Definitions | 52 | | 14 | Packa | nge and Pin Listings | 62 | | | 14.1 | Package Parameters for the PC8540 HiTCE | 62 | | | 14.2 | Mechanical Dimensions of the PC8540 HiTCE | 62 | | | 14.3 | Package Parameters for the PC8540 FC-PBGA | 64 | | | 14.4 | Mechanical Dimensions of the PC8540 FC-PBGA | 64 | | | 14.5 | Pinout Listings | 66 | | 15 | Clocki | ing | 72 | | | 15.1 | Clock Ranges | 72 | | | 15.2 | Platform/System PLL Ratio | 73 | | | 15.3 | e500 Core PLL Ratio | 74 | | | 15.4 | Frequency Options | 74 | | 16 | Therm | nal | <i>75</i> | | | 16.1 | Thermal Characteristics | 75 | | 17 | Syster | m Design Information | <i>7</i> 7 | | | 17.1 | System Clocking | 77 | | | 17.2 | PLL Power Supply Filtering | 78 | | | 17.3 | Decoupling Recommendations | 78 | | | 17.4 | Connection Recommendations | 79 | | | 17.5 | Output Buffer DC Impedance | 79 | | | 17.6 | Configuration Pin Muxing | 80 | | | 17.7 | Pull-Up Resistor Requirements | 81 | | | 17.8 | JTAG Configuration Signals | 81 | ### PC8540 | 18 | Defini | tions | . 84 | |----|--------|---------------------------|--------------| | | 18.1 | Life Support Applications | 84 | | 19 | Order | ing Information | . <b>8</b> 4 | | 20 | Docur | ment Revision History | . 85 | #### How to reach us Home page: www.e2v.com Sales and Support Offices: **EMEA and India: Regional sales Offices** e2v 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 mailto: enquiries@e2v.com e2v 16 Burospace F-91572 Bièvres Cedex France Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 mailto: enquiries-fr@e2v.com e2v - Germany and Austria only 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 453725 **Americas** e2v inc 765 Sycamore Drive California 95035 USA Tel: +1 408 737 0992 Fax: +1 408 736 8708 mailto: enquiries-na@e2v.com e2v inc 520 White Plains Road Suite 450 Tarrytown, NY 10591 USA Tel: +1 (914) 592 6050 or 1-800-342-5338, Fax: +1 (914) 592-5148 mailto: enquiries-na@e2v.com **Asia Pacific** e2v Unit A, 23/F, @Convoy No. 169 Electric Road North Point Hong Kong Telephone: +852 3679 364 8/9 Fax: +852 3583 1084 mailto: enquiries-ap@e2v.com **Product Contact:** e2v 4 Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 Hotline: mailto: std-hotline@e2v.com While e2v has taken care to ensure the accuracy of the information contained herein, it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without prior notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein. Users of e2v products are responsible for their own products and applications. e2v technologies does not assumes liability for application support and assistance. e2v technologies reserves the right to modify, make corrections, improvements and other changes to its products and services at any time and to discontinue any product without pr i or notice. Customers are advised to obtain the latest relevant information prior to placing orders. 0881D-HIREL-10/14