|     | REVISIONS                                                                                                                                                                            |                 |                    |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|
| LTR | DESCRIPTION                                                                                                                                                                          | DATE (YR-MO-DA) | APPROVED           |
| Α   | Add parameter I <sub>LIR</sub> to table I. Remove vendor CAGE 34335. Change drawing CAGE code. Editorial changes throughout.                                                         | 89-03-01        | Monica L. Poelking |
| В   | Changes in accordance with NOR 5962-R022-99. – LTG                                                                                                                                   | 99-01-28        | Monica L. Poelking |
| С   | Correct supply voltage range in paragraph 1.3. Delete I <sub>OH</sub> and I <sub>OL</sub> in footnote <u>4</u> / in table I. Update boilerplate. Editorial changes throughout. – TVN | 00-07-14        | Monica L. Poelking |
| D   | Update boilerplate to MIL-PRF-38535 requirements. – CFS                                                                                                                              | 05-08-22        | Thomas M. Hess     |
| E   | Change Vendor Part Number on Bulletin Page. Update boilerplate to current MIL-PRF-38535 requirements PHN                                                                             | 16-08-22        | Thomas M. Hess     |
| F   | Update boilerplate to MIL-PRF-38535 requirements DRH                                                                                                                                 | 23-08-24        | Muhammad A. Akbar  |



| THE ORIGIN         |                          |       | EET O | F THIS | S DRA | WING                              | HAS I            | BEEN I                   | REPLA | ACED.              |                                                                                     |    |    |    |                    |     |   |  |  |  | € |
|--------------------|--------------------------|-------|-------|--------|-------|-----------------------------------|------------------|--------------------------|-------|--------------------|-------------------------------------------------------------------------------------|----|----|----|--------------------|-----|---|--|--|--|---|
|                    | evision Status of Sheets |       |       |        |       |                                   |                  |                          |       |                    |                                                                                     |    |    |    |                    |     |   |  |  |  |   |
| REV                |                          |       |       |        |       |                                   |                  |                          |       |                    |                                                                                     |    |    |    |                    |     |   |  |  |  |   |
| SHEET              |                          |       |       |        |       |                                   |                  |                          |       |                    |                                                                                     |    |    |    |                    |     |   |  |  |  |   |
| REV                | F                        | F     | F     | F      | F     | F                                 | F                | F                        | F     | F                  | F                                                                                   | F  | F  | F  | F                  |     |   |  |  |  |   |
| SHEET              | 1                        | 2     | 3     | 4      | 5     | 6                                 | 7                | 8                        | 9     | 10                 | 11                                                                                  | 12 | 13 | 14 | 15                 |     |   |  |  |  |   |
| PMIC N/A           |                          |       |       |        |       |                                   |                  |                          |       |                    |                                                                                     |    |    |    |                    |     |   |  |  |  |   |
| MIC                | STANI<br>CROC<br>DRAV    | IRC   | JIT   |        |       |                                   | ED BY            | Y<br>ı A. Pitz<br>Monnir |       |                    | DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 https://www.dla.mil/LandandMaritime |    |    |    |                    |     |   |  |  |  |   |
| THIS DR<br>FOR USE | RAWING                   | IS AV | AILAB |        | AF    |                                   | /ED B`<br>Michae | Y<br>el A. Fr            | ye    |                    | MICROCIRCUIT, DIGITAL, NMOS, PROGRAMMABLE INTERRRUPT CONTROLLER,                    |    |    |    |                    | ER, |   |  |  |  |   |
| AND .<br>DEPAR     | AGENCI<br>TMENT          |       |       | E      | DF    | DRAWING APPROVAL DATE<br>87-03-10 |                  |                          | ΓE    | MONOLITHIC SILICON |                                                                                     |    |    |    | MONOLITHIC SILICON |     |   |  |  |  |   |
|                    | AMSC                     | N/A   |       |        | RE    | EVISIC                            | N LE\            | /EL<br>F                 |       |                    | SIZE CAGE CODE<br>A 67268                                                           |    |    |    | 5962-87518         |     |   |  |  |  |   |
|                    |                          | •     |       |        | •     | •                                 |                  | •                        | •     |                    | SHE                                                                                 | ΞT | 1  | OF | 15                 | •   | • |  |  |  |   |

DSCC FORM 2233 5962-E391-23 APR 97

### 1. SCOPE

1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.





1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>           |
|-------------|----------------|-----------------------------------|
| 01          | 8259A          | Programmable interrupt controller |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | <u>Descriptive designator</u> | <u>Terminals</u> | Package style       |
|----------------|-------------------------------|------------------|---------------------|
| X              | GDIP1-T28 or CDIP2-T28        | 28               | Dual-in-line        |
| 3              | CQCC1-N28                     | 28               | Square chip carrier |

1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.

### 1.3 Absolute maximum ratings.

| Supply voltage range                                    | -0.5 V dc to +7 V dc |
|---------------------------------------------------------|----------------------|
| Input voltage range                                     | -0.5 V dc to +7 V dc |
| Maximum power dissipation (P <sub>D</sub> )             | 1.0 W                |
| Storage temperature range                               |                      |
| Lead temperature (soldering, 5 seconds)                 | +270°C               |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) | See MIL-STD-1835     |
| Junction temperature (T <sub>J</sub> )                  |                      |

## 1.4 Recommended operating conditions.

| Supply voltage range (V <sub>CC</sub> )             | +4.5 V dc to +5.5 V dc |
|-----------------------------------------------------|------------------------|
| Minimum low level input voltage (V <sub>IL</sub> )  | -0.5 V dc              |
| Minimum high level input voltage (V <sub>IH</sub> ) |                        |
| Maximum low level input voltage (V <sub>IL</sub> )  |                        |
| Maximum high level input voltage (V <sub>IH</sub> ) |                        |
| Case operating temperature range (T <sub>C</sub> )  | -55°C to +125°C        |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518     |
|----------------------------------------------------|------------------|---------------------|----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET <b>2</b> |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://quicksearch.dla.mil/">https://quicksearch.dla.mil/</a>.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL PRF 38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL PRF 38535 is required to identify when the QML flow option is used. This drawing has been modified to allow the manufacturer to use the alternate die/fabrication requirements of paragraph A.3.2.2 of MIL-PRF-38535 or other alternative approved by the Qualifying Activity.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 2.
  - 3.2.4 Test circuit and switching waveforms. The test circuit and switching waveforms shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 3    |

- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, Appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. For product built in accordance with A.3.2.2 of MIL-PRF-38535, or as modified in the manufacturer's QM plan, the "QD" certification mark shall be used in place of the "Q" or "QML" certification mark.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.7 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change</u>. Notification of change to DLA Land and Maritime -VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 4    |

| TABLE I. | Flectrical | performance  | characteristics. |
|----------|------------|--------------|------------------|
| IADLE I. |            | Dellolliance | Characteristics. |

| Test                                         | Symbol            | Conditions $-55^{\circ}C \le T_C \le +125^{\circ}C$ unless otherwise specified | Device<br>type | Group A subgroups | Lim                | Unit              |    |
|----------------------------------------------|-------------------|--------------------------------------------------------------------------------|----------------|-------------------|--------------------|-------------------|----|
|                                              |                   | · ·                                                                            |                |                   | Min                | Max               |    |
| Input low voltage                            | VIL               | V <sub>CC</sub> = 5 V ±10%                                                     | All            | 1, 2, 3           |                    | 0.8<br><u>1</u> / | V  |
| Input high voltage                           | ViH               | V <sub>CC</sub> = 5 V ±10%                                                     | All            | 1, 2, 3           | 2.3                |                   | V  |
| Low level output voltage                     | Vol               | $V_{CC}$ = 5 V ±10%, $I_{OL}$ = 2.2 mA                                         | All            | 1, 2, 3           |                    | 0.45              | V  |
| High level output voltage                    | Vон               | $V_{CC}$ = 5 V ±10%, $I_{OH}$ = -400 $\mu A$                                   | All            | 1, 2, 3           | 2.4                |                   | V  |
| Interrupt high level output                  | Voh (INT)         | $V_{CC}$ = 4.5 V, $I_{OH}$ = -100 $\mu$ A                                      | All            | 1, 2, 3           | 3.5                |                   | V  |
| voltage                                      |                   | $V_{CC} = 4.5 \text{ V}, I_{OH} = -400 \mu\text{A}$                            |                |                   | 2.4                |                   |    |
| Input load current                           | l <sub>Ll</sub>   | $V_{CC} = 5.5 \text{ V}$<br>$V_{IN} = 0.0 \text{ V to } 5.5 \text{ V}$         | All            | 1, 2, 3           | -10<br><u>2</u> /  | +10               | μА |
| Input load current, IR0-IR7                  | I <sub>LIR</sub>  | $V_{CC} = 5.5 \text{ V}$<br>$V_{IN} = 0.0 \text{ V to } 5.5 \text{ V}$         | All            | 1, 2, 3           | -300<br><u>2</u> / | +10               | μА |
| Output leakage current                       | ILOL              | V <sub>CC</sub> = 5.5 V<br>V <sub>OUT</sub> = 0.45 V to 4.5 V                  | All            | 1, 2, 3           | -10<br><u>2</u> /  | +10               | μА |
|                                              | Ісон              | Vcc = 5.5 V, Vout = Vcc                                                        |                |                   |                    | +10               |    |
| V <sub>CC</sub> supply current               | Icc               | $V_{CC} = 5.5 \text{ V}  \underline{3}/$ Outputs load static                   | All            | 1, 2, 3           |                    | 125               | mA |
| Input capacitance                            | Cin               | $T_C$ = +25°C, $f_C$ = 1 MHz<br>See 4.3.1d                                     | All            | 4                 |                    | 10                | pF |
| I/O capacitance                              | C <sub>I/O</sub>  | T <sub>C</sub> = +25°C<br>See 4.3.1d                                           | All            | 4                 |                    | 20                | pF |
| Functional test                              |                   | See 4.3.1c                                                                     | All            | 7, 8              |                    |                   |    |
| A <sub>0</sub> /CS setup to RD/INTA falling  | t <sub>AHRL</sub> | See figure 3 4/                                                                | All            | 9, 10, 11         | 0                  |                   | ns |
| A <sub>0</sub> /CS hold after RD/INTA rising | t <sub>RHAX</sub> |                                                                                | All            | 9, 10, 11         | 0                  |                   | ns |
| RD pulse width                               | t <sub>RLRH</sub> |                                                                                | All            | 9, 10, 11         | 235                |                   | ns |
| A <sub>0</sub> /CS setup to WR falling       | t <sub>AHWL</sub> | 1                                                                              | All            | 9, 10, 11         | 0                  |                   | ns |
| A <sub>0</sub> /CS hold after WR rising      | t <sub>WHAX</sub> |                                                                                | All            | 9, 10, 11         | 0                  |                   | ns |
| WR pulse width                               | t <sub>WLWH</sub> | 1                                                                              | All            | 9, 10, 11         | 290                |                   | ns |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518     |
|----------------------------------------------------|------------------|---------------------|----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET <b>5</b> |

|                                                            | TABLE              | I. Electrical performance characte                                          | eristics – Co  | ontinued.         |                  |     |      |
|------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------|----------------|-------------------|------------------|-----|------|
| Test                                                       | Symbol             | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>unless otherwise specified | Device<br>type | Group A subgroups | Limits           |     | Unit |
|                                                            |                    |                                                                             |                | -                 | Min              | Max |      |
| Data setup to WR rising                                    | t <sub>DVWH</sub>  | See figure 3 4/                                                             | All            | 9, 10, 11         | 240              |     | ns   |
| Data hold after WR rising                                  | twhox              |                                                                             | All            | 9, 10, 11         | 0                |     | ns   |
| Interrupt request width (low) <u>5</u> /                   | t <sub>Ј</sub> ЈЈН |                                                                             | All            | 9, 10, 11         | 100              |     | ns   |
| Cascade setup to second or third INTA falling (slave only) | tcvial             |                                                                             | All            | 9, 10, 11         | 55               |     | ns   |
| End of RD to next command                                  | t <sub>RHRL</sub>  |                                                                             | All            | 9, 10, 11         | 300              |     | ns   |
| End of WR to next command                                  | twhrl              |                                                                             | All            | 9, 10, 11         | 370              |     | ns   |
| Data valid from RD/INTA falling 6/                         | t <sub>RLDV</sub>  |                                                                             | All            | 9, 10, 11         |                  | 200 | ns   |
| Data float after RD/INTA rising 6/                         | t <sub>RHDZ</sub>  |                                                                             | All            | 9, 10, 11         | 10<br><u>2</u> / | 100 | ns   |
| Interrupt output delay <u>6</u> /                          | tунін              |                                                                             | All            | 9, 10, 11         |                  | 350 | ns   |
| Cascade valid from first INTA falling (master only) 6/     | tialcv             |                                                                             | All            | 9, 10, 11         |                  | 565 | ns   |
| Enable active from RD falling or INTA falling 6/           | t <sub>RLEL</sub>  |                                                                             | All            | 9, 10, 11         |                  | 125 | ns   |
| Enable inactive from RD rising or INTA rising 6/           | t <sub>RHEH</sub>  |                                                                             | All            | 9, 10, 11         |                  | 150 | ns   |
| Data valid from stable address <u>6</u> /                  | t <sub>AHDV</sub>  |                                                                             | All            | 9, 10, 11         |                  | 200 | ns   |
| Cascade valid to valid data <u>6</u> /                     | tcvdv              |                                                                             | All            | 9, 10, 11         |                  | 300 | ns   |

See footnotes on next sheet.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 6    |

### TABLE I. <u>Electrical performance characteristics</u> – Continued.

- 1/ Due to the test equipment limitations, actual tested values may differ from those specified but specific limits are guaranteed.
- 2/ Guaranteed if not tested to the limits specified.
- 3/ Icc is measured in a static condition with outputs in a worst case state having standard IoL/IoH loads applied.
- <u>4</u>/ Test conditions:  $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $V_{IL} = 0.45 \text{ V}$ ,  $V_{IH} = 2.4 \text{ V}$ ,  $V_{OL} = 0.8 \text{ V}$ ,  $V_{OH} = 2.0 \text{ V}$  (see figure 3).
- 5/ This is low time required to clear the input latch in the edge triggered mode.
- $\underline{6}$ / Test conditions: Capacitance of data bus: Maximum test = 100 pF, minimum test = 15 pF,  $C_{IN}$  = 100 pF,  $C_{ENABLE}$  = 15 pF (see figure 3).

| STANDARD              |  |  |  |  |
|-----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING  |  |  |  |  |
| DLA LAND AND MARITIME |  |  |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-87518     |
|------------------|---------------------|----------------|
|                  | REVISION LEVEL<br>F | SHEET <b>7</b> |

| Device type        |                    | All                |                    |
|--------------------|--------------------|--------------------|--------------------|
| Case<br>outlines   |                    | X and 3            |                    |
| Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol |
| 1                  | CS                 | 15                 | CAS2               |
| 2                  | WR                 | 16                 | SP/EN              |
| 3                  | RD                 | 17                 | INT                |
| 4                  | D <sub>7</sub>     | 18                 | IR0                |
| 5                  | D <sub>6</sub>     | 19                 | IR1                |
| 6                  | D <sub>5</sub>     | 20                 | IR2                |
| 7                  | D <sub>4</sub>     | 21                 | IR3                |
| 8                  | D <sub>3</sub>     | 22                 | IR4                |
| 9                  | D <sub>2</sub>     | 23                 | IR5                |
| 10                 | $D_1$              | 24                 | IR6                |
| 11                 | D <sub>0</sub>     | 25                 | IR7                |
| 12                 | CAS0               | 26                 | ĪNTA               |
| 13                 | CAS1               | 27                 | A <sub>0</sub>     |
| 14                 | GND                | 28                 | Vcc                |

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 8    |



FIGURE 2. Block diagram.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 9    |



NOTE: C<sub>L</sub> includes jig capacitance.

# INPUT/OUTPUT WAVEFORM



# NOTES:

- 1. AC testing inputs are driven at 2.4 V for a logic "1" and 0.45 V for a logic "0".
- 2. Timing measurements are made at 2.0 V for a logic "1" and 0.8 V for a logic "0".

FIGURE 3. Test circuit and switching waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518      |
|----------------------------------------------------|------------------|---------------------|-----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET <b>10</b> |





FIGURE 3. <u>Test circuit and switching waveforms</u> – Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518      |
|----------------------------------------------------|------------------|---------------------|-----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET <b>11</b> |

# RECOVERY TIME $\overline{RD}$ INTA <sup>t</sup>RHRL→ $\overline{\mathsf{WR}}$ tWHRL- $\overline{RD}$ $\overline{\mathsf{WR}}$ INTA





# NOTES:

- Interrupt output must remain in HIGH at least until leading edge of first  $\overline{\text{INTA}}$ . Cycle 1 in iAPX86, and iAPX88 systems, the data bus is not active.

FIGURE 3. <u>Test circuit and switching waveforms</u> – Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518      |
|----------------------------------------------------|------------------|---------------------|-----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET <b>12</b> |

### 4. VERIFICATION

- 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                    | Subgroups (in accordance with MIL-STD-883, method 5005, table I) |
|------------------------------------------------------------------|------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                      |                                                                  |
| Final electrical test parameters (method 5004)                   | 1*, 2, 3, 7, 8, 9, 10, 11                                        |
| Group A test requirements (method 5005)                          | 1, 2, 3, 4, 7, 8, 9, 10, 11                                      |
| Groups C and D end-point electrical parameters (method 5005)     | 2, 8A, 10                                                        |
| Additional electrical subgroups for group C periodic inspections |                                                                  |

<sup>\*</sup> PDA applies to subgroup 1.

4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL STD 883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

### 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 5 and 6 in table I, method 5005 of MIL STD 883 shall be omitted.
- c. Subgroups 7 and 8 testing shall be sufficient to verify the functional operation of the device.
- d. Subgroup 4 (C<sub>IN</sub> and C<sub>I/O</sub> measurements) shall be measured initially and after process or design changes which may affect input or output capacitance. A minimum sample size of five devices with zero rejects shall be required.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87518      |
|----------------------------------------------------|------------------|---------------------|-----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET <b>13</b> |

### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal, or email communication.
- 6.4 Record of users. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0591.
- 6.6 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL PRF 38535, MIL-HDBK-1331, and table III herein.
- 6.7 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-87518      |
|-------------------------------------------------------------------------------|------------------|---------------------|-----------------|
|                                                                               |                  | REVISION LEVEL<br>F | SHEET <b>14</b> |

# TABLE III. Pin description.

| Pin<br>number | Pin name       | I/O | Description                                                                                                                                                                                                                                                                                                                     |  |
|---------------|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28            | Vcc            |     | Power: +5 V supply                                                                                                                                                                                                                                                                                                              |  |
| 14            | GND            |     | Ground.                                                                                                                                                                                                                                                                                                                         |  |
| 1             | CS             | I   | Chip select: A low on this pin enables $\overline{RD}$ and $\overline{WR}$ communication between the CPU and the device. $\overline{INTA}$ functions are independent of $\overline{CS}$ .                                                                                                                                       |  |
| 2             | WR             | I   | Write: A low on this pin when $\overline{\text{CS}}$ is low enables the device to accept command words from the CPU.                                                                                                                                                                                                            |  |
| 3             | RD             | I   | Read: A low on this pin when $\overline{\text{CS}}$ is low enables the device to release status onto the data bus for the CPU.                                                                                                                                                                                                  |  |
| 4 – 11        | D7 – D0        | I/O | Bidirectional data bus: Control status and interrupt-vector information are transferred via the bus.                                                                                                                                                                                                                            |  |
| 12, 13, 15    | CAS0 - CAS2    | I/O | Cascade lines: The CAS lines form a private device bus to control a multiple device structure. These pins are outputs for a master device and inputs for a slave device.                                                                                                                                                        |  |
| 16            | SP/EN          | I/O | Slave program/enable buffer: This is a dual function pin. When in the buffered mode, it can be used as an output to control buffer transceivers ( $\overline{\text{EN}}$ ). When not in the buffered mode, it is used as an input to designate as a master ( $\overline{\text{SP}}$ = 1) or slave ( $\overline{\text{SP}}$ = 0) |  |
| 17            | INT            | 0   | Interrupt: This pin goes high whenever a valid interrupt request is asserted. It is used to interrupt the CPU, thus it is connected to the CPU's interrupt pin.                                                                                                                                                                 |  |
| 18 – 25       | IR0 – IR7      | I   | Interrupt requests: Asynchronous inputs. An interrupt request is executed by raising an IR input (low to high), and holding it high until it is acknowledged (edge triggered mode), or just by a high level on an IR input (level triggered mode).                                                                              |  |
| 26            | ĪNTA           | I   | Interrupt acknowledge: This pin is used to enable device interrupt-vector data onto the data bus by a sequence of interrupt acknowledge pulses issued by the CPU.                                                                                                                                                               |  |
| 27            | A <sub>0</sub> | I   | $A_0$ address line: This pin acts in conjunction with the $\overline{CS}$ , $\overline{WR}$ , and $\overline{RD}$ pins. It is used by the device to decipher various command words the CPU writes and status the CPU wishes to read. It is typically connected to the CPU $A_0$ address line ( $A_1$ for iAPX 86, 88).          |  |

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-87518      |
|-------------------------------------------------------------------------------|------------------|---------------------|-----------------|
|                                                                               |                  | REVISION LEVEL<br>F | SHEET <b>15</b> |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 23-08-24

Approved sources of supply for SMD 5962-87518 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/programs/smcr/">https://landandmaritimeapps.dla.mil/programs/smcr/</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-8751801XA                                     | 3V146                    | MD8259A/BXA                         |
| 5962-87518013A                                     | 3V146                    | MR8259A/B3A                         |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2/</u> <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGEVendor namenumberand address

3V146 Rochester Electronics, LLC 16 Malcolm Hoyt Drive

Newburyport, MA 01950

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.