|     | REVISIONS                                                                                                                 |                 |                   |
|-----|---------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|
| LTR | DESCRIPTION                                                                                                               | DATE (YR-MO-DA) | APPROVED          |
| С   | Delete programming waveforms, 4.5.1, 4.5.2, and table III. Changes to 4.5 and 6.6. Editorial changes throughout. Redrawn. | 90-06-25        | M. Poelking       |
| D   | Change C <sub>IN</sub> and C <sub>OUT</sub> in table I, IAW NOR 5962-R003-9I.                                             | 91-09-20        | M. A. Frye        |
| Е   | Add device type 05; editorial changes throughout. Redrawn.                                                                | 93-02-02        | M. A. Frye        |
| F   | Add device type 06; editorial changes throughout. Redrawn.                                                                | 93-05-04        | M. A. Frye        |
| G   | Changes in accordance with NOR 5962-R187-93                                                                               | 93-06-17        | M. A. Frye        |
| Н   | Changes in accordance with NOR 5962-R207-93                                                                               | 93-07-29        | M. A. Frye        |
| J   | Update drawing to current requirements. Editorial changes throughout gap                                                  | 02-01-04        | Raymond Monnir    |
| K   | Boilerplate update, part of 5 year review. ksr                                                                            | 08-04-25        | Robert M. Heber   |
| L   | Corrected I <sub>IL</sub> and I <sub>IH</sub> parameters in Table I. ksr                                                  | 10-03-29        | Charles F. Saffle |
| М   | Update drawing to reflect current MIL-PRF-38535 requirements. – Ilb                                                       | 17-10-13        | Charles F. Saffle |



| REV                                                                                                        |          |    |                                   |                                               |       |             |         |                                |    |                       |    |              |     |     |      |      |      |    |    |    |
|------------------------------------------------------------------------------------------------------------|----------|----|-----------------------------------|-----------------------------------------------|-------|-------------|---------|--------------------------------|----|-----------------------|----|--------------|-----|-----|------|------|------|----|----|----|
| SHEET                                                                                                      |          |    |                                   |                                               |       |             |         |                                |    |                       |    |              |     |     |      |      |      |    |    |    |
| REV                                                                                                        | М        |    |                                   |                                               |       |             |         |                                |    |                       |    |              |     |     |      |      |      |    |    |    |
| SHEET                                                                                                      | 15       |    |                                   |                                               |       |             |         |                                |    |                       |    |              |     |     |      |      |      |    |    |    |
| REV STATUS                                                                                                 |          |    |                                   | REV                                           | ,     |             | М       | М                              | М  | М                     | М  | М            | М   | М   | М    | М    | М    | М  | М  | М  |
| OF SHEETS                                                                                                  |          |    |                                   | SHE                                           | ET    |             | 1       | 2                              | 3  | 4                     | 5  | 6            | 7   | 8   | 9    | 10   | 11   | 12 | 13 | 14 |
| PMIC N/A                                                                                                   |          |    |                                   | PRE                                           | PARE  | BY<br>Kenne | th Rice |                                |    | DLA LAND AND MARITIME |    |              |     |     |      |      |      |    |    |    |
| STANDARD<br>MICROCIRCUIT<br>DRAWING                                                                        |          |    |                                   | CHECKED BY Ray Monnin  APPROVED BY M. A. Frye |       |             |         | MICROCIRCUIT, MEMORY, DIGITAL, |    |                       |    |              |     |     |      |      |      |    |    |    |
|                                                                                                            |          |    |                                   |                                               |       |             |         |                                |    |                       |    |              |     |     |      |      |      |    |    |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS<br>AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE |          | :  | DRAWING APPROVAL DATE<br>87-10-20 |                                               |       |             |         |                                |    |                       |    | PRC<br>SILIC |     | MMA | ABLE | ARR  | AY   |    |    |    |
|                                                                                                            |          | SE | REV                               | SION                                          | LEVEL |             |         |                                | SI | ZE                    | CA | GE CO        | DE  |     |      |      |      |    |    |    |
| AM                                                                                                         | AMSC N/A |    |                                   |                                               | N     | ./          |         |                                | A  | A                     | (  | 67268        | 3   |     | 5    | 962- | 8753 | 9  |    |    |
|                                                                                                            |          |    |                                   |                                               |       | M           |         |                                |    |                       |    | SH           | EET |     | 1 OI | F 15 |      |    |    |    |

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device types</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                      | <u>tpd</u> |
|-------------|----------------|---------------------------------------|------------|
| 01          | C22V10         | 22-input 10-output AND-OR-logic array | 25 ns      |
| 02          | C22V10         | 22-input 10-output AND-OR-logic array | 30 ns      |
| 03          | C22V10         | 22-input 10-output AND-OR-logic array | 40 ns      |
| 04          | C22V10         | 22-input 10-output AND-OR-logic array | 20 ns      |
| 05          | C22V10         | 22-input 10-output AND-OR-logic array | 15 ns      |
| 06          | C22V10         | 22-input 10-output AND-OR-logic array | 10 ns      |

1.2.2 <u>Case outlines</u>. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                    |
|----------------|------------------------|------------------|----------------------------------|
| K              | GDFP2-F24, CDFP3-F24   | 24               | Flat package 1/                  |
| L              | GDIP3-T24, CDIP4-T24   | 24               | Dual-in-line package 1/          |
| 3              | CQCC1-N28              | 28               | Square chip carrier package 1/   |
| X              | GQCC1-J28              | 28               | "J" lead chip carrier package 1/ |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings. 2/

| Supply voltage range                                    | -0.5 V dc to +7.0 V dc |
|---------------------------------------------------------|------------------------|
| Input voltage range                                     |                        |
| Output voltage applied range                            |                        |
| Output sink current                                     |                        |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) |                        |
| Maximum power dissipation (P <sub>D</sub> ) 4/          | 1.2 W                  |
| Maximum junction temperature                            | +175°C                 |
| Lead temperature (soldering, 10 seconds maximum)        | +260°C                 |

1.4 Recommended operating conditions.

| Supply voltage range (V <sub>CC</sub> )     | 4.5 V dc to 5.5 V dc |
|---------------------------------------------|----------------------|
| High level input voltage (V <sub>IH</sub> ) | 2.0 V dc minimum     |
| Low level input voltage (V <sub>IL</sub> )  | 0.8 V dc maximum     |

- 1/ Lid shall be transparent to permit ultraviolet light erasure.
- 2/ All voltages referenced to Vss.
- Minimum voltage is -0.6 V dc which may undershoot to -2.0 V dc for pulses of less than 20 ns. Maximum output pin voltage is  $V_{CC}$  +0.75 V dc which may overshoot to +7.0 V dc for pulses of less than 20 ns.
- 4/ Must withstand the added P<sub>D</sub> due to short circuit test; e.g., los.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87539 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL M | SHEET 2    |

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online <u>at http://quicksearch.dla.mil</u> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094).

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. This drawing has been modified to allow the manufacturer to use the alternate die/fabrication requirements of paragraph A.3.2.2 of MIL-PRF-38535 or other alternative approved by the qualifying activity.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
- 3.2.3.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in screening (see 4.2 herein) or qualification conformance inspection, groups A, B, or C (see 4.3), the devices shall be programmed by the manufacturer prior to test. A minimum of 50 percent of the total number of cells shall be programmed or at least 25 percent of the total number of cells to any altered item drawing.
- 3.2.3.2 <u>Programmed devices</u>. The truth table for programmed devices shall be as specified by an attached altered item drawing.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 3    |

- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full (case or ambient) operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. For product built in accordance with A.3.2.2 of MIL-PRF-38535, or as modified in the manufacturer's QM plan, the "QD" certification mark shall be used in place of the "Q" or "QML" certification mark.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 Notification of change. Notification of change to DLA Land and Maritime-VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Processing options</u>. Since the device is capable of being programmed by either the manufacturer or the user to result in a wide variety of configurations; two processing options are provided for selection in the contract.
- 3.10.1 <u>Unprogrammed device delivered to the user</u>. All testing shall be verified through group A testing as defined in 3.2.3.1 and table II. It is recommended that users perform subgroups 7 and 9 after programming to verify the specific program configuration.
- 3.10.2 <u>Manufacturer programmed device delivered to the user</u>. All testing requirements and quality assurance provisions herein, including the requirements of the altered item drawing, shall be satisfied by the manufacturer prior to delivery.
- 3.11 <u>Processing EPLDS</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery.
- 3.11.1 <u>Erasure of EPLDS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.4.
- 3.11.2 <u>Programmability of EPLDS</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.5.
- 3.11.3 <u>Verification of erasure or programmed EPLD's</u>. When specified, devices shall be verified as either programmed (see 4.5 herein) to the specified pattern or erased (see 4.4 herein). As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 4    |

TABLE I. Electrical performance characteristics.

| Test                                     | Symbol                                | Conditions $1/$<br>$V_{SS} = 0 \text{ V}$<br>$-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$<br>$4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$ | Group A subgroups | Device<br>type | Lir | nits | Unit |
|------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-----|------|------|
|                                          |                                       | unless otherwise specified                                                                                                                                                        |                   |                | Min | Max  |      |
| High level output voltage                | Vон                                   | I <sub>O</sub> = -2.0 mA                                                                                                                                                          | 1, 2, 3           | All            | 2.4 |      | V    |
| Low level output voltage                 | V <sub>OL</sub>                       | I <sub>O</sub> = 12.0 mA                                                                                                                                                          | 1, 2, 3           | All            |     | 0.5  | V    |
| High impedance output leakage current 2/ | loz                                   | $V_O = GND$ and $V_O = 5.5 \text{ V}$<br>$V_{CC} = 5.5 \text{ V}$                                                                                                                 | 1, 2, 3           | All            | -40 | 40   | μА   |
| High level input                         | Іін                                   | V <sub>IH</sub> = 5.5 V                                                                                                                                                           | 1, 2, 3           | All            | -10 | +10  | μΑ   |
| Low level input current                  | I <sub>IL</sub>                       | V <sub>IL</sub> = GND                                                                                                                                                             | 1, 2, 3           | All            | -10 | +10  | μΑ   |
| Supply current                           | Icc                                   | Vcc = 5.5 V                                                                                                                                                                       | 1, 2, 3           | 01-05          |     | 100  | mA   |
|                                          |                                       |                                                                                                                                                                                   |                   | 06             |     | 160  |      |
| Output short circuit                     | los                                   | Vcc = 5.5 V                                                                                                                                                                       | 1, 2, 3           | 01-05          | -30 | -90  | mA   |
| current <u>3</u> / <u>4</u> /            |                                       | V <sub>0</sub> = 0.5 V                                                                                                                                                            |                   | 06             | -30 | -120 |      |
| Input capacitance                        | C <sub>IN</sub> <u>4</u> / <u>5</u> / | V <sub>I</sub> = 0 V, V <sub>CC</sub> = 5.0 V<br>T <sub>A</sub> = +25°C, f = 1 MHz<br>See 4.3.1c                                                                                  | 4                 | All            |     | 10   | pF   |
| Output capacitance                       | Соит<br><u>4</u> / <u>5</u> /         | Vo = 0 V, Vcc = 5.0 V<br>T <sub>A</sub> = +25°C, f = 1 MHz<br>See 4.3.1c                                                                                                          | 4                 | All            |     | 10   | pF   |
| Functional testing                       |                                       | See 4.3.1e                                                                                                                                                                        | 7, 8              | All            |     |      |      |
| Input or feedback to                     | t <sub>PD</sub>                       | Vcc = 4.5 V, C <sub>L</sub> = 50 pF                                                                                                                                               | 9, 10, 11         | 01             |     | 25   | ns   |
| non-registered output                    |                                       | See figure 4, circuit B and                                                                                                                                                       |                   | 02             |     | 30   |      |
|                                          |                                       | figure 5                                                                                                                                                                          |                   | 03             |     | 40   |      |
|                                          |                                       |                                                                                                                                                                                   |                   | 04             |     | 20   |      |
|                                          |                                       |                                                                                                                                                                                   |                   | 05             |     | 15   |      |
|                                          |                                       |                                                                                                                                                                                   |                   | 06             |     | 10   |      |
| Clock to output                          | tco                                   |                                                                                                                                                                                   | 9, 10, 11         | 01, 04         |     | 15   | ns   |
|                                          |                                       |                                                                                                                                                                                   |                   | 02             |     | 20   |      |
|                                          |                                       |                                                                                                                                                                                   |                   | 03             |     | 25   |      |
|                                          |                                       |                                                                                                                                                                                   |                   | 05             |     | 10   |      |
|                                          |                                       |                                                                                                                                                                                   |                   | 06             |     | 8    |      |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                    | Symbol | Conditions $1/$<br>$V_{SS} = 0 \text{ V}$<br>$-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$<br>$4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$ | Group A<br>subgroups | Device<br>type | Lin | nits | Unit |
|-------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------|
|                         |        | unless otherwise specified                                                                                                                                                        |                      |                | Min | Max  |      |
| Input to output enable  | tea    | $V_{CC} = 4.5 \text{ V}, C_L = 5 \text{ pF}$                                                                                                                                      | 9, 10, 11            | 01             |     | 25   | ns   |
|                         |        | See figure 4, circuit A                                                                                                                                                           |                      | 02             |     | 30   |      |
|                         |        | and figure 5                                                                                                                                                                      |                      | 03             |     | 40   |      |
|                         |        |                                                                                                                                                                                   |                      | 04             |     | 20   |      |
|                         |        |                                                                                                                                                                                   |                      | 05             |     | 15   |      |
|                         |        |                                                                                                                                                                                   |                      | 06             |     | 10   |      |
| Input to output disable | ter    |                                                                                                                                                                                   | 9, 10, 11            | 01             |     | 25   | ns   |
|                         |        |                                                                                                                                                                                   |                      | 02             |     | 30   |      |
|                         |        |                                                                                                                                                                                   |                      | 03             |     | 40   |      |
|                         |        |                                                                                                                                                                                   |                      | 04             |     | 20   |      |
|                         |        |                                                                                                                                                                                   |                      | 05             |     | 15   |      |
|                         |        |                                                                                                                                                                                   |                      | 06             |     | 10   |      |
| Clock period            | t₽     | $V_{CC} = 4.5 \text{ V}, C_L = 50 \text{ pF}$                                                                                                                                     | 9, 10, 11            | 01             | 33  |      | ns   |
|                         |        | See figure 4, circuit B,                                                                                                                                                          |                      | 02             | 40  |      |      |
|                         |        | and figure 5                                                                                                                                                                      |                      | 03             | 55  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 04             | 32  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 05             | 20  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 06             | 7   |      |      |
| Clock pulse width       | tw     |                                                                                                                                                                                   | 9, 10, 11            | 01, 04         | 15  |      | ns   |
| <u>4</u> / <u>6</u> /   |        |                                                                                                                                                                                   |                      | 02             | 20  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 03             | 27  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 05             | 6   |      |      |
|                         |        |                                                                                                                                                                                   |                      | 06             | 3.5 |      |      |
| Setup time 4/6/         | ts     |                                                                                                                                                                                   | 9, 10, 11            | 01             | 18  |      | ns   |
|                         |        |                                                                                                                                                                                   |                      | 02             | 20  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 03             | 30  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 04             | 17  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 05             | 10  |      |      |
|                         |        |                                                                                                                                                                                   |                      | 06             | 5   |      |      |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                            | Symbol           | Conditions $1/$<br>$V_{SS} = 0 \text{ V}$<br>$-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$<br>$4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$ | Group A subgroups | Device<br>type | Lir | nits | Unit |
|---------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-----|------|------|
|                                 |                  | unless otherwise specified                                                                                                                                                        |                   |                | Min | Max  |      |
| Hold time 4/6/                  | t <sub>H</sub>   | $V_{CC} = 4.5 \text{ V}, C_L = 50 \text{ pF}$<br>See figure 4, circuit B,                                                                                                         | 9, 10, 11         | All            | 0   |      | ns   |
| Maximum clock                   | f <sub>MAX</sub> | and figure 5                                                                                                                                                                      | 9, 10, 11         | 01             | 30  |      | MHz  |
| frequency <u>4</u> / <u>6</u> / |                  |                                                                                                                                                                                   |                   | 02             | 25  |      |      |
| $1/(t_{CO} + t_{S})$            |                  |                                                                                                                                                                                   |                   | 03             | 18  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 04             | 31  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 05             | 50  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 06             | 77  |      |      |
| Asynchronous reset              | t <sub>AW</sub>  |                                                                                                                                                                                   | 9, 10, 11         | 01             | 25  |      | ns   |
| pulse width                     |                  |                                                                                                                                                                                   |                   | 02             | 30  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 03             | 40  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 04             | 20  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 05             | 15  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 06             | 7   |      |      |
| Asynchronous reset              | t <sub>AR</sub>  |                                                                                                                                                                                   | 9, 10, 11         | 01             | 25  |      | ns   |
| recovery time                   |                  |                                                                                                                                                                                   |                   | 02             | 30  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 03             | 40  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 04             | 20  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 05             | 15  |      |      |
|                                 |                  |                                                                                                                                                                                   |                   | 06             | 8   |      |      |
| Asynchronous reset to           | <b>t</b> AP      |                                                                                                                                                                                   | 9, 10, 11         | 01, 04         |     | 25   | ns   |
| registered output               |                  |                                                                                                                                                                                   |                   | 02             |     | 30   |      |
| reset                           |                  |                                                                                                                                                                                   |                   | 03             |     | 40   |      |
|                                 |                  |                                                                                                                                                                                   |                   | 05             |     | 20   |      |
|                                 |                  |                                                                                                                                                                                   |                   | 06             |     | 14   |      |
| Power up reset time             | t <sub>PR</sub>  |                                                                                                                                                                                   | 9, 10, 11         | All            |     | 1.0  | μ\$  |

- 1/ All voltages are referenced to ground.
  2/ I/O terminal leakage is the worst case of I<sub>IX</sub> or I<sub>OZ</sub>.
  3/ Only one output shorted at a time.
  4/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I.
- 5/ All pins not being tested are to be open.
  6/ Test applies only to registered outputs.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 7    |

| Device   |            |                 |
|----------|------------|-----------------|
| types    | 01 thro    | ugh 06          |
| Case     |            |                 |
| outlines | L and K    | 3 and X         |
| Terminal | Terminal s |                 |
| number   |            | •               |
| 1        | CP/I       | NC              |
| 2        | I          | CP/I            |
| 3        | I          | 1               |
| 4        | I          | 1               |
| 5        | I          | I               |
| 6        | I          | I               |
| 7        | I          | I               |
| 8        | I          | NC              |
| 9        | I          | I               |
| 10       | I          | I               |
| 11       | I          | 1               |
| 12       | GND        | I               |
| 13       | I          | 1               |
| 14       | I/O        | GND             |
| 15       | I/O        | NC              |
| 16       | I/O        | I               |
| 17       | I/O        | I/O             |
| 18       | I/O        | I/O             |
| 19       | I/O        | I/O             |
| 20       | I/O        | I/O             |
| 21       | I/O        | I/O             |
| 22       | I/O        | NC              |
| 23       | I/O        | I/O             |
| 24       | Vcc        | I/O             |
| 25       |            | I/O             |
| 26       |            | I/O             |
| 27       |            | I/O             |
| 28       |            | V <sub>CC</sub> |

FIGURE 1. <u>Terminal connections</u>.

| Truth table |   |   |   |   |   |   |   |   |       |         |   |     |     |     |     |     |     |     |     |     |     |
|-------------|---|---|---|---|---|---|---|---|-------|---------|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Input pins  |   |   |   |   |   |   |   |   | Outpu | ıt pins | ; |     |     |     |     |     |     |     |     |     |     |
| CP/I        | I | I | I | I | I | I | I | I | I     | I       | I | I/O |
| Х           | Х | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ     | Χ       | Χ | Z   | Z   | Z   | Z   | Z   | Z   | Z   | Z   | Z   | Z   |

## NOTES:

Z = Three-state
 X = Don't care

FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 8    |



FIGURE 3. Logic diagram (unprogrammed).

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 9    |



| C <sub>1</sub> | C <sub>0</sub> | Output configuration      |
|----------------|----------------|---------------------------|
| 0              | 0              | Registered/active low     |
| 0              | 1              | Registered/active high    |
| 1              | 0              | Combinatorial/active low  |
| 1              | 1              | Combinatorial/active high |

0 = Logical zero 1 = Logical one

FIGURE 3. Logic diagram (unprogrammed) - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 10   |

# OUTPUT TEST LOAD



## Circuit B or equivalent

## OUTPUT TEST LOAD



Circuit A or equivalent (tea and ter)

# NOTES:

- 1. AC testing. Inputs pulse levels are 0 to 3.0 V with transition times of 5 ns or less. Timing reference levels are 1.5 V unless otherwise specified.
- 2. tea transition is measured ±500 mV from steady-state voltage.
- 3. Including jig and scope (minimum value).

FIGURE 4. Output test circuits.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 11   |





FIGURE 5. Switching waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                  | 5962-87539 |
|----------------------------------------------------|------------------|------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL M | SHEET 12   |

### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
  - A data retention stress test shall be included as part of the screening procedure and shall consist of the following steps:

Margin test method A. \* Steps 1 through 3 may be performed at wafer level.

- \*(1) Program greater than 95 percent of the bit locations, including the slowest programming cell. The remaining cells shall provide a worst case speed pattern.
- \*(2) Bake, unbiased, for 72 hours at +140°C or for 48 hours at +150°C or for 8 hours at +200°C, or 2 hours at +300°C for unassembled devices only.
- \*(3) Perform margin test using  $V_m = +5.7 \text{ V}$  minimum at +25°C using loose timing (i.e.,  $t_{ACC} = 1 \mu s$ ).
- (4) Perform dynamic burn-in (see 4.2a).
- (5) Perform margin test using  $V_m = +5.7 \text{ V}$  at  $+25^{\circ}\text{C}$ .
- (6) Perform electrical tests (see 4.2).
- (7) Erase (see 3.11.1). Devices may be submitted for groups A, B, C, and D testing.
- (8) Verify erasure (see 3.11.3).
- \* The maximum storage temperature shall not exceed +200°C for packaged devices or +300°C for unassembled devices.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-87539 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>M | SHEET 13   |

TABLE II. Electrical test requirements.

|                                  | Subgroups                 |
|----------------------------------|---------------------------|
| MIL-STD-883 test requirements    | (in accordance with       |
|                                  | MIL-STD-883, method 5005, |
|                                  | table I)                  |
| Interim electrical parameters    | 1                         |
| (method 5004)                    |                           |
| Final electrical test parameters | 1*,2, 3, 7*, 8A, 8B, 9    |
| (method 5004)                    |                           |
| Group A test requirements        | 1, 2, 3, 4**, 7, 8A, 8B,  |
| (method 5005)                    | 9, 10, 11                 |
| Groups C and D end-point         | 2, 3, 7, 8A, or 2, 8A, 10 |
| electrical parameters            |                           |
| (method 5005)                    |                           |

- 1/ \* indicates PDA applies to subgroups 1 and 7.
- 2/ Any or all subgroups may be combined when using high-speed testers.
- 3/ \*\* see 4.3.1c.
- 4/ Subgroups 7, 8A, and 8B, functional tests shall also verify no cells are programmed for unprogrammed devices or the altered item drawing pattern exists for programmed devices.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. Sample size is 15 devices with no failures, and all input and output terminals tested.
    - d. All devices submitted for testing shall be programmed in accordance with 3.2.3.1 or 3.2.3.2 herein or at the manufacturer's option; built-in test circuitry may be used to verify programmability and ac performance without programming the user array. After completion of all testing, the devices shall be erased and verified except devices submitted to groups C and D testing.
    - e. Subgroups 7, 8A, and 8B shall include verification of the truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87539 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>M | SHEET 14   |

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4 <u>Erasing procedure</u>. The recommended erasure procedure for the device is exposure to shortwave ultraviolet light which has a wavelength of 2537 angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 25 Ws/cm². The erasure time with this dosage is approximately 35 minutes using a ultraviolet lamp with a 12,000 uW/cm² power rating. The device should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose the device can be exposed to without damage is 7258 Ws/cm² (1 week at 12,000 μW/cm²). Exposure of the device to high intensity UV light for long periods may cause permanent damage.
- 4.5 <u>Programming procedure</u>. The programming procedure shall be as specified by the device manufacturer and shall be made available upon request.
  - 5. PACKAGING
  - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.6 Approved sources of supply. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-87539  |
|-------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                               |                  | REVISION LEVEL<br>M | SHEET<br>15 |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 17-10-13

Approved sources of supply for SMD 5962-87539 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/Programs/Smcr/">https://landandmaritimeapps.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor | Vendor                    |
|----------------------|--------|---------------------------|
| microcircuit drawing | CAGE   | similar                   |
| PIN <u>1</u> /       | number | PIN <u>2</u> /            |
| 5962-8753901KA       | 3/     | AT22V10-25YM/883          |
|                      | 0C7V7  | PALC22V10-25TMB           |
| 5962-8753901LA       | 0C7V7  | PALC22V10-25WMB           |
|                      | 3/     | AT22V10-25DM/883          |
| 5962-87539013A       | 0C7V7  | PALC22V10-25QMB           |
|                      | 3/     | AT22V10-25LM/883          |
| 5962-8753902KA       | 3/     | AT22V10-30YM/883          |
|                      | 0C7V7  | PALC22V10-30TMB           |
| 5962-8753902LA       | 3/     | AT22V10-30DM/883          |
|                      | 3/     | PALC22V10H-<br>30MQS/883B |
|                      | 0C7V7  | PALC22V10-30WMB           |
| 5962-87539023A       | 3/     | AT22V10-30LM/883          |
|                      | 0C7V7  | PALC22V10-30QMB           |
| 5962-8753903KA       | 3/     | AT22V10-40YM/883          |
|                      | 0C7V7  | PALC22V10-40TMB           |
| 5962-8753903LA       | 3/     | AT22V10-40DM/883          |
|                      | 3/     | PALC22V10H-<br>40MQS/883B |
|                      | 0C7V7  | PALC22V10-40WMB           |
| 5962-87539033A       | 3/     | AT22V10-40LM/883          |
|                      | 0C7V7  | PALC22V10-40QMB           |
| 5962-8753904KA       | 3/     | AT22V10-20YM/883          |
|                      | 0C7V7  | PALC22V10B-20TMB          |
| 5962-8753904LA       | 0C7V7  | PALC22V10B-20WMB          |
|                      | 3/     | AT22V10-20DM/883          |
| 5962-87539043A       | 0C7V7  | PALC22V10B-20QMB          |
|                      | 3/     | AT22V10-20LM/883          |

See footnotes at end of table.

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

## STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued.

DATE: 17-10-13

| Standard             | Vendor | Vendor            |  |
|----------------------|--------|-------------------|--|
| microcircuit drawing | CAGE   | similar           |  |
| PIN <u>1</u> /       | number | PIN <u>2</u> /    |  |
| 5962-8753905LA       | 3/     | AT22V10-15DM/883  |  |
|                      | 0C7V7  | PALC22V10B-15WMB  |  |
| 5962-87539053A       | 3/     | AT22V10-15LM/883  |  |
|                      | 0C7V7  | PALC22V10B-15QMB  |  |
| 5962-8753905KA       | 3/     | AT22V10-15YM/883  |  |
|                      | 0C7V7  | PALC22V10B-15TMB  |  |
| 5962-8753906LA       | 3/     | AT22V10B-10DM/883 |  |
| 5962-87539063A       | 3/     | AT22V10B-10LM/883 |  |
| 5962-8753906XA       | 3/     | AT22V10B-10KM/883 |  |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

| Vendor CAGEnumber_ | Vendor name and address                                                             | Margin test<br><u>method</u> |
|--------------------|-------------------------------------------------------------------------------------|------------------------------|
| 0C7V7              | e2v, Inc.<br>dba QP Semiconductor, Inc.<br>765 Sycamore Drive<br>Milpitas, CA 95035 | А                            |

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.