|                                                                                                                                                |                                                      |                                                                  |                  |                                                                                                                          |                                                                        |                                                                |                        |                      |                  | ONS                          |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|------------------------|----------------------|------------------|------------------------------|-------------------|----------------------------------------------------|------------------------------|----------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|---------------------------------|--------------------------|-----------|---------|
| LTR                                                                                                                                            |                                                      |                                                                  |                  |                                                                                                                          | I                                                                      | DESCR                                                          | RIPTIO                 | N                    |                  |                              |                   |                                                    | DA                           | ATE (YI                                            | R-MO-I                                                      | DA)                                                       |                                 | APPR                     | ROVED     |         |
| А                                                                                                                                              | Upda                                                 | ate drav                                                         | wing to          | curren                                                                                                                   | t requir                                                               | ements                                                         | s. Edito               | orial ch             | anges t          | through                      | iout g            | gap                                                |                              | 02-0                                               | )5-22                                                       |                                                           | Rayr                            | nond N                   | Ionnin    |         |
| В                                                                                                                                              | Case<br>CMG                                          | e outline<br>A3-P8                                               | e X de:<br>4C. B | scriptive<br>oilerplat                                                                                                   | e desig<br>te upda                                                     | nator c<br>ite, par                                            | hanged<br>t of 5 ye    | d from (<br>ear revi | CMGA1<br>iew. ks | 15-P840<br>sr                | C to              |                                                    |                              | 08-0                                               | )1-22                                                       |                                                           | Robe                            | ert Heb                  | er        |         |
| С                                                                                                                                              |                                                      |                                                                  |                  | Boilerplate update, part of 5 year review. ksr<br>g to reflect current MIL-PRF-38535 requirements. Removed<br>ces. – Ilb |                                                                        |                                                                |                        |                      | 16-1             | 0-04                         |                   | Charles F. Saffle                                  |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
|                                                                                                                                                |                                                      |                                                                  |                  |                                                                                                                          |                                                                        |                                                                |                        |                      |                  |                              |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
|                                                                                                                                                |                                                      |                                                                  |                  |                                                                                                                          |                                                                        |                                                                |                        |                      |                  |                              |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
|                                                                                                                                                |                                                      |                                                                  |                  |                                                                                                                          |                                                                        |                                                                |                        |                      |                  |                              |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
| REV                                                                                                                                            |                                                      |                                                                  |                  |                                                                                                                          |                                                                        |                                                                |                        |                      |                  |                              |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
| REV<br>SHEET                                                                                                                                   |                                                      |                                                                  |                  |                                                                                                                          |                                                                        |                                                                |                        |                      |                  |                              |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
| SHEET<br>REV                                                                                                                                   | C                                                    | C                                                                | С                | C                                                                                                                        | C                                                                      |                                                                |                        |                      |                  |                              |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
| SHEET<br>REV<br>SHEET                                                                                                                          | 15                                                   | C<br>16                                                          | C<br>17          | 18                                                                                                                       | 19                                                                     |                                                                |                        |                      |                  |                              |                   |                                                    |                              |                                                    |                                                             |                                                           |                                 |                          |           |         |
| SHEET<br>REV<br>SHEET<br>REV STATUS                                                                                                            | 15                                                   | -                                                                | -                | 18<br>REV                                                                                                                | 19<br>/                                                                |                                                                | C 1                    | C 2                  | <br>C<br>3       | C 4                          |                   | C                                                  |                              | C 8                                                | C                                                           | C 10                                                      | C<br>11                         | C<br>12                  |           |         |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS                                                                                               | 15                                                   | -                                                                | -                | 18<br>REV<br>SHE                                                                                                         | 19<br>/<br>ET                                                          |                                                                | C<br>1                 | C<br>2               | C<br>3           | C<br>4                       | C<br>5            | C 6                                                | C<br>7                       | C<br>8                                             | C<br>9                                                      | C<br>10                                                   | C<br>11                         | C<br>12                  | C<br>13   | C<br>14 |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A                                                                                   | 15                                                   | 16                                                               | -                | 18<br>REV<br>SHE<br>PRE<br>K                                                                                             | 19<br>/<br>EET<br>PAREI<br>enneth                                      | Rice                                                           |                        | -                    |                  | -                            | -                 | 6<br>C(                                            | 7<br>DLA I<br>DLUM           | 8<br>LAND                                          | 9<br>AND<br>, OHI0                                          | 10<br>10<br>0 MAF<br>0 432                                | 11<br>RITIM<br>218-3            | 12<br>E<br>990           | 13        | -       |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A                                                                                   | 15<br>NDAF                                           | 16<br>RD<br>CUIT                                                 | -                | 18<br>REV<br>SHE<br>PRE<br>K<br>CHE<br>Je                                                                                | 19<br>/<br>EET<br>PAREI<br>enneth<br>CKED<br>eff Bow                   | Rice<br>BY<br>ſling                                            |                        | -                    |                  | -                            | -                 | 6<br>C(                                            | 7<br>DLA I<br>DLUM           | 8<br>LAND                                          | 9<br>AND<br>, OHI0                                          | 10                                                        | 11<br>RITIM<br>218-3            | 12<br>E<br>990           | 13        | -       |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A<br>STAI<br>MICRO<br>DRA<br>THIS DRAWIN<br>FOR U                                   | 15<br>NDAF<br>DCIRC<br>AWIN                          | 16<br>RD<br>CUIT<br>G<br>VAILAI                                  | 17               | 18<br>REV<br>SHE<br>PRE<br>K<br>CHE<br>Je<br>APP                                                                         | 19<br>/<br>EET<br>PAREI<br>enneth<br>CKED<br>eff Bow<br>ROVEI<br>aymon | Rice<br>BY<br>ling<br>D BY<br>d Monr                           | nin                    | 2                    |                  | 4<br>MIC<br>ELE              | 5<br>CROC         |                                                    | 7<br>DLA I<br>DLUM<br>://www | 8<br>IBUS<br>w.land                                | 9<br>O AND<br>O OHIO<br>dandi                               | 10<br>0 MAF<br>0 432<br>mariti<br>, DIG<br>_E FL          | 11<br>RITIMI<br>218-33<br>ime.d | 12<br>E<br>990<br>la.mil | 13        | -       |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A<br>STAI<br>MICRO<br>DRA<br>THIS DRAWIN<br>FOR U                                   | NDAF<br>DCIRC<br>AWIN<br>NG IS A<br>SE BY<br>NCIES ( | 16<br>RD<br>CUIT<br>G<br>VAILAI<br>ALL<br>ITS<br>DF THE          | BLE              | 18<br>REV<br>SHE<br>PRE<br>K<br>CHE<br>Je<br>APP                                                                         | 19<br>/<br>EET<br>PAREI<br>enneth<br>CKED<br>eff Bow<br>ROVEI<br>aymon | Rice<br>BY<br>Iling<br>D BY<br>d Monr                          | 1                      | 2                    |                  | 4<br>MIC<br>ELE<br>PR(       | 5<br>CROC<br>ECTR | 6<br>CC<br>http:<br>CIRCI<br>RICAL<br>AMM          | 7<br>DLA I<br>DLUM<br>(//www | 8<br>IBUS<br>w.land                                | 9<br>AND<br>, OHIC<br>dand<br>dand<br>GRY,<br>RABL<br>GIC [ | 10<br>D MAF<br>D 432<br>mariti                            | 11<br>RITIMI<br>218-33<br>ime.d | 12<br>E<br>990<br>la.mil | 13        | _       |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A<br>STAI<br>MICRO<br>DRA<br>THIS DRAWIN<br>FOR U<br>DEPAR<br>AND AGEN<br>DEPARTMEN | NDAF<br>DCIRC<br>AWIN<br>NG IS A<br>SE BY<br>NCIES ( | 16<br>RD<br>CUIT<br>G<br>VAILAI<br>ALL<br>ITS<br>DF THE<br>DEFEN | BLE              | 18<br>REV<br>SHE<br>PRE<br>K<br>CHE<br>Je<br>APPI<br>R<br>DRA                                                            | 19<br>/<br>EET<br>PAREI<br>enneth<br>CKED<br>eff Bow<br>ROVEI<br>aymon | Rice<br>BY<br>ling<br>D BY<br>d Monr<br>APPR(<br>97-0<br>LEVEL | nin<br>DVAL E<br>06-27 | 2                    |                  | 4<br>MIC<br>ELE<br>PRC<br>MO | 5<br>CROC<br>ECTR | 6<br>CC<br>http:<br>CIRCI<br>RICAL<br>AMM<br>ITHIC | 7<br>DLA I<br>DLUM<br>(//www | 8<br>IBUS<br>W.Ian<br>MEM<br>LTEI<br>E LOO<br>ICON | 9<br>AND<br>, OHIC<br>dand<br>dand<br>GRY,<br>RABL<br>GIC [ | 10<br>0 MAR<br>0 432<br>mariti<br>, DIG<br>_E FL<br>DEVIO | 11<br>RITIM<br>218-33<br>ime.d  | 12<br>E<br>990<br>la.mil | 13<br>DS, | -       |

## 1. SCOPE

1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device class Q) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.

1.2 <u>PIN</u>. The PIN is as shown in the following example:



1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.

1.2.2 Device types. The device types identify the circuit function as follows:

| Device type | <u>Generic number</u> | Circuit function   | Toggle Speed (Mhz) |
|-------------|-----------------------|--------------------|--------------------|
| 01          | 7C374i                | 128 Macrocell CPLD | 66                 |
| 02          | 7C374i                | 128 Macrocell CPLD | 83                 |

1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows:

| Device class       |                               | Device req          | uirements documentation        |  |
|--------------------|-------------------------------|---------------------|--------------------------------|--|
| Q or V             |                               | Certification and   | qualification to MIL-PRF-38535 |  |
| 2.4 Case outlines. | The case outlines are as desi | ignated in MIL-STD- | 1835 and as follows:           |  |
| Outline letter     | Descriptive designator        | <b>Terminals</b>    | Package style                  |  |

| Х | CMGA3-P84C | 84 | Pin grid array        |
|---|------------|----|-----------------------|
| Y | GQCC1-J84  | 84 | J leaded chip carrier |
|   |            |    |                       |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V.

| 1.3 Absolute maximum ratings. 1/                        |                                    |
|---------------------------------------------------------|------------------------------------|
| Supply voltage range (Vcc)                              |                                    |
| Programming supply voltage range (VPP)                  | -2.0 V dc to +13.5 V dc <u>2</u> / |
| DC input voltage range                                  | -2.0 V dc to +7.0 V dc <u>2</u> /  |
| Maximum power dissipation                               |                                    |
| Lead temperature (soldering, 10 seconds)                | +260°C                             |
| Thermal resistance, junction-to-case ( $\theta_{JC}$ ): |                                    |
| Case outline X and Y                                    | See MIL-STD-1835                   |
| Junction temperature (T <sub>J</sub> )                  | +175°C <u>4</u> /                  |
| Storage temperature range                               | -65°C to +150°C                    |
| Endurance                                               | 25 erase/write cycles (minimum)    |
| Data retention                                          | 10 years (minimum)                 |
|                                                         |                                    |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br>A |                     | 5962-97598 |
|----------------------------------------------------|-----------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>C | SHEET 2    |

1.2.

1.4 Recommended operating conditions. 5/

Case operating temperature range (T<sub>c</sub>) ..... -55°C to +125°C

| Supply voltage relative to ground (Vcc) | +4.5 V dc minimum to +5.5 V dc maximum |
|-----------------------------------------|----------------------------------------|
| Ground voltage (GND)                    | 0 V dc                                 |
| Input high voltage (Viii)               | 2.0 V dc minimum                       |
| Input low voltage (VIL)                 | 0.8 V dc maximum                       |

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

DEPARTMENT OF DEFENSE STANDARDS

| MIL-STD-883  | - | Test Method Standard Microcircuits.                    |
|--------------|---|--------------------------------------------------------|
| MIL-STD-1835 | - | Interface Standard Electronic Component Case Outlines. |

DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <u>http://quicksearch.dla.mil</u> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation.

JEDEC – SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC)

JESD 78 - IC Latch-Up Test.

(Copies of these documents are available online at <u>http://www.jedec.org</u> or from JEDEC – Solid State Technology Association, 3103 North 10th Street, Suite 240-S, Arlington, VA 22201-2107.)

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

| <u>1/</u> | Stresses above the a | absolute maximum  | rating may    | cause pern      | anent damage | to the device. | Extended operation | at the |
|-----------|----------------------|-------------------|---------------|-----------------|--------------|----------------|--------------------|--------|
|           | maximum levels may   | degrade performan | ice and affed | ct reliability. |              |                |                    |        |

2/ Minimum dc input voltage is -0.5 V, which may overshoot to -2.0 V for periods less than 20 ns. Maximum dc voltage on output pins is V<sub>CC</sub> + 0.5 V, which may overshoot to +7.0 V for periods less than 20 ns under load conditions.

3/ Must withstand the added PD due to short circuit test (e.g., los).

4/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883.

5/ All voltage values in this drawing are with respect to Vss.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | C              | 3          |

### 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.

3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A.

3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 herein.

3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.

3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2.

3.2.4 <u>Output load circuits and test conditions</u>. The output load circuits and test conditions shall be as specified on figure 3.

3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.

3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.

3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535.

3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535.

3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein.

3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing.

3.8 <u>Processing CPLDs</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery.

3.8.1 <u>Erasure of CPLDs</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.6 herein.

3.9 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitors. This reprogrammability test shall be done for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but shall guarantee the number of program/erase endurance cycles listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.

3.10 Data retention. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process changes which may affect data retention. The methods and procedures may be vendor specific, but shall guarantee the number of years listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | C              | 4          |

| Test                                                                                  | Symbol Conditions |                                                                                                                                                  | Group A   | Device   |      |      | Unit |
|---------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|------|------|------|
|                                                                                       |                   | $\begin{array}{l} 4.5 \ V \leq V_{CC} \leq 5.5 \ V \\ -55^{\circ}C \leq T_C \leq +125^{\circ}C \\ \text{unless otherwise specified} \end{array}$ | subgroups | type     | Min  | Max  |      |
| High Level output voltage                                                             | Vон               | $V_{CC} = 4.5 \text{ V}, V_{IL} = 0.8 \text{V}$ $I_{OH} = -2.0 \text{ mA}, V_{IH} = 2.0 \text{ V}$                                               | 1, 2, 3   | All      | 2.4  |      | V    |
| Low level output voltage                                                              | Vol               | $V_{CC} = 4.5 \text{ V}, I_{OL} = 12.0 \text{ mA}$ $V_{IL} = 0.8 \text{ V}, V_{IH} = 2.0 \text{ V}$                                              | ]         | All      |      | 0.5  |      |
| High level input voltage <u>1</u> /                                                   | Vih               |                                                                                                                                                  | 1         | All      | 2.0  | 7.0  |      |
| Low level input voltage <u>1</u> /                                                    | VIL               |                                                                                                                                                  | 1         | All      | -0.5 | 0.8  |      |
| Input leakage current                                                                 | lıx               | $V_{CC}$ = 5.5 V, $V_{\text{IN}}$ = 0 V and 5.5 V                                                                                                |           | All      | -10  | +10  | μA   |
| Output short circuit current 2/ 3/                                                    | loz               | $V_{CC} = 5.5 \text{ V}, V_{IN} = \text{output}$ disabled and 5.5 V                                                                              |           | All      | -50  | +50  |      |
| Power supply current <u>4</u> /                                                       | los               | Vcc = 5.5 V, V <sub>OUT</sub> = 0.5 V                                                                                                            | ]         | All      | -30  | -160 | mA   |
| Power supply current <u>4</u> /                                                       | Icc               | V <sub>CC</sub> = 5.5 V, I <sub>OUT</sub> = 0 mA,<br>V <sub>IN</sub> = 0 V and 5.5 V<br>f = 1.0 MHz                                              |           | All      |      | 250  |      |
| Input bus hold low sustained<br>Current                                               | IBHL              | $V_{CC} = 4.5 \text{ V}, \text{ V}_{IL} = 0.8 \text{ V}$                                                                                         | 1         | All      | +75  |      | μA   |
| Input bus hold high sustained<br>Current                                              | Івнн              | $V_{CC} = 4.5 \text{ V}, \text{ V}_{IH} = 2.0 \text{ V}$                                                                                         |           | All      | -75  |      |      |
| Input bus hold low sustained<br>overdrive current                                     | I <sub>BHLO</sub> | V <sub>CC</sub> = 5.5 V<br>V <sub>CC</sub> = 5.5 V                                                                                               |           | All      |      | +500 | 00   |
| Input bus hold high sustained<br>overdrive current                                    | І <sub>внно</sub> | V <sub>CC</sub> = 5.5 V                                                                                                                          | ]         | All      |      | -500 |      |
| Input capacitance <u>2</u> /                                                          | Cin               | V <sub>IN</sub> = 5.0 V, f = 1MHz<br>See 4.4.1e                                                                                                  | 4         | All      |      | 8    | pF   |
| Output capacitance <u>2</u> /                                                         | Соит              |                                                                                                                                                  |           | All      | 5    | 15   |      |
| Functional test                                                                       |                   | See 4.4.1c                                                                                                                                       | 7, 8A, 8B | All      |      |      |      |
| Input to combinatorial output                                                         | tPD               | See figures 3 and 4                                                                                                                              | 9, 10, 11 | 01       |      | 20   | ns   |
| <u>5</u> /                                                                            |                   | (circuit A)                                                                                                                                      |           | 02       |      | 15   |      |
| Input to output through<br>transparent input or output<br>latch <u>5</u> / <u>6</u> / | t <sub>PDL</sub>  |                                                                                                                                                  |           | 01<br>02 |      | 22   | ns   |
| See footnotes at end of table.                                                        |                   |                                                                                                                                                  |           | 02       |      | 18   |      |
| See lootholes at end of table.                                                        |                   |                                                                                                                                                  |           |          |      |      |      |

REVISION LEVEL

SHEET

5

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

|                                                                               |                | ectrical performance characteris                                                                                                 |                      |                | [      |          |    |
|-------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|----------|----|
| Test                                                                          | Symbol         | $\begin{array}{c} Conditions \\ 4.5 \ V \leq V_{CC} \leq 5.5 \ V \end{array}$                                                    | Group A<br>subgroups | Device<br>type | Lin    | Limits   |    |
|                                                                               |                | $\label{eq:constraint} \begin{array}{l} -55^\circ C \leq T_C \leq +125^\circ C \\ \text{unless otherwise specified} \end{array}$ |                      |                | Min    | Max      |    |
| Input to output through<br>transparent input or output                        | <b>t</b> PDLL  | See figures 3 and 4<br>(circuit A)                                                                                               | 9, 10, 11            | 01<br>02       |        | 24<br>19 | ns |
| latches <u>5</u> / <u>6</u> /<br>Input to output enable <u>5</u> / <u>6</u> / | tEA            | See figures 3 and 4                                                                                                              |                      | 02             |        | 24       | -  |
|                                                                               |                | (circuit B)                                                                                                                      |                      | 02             |        | 19       |    |
| Input to output disable <u>5</u> / <u>6</u> /                                 | ter            |                                                                                                                                  |                      | 01             |        | 24       |    |
|                                                                               |                |                                                                                                                                  | _                    | 02             |        | 19       |    |
| Clock or latch enable input high time <u>2</u> / <u>5</u> /                   | twн            | See figures 3 and 4                                                                                                              |                      | 01             | 5      |          |    |
|                                                                               |                | (circuit A)                                                                                                                      |                      | 02             | 4      |          |    |
| Clock or latch enable input low time $\frac{2}{5}$                            | tw∟            |                                                                                                                                  |                      | 01<br>02       | 5<br>4 |          |    |
| Input register or latch set-up<br>time 5/                                     | tıs            | -                                                                                                                                |                      | 02             | 4      |          |    |
|                                                                               |                |                                                                                                                                  |                      | 02             | 3      |          |    |
| Input register or latch hold time 5/                                          | tıн            |                                                                                                                                  |                      | 01             | 4      |          |    |
|                                                                               |                |                                                                                                                                  |                      | 02             | 3      |          | _  |
| Input register clock or latch<br>enable to combinatorial output               | tico           |                                                                                                                                  |                      | 01             |        | 24       |    |
| <u>5</u> /                                                                    |                |                                                                                                                                  |                      | 02             |        | 19       |    |
| Input register clock or latch enable to output through transparent            | tico∟          |                                                                                                                                  |                      | 01             |        | 26       |    |
| output latch <u>5/6/</u>                                                      |                |                                                                                                                                  |                      | 02             |        | 21       | _  |
| Clock or latch enable to output <u>5</u> /                                    | tco            |                                                                                                                                  |                      | 01<br>02       |        | 10<br>8  | _  |
| Register or latch data hold time <u>5</u> /                                   | t <sub>H</sub> |                                                                                                                                  |                      | All            | 0      | 0        | ]  |
| Set-up time from input to clock or                                            | ts             |                                                                                                                                  |                      | 01             | 10     |          |    |
| latch enable <u>5</u> /                                                       |                |                                                                                                                                  |                      | 02             | 8      |          |    |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br>A |                     | 5962-97598 |
|----------------------------------------------------|-----------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>C | SHEET 6    |

|                                                                                                                 | ABLE I. <u>El</u> | ectrical performance character                                                                                 | ristics – Conti      | nued.          |          |          | <del></del> |
|-----------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------|----------------------|----------------|----------|----------|-------------|
| Test                                                                                                            | Symbol            | $\begin{array}{c} Conditions \\ 4.5 \ V \leq V_{CC} \leq 5.5 \ V \end{array}$                                  | Group A<br>subgroups | Device<br>type | Lir      | mits     | Unit        |
| <u> </u>                                                                                                        |                   | $\begin{array}{c} -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ \text{unless otherwise specified} \end{array}$ |                      |                | Min      | Max      |             |
| Set-up time from input through                                                                                  | ts∟               | See figures 3 and 4                                                                                            | 9, 10, 11            | 01             | 20       | 1        | ns          |
| transparent latch to output<br>register clock or latch enable<br><u>5</u> / <u>6</u> /                          |                   | (circuit A)                                                                                                    |                      | 02             | 15       |          |             |
| Output clock or latch enable to                                                                                 | tco2              |                                                                                                                |                      | 01             | <br>     | 24       |             |
| output delay (through memory<br>array) <u>5</u> / <u>6</u> /                                                    |                   |                                                                                                                |                      | 02             | <u>ا</u> | 19       |             |
| Output clock or latch enable to                                                                                 | tscs              | 1                                                                                                              |                      | 01             | 15       |          |             |
| output clock or latch enable<br>(through memory array) <u>5/6</u> /                                             |                   |                                                                                                                |                      | 02             | 12       |          |             |
| Hold time for input through transparent latch from output register clock or latch enable $5/6/$                 | t <sub>HL</sub>   |                                                                                                                |                      | All            | 0        |          |             |
| Maximum frequency with internal                                                                                 | f <sub>MAX1</sub> |                                                                                                                |                      | 01             | 66       | I        | MHz         |
| feedback in output register mode (least of $1/t_{SCS}$ , $1/(t_{S+}1/t_H)$ , or $1/t_{CO}$ ) $2/5/$             |                   |                                                                                                                |                      | 02             | 83       |          |             |
| Maximum frequency data path in                                                                                  | f <sub>MAX2</sub> |                                                                                                                |                      | 01             | 100      |          |             |
| output register/latched mode (lesser of $1/(t_{WL} + t_{WH})$ , $1/(t_{S} + t_{H})$ , or $1/t_{CO}$ ) $2/5/$    |                   |                                                                                                                |                      | 02             | 125      |          |             |
| Maximum frequency with external                                                                                 | fмахз             |                                                                                                                |                      | 01             | 50       |          |             |
| feedback (lesser of $1/(t_{CO} + t_S)$ ,or<br>$1/(t_{WL} + t_{WH}) 2/5/$                                        |                   |                                                                                                                |                      | 02             | 67.5     |          |             |
| Maximum frequency in pipelined<br>mode (least of 1/(tco + tis), 1/tics,                                         | f <sub>MAX4</sub> |                                                                                                                |                      | 01             | 66.6     | I        |             |
| $\frac{1}{(t_{WL} + t_{WH})}, \frac{1}{(t_{IS} + t_{IH})}, \text{ or } \frac{1}{t_{SCS}}$                       |                   |                                                                                                                |                      | 02             | 83.3     |          |             |
| Output data stable from output clock minus input register hold time for device <u>2</u> / <u>5</u> / <u>7</u> / | tон-tін           |                                                                                                                |                      | All            | 0        |          | ns          |
| Input register clock to output                                                                                  | t <sub>ICS</sub>  |                                                                                                                |                      | 01             | 15       | <u> </u> |             |
| register clock <u>6</u> /                                                                                       | _                 |                                                                                                                |                      | 02             | 12       | <b> </b> | 4           |
| Asynchronous preset width                                                                                       | t <sub>PW</sub>   |                                                                                                                |                      | 01             | 20       | <b> </b> | 1           |
| <u>2/5/6/</u>                                                                                                   |                   |                                                                                                                |                      | 02             | 15       | <b> </b> | 4           |
| Asynchronous preset recovery                                                                                    | t <sub>PR</sub>   |                                                                                                                |                      | 01             | 22       | Į        | 4           |
| time <u>2/5/6/</u>                                                                                              |                   |                                                                                                                |                      | 02             | 17       | L        |             |
| See footnotes at end of table.                                                                                  |                   |                                                                                                                |                      |                |          |          |             |
| STANDAF                                                                                                         |                   | SIZE                                                                                                           |                      |                |          |          |             |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |  |
|----------------------------------|-----------|----------------|------------|--|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |  |
| COLUMBUS, OHIO 43218-3990        |           | C              | 7          |  |

| TABLE I. Electrical performance characteristics – Continued. |                 |                                                                                                                                   |           |                |     |      |      |  |
|--------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|-----|------|------|--|
| Test                                                         | Symbol          |                                                                                                                                   |           | Device<br>type | Lir | nits | Unit |  |
|                                                              |                 | $\label{eq:transform} \begin{array}{l} -55^{\circ}C \leq T_C \leq +125^{\circ}C \\ \text{unless otherwise specified} \end{array}$ |           |                | Min | Max  |      |  |
| Asynchronous preset to output                                | tPO             | See figures 3 and 4                                                                                                               | 9, 10, 11 | 01             |     | 26   | ns   |  |
| <u>5/ 6/</u>                                                 |                 | (circuit A)                                                                                                                       |           | 02             |     | 21   |      |  |
| Asynchronous reset width 5/ 6/                               | t <sub>RW</sub> |                                                                                                                                   |           | 01             | 20  |      |      |  |
|                                                              |                 |                                                                                                                                   |           | 02             | 15  |      |      |  |
| Asynchronous reset recovery                                  | t <sub>RR</sub> |                                                                                                                                   |           | 01             | 22  |      |      |  |
| time <u>5</u> / <u>6</u> /                                   |                 |                                                                                                                                   |           | 02             | 17  |      |      |  |
| Asynchronous reset to output                                 | t <sub>RO</sub> |                                                                                                                                   |           | 01             |     | 26   |      |  |
| <u>5/ 6</u> /                                                |                 |                                                                                                                                   |           | 02             |     | 21   |      |  |
| Top controller frequency                                     | fтар            |                                                                                                                                   |           | All            | 500 |      | KHz  |  |

1/ These are absolute values with respect to device ground, and all overshoots due to system or tester noise are included.

2/ Tested initially and after any design or process changes that affect this parameter.

3/ Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second.  $V_{OUT} = 0.5 V$  has been chosen to avoid test problems caused by tester ground degradation.

- 4/ Measured with 16-bit counter programmed into each logic block.
- $\underline{5}$  All AC parameters are measured with 16 outputs switching.
- 6/ May not be tested but shall be guaranteed to the limits specified in table I.
- <u>7</u>/ This specification is intended to guarantee interface compatibility with the other members of the device family, contact manufacturer for additional information.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | C              | 8          |

## Case outline X

| Device<br>type                                                                                                                                                                                                                | All                                                                                                   | Device<br>type                                                                                                                                                                                                                         | All                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Terminal<br>number                                                                                                                                                                                                            | Terminal<br>symbol                                                                                    | Terminal<br>number                                                                                                                                                                                                                     | Terminal<br>symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8<br>A9<br>A10<br>A11<br>B2<br>B3<br>B4<br>B6<br>B7<br>B8<br>B9<br>B10<br>C1<br>C2<br>C5<br>C6<br>C7<br>C10<br>D11<br>E2<br>E3<br>E9<br>E10<br>F11<br>F1<br>F3<br>F9<br>F10<br>F11 | I/O<br>I/O<br>I/O<br>VCC<br>GND<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | G1<br>G2<br>G3<br>G10<br>G11<br>H12<br>H11<br>J2<br>J5<br>G7<br>J11<br>J11<br>K2<br>K3<br>K5<br>K6<br>K7<br>K8<br>9<br>0<br>K11<br>L2<br>J5<br>L6<br>T<br>8<br>9<br>L10<br>L11<br>L11<br>L11<br>L11<br>L11<br>L11<br>L11<br>L11<br>L11 | $\overset{K}{\overset{O}} \overset{O}{\overset{O}} \overset{O}} \overset{O}{\overset{O}} \overset{O}{\overset{O}} \overset{O}}{\overset{O}} \overset{O}{\overset{O}} \overset{O}{\overset{O}} \overset{O}{\overset{O}} \overset{O}} \overset{O}{\overset{O}} \overset{O}} \overset{O}{\overset{O}} \overset{O}} \overset{O}{\overset{O}} \overset{O}} \overset{O}} \overset{O}} \overset{O} $ |

## FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |  |
|----------------------------------|-----------|----------------|------------|--|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |  |
| COLUMBUS, OHIO 43218-3990        |           | C              | 9          |  |

## Case outline Y

| Device<br>type                                                                                                                        | All                                                                                          | Device<br>type                                                                                                                                                       | All                                                                                                                | Device<br>type                                                                                                                                                       | All                                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Terminal<br>number                                                                                                                    | Terminal<br>symbol                                                                           | Terminal<br>number                                                                                                                                                   | Terminal<br>symbol                                                                                                 | Terminal<br>number                                                                                                                                                   | Terminal<br>symbol                                                                                                                  |
| $ \begin{array}{c} 1\\2\\3\\4\\5\\6\\7\\8\\9\\10\\11\\12\\13\\14\\15\\16\\17\\18\\19\\20\\21\\22\\23\\24\\25\\26\\27\\28\end{array} $ | GND<br>V <sub>CC</sub><br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | 29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>52<br>53<br>54<br>55<br>56 | I/O<br>I/O<br>I/O<br>GND<br>I/O<br>I/O/SMODE<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | 57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>80<br>81<br>82<br>83<br>84 | I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>CLK/I<br>Vcc<br>GND<br>CLK/I<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I |

FIGURE 1. <u>Terminal connections</u> - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br>A |                     | 5962-97598  |
|----------------------------------------------------|-----------|---------------------|-------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>C | SHEET<br>10 |





# Test Waveforms

Input pulses





| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | C              | 12         |









### 4. VERIFICATION

4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.

4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.

- 4.2.1 Additional criteria for device classes Q and V.
  - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
  - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.

4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections, and as specified herein.

#### 4.4.1 Group A inspection.

- a. Tests shall be as specified in table IIA herein.
- b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted.
- c. For device classes Q and V, subgroups 7, 8A and 8B shall include verifying the functionality of the device.
- d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JESD 78 may be used for reference.
- e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is three devices with no failures, and all input and output terminals tested.

4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.

4.4.2.1 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | C              | 17         |

TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/

| Line | Test requirements                                       | Subgroups                                        |                                       |  |
|------|---------------------------------------------------------|--------------------------------------------------|---------------------------------------|--|
| no.  |                                                         | (in accordance with<br>MIL-PRF-38535, table III) |                                       |  |
|      |                                                         | Device<br>class Q                                | Device<br>class V                     |  |
| 1    | Interim electrical parameters (see 4.2)                 |                                                  | 1, 7, 9<br>or<br>2, 8A, 10            |  |
| 2    | Static burn-in<br>(method 1015)                         | Not<br>required                                  | Required                              |  |
| 3    | Same as line 1                                          |                                                  | 1*, 7* <b>∆</b>                       |  |
| 4    | Dynamic burn-in<br>(method 1015)                        | Required                                         | Required                              |  |
| 5    | Final electrical parameters (see 4.2)                   | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11               | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11    |  |
| 6    | Group A test<br>requirements (see 4.4)                  | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11            | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 |  |
| 7    | Group C end-point<br>electrical parameters<br>(see 4.4) | 2, 3, 7,<br>8A, 8B                               | 1, 2, 3, 7, 8A,<br>8B, 9, 10, 11 ∆    |  |
| 8    | Group D end-point<br>electrical parameters<br>(see 4.4) | 2, 3, 8A, 8B                                     | 2, 3, 8A, 8B                          |  |
| 9    | Group E end-point<br>electrical parameters<br>(see 4.4) | 1, 7, 9                                          | 1, 7, 9                               |  |

 $\underline{1}$ / Blank spaces indicate tests are not applicable.  $\underline{2}$ / Any or all subgroups may be combined when using high-speed testers.

3/ Subgroups 7, 8A, and 8B functional tests shall verify the truth table.

 $\frac{1}{4}$  \* indicates PDA applies to subgroup 1 and 7.

<u>5</u>/ \*\* see 4.4.1e.

 $\frac{1}{6}$   $\triangle$  indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1).

<u>7</u>/ See 4.4.1d.

## TABLE IIB. Delta limits at +25°C.

| Parameter 1/ | Device types                               |  |
|--------------|--------------------------------------------|--|
|              | All                                        |  |
| loz          | ± 10% of the specified value in table I    |  |
| lıx          | ± 10% of the specified<br>value in table I |  |
|              |                                            |  |

1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta  $\Delta$ .

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | C              | 18         |

4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.

4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).

- a. End-point electrical parameters shall be as specified in table IIA herein.
- b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
- c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

4.5 <u>Delta measurements for device class V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after life test perform final electrical parameter tests, subgroups 1, 7, and 9.

4.6 <u>Erasure procedures</u>. Erasure procedures shall be as specified by the device manufacturer and shall be made available upon request.

4.7 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request.

## 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V.

#### 6. NOTES

6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.

6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.

6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.

6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.

#### 6.6 Sources of supply.

6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-97598 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | C              | 19         |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

#### DATE: 16-10-04

Approved sources of supply for SMD 5962-97598 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/programs/smcr/">https://landandmaritimeapps.dla.mil/programs/smcr/</a>.

| Standard             | Vendor | Vendor         |
|----------------------|--------|----------------|
| microcircuit drawing | CAGE   | similar        |
| PIN <u>1</u> /       | number | PIN <u>2</u> / |
| 5962-9759801QXC      | 0C7V7  | CY7C374i-66GMB |
| 5962-9759801QYA      | 0C7V7  | CY7C374i-66YMB |
| 5962-9759802QXC      | 0C7V7  | CY7C374i-83GMB |
| 5962-9759802QYA      | 0C7V7  | CY7C374i-83YMB |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE <u>number</u> Vendor name and address

0C7V7

e2v, Inc. dba QP Semiconductor, Inc. 765 Sycamore Drive Milpitas, CA 95035

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.