# THIS SPEC IS OBSOLETE **Spec No**: 38-06035 **Spec Title:** CY7C024/024A/0241, CY7C025/0251 4K X 16/18 AND 8K X 16/18 DUAL-PORT STATIC RAM WITH SEM, INT, BUSY Sunset Owner: Adithi Perepu (ADMU) Replaced by: None # 4K x 16/18 and 8K x 16/18 Dual-Port Static RAM with SEM, INT, BUSY ### **Features** - True dual-ported memory cells, which allow simultaneous reads of the same memory location - 4K x 16 organization (CY7C024/024A<sup>[1]</sup>) - 4K x 18 organization (CY7C0241) - 8K x 16 organization (CY7C025) - 8K x 18 organization (CY7C0251) - 0.65 micron CMOS for optimum speed and power - High speed access: 15 ns - Low operating power: I<sub>CC</sub> = 150 mA (typ) - Fully asynchronous operation - Automatic power down - Expandable data bus to 32/36 bits or more using Master/Slave chip select when using more than one device - On-chip arbitration logic - Semaphores included to permit software handshaking between ports - INT flag for port-to-port communication - Separate upper-byte and lower-byte control - Pin select for Master or Slave - Available in 84-pin (Pb-free) PLCC, 84-pin PLCC, 100-pin (Pb-free) TQFP, and 100-pin TQFP ### **Functional Description** The CY7C024/024A/0241 and CY7C025/0251 are low power CMOS 4K x 16/18 and 8K x 16/18 dual-port static RAMs. Various arbitration schemes are included on the CY7C024/ 0241 and CY7C025/0251 to handle situations when multiple processors access the same piece of data. Two ports are provided, permitting independent, asynchronous access for reads and writes to any location in memory. The CY7C024/ 0241 and CY7C025/0251 can be used as standalone 16 or 18-bit dual-port static RAMs or multiple devices can be combined to function as a 32-/36-bit or wider master/ slave dual-port static RAM. An M/S pin is provided for implementing 32-/36-bit or wider memory applications without the need for separate master and slave devices or additional discrete logic. Application areas include interprocessor/multiprocessor designs, communications status buffering, and dual-port video/graphics memory. Each port has independent control pins: Chip Enable (CE), Read or Write Enable (R/W), and Output Enable (OE). Two flags are provided on each port (BUSY and INT). BUSY signals that the port is trying to access the same location currently being accessed by the other port. The Interrupt Flag (INT) permits communication between ports or systems by means of a mail box. The semaphores are used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphore logic is comprised of eight shared latches. Only one side can control the latch (semaphore) at any time. Control of a semaphore indicates that a shared resource is in use. An automatic power down feature is controlled independently on each port by a chip select (CE) pin. The CY7C024/024A/0241 and CY7C025/0251 are available in 84-pin Pb-free PLCCs, 84-pin PLCCs (CY7C024 and CY7C025 only), 100-pin Pb-free Thin Quad Plastic Flatplack (TQFP), and 100-pin Thin Quad Plastic Flatpack. CY7C024 and CY7C024A are functionally identical. ### **Pin Configurations** Figure 1. 84-Pin PLCC (Top View) - BUSY is an output in master mode and an input in slave mode. - BOSY is an output in master mode at a long and in the CYTC0241/0251. I/O<sub>0</sub> -I/O<sub>17</sub> on the CYTC0241/0251. A<sub>12L</sub> on the CYTC025/0251. A<sub>12R</sub> on the CYTC025/0251. ### Pin Configurations (continued) Figure 2. 100-Pin TQFP (Top View) ### **Pin Definitions** | Left Port | Right Port | Description | |------------------------------------------|------------------------------------------|------------------------| | CEL | CE <sub>R</sub> | Chip Enable | | $R/\overline{W}_L$ | R/W <sub>R</sub> | Read/Write Enable | | OEL | 0E <sub>R</sub> | Output Enable | | A <sub>0L</sub> -A <sub>11/12L</sub> | A <sub>0R</sub> -A <sub>11/12R</sub> | Address | | I/O <sub>0L</sub> –I/O <sub>15/17L</sub> | I/O <sub>0R</sub> -I/O <sub>15/17R</sub> | Data Bus Input/Output | | SEM <sub>L</sub> | SEM <sub>R</sub> | Semaphore Enable | | UB <sub>L</sub> | UB <sub>R</sub> | Upper Byte Select | | LB <sub>L</sub> | LB <sub>R</sub> | Lower Byte Select | | INT <sub>L</sub> | INT <sub>R</sub> | Interrupt Flag | | BUSY <sub>L</sub> | BUSY <sub>R</sub> | Busy Flag | | M/S | | Master or Slave Select | | $V_{CC}$ | | Power | | GND | | Ground | ### Selection Guide | Parameter | 7C024/024A/0241-15<br>7C025/0251-15 | 7C024/0241-25<br>7C025/0251-25 | 7C024/0241-35<br>7C025/0251-35 | 7C024/0241-55<br>7C025/0251-55 | |---------------------------------------------------|-------------------------------------|--------------------------------|--------------------------------|--------------------------------| | Maximum Access Time (ns) | 15 | 25 | 35 | 55 | | Typical Operating Current (mA) | 190 | 170 | 160 | 150 | | Typical Standby Current for I <sub>SB1</sub> (mA) | 50 | 40 | 30 | 20 | ### Architecture The CY7C024/024A/0241 and CY7C025/0251 consist of an array of 4K words of 16/18 bits each and 8K words of 16/18 bits each of dual-port RAM cells, I/O and address lines, and control signals (CE, OE, R/W). These control pins permit independent access for reads or writes to any location in memory. To handle simultaneous writes/reads to the same location, a BUSY pin is provided on each port. Two interrupt (INT) pins can be used for port-to-port communication. Two semaphore (SEM) control pins are used for allocating shared resources. With the M/S pin, the CY7C024/024A/0241 and CY7C025/0251 can function as a master (BUSY pins are outputs) or as a slave (BUSY pins are inputs). The CY7C024/024A/0241 and CY7C025/0251 have an automatic power down feature controlled by CE. Each port is provided with its own output enable control (OE), which allows data to be read from the device. ### **Functional Description** ### **Write Operation** Data must be set up for a duration of t<sub>SD</sub> before the rising edge of R/W to guarantee a valid write. A write operation is controlled by either the R/W pin (see Figure 7) or the CE pin (see Figure 8). Required inputs for non contention operations are summarized in Table 1. If a location is being written to by one port and the opposite port attempts to read that location, a port-to-port flowthrough delay must occur before the data is read on the output; otherwise the data read is not deterministic. Data is valid on the port t<sub>DDD</sub> after the data is presented on the other port. ### Read Operation <u>Wh</u>en reading the device, the user must assert both the OE and CE pins. Data is available $t_{ACE}$ after CE or $t_{DOE}$ after OE is asserted. If the user of the CY7C024/024A/0241 or CY7C025/0251 wishes to access a semaphore flag, then the SEM pin must be asserted instead of the CE pin, and OE must also be asserted. ### Interrupts The upper two memory locations may be used for message passing. The highest memory location (FFF for the CY7C024/024A/0241, 1FFF for the CY7C025/0251) is the mailbox for the right port and the second-highest memory location (FFE for the CY7C024/024A/0241, 1FFE for the CY7C025/0251) is the mailbox for the left port. When one port writes to the other port's mailbox, an interrupt is generated to the owner. The interrupt is reset when the owner reads the contents of the mailbox. The message is user defined. Each port can read the other por<u>t</u>'s <u>mailbox</u> without resetting the interrupt. The active state of the BUSY signal (to a port) prevents the po<u>rt from</u> setting the interrupt to the winning port. Also, an active BUSY to a port prevents that port from reading its own mailbox and thus resetting the interrupt to it. If your application does not require message passing, do not connect the interrupt pin to the processor's interrupt request input pin. The operation of the interrupts and their interaction with Busy are summarized in *Table 2* on page 5. ### **Busy** The CY7C024/024A/0241 and CY7C025/0251 provide on-chip arbitration to resolve simultaneous memory location access (contention). If both ports' CEs are asserted and an address match occurs within $t_{PS}$ of each other, the busy logic determines which port has access. If $t_{PS}$ is violated, one port definitely gains permission to the location, but which one is not predictable. BUSY is asserted $t_{BLA}$ after an address match or $t_{BLC}$ after CE is taken LOW. ### Master/Slave A M/S pin is provided to expand the word width by configuring the device as either a master or a slave. The BUSY output of the master is connected to the BUSY input of the slave. This allows the device to interface to a master device with no external components. Writing to slave devices must be delayed until after the BUSY input has settled (t<sub>BLC</sub> or t<sub>BLA</sub>). Otherwise, the slave chip may begin a write cycle during a contention situation. When tied HIGH, the M/S pin allows the device to be used as a master and, therefore, the BUSY line is an output. BUSY can then be used to send the arbitration outcome to a slave. ### **Semaphore Operation** The CY7C024/024A/0241 and CY7C025/0251 provide eight semaphore latches, which are separate from the dual-port memory locations. Semaphores are used to reserve resources that are shared between the two ports. The state of the semaphore indicates that a resource is in use. For example, if the left port wants to request a given resource, it sets a latch by writing a zero to a semaphore location. The left port then verifies its success in setting the latch by reading it. After writing to the semaphore, SEM or OE must be deasserted for tSOP before attempting to read the semaphore. The semaphore value is available $t_{\text{SWRD}}$ + $t_{\text{DOE}}$ after the rising edge of the semaphore write. If the left port was successful (reads a zero), it assumes control of the shared resource, otherwise (reads a one) it assumes the right port has control and continues to poll the semaphore. When the right side has relinquished control of the semaphore (by writing a one), the left side succeeds in gaining control of the semaphore. If the left side no longer requires the semaphore, a one is written to cancel its request. Semaphores are accessed by asserting $\overline{SEM}$ LOW. The $\overline{SEM}$ pin functions as a chip select for the semaphore latches ( $\overline{CE}$ must remain HIGH during $\overline{SEM}$ LOW). A0–2 represents the semaphore address. OE and R/W are used in the same manner as a normal memory access. When writing or reading a semaphore, the other address pins have no effect. When writing to the semaphore, only $I/O_0$ is used. If a zero is written to the left port of an available semaphore, a one appears at the same semaphore address on the right port. That semaphore can now only be modified by the side showing zero (the left port in this case). If the left port now relinquishes control by writing a one to the semaphore, the semaphore is set to one for both sides. However, if the right port had requested the semaphore (written a zero) while the left port had control, the right port immediately owns the semaphore as soon as the left port released it. Table 3 shows sample semaphore operations. When reading a semaphore, all sixteen/eighteen data lines output the semaphore value. The read value is latched in an output register to prevent the semaphore from changing state during a write from the other port. If both ports attempt to access the semaphore within $t_{\rm SPS}$ of each other, the semaphore is definitely obtained by one side or the other, but there is no guarantee which side controls the semaphore Table 1. Non-Contending Read/Write | | | In | puts | | | Out | puts | | |----|-----|----|------|----|-----|---------------------------------------------------|----------------------------------------------------|--------------------------------------------| | CE | R/W | OE | UB | LB | SEM | I/O <sub>0</sub> –I/O <sub>7</sub> <sup>[3]</sup> | I/O <sub>8</sub> -I/O <sub>15</sub> <sup>[4]</sup> | - Operation | | Н | Х | Х | Х | X | Н | High Z | High Z | Deselected: Power Down | | Х | Х | X | Н | Н | Н | High Z | High Z | Deselected: Power Down | | L | L | X | L | Н | Н | Hig <mark>h Z</mark> | Data In | Write to Upper Byte Only | | L | L | Х | Н | Ĺ | Н | Data In | High Z | Write to Lower Byte Only | | L | L | Х | L | L | Н | Data In | Data In | Write to Both Bytes | | L | Н | L | L | Н | Н | High Z | Data Out | Read Upper Byte Only | | L | Н | L | Н | L | Н | Data Out | High Z | Read Lower Byte Only | | L | Н | L | L | L | Н | Data Out | Data Out | Read Both Bytes | | Х | Х | Н | Х | Х | Х | High Z | High Z | Outputs Disabled | | Н | Н | L | Χ | Х | Ļ | Data Out | Data Out | Read Data in Semaphore Flag | | Х | Н | L | Н | Н | L | Data Out | Data Out | Read Data in Semaphore Flag | | Н | 7 | Х | Х | Х | L | Data In | Data In | Write D <sub>IN0</sub> into Semaphore Flag | | Х | | Х | Н | Н | L | Data In | Data In | Write D <sub>INO</sub> into Semaphore Flag | | L | Х | Х | L | Х | L | | | Not Allowed | | L | Х | Х | Х | L | L | | | Not Allowed | Table 2. Interrupt Operation Example (Assumes BUSY<sub>L</sub>=BUSY<sub>R</sub>=HIGH)<sup>[7]</sup> | Function | | Left Port | | | | | Right Port | | | | | | |-----------------------------------|---|-----------|-----|---------------------|------------------|------------------|------------|-----|----------------------|------------------|--|--| | | | CE | OEL | A <sub>0L-11L</sub> | INT <sub>L</sub> | R/W <sub>R</sub> | CER | OER | A <sub>0R</sub> -11R | INTR | | | | Set Right INT <sub>R</sub> Flag | L | L | Х | (1)FFF | Х | X | Х | Х | X | L <sup>[9]</sup> | | | | Reset Right INT <sub>R</sub> Flag | Х | Х | Х | Х | Х | Х | L | L | (1)FFF | H <sup>[8]</sup> | | | | Set Left INT <sub>L</sub> Flag | Х | Х | Х | Х | L <sup>[8]</sup> | L | L | X | (1)FFE | Х | | | | Reset Left INT <sub>L</sub> Flag | Х | L | L | (1)FFE | H <sup>[9]</sup> | Х | Х | X | Х | Х | | | **Table 3. Semaphore Operation Example** | Function | I/O <sub>0</sub> –I/O <sub>15/17</sub><br>Left | I/O <sub>0</sub> –I/O <sub>15/17</sub><br>Right | Status | |----------------------------------|------------------------------------------------|-------------------------------------------------|---------------------------------------------------------| | No action | 1 | 1 | Semaphore-free | | Left port writes 0 to semaphore | 0 | 1 | Left Port has semaphore token | | Right port writes 0 to semaphore | 0 | 1 | No change. Right side has no write access to semaphore. | | Left port writes 1 to semaphore | 1 | 0 | Right port obtains semaphore token | | Left port writes 0 to semaphore | 1 | 0 | No change. Left port has no write access to semaphore | | Right port writes 1 to semaphore | 0 | 1 | Left port obtains semaphore token | | Left port writes 1 to semaphore | 1 | 1 | Semaphore-free | | Right port writes 0 to semaphore | 1 | 0 | Right port has semaphore token | | Right port writes 1 to semaphore | 1) | 1 | Semaphore-free | | Left port writes 0 to semaphore | 0 | 1 | Left port has semaphore token | | Left port writes 1 to semaphore | _1 | 1 | Semaphore-free | - A<sub>0L-12L</sub> and A<sub>0R-12R</sub>, 1FFF/1FFE for the CY7C025. If BUSY<sub>R</sub>=L, then no change. If BUSY<sub>L</sub>=L, then no change. ### Maximum Ratings [10] Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. | 3 | | |-----------------------------------------------|-------------------| | Storage Temperature | –65°C to +150°C | | Ambient Temperature with Power Applied | | | Supply Voltage to Ground Poter | tial0.3V to +7.0V | | DC Voltage Applied to Outputs in High-Z State | -0.5V to +7.0V | | DC Input Voltage <sup>[11]</sup> | 0.5V to +7.0V | |--------------------------------------------------------|---------------| | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch Up Current | > 200 mA | # **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial | –40°C to +85°C | 5V ± 10% | ### Electrical Characteristics Over the Operating Range | Parameter | Description | Test Conditions | | | /024A/0<br>)25/025 | 241–15<br>1–15 | | /024A/0<br>/25/025 | | Unit | |------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--------------------|----------------|------|--------------------|-----|------| | | | | | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA | | 2.4 | | | 2.4 | | | V | | $V_{OL}$ | Output LOW Voltage | $V_{CC}$ = Min, $I_{OL}$ = 4.0 mA | | | | 0.4 | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.2 | | | 2.2 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | -0.7 | | 0.8 | -0.7 | | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | | -10 | | +10 | -10 | | +10 | μА | | I <sub>OZ</sub> | Output Leakage Current | Output Disabled,<br>GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub> | | -10 | | +10 | -10 | | +10 | μА | | I <sub>CC</sub> | Operating Current | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA, | Com'l | | 190 | 300 | | 170 | 250 | mA | | | | Outputs Disabled | Ind | | 200 | 320 | | 170 | 290 | | | I <sub>SB1</sub> | Standby Current (Both Ports TTL Levels) | CE <sub>L</sub> and CE <sub>R</sub> ≥ V <sub>IH</sub> , | Com'l | | 50 | 70 | | 40 | 60 | mA | | | (Both Ports TTL Levels) | $t = t_{MAX}^{UZ}$ | Ind | | 50 | 70 | | | 75 | | | I <sub>SB2</sub> | Standby Current | $CE_L$ or $\overline{CE}_R \ge V_{IH}$ ,<br>$f = f_{MAX}^{[12]}$ | Com'l | | 120 | 180 | | 100 | 150 | mA | | | (One Port TTL Level) | $t = t_{MAX}^{U_1 Z_1}$ | Ind | | 120 | 180 | | 100 | 170 | | | I <sub>SB3</sub> | Standby Current | Both Ports CE and CE <sub>R</sub> ≥ | Com'l | | 3 | 15 | | 3 | 15 | mA | | | (Both Ports CMOS<br>Levels) | $V_{CC} - 0.2V, V_{IN} \ge V_{CC} - 0.2V$<br>or $V_{IN} \le 0.2V, f = 0^{[12]}$ | Ind | | 3 | 15 | | 3 | 15 | | | I <sub>SB4</sub> | Standby Current | One Port CE <sub>L</sub> or | Com'l | | 110 | 160 | | 90 | 130 | mA | | | (Both Ports CMOS<br>Levels) | $ \begin{aligned} & CE_R \geq V_{CC} - 0.2V, \\ & V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V, \\ & Active Port Outputs, f = f_{MAX}^{[12]} \end{aligned} $ | Ind | | 110 | 160 | | 90 | 150 | | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | /024A/0<br>25/025 | | 7C024/024A/0241-55<br>7C025/0251-55 | | | Unit | |-----------------|------------------------|-------------------------------------------------|------|-------------------|-----|-------------------------------------|-----|-----|------| | | | | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA | 2.4 | | | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 4.0 mA | | | 0.4 | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | | | 2.2 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | -0.7 | | 8.0 | -0.7 | | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | -10 | | +10 | -10 | | +10 | μА | | I <sub>OZ</sub> | Output Leakage Current | Output Disabled, GND $\leq V_O \leq V_{CC}$ | -10 | | +10 | -10 | | +10 | μА | Notes 10. The voltage on any input or I/O pin cannot exceed the power pin during power up 11. Pulse width < 20 ns. <sup>12.</sup> f<sub>MAX</sub> = 1/t<sub>RC</sub> = All inputs cycling at f = 1/t<sub>RC</sub> (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby I<sub>SB3</sub>. ### **Electrical Characteristics** Over the Operating Range (continued) | Parameter | Description | Test Conditions | 7C024/024A/0241-35<br>7C025/0251-35 | | | 7C024/024A/0241-55<br>7C025/0251-55 | | | Unit | | |------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-------------------------------------|-----|-----|------|----| | | | | | Min | Тур | Max | Min | Тур | Max | | | I <sub>CC</sub> | Operating Current | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA, | Com'l | | 160 | 230 | | 150 | 230 | mA | | | | Outputs Disabled | Ind | | 160 | 260 | | 150 | 260 | | | I <sub>SB1</sub> | Standby Current | $\overline{CE}_L$ and $\overline{CE}_R \ge V_{IH}$ ,<br>$f = f_{MAX}^{[12]}$ | Com'l | | 30 | 50 | | 20 | 50 | mA | | | (Both Ports TTL Levels) | $f = f_{MAX}^{[12]}$ | Ind | | 30 | 65 | | 20 | 65 | | | I <sub>SB2</sub> | Standby Current | $\overline{CE}_L$ or $\overline{CE}_R \ge V_{IH}$ ,<br>$f = f_{MAX}^{[12]}$ | Com'l | | 85 | 135 | | 75 | 135 | mA | | | (One Port TTL Level) | $f = f_{MAX}^{[12]}$ | Ind | | 85 | 150 | | 75 | 150 | | | I <sub>SB3</sub> | Standby Current | Both Ports CE and CE <sub>R</sub> ≥ | Com'l | | 3 | 15 | | 3 | 15 | mA | | | (Both Ports CMOS<br>Levels) | $V_{CC} = 0.2V, V_{IN} \ge V_{CC} = 0.2V$<br>or $V_{IN} \le 0.2V, f = 0^{[12]}$ | Ind | | 3 | 15 | | 3 | 15 | | | I <sub>SB4</sub> | Standby Current | One Port CE <sub>L</sub> or | Com'l | | 80 | 120 | | 70 | 120 | mA | | | (Both Ports CMOS<br>Levels) | $ \begin{aligned} & \overrightarrow{CE}_R \geq V_{CC} - \overline{0}.2V, \\ & V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V, \\ & \text{Active Port Outputs, } f = f_{MAX}^{[12]} \end{aligned} $ | Ind | | 80 | 135 | | 70 | 135 | | # Capacitance<sup>[13]</sup> | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 \times C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>CC</sub> = 5.0V | 10 | pF | Figure 3. AC Test Loads and Waveforms ### Note <sup>13.</sup> Tested initially and after any design or process changes that may affect these parameters. ### Switching Characteristics Over the Operating Range [14] | Parameter | Description | 7C024/024A/0241-15<br>7C025/0251-15 | | | 4A/0241-25<br>/0251-25 | 7C024/024A/0241-35<br>7C025/0251-35 | | | | Unit | |----------------------------------|----------------------------------------|-------------------------------------|-----|-----|------------------------|-------------------------------------|-----|-----|-----|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | | | Read Cycle | | | | | | | | | | | | t <sub>RC</sub> | Read Cycle Time | 15 | | 25 | | 35 | | 55 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 15 | | 25 | | 35 | | 55 | ns | | t <sub>OHA</sub> | Output Hold From Address<br>Change | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>ACE</sub> <sup>[15]</sup> | CE LOW to Data Valid | | 15 | | 25 | | 35 | | 55 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 10 | | 13 | | 20 | | 25 | ns | | t <sub>LZOE</sub> [16, 17, 18] | OE Low to Low Z | 3 | | 3 | | 3 | | 3 | | ns | | | OE HIGH to High Z | | 10 | | 15 | | 20 | | 25 | ns | | t <sub>LZCE</sub> [16, 17, 18] | | 3 | | 3 | | 3 | | 3 | | ns | | | CE HIGH to High Z | | 10 | | 15 | | 20 | | 25 | ns | | t <sub>PU</sub> <sup>[18]</sup> | CE LOW to Power Up | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[18]</sup> | CE HIGH to Power Down | | 15 | | 25 | | 25 | | 55 | ns | | t <sub>ABE</sub> <sup>[15]</sup> | Byte Enable Access Time | | 15 | | 25 | | 35 | | 55 | ns | | Write Cycle | | | | | | | | | | • | | t <sub>WC</sub> | Write Cycle Time | 15 | | 25 | | 35 | | 55 | | ns | | t <sub>SCE</sub> <sup>[15]</sup> | CE LOW to Write End | 12 | | 20 | | 30 | | 35 | | ns | | t <sub>AW</sub> | Address Setup to Write End | 12 | | 20 | | 30 | | 35 | | ns | | t <sub>HA</sub> | Address Hold From Write End | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> <sup>[15]</sup> | Address Setup to Write Start | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | Write Pulse Width | 12 | | 20 | | 25 | | 35 | | ns | | t <sub>SD</sub> | Data Setup to Write End | 10 | | 15 | | 15 | | 20 | | ns | | t <sub>HD</sub> | Data Hold From Write End | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>HZWE</sub> [17, 18] | R/W LOW to High Z | | 10 | | 15 | | 20 | | 25 | ns | | t <sub>LZWE</sub> [17, 18] | R/W HIGH to Low Z | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>WDD</sub> <sup>[19]</sup> | Write Pulse to Data Delay | | 30 | | 50 | | 60 | | 70 | ns | | t <sub>DDD</sub> <sup>[19]</sup> | Write Data Valid to Read<br>Data Valid | | 25 | | 35 | | 35 | | 45 | ns | <sup>14.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>O</sub>/I<sub>OH</sub> and 30 pF load capacitance. 15. To access RAM, CE=L, UB=L, SEM=H. To access semaphore, CE=H and SEM=L. Either condition must be valid for the entire t<sub>SCE</sub> time. 16. At any given temperature and voltage condition for any given device, t<sub>HZCE</sub> is less than t<sub>LZCE</sub> and t<sub>HZCE</sub> is less than t<sub>LZCE</sub>. 17. Test conditions used are Load 3. <sup>18.</sup> This parameter is guaranteed but not tested. <sup>19.</sup> For information on port-to-port delay through RAM cells from writing port to reading port, refer to Figure 11. ### Switching Characteristics Over the Operating Range (continued)[14] | Parameter | Description | 7C024/024A/0241-15<br>7C025/0251-15 | | | 4A/0241-25<br>/0251-25 | 7C024/024A/0241-35 7C024/024A/0241-5 7C025/0251-35 | | | Unit | | |----------------------------------|------------------------------------|-------------------------------------|---------|-----|------------------------|----------------------------------------------------|---------|-----|---------|----| | | · | Min | Max | Min | Max | Min | Max | Min | Max | | | Busy Timin | <b>g</b> <sup>[20]</sup> | | | | | | | | • | | | t <sub>BLA</sub> | BUSY LOW from Address<br>Match | | 15 | | 20 | | 20 | | 45 | ns | | t <sub>BHA</sub> | BUSY HIGH from Address<br>Mismatch | | 15 | | 20 | | 20 | | 40 | ns | | t <sub>BLC</sub> | BUSY LOW from CE LOW | | 15 | | 20 | | 20 | | 40 | ns | | t <sub>BHC</sub> | BUSY HIGH from CE HIGH | | 15 | | 20 | | 20 | | 35 | ns | | t <sub>PS</sub> | Port Setup for Priority | 5 | | 5 | | 5 | | 5 | | ns | | t <sub>WB</sub> | R/W HIGH after BUSY (Slave) | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>WH</sub> | R/W HIGH after BUSY HIGH (Slave) | 13 | | 20 | | 30 | | 40 | | ns | | t <sub>BDD</sub> <sup>[21]</sup> | BUSY HIGH to Data Valid | | Note 21 | | Note 21 | | Note 21 | | Note 21 | ns | | Interrupt Ti | ming <sup>[20]</sup> | | | | | • | | • | • | • | | t <sub>INS</sub> | INT Set Time | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>INR</sub> | INT Reset Time | | 15 | | 20 | | 25 | | 30 | ns | | Semaphore | Timing | | | | | | | | • | | | t <sub>SOP</sub> | SEM Flag Update Pulse (OE or SEM) | 10 | | 12 | | 15 | | 20 | | ns | | t <sub>SWRD</sub> | SEM Flag Write to Read Time | 5 | | 10 | | 10 | | 15 | | ns | | t <sub>SPS</sub> | SEM Flag Contention Window | 5 | | 10 | | 10 | | 15 | | ns | | t <sub>SAA</sub> | SEM Address Access Time | | 15 | | 25 | | 35 | | 55 | ns | ### **Data Retention Mode** The CY7C024/024A/0241 is designed with battery backup in mind. Data retention voltage and supply current are guaranteed over temperature. The following rules insure data retention: - 1. Chip enable (CE) must be held HIGH during data retention, within $V_{CC}$ to $V_{CC} - 0.2V$ . - 2. $\overline{\text{CE}}$ must be kept between V<sub>CC</sub> 0.2V and 70% of V<sub>CC</sub> during the power up and power down transitions. - 3. The RAM can begin operation >t\_{RC} after $\rm V_{CC}$ reaches the minimum operating voltage (4.5V). ### **Timing** | Parameter | Test Conditions <sup>[22]</sup> | Max | Unit | |--------------------|---------------------------------|-----|------| | ICC <sub>DR1</sub> | At VCC <sub>DR</sub> = 2V | 1.5 | mA | - 20. Test conditions used are Load 2. - 21. $\underline{t_{BDD}}$ is a calculated parameter and is the greater of $t_{WDD}$ $t_{PWE}$ (actual) or $t_{DDD}$ $t_{SD}$ (actual). 22. $\overline{CE}$ = $V_{CC}$ , $V_{in}$ = GND to $V_{CC}$ , $T_A$ = 25°C. This parameter is guaranteed but not tested. ### **Switching Waveforms** Figure 4. Read Cycle No. 1 (Either Port Address Access)[23, 24, 25] Figure 5. Read Cycle No. 2 (Either Port CE/OE Access)[23, 26, 27] Figure 6. Read Cycle No. 3 (Either Port)[23, 25, 26, 26, 27] - 24. <u>Device</u> is continuously selected $\overline{CE} = V_{IL}$ and $\overline{UB}$ or $\overline{LB} = V_{IL}$ . This waveform cannot be used for semaphore reads. - 25. $\overline{OE} = V_{IL}$ . 26. Address valid pri<u>or to or coincident with $\overline{CE}$ transition LOW.</u> 27. To access RAM, $\overline{CE} = V_{IL}$ , $\overline{UE}$ up or $\overline{UE} = V_{IL}$ , $\overline{UE} = V_{IL}$ . To access semaphore, $\overline{CE} = V_{IH}$ , $\overline{SEM} = V_{IL}$ . Figure 7. Write Cycle No. 1: $R/\overline{W}$ Controlled Timing<sup>[28, 29, 30, 31]</sup> Figure 8. Write Cycle No. 2: CE Controlled Timing [28, 29, 30, 36] - 28. $R/\overline{W}$ must be HIGH during all address transitions. - 28. R/W must be HIGH during all address transitions. 29. A write occurs during the overlap (t<sub>SCE</sub> or t<sub>PME</sub>) of a LOW CE or SEM and a LOW UB or LB. 30. t<sub>HA</sub> is measured from the earlier of CE or R/W or (SEM or R/W) going HIGH at the end of write cycle. 31. If OE is LOW during a R/W controlled write cycle, the write pulse width must be the larger of t<sub>PME</sub> or (t<sub>HZWE</sub> + t<sub>SD</sub>) to allow the I/O drivers to turn off and data to be placed on the bus for the required t<sub>SD</sub>. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified t<sub>PWE</sub>. 32. To access RAM, CE = V<sub>II.</sub> SEM = V<sub>II</sub>. 33. To access upper byte, CE = V<sub>II.</sub> UB = V<sub>II.</sub> SEM = V<sub>II</sub>. 34. Transition is measured ±500 mV from steady state with a 5 pE load (including scope and iin). This parameter is complete and not 4000/ tested. - 34. Transition is measured ±500 mV from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not 100% tested. - 35. During this period, the I/O pins are in the output state, and input signals must not be applied. 36. If the CE or SEM LOW transition occurs simultaneously with or after the RW LOW transition, the outputs remain in the high impedance state. Figure 9. Semaphore Read After Write Timing, Either Side<sup>[37]</sup> Figure 10. Timing Diagram of Semaphore Contention [38, 39, 40] - 37. CE = HIGH for the duration of the above timing (both write and read cycle). - 38. I/O $_{ m QR}$ = I/O $_{ m QL}$ = LOW (request semaphore); $\overline{ m CE}_{ m R}$ = $\overline{ m CE}_{ m L}$ = HIGH. 39. Semaphores are reset (available to both ports) at cycle start. - 40. If t<sub>SPS</sub> is violated, the semaphore is definitely obtained by one side or the other, but which side gets the semaphore is unpredictable. Figure 11. Timing Diagram of Read with BUSY (M/S=HIGH)[41] Figure 12. Write Timing with Busy Input (M/S=LOW) Figure 13. Busy Timing Diagram No.1 (CE Arbitration)<sup>[42]</sup> # CE<sub>L</sub> Valid First: ADDRESS L,R ADDRESS MATCH CE<sub>R</sub> BUSY<sub>R</sub> CE<sub>R</sub> ADDRESS MATCH CE<sub>R</sub> ADDRESS MATCH CE<sub>R</sub> CE<sub>R</sub> ADDRESS MATCH Figure 14. Busy Timing Diagram No.2 (Address Arbitration)<sup>[42]</sup> $t_{BLC}$ $t_{BHC}$ ### Left Address Valid First: BUSY # Right Address Valid First: ### Note <sup>42.</sup> If $t_{PS}$ is violated, the busy signal is asserted on one side or the other, but there is no guarantee to which side $\overline{\text{BUSY}}$ is asserted. Figure 15. Interrupt Timing Diagrams 43. $t_{HA}$ depends on which enable pin $(\overline{CE}_L \text{ or } \underline{RW}_L)$ is deasserted first. 44. $t_{INS}$ or $t_{INR}$ depends on which enable pin $(\overline{CE}_L \text{ or } R\overline{W}_L)$ is asserted last. ### Ordering Information (4K x16 Dual-Port SRAM) | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------|-----------------|--------------------------------------------|--------------------| | 15 | CY7C024-15AXC | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Commercial | | 25 | CY7C024-25AXC | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Commercial | | | CY7C024A-25JXC | A100 | 84-Pin Pb Free Plastic Leaded Chip Carrier | ] | | | CY7C024-25AXI | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Industrial | | | CY7C024-25JXI | J83 | 84-Pin Pb Free Plastic Leaded Chip Carrier | 1 | | 55 | CY7C024-55AXC | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Commercial | | | CY7C024-55JXC | J83 | 84-Pin Pb Free Plastic Leaded Chip Carrier | 1 | # Ordering Information (8K x 16 Dual-Port SRAM) | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|---------------|-----------------|--------------------------------------------|--------------------| | 25 | CY7C025-25AXC | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Commercial | | | CY7C025-25AXI | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Industrial | | | CY7C025-25JXI | J83 | 84-Pin Pb Free Plastic Leaded Chip Carrier | | | 55 | CY7C025-55AXC | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Commercial | ### Ordering Information (4K x 18 Dual-Port SRAM) | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------|-----------------|-------------------------------------|--------------------| | 15 | CY7C0241-15AXI | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Industrial | | 25 | CY7C0241-25AXC | A100 | 100-Pin Pb Free Thin Quad Flat Pack | Commercial | # Ordering Information (8K x 18 Dual-Port SRAM) | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | | Operating<br>Range | |---------------|----------------|-----------------|------------------------------------|---|--------------------| | 15 | CY7C0251-15AXC | A100 | 100-Pin Pb Free Thin Quad Flat Pac | k | Commercial | ### **Ordering Code Definitions** ### **Package Diagrams** Figure 16. 100-Pin Pb-Free Thin Plastic Quad Flat Pack (TQFP) A100 Figure 17. 84-Pin Pb Free Plastic Leaded Chip Carrier J83 Document #: 38-06035 Rev. \*G ### **Document History Page** | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 110177 | SZV | 09/29/01 | Change from Spec number: 38-00255 to 38-06035 | | *A | 122286 | RBI | 12/27/02 | Power up requirements added to Maximum Ratings Information | | *B | 236754 | YDT | See ECN | Removed cross information from features section | | *C | 279132 | RUY | See ECN | Added Lead (Pb)-Free packaging information | | *D | 2623540 | VKN/PYRS | 12/17/08 | Added CY7C024A part Updated Ordering information table | | *E | 2896038 | RAME | 03/19/10 | Removed inactive parts from ordering information table<br>Updated package diagram | | *F | 3058184 | ADMU | 10/13/2010 | Removed CY7C024-55AC from Ordering Information (4K x16 Dual-Port SRAM and CY7C025-25AC from Ordering Information (8K x 16 Dual-Port SRAM) and added Ordering Code Definitions. | | *G | 3172750 | ADMU | 02/14/2011 | Obsolete document. | ### Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. | Products | | PSoC Solutions | | |------------------|----------------------|-----------------------|----------------------------------| | PSoC | psoc.cypress.com | General | psoc.cypress.com/solutions | | Clocks & Buffers | clocks.cypress.com | Low Power/Low Voltage | psoc.cypress.com/low-power | | Wireless | wireless.cypress.com | Precision Analog p | soc.cypress.com/precision-analog | | Memories | memory.cypress.com | LCD Drive | psoc.cypress.com/lcd-drive | | Image Sensors | image.cypress.com | CAN 2.0b | psoc.cypress.com/can | | g. conserv | magara) processor | USB | psoc.cypress.com/usb | © Cypress Semiconductor Corporation, 2001-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-06035 Rev. \*G Revised February 14, 2011 Page 19 of 19