# Mono Low-Power CODEC with Video Buffer and Touch Panel Controller ### **DESCRIPTION** The WM8945 is a highly integrated low power hi-fi CODEC designed for portable devices such as digital still cameras. Up to 4 analogue inputs may be connected; a digital microphone interface is also provided. Flexible output mixing options support single-ended and differential configurations, with outputs derived from the digital audio paths or from analogue bypass paths. Mono line output and mono BTL headphone/speaker drive is supported. Flexible digital mixing and powerful DSP functions are available. Programmable filters and other processes may be applied to the ADC or DAC signal paths. The DSP functions include 5 notch filters, 5-band EQ, dynamic range control and the Wolfson $ReTune^{TM}$ feature. The ReTune™ feature is a sophisticated digital filter that can compensate for imperfect characteristics of the housing, loudspeaker or microphone components in an application. The ReTune™ algorithm can provide acoustic equalisation and selective phase (delay) control of specific frequency bands. The WM8945 is controlled via an I2C or SPI interface. Additional functions include 4-wire Touch Panel controller, Auxiliary ADC, Digital beep generator, Video buffer, programmable GPIO functions, Frequency Locked Loop (FLL) for flexible clocking support and integrated LDO for low noise supply regulation. The WM8945 is supplied in 36-ball W-CSP package, ideal for portable systems. #### **FEATURES** - Hi-fi audio CODEC - 94dB SNR during ADC recording ('A' weighted) - 96dB SNR during DAC playback ('A' weighted) - 4 analogue audio inputs - Integrated bias reference for electret microphones - Digital microphone interface - Powerful digital mixing / DSP functions: - 5-notch filters - 5-band equalizer (EQ) - ReTune™ parametric filter - Dynamic range control and noise gate - Low-pass/High-pass filters - Direct Form 1 (DF1) programmable digital filter - Digital beep generator - Mono line output - Mono BTL headphone/speaker output driver - I2S digital audio interface sample rates 8kHz to 48kHz - Frequency Locked Loop (FLL) frequency conversion / filter - Video buffer function - 4-wire Touch Panel interface controller - · Auxiliary ADC for DC measurement or battery monitoring - Integrated LDO low-noise voltage regulator - 36-ball W-CSP package (2.96 x 3.06 x 0.7mm, 0.5mm pitch) ### **APPLICATIONS** - Digital Still Cameras (DSC) - Multimedia phones # **TABLE OF CONTENTS** | DESCRIPTION | 1 | |----------------------------------------|----| | FEATURES | 1 | | APPLICATIONS | | | TABLE OF CONTENTS | | | BLOCK DIAGRAM | | | | | | PIN CONFIGURATION | | | ORDERING INFORMATION | | | PIN DESCRIPTION | | | ABSOLUTE MAXIMUM RATINGS | | | RECOMMENDED OPERATING CONDITIONS | 8 | | THERMAL PERFORMANCE | | | ELECTRICAL CHARACTERISTICS | 10 | | TERMINOLOGY | 13 | | TYPICAL PERFORMANCE | 14 | | POWER CONSUMPTION | | | AUDIO SIGNAL PATHS DIAGRAM | | | SIGNAL TIMING REQUIREMENTS | | | SYSTEM CLOCK TIMING | | | AUDIO INTERFACE TIMING | | | MASTER MODE | | | SLAVE MODE | | | CONTROL INTERFACE TIMING | | | DEVICE DESCRIPTION | | | INTRODUCTION | | | ANALOGUE INPUT SIGNAL PATH | 23 | | INPUT PGA ENABLE | | | INPUT PGA CONFIGURATION | | | MICROPHONE BIAS CONTROL | 2 | | INPUT PGA GAIN CONTROL | | | DIGITAL MICROPHONE INTERFACE | | | ANALOGUE-TO-DIGITAL CONVERTER (ADC) | | | ADC VOLUME CONTROL | | | ADC HIGH PASS FILTER | | | DSP CORE | | | DSP CONFIGURATION MODES | | | LOW-PASS / HIGH-PASS FILTER (LPF/HPF) | | | 5-NOTCH FILTERDF1 FILTER | | | RETUNE™ FILTER | | | 5-BAND EQ | | | DYNAMIC RANGE CONTROL (DRC) | | | SIGNAL ENHANCEMENT REGISTER CONTROLS | | | DYNAMIC RANGE CONTROL (DRC) | | | DRC COMPRESSION / EXPANSION / LIMITING | | | GAIN LIMITS | 40 | | GAIN READBACK | | | DYNAMIC CHARACTERISTICS | 42 | | ANTI-CLIP CONTROL | | | QUICK-RELEASE CONTROL | | | DRC INITIAL VALUE | 44 | | DIGITAL-TO-ANALOGUE CONVERTER (DAC) | 45 | |---------------------------------------------------------------|----| | DAC DIGITAL VOLUME CONTROL | | | DAC AUTO-MUTE | | | DAC SLOPING STOPBAND FILTER | | | DIGITAL BEEP GENERATOR | | | OUTPUT SIGNAL PATH | | | OUTPUT SIGNAL PATHS ENABLE | | | LINE OUTPUT MIXER CONTROL | | | SPEAKER PGA MIXER CONTROL | | | SPEAKER PGA VOLUME CONTROL | | | SPEAKER OUTPUT CONTROL | | | ANALOGUE OUTPUTS | | | LINE OUTPUT | 58 | | SPEAKER OUTPUTS | 58 | | EXTERNAL COMPONENTS FOR LINE OUTPUT | 58 | | LDO REGULATOR | | | REFERENCE VOLTAGES AND MASTER BIAS | 61 | | POP SUPPRESSION CONTROL | 63 | | DISABLED OUTPUT CONTROL | 63 | | OUTPUT DISCHARGE CONTROL | | | DIGITAL AUDIO INTERFACE | 65 | | MASTER AND SLAVE MODE OPERATION | | | AUDIO DATA FORMATS | | | COMPANDING | | | LOOPBACK | | | DIGITAL PULL-UP AND PULL-DOWN | | | CLOCKING AND SAMPLE RATES | | | DIGITAL MIC CLOCKING | | | FREQUENCY LOCKED LOOP (FLL) | | | EXAMPLE FLL CALCULATION | | | EXAMPLE FLL SETTINGS | | | VIDEO BUFFER | | | RECOMMENDED VIDEO BUFFER INITIALISATION SEQUENCEAUXILIARY ADC | | | AUXADC CONTROL | | | AUXADC INPUT CONFIGURATION | | | AUXADC READBACK | | | | 86 | | TOUCH PANEL CONTROL | | | TOUCH PANEL READBACK | | | TOUCH PANEL OPERATING PRINCIPLES | | | GENERAL PURPOSE INPUT/OUTPUT | | | GPIO FUNCTION SELECT | | | INTERRUPTS | | | CONTROL INTERFACE | | | SELECTION OF CONTROL INTERFACE MODE | _ | | 2-WIRE (I2C) CONTROL MODE | | | 3-WIRE (SPI) CONTROL MODE | | | 4-WIRE (SPI) CONTROL MODE | | | WM8945 | Production Data | |-----------------------------------------|-----------------| | POWER MANAGEMENT | 102 | | THERMAL SHUTDOWN | 103 | | POWER ON RESET | | | RECOMMENDED POWER UP/DOWN SEQUENCE | 106 | | SOFTWARE RESET AND DEVICE ID | | | REGISTER MAP | 108 | | REGISTER BITS BY ADDRESS | | | DIGITAL FILTER CHARACTERISTICS | | | TERMINOLOGY | _ | | ADC FILTER RESPONSE | 158 | | ADC HIGHPASS FILTER RESPONSE | | | DAC FILTER RESPONSE | | | APPLICATIONS INFORMATION | | | RECOMMENDED EXTERNAL COMPONENTS | | | AUDIO INPUT PATHS | 162 | | HEADPHONE / LINE OUTPUT PATHS | 162 | | BTL SPEAKER OUTPUT CONNECTION | 163 | | POWER SUPPLY DECOUPLING | 163 | | MICROPHONE BIAS CIRCUIT | 164 | | VIDEO BUFFER COMPONENTS | | | RECOMMENDED EXTERNAL COMPONENTS DIAGRAM | | | PCB LAYOUT CONSIDERATIONS | 166 | | PACKAGE DIMENSIONS | 167 | | IMPORTANT NOTICE | 168 | | ADDRESS: | 168 | | REVISION HISTORY | | # **BLOCK DIAGRAM** # **PIN CONFIGURATION** The WM8945 is supplied in a 36-pin CSP format. The pin configuration is illustrated below, showing the top-down view from above the chip. # **ORDERING INFORMATION** | ORDER CODE | TEMPERATURE RANGE | PACKAGE | MOISTURE<br>SENSITIVITY LEVEL | PEAK SOLDERING<br>TEMPERATURE | |-------------|-------------------|-------------------------------------------|-------------------------------|-------------------------------| | WM8945ECS/R | -40°C to +85°C | 36-ball W-CSP<br>(Pb-free, tape and reel) | MSL1 | 260°C | Note: Reel quantity = 3500 # **PIN DESCRIPTION** | PIN NO | NAME | TYPE | DESCRIPTION | |--------|---------------|--------------------------------|----------------------------------------------------| | A1 | SPKVDD | Supply | Supply for speaker driver | | A2 | LDOVOUT | Supply | LDO output | | A3 | LDOVDD | Supply | LDO supply input | | A4 | VMIDC | Analogue Output | Midrail voltage decoupling capacitor | | A5 | YN | Analogue Input / Output | Touch Panel (bottom) connection | | A6 | XP | Analogue Input / Output | Touch Panel (right) connection | | B1 | SPKOUTR | Analogue Output | Right speaker mixer output | | B2 | SPKOUTL | Analogue Output | Left speaker mixer output | | В3 | GND | Supply | Ground | | B4 | XN | Analogue Input / Output | Touch Panel (left) connection | | B5 | YP | Analogue Input / Output | Touch Panel (top) connection | | B6 | AUX1 | Analogue Input | Aux input (audio or AUXADC input) | | C1 | LINEOUTL | Analogue Output | Left line mixer output | | C2 | DNC | N/A | Do Not Connect | | C3 | ADCDAT | Digital Output | ADC / Digital Microphone digital audio data | | C4 | MICBIAS | Analogue Output | Microphone bias | | C5 | AUX2 | Analogue Input | Aux input (audio or AUXADC input) | | C6 | IN2L | Analogue Input | Left input 2 | | D1 | VBREFR | Analogue Output | Video buffer current reference resistor connection | | D2 | VBOUT | Analogue Output | Video buffer output | | D3 | CS/GPIO2 | Digital Input / Output | Chip Select / GPIO2 | | D4 | IN1L/DMICDAT | Analogue Input / Digital Input | Left input 1 / Digital Microphone data input | | D5 | DNC | N/A | Do Not Connect | | D6 | DNC | N/A | Do Not Connect | | E1 | VBIN | Analogue Input | Video buffer input | | E2 | BCLK | Digital Input / Output | Audio interface bit clock | | E3 | LRCLK | Digital Input / Output | Audio interface left / right clock | | E4 | SDOUT/GPIO4 | Digital Input / Output | Control interface data output / GPIO4 | | E5 | DCVDD | Supply | Digital core supply | | E6 | SDA | Digital Input / Output | Control interface data input / output | | F1 | MCLK | Digital Input | Master clock | | F2 | DACDAT | Digital Input | DAC digital audio data | | F3 | GPIO1 | Digital Input / Output | GPIO1 | | F4 | CIFMODE/GPIO3 | Digital Input / Output | Control interface mode select / GPIO3 | | F5 | DBVDD | Supply | Digital buffer (I/O) supply | | F6 | SCLK | Digital Input | Control interface clock input | ## **ABSOLUTE MAXIMUM RATINGS** Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified. ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device. Wolfson tests its package types according to IPC/JEDEC J-STD-020B for Moisture Sensitivity to determine acceptable storage conditions prior to surface mount assembly. These levels are: $MSL1 = unlimited \ floor \ life \ at < 30^{\circ}C\ /\ 85\% \ Relative \ Humidity. \ Not \ normally \ stored \ in \ moisture \ barrier \ bag.$ MSL2 = out of bag storage for 1 year at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag. MSL3 = out of bag storage for 168 hours at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag. The Moisture Sensitivity Level for each package type is specified in Ordering Information. | CONDITION | MIN | MAX | |---------------------------------------------|-------|--------------| | Supply voltages (DCVDD) | -0.3V | 2.5V | | Supply voltages (LDOVDD, DBVDD, SPKVDD) | -0.3V | 4.5V | | Voltage range digital inputs | -0.7V | DBVDD +0.7V | | Voltage range analogue inputs | -0.7V | LDOVDD +0.7V | | Operating temperature range, T <sub>A</sub> | -40°C | +85°C | | Junction temperature, T <sub>JMAX</sub> | -40°C | +150°C | | Storage temperature after soldering | -65°C | +150°C | ## RECOMMENDED OPERATING CONDITIONS | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |-----------------------------|--------|------|-----|------|------| | Digital supply range (Core) | DCVDD | 1.62 | 1.8 | 1.98 | V | | Digital supply range (I/O) | DBVDD | 1.71 | 3.3 | 3.6 | V | | Analogue supply | LDOVDD | 2.4 | 3.3 | 3.6 | V | | Speaker supply range | SPKVDD | 1.71 | 3.3 | 3.6 | V | | Ground | GND | | 0 | | V | ### Note: To ensure pop-free device start-up, LDOVDD must be enabled before SPKVDD ## THERMAL PERFORMANCE Thermal analysis should be performed in the intended application to prevent the WM8945 from exceeding maximum junction temperature. Several contributing factors affect thermal performance most notably the physical properties of the mechanical enclosure, location of the device on the PCB in relation to surrounding components and the number of PCB layers. Connecting the GND balls through thermal vias and into a large ground plane will aid heat extraction. Three main heat transfer paths exist to surrounding air as illustrated below in Figure 1: - Package top to air (radiation). - Package bottom to PCB (radiation). - Package balls to PCB (conduction). Figure 1 Heat Transfer Paths The temperature rise $T_R$ is given by $T_R = P_D * \Theta_{JA}$ - P<sub>D</sub> is the power dissipated in the device. - $\Theta_{JA}$ is the thermal resistance from the junction of the die to the ambient temperature and is therefore a measure of heat transfer from the die to surrounding air. $\Theta_{JA}$ is determined with reference to JEDEC standard JESD51-9. The junction temperature $T_J$ is given by $T_J = T_A + T_R$ , where $T_A$ is the ambient temperature. | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |--------------------------------|----------------|-----|-----|-----|------| | Operating temperature range | T <sub>A</sub> | -40 | | 85 | °C | | Operating junction temperature | T <sub>J</sub> | -40 | | 125 | °C | | Thermal Resistance | $\Theta_{JC}$ | | 30 | | °C/W | | (Junction to Case) | | | | | | | Thermal Resistance | $\Theta_{JA}$ | | 60 | | °C/W | | (Junction to Ambient) | | | | | | ## Notes: 1. Junction temperature is a function of ambient temperature and of the device operating conditions. The ambient temperature limits and junction temperature limits must both be observed. # **ELECTRICAL CHARACTERISTICS** ## **Test Conditions** | PARAMETER S | YMBOL TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|-------------------------------------------|-----|-------|-----|------| | Analogue Inputs (IN1L, IN2L) | | | | | • | | Maximum input signal | Single-ended input | | 1.0 | | Vrms | | level (changes in | | | 0 | | dBV | | proportion to LDOVOUT) | Pseudo-differential input | | 0.7 | | Vrms | | | | | -3.1 | | dBV | | Input resistance (IN1L) | +35.25dB gain | | 3.5 | | kΩ | | | 0dB gain | | 104 | | kΩ | | | -12dB gain | | 166 | | kΩ | | Input resistance (IN2L) | All gain settings | | 96 | | kΩ | | Input capacitance | | | 10 | | pF | | | | | | | | | Analogue Inputs (AUX1, AUX2 | | 1 | | 1 | T | | Maximum input signal level (changes in | AUX1 or AUX2 enabled as audio input | | 1.0 | | Vrms | | proportion to LDOVOUT) | input | | 0 | | dBV | | Input resistance | Input mixer path (0dB) | | 100 | | kΩ | | · | Output mixer / direct speaker | | 15 | | kΩ | | | path (0dB) | | | | | | | Output mixer / direct speaker path (-6dB) | | 30 | | kΩ | | Input capacitance | | | 10 | | pF | | | | | | | | | Analogue Inputs Programmab | le Gain Amplifiers (PGAs) | | | • | | | Minimum programmable gain | | | -12 | | dB | | Maximum programmable gain | | | 35.25 | | dB | | Gain step size | Guaranteed monotonic | | 0.75 | | dB | | Mute attenuation | | | 92 | | dB | | Common Mode<br>Rejection Ratio | 1kHz input | | 110 | | dB | | | | | | | | | Speaker Output Programmabl | e Gain Amplifiers (PGAs) | | | 1 | | | Minimum programmable gain | | | -57 | | dB | | Maximum programmable gain | | | 6 | | dB | | Gain step size | Guaranteed monotonic | | 1 | | dB | | Mute attenuation | | | 71 | | dB | | ADC Input Path Performance ( | Input PGAs to ADC) | | | | | | SNR (A-weighted) | | 84 | 94 | | dB | | THD | -1dBFS input | | -83 | -75 | dB | | THD+N | -1dBFS input | | -77 | -70 | dB | | PSRR (with respect to | 217Hz | | 77 | | dB | | LDOVDD) | 1kHz | | 90 | | | | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|------------------|--------------------------------|--------------|-------------|--------------|------| | Bypass to Line Output (IN | N2L to Input PG | A to Line Output, 10kΩ / 50pF) | | | | | | SNR (A-weighted) | | PGA Gain = 0dB | 90 | 98 | | dB | | | | INPPGAVOL = 0dB | | | | | | THD+N | | PGA Gain = 0dB | | -89.5 | -82 | dB | | | | INPPGAVOL = 0dB | | | | | | | | | | | | | | Bypass to Speaker Outpu | ıt (single-ended | AUX1, AUX2 to Input PGA to SPF | MIX to Spea | ker Output, | 10kΩ / 50pF) | | | SNR (A-weighted) | | PGA Gain = 0dB | 90 | 96 | | dB | | | | INPPGAVOL = 0dB | | | | | | THD+N | | PGA Gain = 0dB | | -86.5 | -77 | dB | | | | INPPGAVOL = 0dB | | | | | | | | | | | | | | DAC Output Path Perforn | nance (DAC to L | ine Output, 10kΩ / 50pF) | 1 | | 1 | 1 | | Maximum output signal | | | | 1 | | Vrms | | level (changes in | | | | | | | | proportion to LDOVOUT) | | | 0.5 | 06 | | 40 | | SNR (A-weighted) | | | 85 | 96 | 70 | dB | | THD | | | | -80 | -72 | dB | | THD+N | | | | -78 | -70 | dB | | Mute attenuation | | 24711 | | 125 | | dB | | PSRR (with respect to LDOVDD) | | 217Hz | | 48 | | dB | | , | | 1kHz | | 60 | | | | Line Output Resistance | | | | 10 | | kΩ | | Line Output Capacitance | | | | 50 | | pF | | | (5.10) | | | | | | | - | nance (DAC to S | Speaker Output, 10kΩ / 50pF) | | 1 . | 1 | ., | | Maximum output signal level (changes in | | | | 1 | | Vrms | | proportion to LDOVOUT) | | | | | | | | SNR (A-weighted) | | | | 96 | | dB | | THD | | | | -78 | | dB | | THD+N | | | | -76 | | dB | | | | | | | 1 | | | Speaker Output Performa | nce (Speaker C | Output. 8Ω BTL) | | | | | | SNR (A-weighted) | (-) | , | 90 | 96 | | dB | | THD | | P <sub>O</sub> =150mW | | 0.03 | | % | | | | J | | -68 | | dB | | | | P <sub>O</sub> =350mW | | 2.944 | | % | | | | | | 30.6 | | dB | | THD+N | | P <sub>O</sub> =150mW | | 0.05 | | % | | | | | | -66 | | dB | | | | P <sub>O</sub> =350mW | | 3.72 | | % | | | | | | -28.6 | | dB | | Mute attenuation | | | | 92 | | dB | | PSRR (with respect to | | 217Hz | | 48 | | dB | | LDOVDD) | | 1kHz | | 60 | | | | PSRR (with respect to | | 217Hz | | 89 | | dB | | SPKVDD) | | 1kHz | | 79 | | | | Speaker Resistance | | | | 8 | | Ω | | Speaker Capacitance | | | | 50 | | pF | | - promise oupdonation | | 1 | <del>.</del> | | | l P. | | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------|-----------|----------|-----------|---------| | AuxADC and Touch Pane | el Interface | | | | | | | Maximum input signal level (changes in proportion to LDOVDD) | | | | 3.3 | | V | | Input leakage current | | AUX pin not selected as<br>AUXADC input | | | 10 | nA | | Input resistance | | | | 50 | | Ω | | Input capacitance | | | | 10 | | pF | | AUXADC resolution | | | | 12 | | Bits | | AUXADC conversion time | | | | 20.8 | | μS | | AUXADC accuracy | | | | ±6 | | LSB | | Touch Panel switch matrix resistance | | | | 20 | | Ω | | Maximum Pen-Down detection sensitivity pull-up resistor | | | 55 | 63 | 70 | kΩ | | Touch Pressure current | | TCH_ISEL = 0 | | 230 | | uA | | source | | TCH_ISEL = 1 | | 460 | | uA | | Pen-Down detection<br>threshold (changes in<br>proportion to LDOVDD) | | | | 1.65 | | V | | Digital Inputs/Outputs | | | | | | | | Input high level | | | 0.7×DBVDD | | | V | | Input low level | | | | | 0.3×DBVDD | V | | Output high level | | I <sub>OL</sub> = 1mA | 0.8×DBVDD | | | V | | Output low level | | I <sub>OH</sub> = -1mA | | | 0.2×DBVDD | V | | Input capacitance | | | | 10 | | pF | | Input leakage | | All digital pins except CIFMODE | -900 | | 900 | nA | | | | CIFMODE pin | -90 | | 90 | nA | | LDO Regulator | | | | | | | | Input voltage | LDOVDD | | 2.4 | 3.3 | 3.6 | V | | Output voltage | LDOVOUT | LDO_REF_SEL = 0 | 2.4 | 3.0 | 3.0 | V | | Maximum output current (see note) | LBOVOOT | EBO_KEI_OEE 0 | | 50 | | mA | | Output voltage accuracy | | I <sub>LOAD</sub> = 50mA | | 2 | | % | | Quiescent current | | No Load | | 55 | | μA | | Leakage current | | | | 1 | | μА | | PSRR (with respect to LDOVDD) | | 217Hz<br>1kHz | | 40<br>49 | | dB | | W. L. D. W. | | | | | | | | Video Buffer | | f 400111 THE 101 | 1 440 | 4.0- | 4 = 6 | | | Maximum output voltage swing | Vom | f=100kHz, THD=1% | 1.10 | 1.25 | 1.50 | V pk-pk | | Voltage gain | Av | VB_GAIN = 1, $R_{REF}$ =187 $\Omega$ , $R_{LOAD}$ =75 $\Omega$ , $R_{SOURCE}$ =75 $\Omega$ | 5.08 | 6 | 7.94 | dB | | | | VB_GAIN = 0, $R_{REF}$ =187 $\Omega$ , $R_{LOAD}$ =75 $\Omega$ , $R_{SOURCE}$ =75 $\Omega$ | -0.92 | 0 | 1.94 | dB | | Gain step size | | | | 6 | | dB | | Differential gain | DG | Vin = 1V pk-pk | -2.0 | 0.3 | +2.0 | % | | Differential phase | DP | Vin = 1V pk-pk | -2.0 | 0.7 | +2.0 | Deg | | SNR | VSNR | | 40 | 60 | 100 | dB | | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|-------|------|-------|--------| | SYNC tip offset above | | VB_PD = 0 | 0 | 40 | 75 | mV | | GND | | VB_GAIN = 1 | | | | | | Third order Low Pass | | 2.4MHz | -0.5 | 0 | 0.5 | dB | | Filter response | | 5.13MHz | -0.5 | -0.2 | 0.5 | dB | | (referenced to 100kHz) | | 9.04MHz | -3.0 | -1.6 | 0 | dB | | $\begin{array}{c} R_{\text{REF}}\text{=}187\Omega,R_{\text{LOAD}}\text{=}75\Omega,\\ R_{\text{SOURCE}}\text{=}75\Omega,\text{0dB gain} \end{array}$ | | 13.32MHz | -11.0 | -7.0 | -3.0 | dB | | PSRR (with respect to LDOVOUT) | | 100kHz | | 60 | | dB | | Clocking | | | | | | | | MCLK frequency | | | 30Hz | | 27MHz | Hz | | FLL output frequency | | | 2.045 | | 50 | MHz | | FLL lock time | | | | 2 | | ms | | MICBIAS | | | | | | | | | MODIAO | MOD IVII 0 | | 0.7 | 1 | | | Bias voltage (changes in proportion to LDOVOUT) | MICBIAS | MICB_LVL = 0 | | 2.7 | | V | | | | MICB_LVL = 1 | | 1.95 | | V | | Bias Current source | | | | | 3 | mA | | Output noise spectral density | | 1kHz to 20kHz | | 15 | | nV/√Hz | | PSRR (with respect to | | 217Hz | | 70 | | dB | | LDOVDD) | | 1kHz | | 85 | | | | Analogue Reference Leve | els | | | | | | | Midrail Reference | VMID | VMID REF SEL = 1 | | 1.5 | | V | | Voltage (changes in proportion to LDOVOUT) | | VMID_CTRL=1 | | | | | | Bandgap Reference | | BG_VSEL=01010 | -10% | 1.5 | +10% | V | #### Note: The maximum LDO output current is the total internal and external load capability; internal circuits of the WM8945 will typically account for 25mA of this capacity. #### **TERMINOLOGY** - Signal-to-Noise Ratio (dB) SNR is the difference in level between a full scale output signal and the device output noise with no signal applied, measured over a bandwidth of 20Hz to 20kHz. This ratio is also called idle channel noise. (No Auto-zero or Mute function is employed). - 2. Total Harmonic Distortion (dB) THD is the difference in level between a 1kHz reference sine wave output signal and the first seven harmonics of the output signal. The amplitude of the fundamental frequency of the output signal is compared to the RMS value of the next seven harmonics and expressed as a ratio. - 3. Total Harmonic Distortion plus Noise (dB) THD+N is the difference in level between a 1kHz reference sine wave output signal and all noise and distortion products in the audio band. The amplitude of the fundamental reference frequency of the output signal is compared to the RMS value of all other noise and distortion products and expressed as a ratio. - 4. Mute Attenuation This is a measure of the difference in level between the full scale output signal and the output with mute applied. - 5. Power Supply Rejection Ratio (dB) PSRR is a measure of ripple attenuation between a power supply rail and a signal output path. With the signal path idle, a small sine wave ripple is applied to power supply rail. The amplitude of the supply ripple is compared to the amplitude of the output signal generated and is expressed as a ratio. - 6. All performance measurements are carried out with 20kHz AES17 low pass filter for distortion measurements, and an A-weighted filter for noise measurement. Failure to use such a filter will result in higher THD and lower SNR and Dynamic Range readings than are found in the Electrical Characteristics. The low pass filter removes out-of-band noise; although it is not audible, it may affect dynamic specification values. # **TYPICAL PERFORMANCE** WM8945 DAC - THD+N v Ampltiude - DAC to LINEOUT 10kohm WM8945 - DAC to SPKOUT 8ohm BTL THD+N v Amplitude - 48kHz # POWER CONSUMPTION Typical power consumption | | DCVDD | DBVDD | LDOVDD | SPKVDD | Total | Total | |-------------------------------------------|-------|-------|--------|--------|--------------|------------| | Condition | 1.8 | 3.3 | 3.3 | 3.3 | Current (mA) | Power (mW) | | Powerdown (no data) | 0.178 | 0.062 | 0.007 | 0.002 | 0.267 | 0.555 | | Powerdown (+Master BIAS) | 0.178 | 0.062 | 0.021 | 0.002 | 0.282 | 0.603 | | Powerdown (+Master BIAS+VMID buffer) | 0.178 | 0.062 | 0.142 | 0.002 | 0.403 | 1.001 | | Powerdown (+Master BIAS+VMID buffer+VMID) | 0.178 | 0.063 | 1.092 | 0.002 | 1.353 | 4.137 | | Playback to Lineout (no data) | 4.363 | 0.056 | 2.173 | 0.000 | 6.672 | 15.211 | | Video Buffer Only | 0.178 | 0.062 | 5.088 | 0.020 | 5.348 | 17.380 | | Touch Panel Only | 0.223 | 0.062 | 0.257 | 0.007 | 0.549 | 1.477 | | Playback to Speaker (no data) | 4.272 | 0.057 | 2.877 | 4.707 | 11.647 | 32.904 | | Playback to Speaker (with data) | 4.294 | 0.062 | 2.895 | 4.730 | 11.696 | 33.095 | | Playback to Speaker (with data) 32ohm | 4.295 | 0.062 | 2.895 | 5.790 | 13.042 | 36.595 | | Playback to Speaker (with data) 16ohm | 4.295 | 0.062 | 2.896 | 6.275 | 13.528 | 38.199 | | Mono Record (nodata) | 2.992 | 0.088 | 3.728 | 0.007 | 6.815 | 18.001 | | Mono Record (with data) | 2.999 | 0.100 | 3.727 | 0.007 | 6.833 | 18.049 | | Playback and Record (no data) | 5.673 | 0.120 | 10.054 | 4.408 | 20.255 | 58.333 | # **AUDIO SIGNAL PATHS DIAGRAM** # **SIGNAL TIMING REQUIREMENTS** # **SYSTEM CLOCK TIMING** Figure 2 Master Clock Timing ## **Test Conditions** DCVDD = 1.8V, DBVDD = LDOVDD = SPKVDD = 3.3V, LDOVOUT = 3.0V, GND = 0V, $T_A = +25^{\circ}C$ . | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|--------------------|------------|---------|-----|-------|------| | Master Clock Timing | | | | | | | | MCLK cycle time | T <sub>MCLKY</sub> | | 0.037μs | | | s | | MCLK duty cycle | | | 60:40 | | 40:60 | | | (= T <sub>MCLKH</sub> : T <sub>MCLKL</sub> ) | | | | | | | ## **AUDIO INTERFACE TIMING** ### **MASTER MODE** Figure 3 Audio Interface Timing – Master Mode # **Test Conditions** DCVDD = 1.8V, DBVDD = LDOVDD = SPKVDD = 3.3V, LDOVOUT = 3.0V, GND = 0V, $T_A = +25^{\circ}C$ , 1kHz signal, fs = 48kHz, PGA gain = 0dB, 24-bit audio data unless otherwise stated. | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |-------------------------------------------------|------------------|-----|-----|-----|------| | Audio Interface Timing – Master Mode | | | | | | | LRCLK propagation delay from BCLK falling edge | t <sub>DL</sub> | | | 20 | ns | | ADCDAT propagation delay from BCLK falling edge | t <sub>DDA</sub> | | | 20 | ns | | DACDAT setup time to BCLK rising edge | t <sub>DST</sub> | 20 | | | ns | | DACDAT hold time from BCLK rising edge | t <sub>DHT</sub> | 10 | | | ns | **WM8945** # **SLAVE MODE** Figure 4 Audio Interface Timing - Slave Mode ## **Test Conditions** DCVDD = 1.8V, DBVDD = LDOVDD = SPKVDD = 3.3V, LDOVOUT = 3.0V, GND = 0V, $T_A = +25^{\circ}C$ , 1kHz signal, fs = 48kHz, PGA gain = 0dB, 24-bit audio data unless otherwise stated. | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |-------------------------------------------------|-------------------|-----|-----|-----|------| | Audio Interface Timing – Slave Mode | | | | • | | | BCLK cycle time | t <sub>BCY</sub> | 50 | | | ns | | BCLK pulse width high | t <sub>BCH</sub> | 20 | | | ns | | BCLK pulse width low | t <sub>BCL</sub> | 20 | | | ns | | LRCLK set-up time to BCLK rising edge | t <sub>LRSU</sub> | 20 | | | ns | | LRCLK hold time from BCLK rising edge | t <sub>LRH</sub> | 10 | | | ns | | DACDAT hold time from BCLK rising edge | t <sub>DH</sub> | 10 | | | ns | | ADCDAT propagation delay from BCLK falling edge | t <sub>DD</sub> | | | 20 | ns | | DACDAT set-up time to BCLK rising edge | t <sub>DS</sub> | 20 | | | ns | Note: BCLK period must always be greater than or equal to MCLK period. # **CONTROL INTERFACE TIMING** Figure 5 Control Interface Timing – 2-wire (I2C) Control Mode ### **Test Conditions** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |-----------------------------------------------|-----------------|------|-----|-----|------| | SCLK Frequency | | | | 400 | kHz | | SCLK Low Pulse-Width | t <sub>1</sub> | 1300 | | | ns | | SCLK High Pulse-Width | t <sub>2</sub> | 600 | | | ns | | Hold Time (Start Condition) | t <sub>3</sub> | 600 | | | ns | | Setup Time (Start Condition) | t <sub>4</sub> | 600 | | | ns | | Data Setup Time | t <sub>5</sub> | 100 | | | ns | | SDA, SCLK Rise Time | t <sub>6</sub> | | | 300 | ns | | SDA, SCLK Fall Time | t <sub>7</sub> | | | 300 | ns | | Setup Time (Stop Condition) | t <sub>8</sub> | 600 | | | ns | | Data Hold Time | t <sub>9</sub> | | | 900 | ns | | Pulse width of spikes that will be suppressed | t <sub>ps</sub> | 0 | | 5 | ns | Figure 6 Control Interface Timing – 3-wire (SPI) Control Mode (Write Cycle) Note: The data is latched on the 32<sup>nd</sup> falling edge of SCLK after 32 bits have been clocked into the device. Figure 7 Control Interface Timing – 3-wire (SPI) Control Mode (Read Cycle) ### **Test Conditions** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |-----------------------------------------------|------------------|-----|-----|-----|------| | CS falling edge to SCLK rising edge | t <sub>csu</sub> | 40 | | | ns | | SCLK falling edge to CS rising edge | t <sub>cho</sub> | 10 | | | ns | | SCLK pulse cycle time | t <sub>scy</sub> | 200 | | | ns | | SCLK pulse width low | t <sub>SCL</sub> | 80 | | | ns | | SCLK pulse width high | t <sub>scн</sub> | 80 | | | ns | | SDA to SCLK set-up time | t <sub>DSU</sub> | 40 | | | ns | | SDA to SCLK hold time | t <sub>DHO</sub> | 10 | | | ns | | Pulse width of spikes that will be suppressed | t <sub>ps</sub> | 0 | | 5 | ns | | SCLK falling edge to SDA output transition | t <sub>DL</sub> | | | 40 | ns | Figure 8 Control Interface Timing – 4-wire (SPI) Control Mode (Write Cycle) Note: The data is latched on the 32<sup>nd</sup> falling edge of SCLK after 32 bits have been clocked into the device. Figure 9 Control Interface Timing – 4-wire (SPI) Control Mode (Read Cycle) # **Test Conditions** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |-----------------------------------------------|------------------|-----|-----|-----|------| | CS falling edge to SCLK rising edge | t <sub>csu</sub> | 40 | | | ns | | SCLK falling edge to CS rising edge | t <sub>CHO</sub> | 10 | | | ns | | SCLK pulse cycle time | t <sub>scy</sub> | 200 | | | ns | | SCLK pulse width low | t <sub>SCL</sub> | 80 | | | ns | | SCLK pulse width high | t <sub>sch</sub> | 80 | | | ns | | SDA to SCLK set-up time | t <sub>DSU</sub> | 40 | | | ns | | SDA to SCLK hold time | t <sub>DHO</sub> | 10 | | | ns | | Pulse width of spikes that will be suppressed | t <sub>ps</sub> | 0 | | 5 | ns | | SCLK falling edge to SDOUT transition | t <sub>DL</sub> | | | 40 | ns | ### **DEVICE DESCRIPTION** #### INTRODUCTION The WM8945 is a highly integrated low power hi-fi CODEC designed for portable devices such as digital still cameras and multimedia phones. Flexible analogue interfaces and powerful digital signal processing (DSP) in a 2.96 x 3.06mm footprint make it ideal for small portable devices. The WM8945 supports up to 4 analogue audio inputs. One single-ended or pseudo differential microphone / line input is selected as the ADC input source. The two auxiliary inputs can be selected as line inputs to the ADC, or as direct signal paths to the output mixers. An integrated bias reference is provided to power standard electret microphones. A digital microphone interface is also supported, with direct input to the DSP core via the ADC. The hi-fi ADC and DAC operate at sample rates from 8kHz up to 48kHz. A high pass filter is available in the ADC path for removing DC offsets and suppressing low frequency noise such as mechanical vibration and wind noise. A digital tone ('beep') generator allows audio tones to be injected into the DAC output path. The WM8945 provides a powerful DSP capability for configurable filtering and processing of the digital audio path. The DSP provides low-pass / high-pass filtering, notch filters, 5-band EQ, dynamic range control and a programmable DF1 digital filter. The tuned notch filters allow narrow frequency bands to be attenuated, to provide filtering of motor noise or other unwanted sounds; the 5-band EQ allows the signal to be adjusted for user-preferences. The dynamic range control provides a range of compression, limiting and noise gate functions to support optimum configuration for recording or playback modes. The DF1 filter allows user-specified algorithms to be implemented in the digital signal chain. The Wolfson ReTune™ feature is a highly-configurable DSP algorithm which can be tailored to cancel or compensate for imperfect characteristics of the housing, loudspeaker or microphone components in the target application. The ReTune™ algorithm coefficients and register contents are calculated using Wolfson's WISCE™ software; lab bench tests and audio reference measurements must be performed in order to determine the optimum settings. The digital signal routing between the ADC, DAC and I2S digital audio interface can be configured in different ways according to the application requirements. The DSP functions may be applied to the ADC record path, or the DAC playback path. Three analogue output mixers are provided, connected to 3 analogue output pins. A mono line output and mono BTL headphone/speaker may be connected to these outputs. The WM8945 incorporates an LDO regulator for compatibility with a wide range of supply rails; the internal LDO can also reduce any interference resulting from a noisy supply rail. The LDO regulator can also be used to provide a regulated supply voltage to other circuits. I2C or SPI control interface modes for read/write access to the register map. A single external clock provides timing reference for all the digital functions; an integrated Frequency Locked Loop (FLL) also provides flexibility to perform frequency conversions and to remove noise/jitter from the external clock. The FLL can be configured for reduced power consumption, or for different filtering requirements of the reference source. Additional functions include a 4-wire controller for interface to standard resistive touch panels, a 12-bit auxiliary ADC for DC measurement / battery monitoring, and also a current-mode video buffer providing excellent video signal reproduction at low operating voltages. Up to 4 GPIO pins may be configured for miscellaneous input/output, or for status indications from the Touch panel, AUXADC or temperature monitoring functions. # **ANALOGUE INPUT SIGNAL PATH** The WM8945 has four analogue input pins, which may be selected in different configurations. The analogue input paths can support line and microphone inputs, in single-ended or pseudo-differential modes. Two of the input pins (AUX1 and AUX2) may be configured either as audio inputs or may be used as inputs to the Auxiliary ADC for analogue measurement or monitoring. The input PGA (PGA\_L) is routed to the Analogue to Digital converter (ADC). There is also a bypass path, enabling the signal to be routed directly to the output mixers. The WM8945 input signal paths and control registers are illustrated in Figure 10. Figure 10 Input Signal Paths #### **INPUT PGA ENABLE** The input PGA (Programmable Gain Amplifiers) is enabled using the register bit INPPGAL\_ENA, as described in Table 1. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-------------|---------|-----------------------| | R2 (02h) | 12 | INPPGAL_ENA | 0 | Left Input PGA Enable | | Power | | | | 0 = Disabled | | Management 1 | | | | 1 = Enabled | Table 1 Input PGA Enable To enable the input PGA, the reference voltage VMID and the bias current must also be enabled. See "Reference Voltages and Master Bias" for details of the associated controls VMID\_SEL and BIAS ENA. #### **INPUT PGA CONFIGURATION** Microphone and Line level audio inputs can be connected to the WM8945 in single-ended or differential configurations. (These two configurations are illustrated in Figure 61 and Figure 62 in the section describing the external components requirements – see "Applications Information".) For single-ended microphone inputs, the microphone signal is connected to the non-inverting input of the PGA, whilst the inverting input of the PGA is connected to VMID. For differential microphone inputs, the non-inverted microphone signal is connected to the non-inverting input of the PGA, whilst the inverted (or 'noisy ground') signal is connected to the inverting input pin. Line level inputs are connected in the same way as a single-ended microphone signal. The non-inverting input of the PGA is configured using the P\_PGAL\_SEL register. This register allows the selection of three possible input pins to the PGA. When the AUX1 or AUX2 pin is used as an audio input, that pin must be configured for audio using the AUX1\_AUDIO or AUX2\_AUDIO register bits. The inverting input of the PGA is configured using MICLN\_TO\_N\_PGAL. This register allows the PGA to operate in either single-ended or pseudo-differential configuration. The registers for configuring the Input PGA are described in Table 2. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|---------------------|---------|----------------------------------------------| | R39 (27h) | 8 | AUX2_AUDIO | 0 | AUX2 pin configuration | | Input Ctrl | | | | 0 = Non-Audio signal | | | | | | 1 = AC-coupled Audio signal | | | 7 | AUX1_AUDIO | 0 | AUX1 pin configuration | | | | | | 0 = Non-Audio signal | | | | | | 1 = AC-coupled Audio signal | | | 4 | MICLN_TO_N_<br>PGAL | 1 | Left Input PGA Inverting Input<br>Select | | | | | | 0 = Connected to VMID | | | | | | 1 = Connected to IN2L | | | 1:0 | P_PGAL_SEL<br>[1:0] | 01 | Left Input PGA Non-Inverting Input<br>Select | | | | | | 00 = Connected to IN2L | | | | | | 01 = Connected to IN1L | | | | | | 10 = Connected to AUX1 | | | | | | 11 = Reserved | **Table 2 Input PGA Configuration** #### MICROPHONE BIAS CONTROL The WM8945 provides a low noise reference voltage suitable for biasing electret condenser (ECM) type microphones via an external resistor. Refer to the "Applications Information" section for recommended components. The MICBIAS voltage is enabled using the MICB\_ENA register bit; the voltage can be selected using the MICB\_LVL bit, as described in Table 3. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------|---------|---------------------------------| | R2 (02h) | 4 | MICB_ENA | 0 | Microphone Bias Enable | | Power | | | | 0 = Disabled | | Management 1 | | | | 1 = Enabled | | R39 (27h) | 6 | MICB_LVL | 0 | Microphone Bias Voltage control | | Input Ctrl | | | | 0 = 0.9 x LDOVOUT | | | | | | 1 = 0.65 x LDOVOUT | **Table 3 Microphone Bias Control** ### **INPUT PGA GAIN CONTROL** The volume control gain for the PGA is adjusted using the PGAL\_VOL register field as described in Table 4. The gain range is -12dB to +35.25dB in 0.75dB steps. The gains on the inverting and non-inverting inputs to the PGA are always equal. The input PGA can be muted using the PGAL\_MUTE mute bit. The PGA\_VU bit controls the loading of digital volume control data. The PGAL\_VOL control data is only loaded into the respective control register when PGA\_VU = 1. To prevent "zipper noise", a zero-cross function is provided on the input PGA. When this feature is enabled, volume updates will not take place until a zero-crossing is detected. In the case of a long period without zero-crossings, a timeout function is provided. When the zero-cross function is enabled, the volume will update after the timeout period if no earlier zero-cross has occurred. The timeout clock is enabled using TOCLK\_ENA. See "Clocking and Sample Rates" for the definition of this bit. Note that the zero-cross function can be supported without TOCLK enabled, but the timeout function will not be provided in this case. | The Input PGA volume | control register fields | are described in Table 4. | |----------------------|-------------------------|---------------------------| |----------------------|-------------------------|---------------------------| | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |------------------------|-----|----------------|---------|-------------------------------------------------------------------| | R40 (28h) | 8 | PGA_VU | 0 | Input PGA Volume Update | | Left INP PGA gain ctrl | | | | Writing a 1 to this bit enables the Left PGA volume to be updated | | | 7 | PGAL_ZC | 0 | Left Input PGA Zero Cross Detector | | | | | | 0 = Change gain immediately | | | | | | 1 = Change gain on zero cross only | | | 6 | PGAL_MUTE | 1 | Left Input PGA Mute | | | | | | 0 = Disable Mute | | | | | | 1 = Enable Mute | | | 5:0 | PGAL_VOL [5:0] | 01_0000 | Left Input PGA Volume | | | | | (0dB) | 00_0000 = -12dB | | | | | | 00_0001 = -11.25dB | | | | | | | | | | | | 01_0000 = 0dB | | | | | | | | | | | | 11_1111 = +35.25 | | | | | | (See Table 5 for volume range) | Table 4 Input PGA Volume Control | PGAL_VOL[5:0] | VOLUME<br>(dB) | PGAL_VOL[5:0] | VOLUME<br>(dB) | |---------------|----------------|---------------|----------------| | 00_0000 | -12 | 10_0000 | 12 | | 00_0001 | -11.25 | 10_0001 | 12.75 | | 00_0010 | -10.5 | 10_0010 | 13.5 | | 00_0011 | -9.75 | 10_0011 | 14.25 | | 00_0100 | -9 | 10_0100 | 15 | | 00_0101 | -8.25 | 10_0101 | 15.75 | | 00_0110 | -7.5 | 10_0110 | 16.5 | | 00_0111 | -6.75 | 10_0111 | 17.25 | | 00_1000 | -6 | 10_1000 | 18 | | 00_1001 | -5.25 | 10_1001 | 18.75 | | 00_1010 | -4.5 | 10_1010 | 19.5 | | 00_1011 | -3.75 | 10_1011 | 20.25 | | 00_1100 | -3 | 10_1100 | 21 | | 00_1101 | -2.25 | 10_1101 | 21.75 | | 00_1110 | -1.5 | 10_1110 | 22.5 | | 00_1111 | -0.75 | 10_1111 | 23.25 | | 01_0000 | 0 | 11_0000 | 24 | | 01_0001 | 0.75 | 11_0001 | 24.75 | | 01_0010 | 1.5 | 11_0010 | 25.5 | | 01_0011 | 2.25 | 11_0011 | 26.25 | | 01_0100 | 3 | 11_0100 | 27 | | 01_0101 | 3.75 | 11_0101 | 27.75 | | 01_0110 | 4.5 | 11_0110 | 28.5 | | 01_0111 | 5.25 | 11_0111 | 29.25 | | 01_1000 | 6 | 11_1000 | 30 | | 01_1001 | 6.75 | 11_1001 | 30.75 | | 01_1010 | 7.5 | 11_1010 | 31.5 | | 01_1011 | 8.25 | 11_1011 | 32.25 | | 01_1100 | 9 | 11_1100 | 33 | | 01_1101 | 9.75 | 11_1101 | 33.75 | | 01_1110 | 10.5 | 11_1110 | 34.5 | | 01_1111 | 11.25 | 11_1111 | 35.25 | Table 5 Input PGA Volume Range ## **DIGITAL MICROPHONE INTERFACE** The WM8945 supports a digital microphone interface, using the IN1L input pin for data and a GPIO pin for the data clock. The analogue signal path from the IN1L pin must be disabled when using the digital microphone interface; this is achieved by disabling the input PGA, (i.e. INPPGAL\_ENA= 0). The Digital Microphone Input, DMICDAT, is provided on the IN1L/DMICDAT pin. The associated clock, DMICCLK, is provided on a GPIO pin. The Digital Microphone Input is selected as input by setting the DMIC\_ENA bit. When the Digital Microphone Input is selected, the ADC input is deselected. The digital microphone interface configuration is illustrated in Figure 11. Note that the digital microphone may be powered from MICBIAS or from LDOVOUT; care must be taken to ensure that the respective digital logic levels of the microphone are compatible with the digital input thresholds of the WM8945. The digital input thresholds are referenced to DBVDD, as defined in "Electrical Characteristics". Figure 11 Digital Microphone Interface When any GPIO pin is configured as DMICCLK output, the WM8945 outputs a clock which supports Digital Mic operation at the ADC sampling rate. The ADC and Record Path filters must be enabled and the ADC sampling rate must be set in order to ensure correct operation of all DSP functions associated with the digital microphone. Volume control for the Digital Microphone Interface signals is provided using the ADC Volume Control. See "Analogue-to-Digital Converter (ADC)" for details of the ADC Enable and volume control functions. See "General Purpose Input / Output" for details of configuring the DMICCLK output. See "Clocking and Sample Rates" for the details of the sample rate control. When the DMIC\_ENA bit is set, then the IN1L pin is used as the digital microphone input DMICDAT. The interface requires that the digital microphone transmits a data bit each time that DMICCLK is high. The WM8945 samples the data in the middle of the 'high' DMICCLK clock phase. Figure 12 Digital Microphone Interface Timing | The digital microphone | interface control fields | are described in Table 6 | |------------------------|--------------------------|--------------------------| | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------|---------|------------------------------------------------------------------------| | R2 (02h) | 7 | DMIC_ENA | 0 | Enables Digital Microphone mode | | Power | | | | 0 = Audio DSP input is from ADC | | Management 1 | | | | 1 = Audio DSP input is from digital microphone interface | | | | | | When DMIC_ENA = 0, the Digital microphone clock (DMICCLK) is held low. | **Table 6 Digital Microphone Interface Control** # **ANALOGUE-TO-DIGITAL CONVERTER (ADC)** The WM8945 uses a 24-bit sigma-delta ADC. The use of multi-bit feedback and high oversampling rates reduces the effects of jitter and high frequency noise. The ADC full-scale input level is proportional to LDOVOUT. See "Electrical Characteristics" section for further details. Any input signal greater than full scale may overload the ADC and cause distortion. The ADCs and associated digital record filters are enabled by the ADCL\_ENA register bit. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------|---------|-------------------------------------------------------------------------------------------------| | R2 (02h) | 10 | ADCL_ENA | 0 | Left ADC Enable | | Power | | | | 0 = Disabled | | Management | | | | 1 = Enabled | | 1 | | | | ADCL_ENA must be set to 1 when processing left channel data from the ADC or Digital Microphone. | Table 7 ADC Enable Control ## **ADC VOLUME CONTROL** The output of the ADC can be digitally amplified or attenuated over a range from -71.625dB to +23.625dB in 0.375dB steps. The volume of each channel is controlled using ADCL\_VOL. The ADC Volume is part of the ADC Digital Filters block. The gain for a given eight-bit code X is given by: $0.375\times (X\text{-}192) \text{ dB for } 1 \leq X \leq 255; \qquad \text{MUTE for } X = 0$ The ADC\_VU bit controls the loading of digital volume control data. The ADCL\_VOL control data is only loaded into the respective control register when ADC\_VU = 1. The output of the ADC can be digitally muted using the ADCL\_MUTE or ADC\_MUTEALL bits. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-------------------------|-----|----------------|-----------|-------------------------------------------------------------------| | R25 (19h) | 8 | ADC_MUTEALL | 0 | ADC Digital Mute for All Channels | | ADC Control 1 | | | | 0 = Disable Mute | | | | | | 1 = Enable Mute on all channels | | R27 (1Bh) | 12 | ADC_VU | 0 | ADC Volume Update | | Left ADC<br>Digital Vol | | | | Writing a 1 to this bit enables the Left ADC volume to be updated | | | 8 | ADCL_MUTE | 0 | Left ADC Digital Mute | | | | | | 0 = Disable Mute | | | | | | 1 = Enable Mute | | | 7:0 | ADCL_VOL [7:0] | 1100_0000 | Left ADC Digital Volume | | | | | (0dB) | 0000_0000 = mute | | | | | | 0000_0001 = -71.625dB | | | | | | 0000_0010 = -71.250dB | | | | | | | | | | | | 1100_0000 = 0dB | | | | | | | | | | | | 1111_1111 = +23.625dB | | | | | | (See Table 9 for volume range) | Table 8 ADC Digital Volume Control WM8945 | ADCL VOL | Volume (dB) | ADCL VOL | Volume (dB) | ADCL VOL | Volume (dB) | ADCL VOL | Volume (dB) | |------------|--------------------|------------|--------------------|------------|--------------------|------------|------------------| | 0h | MUTE | 40h | -48.000 | 80h | -24.000 | C0h | 0.000 | | 1h | -71.625 | 41h | -47.625 | 81h | -23.625 | C1h | 0.375 | | 2h | -71.250 | 42h | -47.250 | 82h | -23.250 | C2h | 0.750 | | 3h | -70.875 | 43h | -46.875 | 83h | -22.875 | C3h | 1.125 | | 4h | -70.500 | 44h | -46.500 | 84h | -22.500 | C4h | 1.500 | | 5h | -70.125 | 45h | -46.125 | 85h | -22.125 | C5h | 1.875 | | 6h | -69.750 | 46h | -45.750 | 86h | -21.750 | C6h | 2.250 | | 7h | -69.375 | 47h | -45.375 | 87h | -21.375 | C7h | 2.625 | | 8h | -69.000 | 48h | -45.000 | 88h | -21.000 | C8h | 3.000 | | 9h | -68.625 | 49h | -44.625 | 89h | -20.625 | C9h | 3.375 | | Ah | -68.250 | 4Ah | -44.250 | 8Ah | -20.250 | CAh | 3.750 | | Bh | -67.875 | 4Bh | -43.875 | 8Bh | -19.875 | CBh | 4.125 | | Ch<br>Dh | -67.500<br>-67.125 | 4Ch<br>4Dh | -43.500<br>-43.125 | 8Ch<br>8Dh | -19.500<br>-19.125 | CCh<br>CDh | 4.500<br>4.875 | | Eh | -66.750 | 4Eh | -43.125<br>-42.750 | 8Eh | -18.750 | CEh | 5.250 | | Fh | -66.375 | 4Fh | -42.375 | 8Fh | -18.375 | CFh | 5.625 | | 10h | -66.000 | 50h | -42.000 | 90h | -18.000 | D0h | 6.000 | | 11h | -65.625 | 51h | -41.625 | 91h | -17.625 | D1h | 6.375 | | 12h | -65.250 | 52h | -41.250 | 92h | -17.250 | D2h | 6.750 | | 13h | -64.875 | 53h | -40.875 | 93h | -16.875 | D3h | 7.125 | | 14h | -64.500 | 54h | -40.500 | 94h | -16.500 | D4h | 7.500 | | 15h | -64.125 | 55h | -40.125 | 95h | -16.125 | D5h | 7.875 | | 16h | -63.750 | 56h | -39.750 | 96h | -15.750 | D6h | 8.250 | | 17h | -63.375 | 57h | -39.375 | 97h | -15.375 | D7h | 8.625 | | 18h | -63.000 | 58h | -39.000 | 98h | -15.000 | D8h | 9.000 | | 19h | -62.625 | 59h | -38.625 | 99h | -14.625 | D9h | 9.375 | | 1Ah | -62.250 | 5Ah | -38.250 | 9Ah | -14.250 | DAh | 9.750 | | 1Bh | -61.875 | 5Bh | -37.875 | 9Bh | -13.875 | DBh | 10.125 | | 1Ch | -61.500 | 5Ch | -37.500 | 9Ch | -13.500 | DCh | 10.500 | | 1Dh | -61.125 | 5Dh | -37.125 | 9Dh | -13.125 | DDh | 10.875 | | 1Eh<br>1Fh | -60.750<br>-60.375 | 5Eh<br>5Fh | -36.750<br>-36.375 | 9Eh<br>9Fh | -12.750<br>-12.375 | DEh<br>DFh | 11.250<br>11.625 | | 20h | -60.000 | 60h | -36.000 | A0h | -12.000 | E0h | 12.000 | | 21h | -59.625 | 61h | -35.625 | A1h | -11.625 | E1h | 12.375 | | 22h | -59.250 | 62h | -35.250 | A2h | -11.250 | E2h | 12.750 | | 23h | -58.875 | 63h | -34.875 | A3h | -10.875 | E3h | 13.125 | | 24h | -58.500 | 64h | -34.500 | A4h | -10.500 | E4h | 13.500 | | 25h | -58.125 | 65h | -34.125 | A5h | -10.125 | E5h | 13.875 | | 26h | -57.750 | 66h | -33.750 | A6h | -9.750 | E6h | 14.250 | | 27h | -57.375 | 67h | -33.375 | A7h | -9.375 | E7h | 14.625 | | 28h | -57.000 | 68h | -33.000 | A8h | -9.000 | E8h | 15.000 | | 29h | -56.625 | 69h | -32.625 | A9h | -8.625 | E9h | 15.375 | | 2Ah | -56.250 | 6Ah | -32.250 | AAh | -8.250 | EAh | 15.750 | | 2Bh | -55.875 | 6Bh | -31.875 | ABh | -7.875 | EBh | 16.125 | | 2Ch | -55.500 | 6Ch | -31.500 | ACh | -7.500<br>7.125 | ECh | 16.500 | | 2Dh<br>2Eh | -55.125<br>-54.750 | 6Dh<br>6Eh | -31.125<br>-30.750 | ADh<br>AEh | -7.125<br>-6.750 | EDh<br>EEh | 16.875<br>17.250 | | 2Fh | -54.750<br>-54.375 | 6Fh | -30.750 | AFh | -6.375 | EFh | 17.625 | | 30h | -54.000 | 70h | -30.000 | B0h | -6.000 | F0h | 18.000 | | 31h | -53.625 | 71h | -29.625 | B1h | -5.625 | F1h | 18.375 | | 32h | -53.250 | 72h | -29.250 | B2h | -5.250 | F2h | 18.750 | | 33h | -52.875 | 73h | -28.875 | B3h | -4.875 | F3h | 19.125 | | 34h | -52.500 | 74h | -28.500 | B4h | -4.500 | F4h | 19.500 | | 35h | -52.125 | 75h | -28.125 | B5h | -4.125 | F5h | 19.875 | | 36h | -51.750 | 76h | -27.750 | B6h | -3.750 | F6h | 20.250 | | 37h | -51.375 | 77h | -27.375 | B7h | -3.375 | F7h | 20.625 | | 38h | -51.000 | 78h | -27.000 | B8h | -3.000 | F8h | 21.000 | | 39h | -50.625 | 79h | -26.625 | B9h | -2.625 | F9h | 21.375 | | 3Ah | -50.250 | 7Ah | -26.250 | BAh | -2.250 | FAh | 21.750 | | 3Bh | -49.875 | 7Bh | -25.875 | BBh | -1.875 | FBh | 22.125 | | 3Ch | -49.500 | 7Ch | -25.500 | BCh | -1.500<br>1.125 | FCh<br>EDb | 22.500 | | 3Dh<br>3Eh | -49.125 | 7Dh<br>7Eh | -25.125<br>24.750 | BDh<br>BEh | -1.125<br>0.750 | FDh<br>EEb | 22.875 | | 3Eh | -48.750<br>-48.375 | 7Eh<br>7Eh | -24.750<br>-24.375 | BEh<br>BEh | -0.750<br>-0.375 | FEh<br>FFh | 23.250 | | 3Fh | -48.375 | 7Fh | -24.375 | BFh | -0.375 | FFh | 23.625 | Table 9 ADC Digital Volume Range ### **ADC HIGH PASS FILTER** A digital high-pass filter can be applied by default to the ADC path to remove DC offsets. This filter can also be programmed to remove low frequency noise in handheld applications (e.g. wind noise, handling noise or mechanical vibration). This filter is controlled using the ADC\_HPF and ADC\_HPF\_CUT register bits (see Table 10). Note that the ADC HPF is NOT enabled by default but must be used if DRC\_ENA is enabled in register R29(1Dh) bit 7. The DRC will not function correctly unless this filter is enabled. When ADC\_HPF\_CUT=00, the high pass filter is optimised for hi-fi audio modes; the filter is designed to remove DC offsets without degrading the bass response and has a cut-off frequency of 3.7Hz at fs=44.1kHz. In the other ADC\_HPF\_CUT modes. The high pass filter is optimised for voice communication modes. It is recommended to select a cut-off frequency below 300Hz; the preferred setting may vary according to the voice communication sample rate. (e.g. ADC\_HPF\_CUT=11 at fs=8kHz or ADC\_HPF\_CUT=10 at fs=16kHz). | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |----------------------------|-----|-------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R26 (1Ah)<br>ADC Control 2 | 2:1 | ADC_HPF_CUT [1:0] | 00 | High pass filter configuration. 00 = 1 <sup>st</sup> order HPF (fc=4Hz at fs=48kHz) 01 = 2 <sup>nd</sup> order HPF (fc=122Hz at fs=48kHz) 10 = 2 <sup>nd</sup> order HPF (fc=153Hz at fs=48kHz) 11 = 2 <sup>nd</sup> order HPF (fc=196Hz at fs=48kHz) (See Table 11 for cut-off frequencies at all supported sample rates) | | | 0 | ADC_HPF | 0 | ADC Digital High Pass Filter Enable 0 = Disabled 1 = Enabled | Table 10 ADC High-pass Filter Control Registers | | Value of ADC_HPF_CUT bits | | | | | |-------------|---------------------------|--------------|------------|-----|--| | Sample Rate | 00 | 01 | 10 | 11 | | | (kHz) | | Cut-off freq | uency (Hz) | | | | 8.000 | 0.7 | 20 | 26 | 33 | | | 11.025 | 0.9 | 28 | 36 | 45 | | | 16.000 | 1.3 | 41 | 51 | 66 | | | 22.050 | 1.9 | 56 | 71 | 90 | | | 24.000 | 2.0 | 61 | 77 | 98 | | | 32.000 | 2.7 | 81 | 102 | 131 | | | 44.100 | 3.7 | 112 | 141 | 180 | | | 48.000 | 4.0 | 122 | 153 | 196 | | Table 11 ADC High-pass Filter Cut-off Frequencies Filter response plots for the ADC high-pass filter are shown in "Digital Filter Characteristics". ## **DSP CORE** DSP Core is at the centre of the ADC / DAC / Digital Audio Interface (I2S) blocks. It provides signal routing, and also implements a number of configurable signal processing functions. The signal processing functions are arranged in three blocks, as follows: - Signal Enhancement 1 (SE1) Low-pass / High-pass filter, 5 notch filters, generic 'Direct-Form 1' filter. - Signal Enhancement 2 (SE2) ReTune™ processing, 5-band equalizer. - Signal Enhancement 3 (SE3) Dynamic range control The DSP Configuration modes and each of the Signal Enhancement blocks is described in the following sections. ### **DSP CONFIGURATION MODES** The DSP Configuration Mode is determined using the SE\_CONFIG register field; this configures the signal paths between the Signal Enhancement blocks and the ADC / DAC / I2S interfaces. The supported DSP modes are illustrated in Figure 13. Figure 13 DSP Configuration Modes Record mode enables the entire set of Signal Enhancement functions in the ADC path. The direct DAC path is also active, without any Signal Enhancement functions; this allows basic audio playback and digital beep generation. Playback mode enables the entire set of DSP functions in the DAC path. The direct ADC path is also active, without any DSP functions; this allows basic audio record functions to the host system. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-----------|---------|-------------------------------| | R64 (40h) | 3:0 | SE_CONFIG | 0000 | DSP Configuration Mode select | | SE Config | | [3:0] | | 0000 = Record mode | | Selection | | | | 0001 = Playback mode | | | | | | 0010 = Reserved | | | | | | 0011 = Reserved | **Table 12 DSP Configuration Mode Select** ## LOW-PASS / HIGH-PASS FILTER (LPF/HPF) The Low-pass / High-pass filter is part of the SE1 block. This first-order filter can be configured to be high-pass, low-pass; it can also be bypassed. The cut-off frequency is programmable; the default setting is bypass (OFF). The filter is enabled using the SE1\_LHPF\_L\_ENA register bit defined in Table 13. For the derivation of the other associated registers, refer to the configuration tools supplied with the WM8945 Evaluation Kit. Example plots of the Low-pass / High-pass filter response are shown in Figure 14. Figure 14 Low-pass / High-pass Filter Responses ### **5-NOTCH FILTER** The 5-notch filter is part of the SE1 block. This function allows up to 5 programmable frequency bands to be attenuated. The frequency and width of each notch is configurable; the depth of the attenuation may also be adjusted. The default setting is bypass (OFF). The notch filters are enabled using the SE1\_NOTCH\_L\_ENA register bit defined in Table 13. For the derivation of the other associated registers, refer to the configuration tools supplied with the WM8945 Evaluation Kit. Typical applications for the notch filters are filtering of fixed-frequency noise or resonances; these might arise from a motor (e.g. DSC zoom lens motor) or from characteristics of the application housing. Example plots of the Notch filter response are shown in Figure 15. Figure 15 Notch Filter Responses #### **DF1 FILTER** The DF1 filter is part of the SE1 block. This provides a direct-form 1 standard filter, as illustrated in Figure 16. The default coefficients give a transparent filter response. Figure 16 Direct-Form 1 Standard Filter Structure The DF1 response is defined by the following equations: $$y[n] = c_1 x[n] + c_2 x[n-1] + c_3 y[n-1]$$ $$H = \frac{y}{x} = \frac{c_1 + c_2 z^{-1}}{1 - c_3 z^{-1}}$$ The DF1 filter is enabled using the SE1\_DF1\_L\_ENA register bit defined in Table 13. For the derivation of the other associated registers, refer to the configuration tools supplied with the WM8945 Evaluation Kit. The DF1 filter can be used to implement very complex response patterns, with specific phase and gain responses at different frequencies. Typical applications of this type of filter include the application of refinements or other user-selected filters. ## RETUNE<sup>™</sup> FILTER The ReTune™ filter is part of the SE2 block. This is a very advanced feature that is intended to perform frequency linearization according to the particular needs of the application microphone, loudspeaker or housing. The ReTune™ algorithms can provide acoustic equalisation and selective phase (delay) control of specific frequency bands. The ReTune™ filters are enabled using the SE2\_RETUNE\_L\_ENA register bit defined in Table 14. For the derivation of the other ReTune™ configuration parameters, the Wolfson WISCE™ software must be used to analyse the requirements of the application. (Refer to WISCE for further information.) If desired, one or more sets of register coefficients might be derived for different operating scenarios, and these may be recalled and written to the CODEC registers as required in the target application. The ReTune™ configuration procedure involves the generation and analysis of test signals as outlined below. To determine the characteristics of the microphone in an application, a test signal is applied to a loudspeaker that is in the acoustic path to the microphone. The received signal through the application microphone is analysed and compared with the received signal from a reference microphone in order to determine the characteristics of the application microphone. To determine the characteristics of the loudspeaker in an application, a test signal is applied to the target application. A reference microphone is positioned in the normal acoustic path of the loudspeaker, and the received signal is analysed to determine how accurately the loudspeaker has reproduced the test signal. #### 5-BAND EQ The 5-band EQ is part of the SE2 block. This function allows 5 frequency bands to be controlled. The upper and lower frequency bands are controlled by low-pass and high-pass filters respectively. The middle three frequency bands are notch filters. The cut-off / centre frequency of each filter is programmable, and up to 12dB gain or attenuation can be selected in each case. The 5-band EQ is enabled using the SE2\_5BEQ\_L\_ENA register bit defined in Table 14. For the derivation of the other associated registers, refer to the WISCE software. Typical applications of the 5-band EQ include the selection of user-preferences for different music types, such as 'rock', 'dance' or 'classical' EQ profiles. ### **DYNAMIC RANGE CONTROL (DRC)** The Dynamic Range Control (DRC) forms the SE3 block. The DRC provides a range of compression, limiting and noise gate functions to support optimum configuration for recording or playback modes. The DRC is configured using the control fields in registers R29 to R35 – see "Dynamic Range Control". ### SIGNAL ENHANCEMENT REGISTER CONTROLS The SE1 'enable' bits are described in Table 13. Note that other control fields must also be determined and written to the WM8945 using WISCE™ or other tools. The registers described below only allow the sub-blocks of SE1 to be enabled or disabled. Note that it is not recommended to access these control fields unless appropriate values have been written to the associated bits in registers R65 to R95. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-----------------------------------|-----|---------------------|---------|----------------------------------------------------------------------------------------| | R65 (41h)<br>SE1_LHPF_<br>CONFIG | 0 | SE1_LHPF_L<br>_ENA | 0 | SE1 Left channel low-pass / high-<br>pass filter enable<br>0 = Disabled<br>1 = Enabled | | R71 (47h)<br>SE1_NOTCH_<br>CONFIG | 0 | SE1_NOTCH_L_<br>ENA | 0 | SE1 Left channel notch filters<br>enable<br>0 = Disabled<br>1 = Enabled | | R92 (5Ch)<br>SE1_DF1_<br>CONFIG | 0 | SE1_DF1_L<br>_ENA | 0 | SE1 Left channel DF1 filter enable 0 = Disabled 1 = Enabled | Table 13 Signal Enhancement Block 1 (SE1) The SE2 'enable' bits are described in Table 14. Note that (with the exception of the SE2 HPF) other control fields must also be determined and written to the WM8945 using WISCE™ or other tools. The registers described below only allow the sub-blocks of SE2 to be enabled or disabled. Note that it is not recommended to access these control fields unless appropriate values have been written to the associated bits in registers R99 to R175. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-------------------------------------|-----|----------------------|---------|--------------------------------------------------------------------------| | R100 (64h)<br>SE2_RETUNE<br>_CONFIG | 0 | SE2_RETUNE_<br>L_ENA | 0 | SE2 Left channel ReTune™ filter<br>enable<br>0 = Disabled<br>1 = Enabled | | R133 (85h)<br>SE2_5BEQ_<br>CONFIG | 0 | SE2_5BEQ_L<br>_ENA | 0 | SE2 Left channel 5-band EQ enable<br>0 = Disabled<br>1 = Enabled | Table 14 Signal Enhancement Block 2 (SE2) The register controls for Signal Enhancement Block SE3 are defined in the "Dynamic Range Control (DRC)" section. # **DYNAMIC RANGE CONTROL (DRC)** The dynamic range controller (DRC) is a circuit which can be enabled in the digital playback or digital record path of the WM8945, depending upon the selected DSP mode. The function of the DRC is to adjust the signal gain in conditions where the input amplitude is unknown or varies over a wide range, e.g. when recording from microphones built into a handheld system. The DRC can apply Compression and Automatic Level Control to the signal path. It incorporates 'anticlip' and 'quick release' features for handling transients in order to improve intelligibility in the presence of loud impulsive noises. The DRC also incorporates a Noise Gate function, which provides additional attenuation of very low-level input signals. This means that the signal path is quiet when no signal is present, giving an improvement in background noise level under these conditions. The DRC is enabled as described in Table 15. The audio signal path controlled by the DRC depends upon the selected DSP Configuration mode – see "DSP Core" for details. To remove any dc offsets from the input signal the ADC high pass filter must be enabled. The DRC will not function correctly unless this filter is enabled. Note that the ADC HPF bit in register R26(1Ah) bit 0 is NOT enabled by default but MUST be used if DRC\_ENA is enabled in register R29(1Dh) bit 7. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|---------|---------|--------------| | R29 (1Dh) | 7 | DRC_ENA | 0 | DRC Enable | | DRC Control 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | Table 15 DRC Enable ## **DRC COMPRESSION / EXPANSION / LIMITING** The DRC supports two different compression regions, separated by a "Knee" (shown as "Knee1" in Figure 17) at a specific input amplitude. In the region above the knee, the compression slope DRC\_HI\_COMP applies; in the region below the knee, the compression slope DRC\_LO\_COMP applies. The DRC also supports a noise gate region, where low-level input signals are heavily attenuated. This function can be enabled or disabled according to the application requirements. The DRC response in this region is defined by the expansion slope DRC\_NG\_EXP. For additional attenuation of signals in the noise gate region, an additional "knee" can be defined (shown as "Knee2" in Figure 17). When this knee is enabled, this introduces an infinitely steep dropoff in the DRC response pattern between the DRC\_LO\_COMP and DRC\_NG\_EXP regions. The overall DRC compression characteristic in "steady state" (i.e. where the input amplitude is nearconstant) is illustrated in Figure 17. Figure 17 DRC Response Characteristic The slope of the DRC response is determined by register fields DRC\_HI\_COMP and DRC\_LO\_COMP. A slope of 1 indicates constant gain in this region. A slope less than 1 represents compression (i.e. a change in input amplitude produces only a smaller change in output amplitude). A slope of 0 indicates that the target output amplitude is the same across a range of input amplitudes; this is infinite compression. When the noise gate is enabled, the DRC response in this region is determined by the DRC\_NG\_EXP register. A slope of 1 indicates constant gain in this region. A slope greater than 1 represents expansion (i.e. A change in input amplitude produces a larger change in output amplitude). When the DRC\_KNEE2\_OP knee is enabled ("Knee2" in Figure 17), this introduces the vertical line in the response pattern illustrated, resulting in infinitely steep attenuation at this point in the response. The DRC parameters are listed in Table 16. | REF | PARAMETER | DESCRIPTION | |-----|--------------|-------------------------------| | 1 | DRC_KNEE_IP | Input level at Knee1 (dB) | | 2 | DRC_KNEE_OP | Output level at Knee1 (dB) | | 3 | DRC_HI_COMP | Compression ratio above Knee1 | | 4 | DRC_LO_COMP | Compression ratio below Knee1 | | 5 | DRC_KNEE2_IP | Input level at Knee2 (dB) | | 6 | DRC_NG_EXP | Expansion ratio below Knee2 | | 7 | DRC_KNEE2_OP | Output level at Knee2 (dB) | **Table 16 DRC Response Parameters** The noise gate is enabled when the DRC\_NG\_ENA register is set. When the noise gate is not enabled, parameters 5, 6, 7 above are ignored, and the DRC\_LO\_COMP slope applies to all input signal levels below Knee1. The DRC\_KNEE2\_OP knee is enabled when the DRC\_KNEE2\_OP\_ENA register is set. When this bit is not set, then parameter 7 above is ignored, and the Knee2 position always coincides with the low end of the DRC\_LO\_COMP region. The "Knee1" point in Figure 17 is determined by register fields DRC\_KNEE\_IP and DRC\_KNEE\_OP. Parameter Y0, the output level for a 0dB input, is not specified directly, but can be calculated from the other parameters, using the equation: Y0 = DRC\_KNEE\_OP - (DRC\_KNEE\_IP \* DRC\_HI\_COMP) The DRC Compression / Expansion / Limiting parameters are defined in Table 17. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |----------------------------|------|--------------|---------|---------------------------------------------------------| | R29 (1Dh) | 8 | DRC_NG_ENA | 0 | DRC Noise Gate Enable | | DRC Control 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | | R32 (20h)<br>DRC Control 4 | 12:8 | DRC_KNEE2_IP | 000000 | Input signal level at the Noise Gate threshold 'Knee2'. | | | | | | 00000 = -36dB | | | | | | 00001 = -37.5dB | | | | | | 00010 = -39dB | | | | | | (-1.5dB steps) | | | | | | 11110 = -81dB | | | | | | 11111 = -82.5dB | | | | | | Only applicable when DRC_NG_ENA = 1. | | | 7:2 | DRC_KNEE_IP | 000000 | Input signal level at the Compressor 'Knee1'. | | | | | | 000000 = 0dB | | | | | | 000001 = -0.75dB | | | | | | 000010 = -1.5dB | | | | | | (-0.75dB steps) | | | | | | 111100 = -45dB | | | | | | 111101 = Reserved | | | | | | 11111X = Reserved | | R33 (21h) | 13 | DRC_KNEE2_OP | 0 | DRC_KNEE2_OP Enable | | DRC Control 5 | | _ENA | | 0 = Disabled | | | | | | 1 = Enabled | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|------|--------------|---------|----------------------------------------------------| | | 12:8 | DRC_KNEE2_OP | 00000 | Output signal at the Noise Gate threshold 'Knee2'. | | | | | | 00000 = -30dB | | | | | | 00001 = -31.5dB | | | | | | 00010 = -33dB | | | | | | (-1.5dB steps) | | | | | | 11110 = -75dB | | | | | | 11111 = -76.5dB | | | | | | Only applicable when DRC_KNEE2_OP_ENA = 1. | | | 7:3 | DRC_KNEE_OP | 00000 | Output signal at the Compressor 'Knee1'. | | | | | | 00000 = 0dB | | | | | | 00001 = -0.75dB | | | | | | 00010 = -1.5dB | | | | | | (-0.75dB steps) | | | | | | 11110 = -22.5dB | | | | | | 11111 = Reserved | | | 2:0 | DRC_HI_COMP | 011 | Compressor slope (upper region) | | | | | | 000 = 1 (no compression) | | | | | | 001 = 1/2 | | | | | | 010 = 1/4 | | | | | | 011 = 1/8 | | | | | | 100 = 1/16 | | | | | | 101 = 0 | | | | | | 110 = Reserved | | 777 | | | | 111 = Reserved | | R35 (23h) | 9:8 | DRC_NG_EXP | 00 | Noise Gate slope | | DRC Control 7 | | | | 00 = 1 (no expansion) | | | | | | 01 = 2 | | | | | | 10 = 4 | | | | | | 11 = 8 | | | 7:5 | DRC_LO_COMP | 000 | Compressor slope (lower region) | | | | | | 000 = 1 (no compression) | | | | | | 001 = 1/2 | | | | | | 010 = 1/4 | | | | | | 011 = 1/8 | | | | | | 100 = 0 | | | | | | 101 = Reserved | | | | | | 11X = Reserved | Table 17 DRC Control Registers # **GAIN LIMITS** The minimum and maximum gain applied by the DRC is set by register fields DRC\_MINGAIN, DRC\_MAXGAIN and DRC\_NG\_MINGAIN. These limits can be used to alter the DRC response from that illustrated in Figure 17. If the range between maximum and minimum gain is reduced, then the extent of the dynamic range control is reduced. The minimum gain in the Compression regions of the DRC response is set by DRC\_MINGAIN. The minimum gain in the Noise Gate region is set by DRC\_NG\_MINGAIN. The minimum gain limit prevents excessive attenuation of the signal path. The maximum gain limit set by DRC\_MAXGAIN prevents quiet signals (or silence) from being excessively amplified. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |----------------------------|------|--------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R30 (1Eh)<br>DRC Control 2 | 12:9 | DRC_NG_<br>MINGAIN [3:0] | 0110 | Minimum gain the DRC can use to attenuate audio signals when the noise gate is active. 0000 = -36dB 0001 = -30dB 0010 = -24dB 0011 = -18dB 0100 = -12dB 0101 = -6dB 0110 = 0dB 0111 = 6dB 1000 = 12dB 1001 = 18dB 1010 = 24dB 1011 = 30dB 1101 = 36dB | | | 4:2 | DRC_MINGAIN<br>[2:0] | 001 | Minimum gain the DRC can use to attenuate audio signals 000 = 0dB 001 = -12dB (default) 010 = -18dB 011 = -24dB 100 = -36dB 101 = Reserved 11X = Reserved | | | 1:0 | DRC_MAXGAIN<br>[1:0] | 01 | Maximum gain the DRC can use to boost audio signals (dB) 00 = 12dB 01 = 18dB 10 = 24dB 11 = 36dB | Table 18 DRC Gain Limits # **GAIN READBACK** The gain applied by the DRC can be read from the DRC\_GAIN register. This is a 16-bit, fixed-point value, which expresses the DRC gain as a voltage multiplier. DRC\_GAIN is coded as a fixed-point quantity, with an MSB weighting of 64. The first 7 bits represent the integer portion; the remaining bits represent the fractional portion. If desired, the value of this field may be interpreted by treating DRC\_GAIN as an integer value, and dividing the result by 512, as illustrated in the following examples: DRC\_GAIN = 05D4 (hex) = 1380 (decimal) Divide by 512 gives 2.914 voltage gain, or 4.645dB DRC\_GAIN = 0100 (hex) = 256 (decimal) Divide by 512 gives 0.5 voltage gain, or -3.01dB The DRC\_GAIN register is defined in Table 19. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-------------------------|------|--------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R36 (24h)<br>DRC Status | 15:0 | DRC_GAIN<br>[15:0] | | DRC Gain value. This is the DRC gain, expressed as a voltage multiplier. Fixed point coding, MSB = 64. The first 7 bits are the integer portion; the remaining bits are the fractional part. | Table 19 DRC Gain Readback ## **DYNAMIC CHARACTERISTICS** The dynamic behaviour determines how quickly the DRC responds to changing signal levels. Note that the DRC responds to the average (RMS) signal amplitude over a period of time. The DRC\_ATK determines how quickly the DRC gain decreases when the signal amplitude is high. The DRC\_DCY determines how quickly the DRC gain increases when the signal amplitude is low. These register fields are described in Table 20. Note that the register defaults are suitable for general purpose microphone use. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |----------------------------|-----|---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R31 (1Fh)<br>DRC Control 3 | 7:4 | DRC_ATK [3:0] | 0100 | Attack rate relative to input signal (seconds/6dB) 0000 = Reserved 0001 = 181us 0010 = 363us 0011 = 726us 0100 = 1.45ms 0101 = 2.9ms 0110 = 5.8ms 0111 = 11.6ms 1000 = 23.2ms 1001 = 46.4ms 1010 = 92.8ms 1011 = 185.6ms | | | 3:0 | DRC_DCY [3:0] | 0010 | 1100-1111 = Reserved Decay rate relative to input signal (seconds/6dB) 0000 = 186ms 0001 = 372ms 0010 = 743ms 0011 = 1.49s 0100 = 2.97s 0101 = 5.94s 0110 = 11.89s 0111 = 23.78s 1000 = 47.56s 1001-1111 = Reserved | Table 20 DRC Time Constants Under the following conditions, it is possible to predict the attack times with an input sine wave: - Decay rate is set at least 8 times the attack rate. - Attack time \* input frequency > 1 To estimate the attack time for 10%-90%: • Attack Time = Register Value \* 2.24 For example, if DRC\_ATK = 1.45ms/6dB, then the attack time for 10%-90% = 1.45ms \* 2.24 = 3.25ms. The decay time for 10%-90% can be estimated using the graph in Figure 18. Figure 18 Decay Time for 10%-90% vs Register Value Decay Rate The decay rate register value read from the horizontal axis and the decay time for 10%-90% read from the vertical axis. For example, if DRC DRC\_DCY = 743ms/6dB, then the estimate decay time for 10%-90% taken from the graph is 1.0s. ## **ANTI-CLIP CONTROL** The DRC includes an Anti-Clip feature to avoid signal clipping when the input amplitude rises very quickly. This feature uses a feed-forward technique for early detection of a rising signal level. Signal clipping is avoided by dynamically increasing the gain attack rate when required. The Anti-Clip feature is enabled using the DRC\_ANTICLIP bit. Note that the feed-forward processing increases the latency in the input signal path. The DRC Anti-Clip control is described in Table 21. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|--------------|---------|----------------------| | R29 (1Dh) | 1 | DRC_ANTICLIP | 1 | DRC Anti-clip Enable | | DRC Control 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | Table 21 DRC Anti-Clip Control WM8945 **Production Data** Note that the Anti-Clip feature operates entirely in the digital domain. It cannot be used to prevent signal clipping in the analogue domain nor in the source signal. Analogue clipping can only be prevented by reducing the analogue signal gain or by adjusting the source signal. The Anti-Clip and Quick Release features should not be used at the same time. ## QUICK-RELEASE CONTROL The DRC includes a Quick-Release feature to handle short transient peaks that are not related to the intended source signal. For example, in handheld microphone recording, transient signal peaks sometimes occur due to user handling, key presses or accidental tapping against the microphone. The Quick Release feature ensures that these transients do not cause the intended signal to be masked by the longer time constants of DRC\_DCY. The Quick-Release feature is enabled by setting the DRC\_QR bit. When this bit is enabled, the DRC measures the crest factor (peak to RMS ratio) of the input signal. A high crest factor is indicative of a transient peak that may not be related to the intended source signal. If the crest factor exceeds the level set by DRC\_QR\_THR, then the normal decay rate (DRC\_DCY) is ignored and a faster decay rate (DRC\_QR\_DCY) is used instead. The DRC Quick-Release control bits are described in Table 22. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|---------------------|---------|--------------------------------------------------| | R29 (1Dh) | 2 | DRC_QR | 1 | DRC Quick-release Enable | | DRC Control 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | | R34 (22h) | 3:2 | DRC_QR_THR [1:0] | 00 | DRC Quick-release threshold (crest factor in dB) | | DRC Control 6 | | [1.0] | | 00 = 12dB | | | | | | 01 = 18dB | | | | | | 10 = 24dB | | | | | | 11 = 30dB | | | 1:0 | DRC_QR_DCY<br>[1:0] | 00 | DRC Quick-release decay rate (seconds/6dB) | | | | | | 00 = 0.725ms | | | | | | 01 = 1.45ms | | | | | | 10 = 5.8ms | | | | | | 11 = reserved | Table 22 DRC Quick-Release Control The Anti-Clip and Quick Release features should not be used at the same time. # **DRC INITIAL VALUE** The DRC can be set up to a defined initial condition based on the expected signal level when the DRC is enabled. This can be set using the DRC\_INIT bits in register R35 (23h) bits 4 to 0. Note: This does NOT set the initial gain of the DRC. It sets the expected signal level of the DRC input signal when the DRC is enabled. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |----------------------------|-----|----------|---------|---------------------------------------------| | R35 (23h)<br>DRC Control 7 | 4:0 | DRC_INIT | 00000 | Initial value at DRC startup<br>00000 = 0dB | | | | | | 00001 = -3.75dB<br>(-3.75dB steps) | | | | | | 11111 = -116 25dB | # **DIGITAL-TO-ANALOGUE CONVERTER (DAC)** The WM8945 DAC receives digital input data from the digital audio interface. (Note that, depending on the DSP Configuration mode, the digital input may first be processed and filtered in the DSP Core.) The digital audio data is converted to an oversampled bit-stream in the on-chip, true 24-bit digital interpolation filter. The bit-stream data enters the multi-bit, sigma-delta DAC, which converts them to high quality analogue audio. The analogue output from the DAC can then be mixed with other analogue inputs before being sent to the analogue output pins (see "Output Signal Path"). The DAC is enabled by the DACL ENA register bit. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------|---------|------------------------------------------------------------------------------------------------------| | R3 (03h) | 1 | DACR_ENA | 0 | Right DAC Enable | | Power | | | | 0 = Disabled | | Management | | | | 1 = Enabled | | 2 | | | | DACR_ENA must be set to 1 when processing right channel data from the DAC or Digital Beep Generator. | | | 0 | DACL_ENA | 0 | Left DAC Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | DACR_ENA must be set to 1 when processing left channel data from the DAC or Digital Beep Generator. | Table 23 DAC Enable Control Note: The WM8945 will only function correctly in playback mode when the left and right DACs are both enabled. ## DAC DIGITAL VOLUME CONTROL The output of the DACs can be digitally amplified or attenuated over a range from -71.625dB to $\pm$ 23.625dB in 0.375dB steps. The volume of each channel can be controlled separately using DACL\_VOL. The DAC Volume is part of the DAC Digital Filters block. The gain for a given eight-bit code X is given by: $0.375 \times (X-192) \text{ dB for } 1 \le X \le 255;$ MUTE for X = 0 The DAC\_VU bit controls the loading of digital volume control data. The DACL\_VOL control data is only loaded into the respective control register when DAC\_VU = 1. The output of the DAC can be digitally muted using the DACL\_MUTE or DAC\_MUTEALL bits. A digital soft-mute feature is provided in order to avoid sudden glitches in the analogue signal. When DAC\_VOL\_RAMP is enabled, then all mute, un-mute or volume change commands are implemented as a gradual volume change in the digital domain. The rate at which the volume ramps up is half of the sample freq (fs/2). The DAC\_VOL\_RAMP register field is described in Table 24. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-------------------------|-----|--------------|---------|-------------------------------------------------------------------| | R21 (15h) | 8 | DAC_MUTEALL | 1 | DAC Digital Mute for All Channels: | | DAC Control 1 | | | | 0 = Disable Mute | | | | | | 1 = Enable Mute on all channels | | R22 (16h) | 4 | DAC_VOL_RAMP | 1 | DAC Volume Ramp control | | DAC Control 2 | | | | 0 = Disabled | | | | | | 1 = Enabled | | R23 (17h) | 12 | DAC_VU | 0 | DAC Volume Update | | Left DAC<br>Digital Vol | | | | Writing a 1 to this bit enables the Left DAC volume to be updated | | | 8 | DACL_MUTE | 0 | Left DAC Digital Mute | | | | | | 0 = Disable Mute | | | | | | 1 = Enable Mute | WM8945 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7:0 | DACL_VOL [7:0] | 1100_0000<br>(0dB) | Left DAC Digital Volume<br>0000_0000 = mute<br>0000_0001 = -71.625dB<br>0000_0010 = -71.250dB<br><br>1100_0000 = 0dB<br><br>1111_1111 = +23.625dB<br>(See Table 25 for volume range) | Table 24 DAC Digital Volume Control | DACL VOL | Valuma (dP) | DACL VOL | Volume (dB) | DACL VOL | Volume (dB) | DACL VOL | Volume (dB) | |------------|---------------------|-------------|--------------------|------------|--------------------|-------------|------------------| | Oh | Volume (dB)<br>MUTE | 40h | -48.000 | 80h | -24.000 | C0h | 0.000 | | 1h | -71.625 | 40h | -47.625 | 81h | -24.000 | C1h | 0.375 | | 2h | -71.250 | 42h | -47.250 | 82h | -23.250 | C2h | 0.750 | | 3h | -70.875 | 43h | -46.875 | 83h | -22.875 | C3h | 1.125 | | 4h | -70.500 | 44h | -46.500 | 84h | -22.500 | C4h | 1.500 | | 5h | -70.125 | 45h | -46.125 | 85h | -22.125 | C5h | 1.875 | | 6h | -69.750 | 46h | -45.750 | 86h | -21.750 | C6h | 2.250 | | 7h | -69.375 | 47h | -45.375 | 87h | -21.375 | C7h | 2.625 | | 8h | -69.000 | 48h | -45.000 | 88h | -21.000 | C8h | 3.000 | | 9h | -68.625 | 49h | -44.625 | 89h | -20.625 | C9h | 3.375 | | Ah | -68.250 | 4Ah | -44.250 | 8Ah | -20.250 | CAh | 3.750 | | Bh | -67.875 | 4Bh | -43.875 | 8Bh | -19.875 | CBh | 4.125 | | Ch | -67.500 | 4Ch | -43.500 | 8Ch | -19.500 | CCh | 4.500 | | Dh | -67.125 | 4Dh | -43.125 | 8Dh | -19.125 | CDh | 4.875 | | Eh | -66.750 | 4Eh | -42.750 | 8Eh | -18.750 | CEh | 5.250 | | Fh | -66.375 | 4Fh | -42.375 | 8Fh | -18.375 | CFh | 5.625 | | 10h | -66.000 | 50h | -42.000 | 90h | -18.000 | D0h | 6.000 | | 11h | -65.625 | 51h | -41.625 | 91h | -17.625 | D1h | 6.375 | | 12h | -65.250 | 52h | -41.250 | 92h | -17.250 | D2h | 6.750 | | 13h | -64.875 | 53h | -40.875 | 93h | -16.875 | D3h | 7.125 | | 14h | -64.500 | 54h | -40.500 | 94h | -16.500 | D4h | 7.500 | | 15h | -64.125 | 55h | -40.125 | 95h | -16.125 | D5h | 7.875 | | 16h | -63.750 | 56h | -39.750 | 96h | -15.750 | D6h | 8.250 | | 17h | -63.375 | 57h | -39.375 | 97h | -15.375 | D7h | 8.625 | | 18h | -63.000 | 58h | -39.000 | 98h | -15.000 | D8h | 9.000 | | 19h | -62.625 | 59h | -38.625 | 99h | -14.625 | D9h | 9.375 | | 1Ah | -62.250 | 5Ah | -38.250 | 9Ah | -14.250 | DAh | 9.750 | | 1Bh<br>1Ch | -61.875 | 5Bh | -37.875 | 9Bh<br>9Ch | -13.875 | DBh<br>DCh | 10.125<br>10.500 | | 1Dh | -61.500<br>-61.125 | 5Ch<br>5Dh | -37.500<br>-37.125 | 9Dh | -13.500<br>-13.125 | DDh | 10.875 | | 1Eh | -60.750 | 5Eh | -36.750 | 9Eh | -13.125 | DEh | 11.250 | | 1Fh | -60.375 | 5Fh | -36.375 | 9Fh | -12.375 | DFh | 11.625 | | 20h | -60.000 | 60h | -36.000 | A0h | -12.000 | E0h | 12.000 | | 21h | -59.625 | 61h | -35.625 | A1h | -11.625 | E1h | 12.375 | | 22h | -59.250 | 62h | -35.250 | A2h | -11.250 | E2h | 12.750 | | 23h | -58.875 | 63h | -34.875 | A3h | -10.875 | E3h | 13.125 | | 24h | -58.500 | 64h | -34.500 | A4h | -10.500 | E4h | 13.500 | | 25h | -58.125 | 65h | -34.125 | A5h | -10.125 | E5h | 13.875 | | 26h | -57.750 | 66h | -33.750 | A6h | -9.750 | E6h | 14.250 | | 27h | -57.375 | 67h | -33.375 | A7h | -9.375 | E7h | 14.625 | | 28h | -57.000 | 68h | -33.000 | A8h | -9.000 | E8h | 15.000 | | 29h | -56.625 | 69h | -32.625 | A9h | -8.625 | E9h | 15.375 | | 2Ah | -56.250 | 6Ah | -32.250 | AAh | -8.250 | EAh | 15.750 | | 2Bh | -55.875 | 6Bh | -31.875 | ABh | -7.875 | EBh | 16.125 | | 2Ch | -55.500 | 6Ch | -31.500 | ACh | -7.500 | ECh | 16.500 | | 2Dh | -55.125 | 6Dh | -31.125 | ADh | -7.125 | EDh | 16.875 | | 2Eh | -54.750 | 6Eh | -30.750 | AEh | -6.750 | EEh | 17.250 | | 2Fh | -54.375<br>54.000 | 6Fh | -30.375 | AFh<br>B0h | -6.375<br>6.000 | EFh<br>F0h | 17.625 | | 30h | -54.000<br>53.635 | 70h | -30.000<br>20.625 | | -6.000<br>5.625 | F0h<br>F1h | 18.000<br>18.375 | | 31h<br>32h | -53.625<br>-53.250 | 71h<br>72h | -29.625<br>-29.250 | B1h<br>B2h | -5.625<br>-5.250 | F1II<br>F2h | 18.375<br>18.750 | | 33h | -53.250<br>-52.875 | 7211<br>73h | -29.250<br>-28.875 | B3h | -5.250<br>-4.875 | F3h | 19.125 | | 34h | -52.500 | 74h | -28.500 | B4h | -4.500 | F4h | 19.500 | | 35h | -52.125 | 75h | -28.125 | B5h | -4.125 | F5h | 19.875 | | 36h | -51.750 | 76h | -27.750 | B6h | -3.750 | F6h | 20.250 | | 37h | -51.375 | 77h | -27.375 | B7h | -3.375 | F7h | 20.625 | | 38h | -51.000 | 78h | -27.000 | B8h | -3.000 | F8h | 21.000 | | 39h | -50.625 | 79h | -26.625 | B9h | -2.625 | F9h | 21.375 | | 3Ah | -50.250 | 7Ah | -26.250 | BAh | -2.250 | FAh | 21.750 | | 3Bh | -49.875 | 7Bh | -25.875 | BBh | -1.875 | FBh | 22.125 | | 3Ch | -49.500 | 7Ch | -25.500 | BCh | -1.500 | FCh | 22.500 | | 3Dh | -49.125 | 7Dh | -25.125 | BDh | -1.125 | FDh | 22.875 | | 3Eh | -48.750 | 7Eh | -24.750 | BEh | -0.750 | FEh | 23.250 | | 3Fh | -48.375 | 7Fh | -24.375 | BFh | -0.375 | FFh | 23.625 | Table 25 DAC Digital Volume Range ## DAC AUTO-MUTE The DAC digital mute and volume controls are described earlier in Table 24. The DAC also incorporates an analogue auto-mute, which is enabled by setting DAC\_AUTOMUTE. When the auto-mute is enabled, and a series of 1024 consecutive zero-samples is detected, the DAC output is muted in order to attenuate noise that might be present in output signal path. The DAC resumes normal operation as soon as digital audio data is detected. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|--------------|---------|-----------------------| | R21 (15h) | 4 | DAC_AUTOMUTE | 1 | DAC Auto-Mute Control | | DAC Control 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | Table 26 DAC Auto Mute Note: The DAC\_AUTOMUTE bit should not be set when the BEEP generator is used. ## **DAC SLOPING STOPBAND FILTER** Two DAC filter types are available, selected by the register bit DAC\_SB\_FLT. When operating at lower sample rates (e.g. during voice communication) it is recommended that the sloping stopband filter type is selected (DAC\_SB\_FLT=1) to reduce out-of-band noise which can be audible at low DAC sample rates. See "Digital Filter Characteristics" for details of DAC filter characteristics. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|------------|---------|------------------------------------| | R22 (16h) | 0 | DAC_SB_FLT | 0 | Selects DAC filter characteristics | | DAC Control 2 | | | | 0 = Normal mode | | | | | | 1 = Sloping stopband mode | Table 27 DAC Sloping Stopband Filter # **DIGITAL BEEP GENERATOR** The WM8945 provides a digital signal generator which can be used to inject an audio tone (beep) into the DAC signal path. The output of the beep generator is digitally mixed with the DAC outputs, after the DAC digital volume. The beep is enabled using BEEP\_ENA. The beep function creates an approximation of a Sine wave. The audio frequency is set using BEEP\_RATE. The beep volume is set using BEEP\_GAIN. Note that the volume of the digital beep generator is not affected by the DAC volume or DAC mute controls. The DAC\_AUTOMUTE bit should not be set when the BEEP generator is used. The digital beep generator control fields are described in Table 28. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-----------------|---------|-----------------------------------------------------------------------------------------------| | R37 (25h) | 6:3 | BEEP_GAIN [3:0] | 0000 | Digital Beep Volume Control | | Beep Control | | | | 0000 = mute | | 1 | | | | 0001 = -83dB | | | | | | 0010 = -77dB | | | | | | (6dB steps) | | | | | | 1111 = +1dB | | | 2:1 | BEEP_RATE [1:0] | 01 | Beep Waveform Control | | | | | | 00 = Reserved | | | | | | 01 = 1kHz | | | | | | 10 = 2kHz | | | | | | 11 = 4kHz | | | 0 | BEEP_ENA | 0 | Digital Beep Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | Note that the DAC and associated signal path needs to be enabled when using the digital beep. | **Table 28 Digital Beep Generator** # **OUTPUT SIGNAL PATH** The WM8945 provides a Line Output mixer and two Speaker Output mixers. Multiple inputs to each mixer provide a high degree of flexibility to route different signal paths to each of the four analogue outputs. The DAC outputs can be routed to the mixers either directly or in inverted phase. This makes it easy to generate differential (BTL) output signals. The Auxiliary inputs AUX1/2 may be routed directly to the Speaker outputs, bypassing the Speaker PGAs and mixers. This can be used to provide a fixed-gain signal path for a "PC Beep" or similar application. The output signal paths and associated control registers are illustrated in Figure 19. Note that the speaker outputs are intended to drive a mono headset or speaker (in BTL configuration). They are not designed to drive stereo speakers directly. Figure 19 Output Signal Paths # **OUTPUT SIGNAL PATHS ENABLE** Each analogue output pin can be independently enabled or disabled using the register bits described in Table 29. The speaker output PGAs and mixers can also be controlled. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|--------------|---------|--------------------------------------------------------------| | R3 (03h) | 14 | OUTL_ENA | 0 | LINEOUTL enable | | Power | | | | 0 = Disabled | | management | | | | 1 = Enabled | | 2 | 13 | SPKR_PGA_ENA | 0 | Speaker Right PGA enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 12 | SPKL_PGA_ENA | 0 | Speaker Left PGA enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 11 | SPKR_SPKVDD_ | 0 | SPKOUTR enable | | | | ENA | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | Note that SPKOUTR is also | | | | | | controlled by SPKR_OP_ENA. | | | | | | When powering down SPKOUTR, the SPKR_SPKVDD_ENA bit | | | | | | should be reset first. | | | 10 | SPKL SPKVDD | 0 | SPKOUTL enable | | | | ENA | Ŭ | 0 = Disabled | | | | | | 1 = Enabled | | | | | | Note that SPKOUTL is also | | | | | | controlled by SPKL_OP_ENA. | | | | | | When powering down SPKOUTL, | | | | | | the SPKL_SPKVDD_ENA bit should | | | | 22/2 22 21/4 | _ | be reset first | | | 7 | SPKR_OP_ENA | 0 | SPKOUTR enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | Note that SPKOUTR is also controlled by | | | | | | SPKR_SPKVDD_ENA. When | | | | | | powering up SPKOUTR, the | | | | | | SPKR_OP_ENA bit should be | | | | | | enabled first. | | | 6 | SPKL_OP_ENA | 0 | SPKOUTL enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | Note that SPKOUTL is also | | | | | | controlled by SPKL_SPKVDD_ENA. When powering up SPKOUTL, the | | | | | | SPKL_OP_ENA bit should be | | | | | | enabled first | | | 3 | SPKR_MIX_ENA | 0 | Right speaker output mixer enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 2 | SPKL_MIX_ENA | 0 | Left speaker output mixer enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | Table 29 Output Signal Paths Enable To enable the output PGAs and mixers, the reference voltage VMID and the bias current must also be enabled. See "Reference Voltages and Master Bias" for details of the associated controls VMID\_SEL and BIAS\_ENA. Note that the Line output, Speaker outputs and Speaker PGA mixers are all muted by default. The required signal paths must be un-muted using the control bits described in the respective tables below. #### LINE OUTPUT MIXER CONTROL The Line Output mixer controls are described in Table 30. These allow any of the DAC, Inverted DAC, AUX1/2 and one of the ADC Bypass signals to be mixed. The output of the mixer can be muted using the LINEL\_MUTE bit. Care should be taken when mixing more than one path to the Line Output mixer in order to avoid clipping. The gain of each input path is adjustable using a selectable -6dB control in each path to facilitate this. Note that the attenuation control field DACL\_TO\_OUTL\_ATTEN controls the DAC and the Inverted DAC mixer paths to the Line Output mixer. Note that the DAC input level may also be controlled by the DAC digital volume control – see "Digital to Analogue Converter (DAC)" for further details. When the AUX1 or AUX2 pin is used as an audio input, that pin must be configured for audio using the AUX1\_AUDIO or AUX2\_AUDIO register bits. These bits are defined in Table 2 (see "Analogue Input Signal Path"). | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------------|-----|------------------------|---------|--------------------------------------------------------------| | R42 (2Ah) | 8 | LINEL_MUTE | 1 | LINEOUTL Output Mute | | Output ctrl | | | | 0 = Disable Mute | | | | | | 1 = Enable Mute | | R49 (31h)<br>Line L mixer | 6 | BYPL_TO_OUTL | 0 | Left Input PGA (ADC bypass) to<br>Left Output Mixer select | | control 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 5 | MDACL_TO_<br>OUTL | 0 | Inverted Left DAC to Left Output<br>Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 3 | DACL_TO_OUTL | 0 | Left DAC to Left Output Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 1 | AUX2_TO_OUTL | 0 | AUX2 Audio Input to Left Output<br>Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 0 | AUX1_TO_OUTL | 0 | AUX1 Audio Input to Left Output<br>Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | R51 (33h)<br>Line L mixer | 6 | BYPL_TO_OUTL<br>_ATTEN | 0 | Left Input PGA (ADC bypass) to Left Output Mixer attenuation | | control 2 | | | | 0 = 0dB | | | | | | 1 = -6dB attenuation | | | 3 | DACL_TO_OUTL<br>_ATTEN | 0 | Left DAC to Left Output Mixer attenuation | | | | | | 0 = 0dB | | | | | | 1 = -6dB attenuation | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|------------------------|---------|-----------------------------------------------------------------| | | 1 | AUX2_TO_OUTL<br>_ATTEN | 0 | AUX2 Audio Input to Left Output<br>Mixer attenuation<br>0 = 0dB | | | | | | 1 = -6dB attenuation | | | 0 | AUX1_TO_OUTL<br>_ATTEN | 0 | AUX1 Audio Input to Left Output<br>Mixer attenuation<br>0 = 0dB | | | | | | 1 = -6dB attenuation | Table 30 Line Output Mixer (MIXOUTL) Control #### **SPEAKER PGA MIXER CONTROL** The Speaker PGA mixer controls are described in Table 31 for the left channel (MIXSPKL) and Table 32 for the right channel (MIXSPKR). These allow any of the DAC, Inverted DAC, AUX1/2 and one of the ADC Bypass signals to be mixed. The output of each PGA mixer can be muted also, using the SPKL MIX MUTE and SPKR MIX MUTE bits. Note that the output from the Speaker PGA mixer is also controlled by the Speaker PGA Volume control and the Speaker Output control described in the following sections. Care should be taken when enabling more than one path to the Speaker PGA mixers in order to avoid clipping. The gain of each input path is adjustable using a selectable -6dB control in each path to facilitate this. Note that the attenuation control field DACL\_TO\_PGAL\_ATTEN controls the DAC and the Inverted DAC mixer paths to the Left Speaker PGA mixer. Similarly, the DACL\_TO\_PGAR\_ATTEN controls the DAC and the Inverted DAC mixer paths to the Right Speaker PGA mixer. Note that the DAC input level may also be controlled by the DAC digital volume control – see "Digital to Analogue Converter (DAC)" for further details. When the AUX1 or AUX2 pin is used as an audio input, that pin must be configured for audio using the AUX1\_AUDIO or AUX2\_AUDIO register bits. These bits are defined in Table 2 (see "Analogue Input Signal Path"). | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |------------------------|-----|--------------|---------|-----------------------------------------------------------------| | R3 (03h) | 4 | SPKL_MIX_ | 1 | Left Speaker PGA Mixer Mute | | Power | | MUTE | | 0 = Disable Mute | | Management<br>1 | | | | 1 = Enable Mute | | R43 (2Bh)<br>SPK mixer | 6 | BYPL_TO_PGAL | 0 | Left Input PGA (ADC bypass) to<br>Left Speaker PGA Mixer select | | control 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 5 | MDACL_TO_ | 0 | Inverted Left DAC to Left Speaker | | | | PGAL | | PGA Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 3 | DACL_TO_PGAL | 0 | Left DAC to Left Speaker PGA Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 1 | AUX2_TO_PGAL | 0 | AUX2 Audio Input to Left Speaker PGA Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-------------------------------------|-----|------------------------|---------|---------------------------------------------------------------------------------| | | 0 | AUX1_TO_PGAL | 0 | AUX1 Audio Input to Left Speaker PGA Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | R45 (2Dh)<br>SPK mixer<br>control 3 | 6 | BYPL_TO_PGAL<br>_ATTEN | 0 | Left Input PGA (ADC bypass) to<br>Left Speaker PGA Mixer attenuation<br>0 = 0dB | | | | | | 1 = -6dB attenuation | | | 3 | DACL_TO_PGAL<br>_ATTEN | 0 | Left DAC to Left Speaker PGA Mixer attenuation | | | | | | 0 = 0dB | | | | | | 1 = -6dB attenuation | | | 1 | AUX2_TO_PGAL<br>_ATTEN | 0 | AUX2 Audio Input to Left Speaker PGA Mixer attenuation | | | | | | 0 = 0dB | | | | | | 1 = -6dB attenuation | | | 0 | AUX1_TO_PGAL<br>_ATTEN | 0 | AUX1 Audio Input to Left Speaker PGA Mixer attenuation | | | | | | 0 = 0dB | | | | | | 1 = -6dB attenuation | Table 31 Left Speaker PGA Mixer (MIXSPKL) Control | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |------------------------|-----|------------------------|---------|---------------------------------------------------------| | R3 (03h) | 5 | SPKR_MIX_ | 1 | Right Speaker PGA Mixer Mute | | Power | | MUTE | | 0 = Disable Mute | | Management<br>1 | | | | 1 = Enable Mute | | R44 (2Ch)<br>SPK mixer | 5 | MDACL_TO_<br>PGAR | 0 | Inverted Left DAC to Right Speaker PGA Mixer select | | control 2 | | 1 3/11 | | 0 = Disabled | | | | | | 1 = Enabled | | | 3 | DACL_TO_PGAR | 0 | Left DAC to Right Speaker PGA<br>Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 1 | AUX2_TO_PGAR | 0 | AUX2 Audio Input to Right Speaker PGA Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 0 | AUX1_TO_PGAR | 0 | AUX1 Audio Input to Right Speaker<br>PGA Mixer select | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | R46 (2Eh) | 3 | DACL_TO_PGAR | 0 | Left DAC to Right Speaker PGA | | SPK mixer | | _ATTEN | | Mixer attenuation | | control 4 | | | | 0 = 0dB | | | | | | 1 = -6dB attenuation | | | 1 | AUX2_TO_PGAR<br>_ATTEN | 0 | AUX2 Audio Input to Right Speaker PGA Mixer attenuation | | | | | | 0 = 0dB | | | | | | 1 = -6dB attenuation | | 0 | AUX1_TO_PGAR<br>_ATTEN | 0 | AUX1 Audio Input to Right Speaker PGA Mixer attenuation | |---|------------------------|---|---------------------------------------------------------| | | | | 0 = 0dB | | | | | 1 = -6dB attenuation | Table 32 Right Speaker PGA Mixer (MIXSPKR) Control #### SPEAKER PGA VOLUME CONTROL The volume control of the left and right Speaker PGAs can be independently adjusted using the SPKL\_VOL and SPKR\_VOL register fields as described in Table 33. The gain range is -57dB to +6dB in 1dB steps. Note that the output from the Speaker PGA Volume control is an input to the Speaker Output control described in the following section. To prevent "zipper noise", a zero-cross function is provided on the Speaker PGAs. When this feature is enabled, volume updates will not take place until a zero-crossing is detected. In the case of a long period without zero-crossings, a timeout function is provided. When the zero-cross function is enabled, the volume will update after the timeout period if no earlier zero-cross has occurred. The timeout clock is enabled using TOCLK\_ENA. See "Clocking and Sample Rates" for the definition of this bit. The SPK\_VU bits control the loading of the Speaker PGA volume data. When SPK\_VU is set to 0, the volume control data will be loaded into the respective control register, but will not actually change the gain setting. The left and right Speaker PGA volume settings are both updated when a 1 is written to either SPK\_VU bit. This makes it possible to update the gain of the left and right output paths simultaneously. The Speaker PGA volume control register fields are described in Table 33. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |--------------------------|-----|-----------|---------|---------------------------------------------------------------------------------------------------------| | R47 (2Fh) | 8 | SPK_VU | 0 | Speaker PGA Volume Update | | Left SPK<br>volume ctrl | | | | Writing a 1 to this bit will cause the Left and Right Speaker PGA volumes to be updated simultaneously. | | | 7 | SPKL_ZC | 0 | Left Speaker PGA Zero Cross<br>Detector | | | | | | 0 = Change gain immediately | | | | | | 1 = Change gain on zero cross only | | | 6 | SPKL_PGA_ | 1 | Left Speaker PGA Mute | | | | MUTE | | 0 = Disable Mute | | | | | | 1 = Enable Mute | | | 5:0 | SPKL_VOL | 11_1001 | Left Speaker PGA Volume | | | | | (0dB) | 00_0000 = -57dB gain | | | | | | 00_0001 = -56dB | | | | | | | | | | | | 11_1001 = 0dB | | | | | | | | | | | | 11_1111 = +6dB | | | | | _ | (See Table 34 for volume range) | | R48 (30h) | 8 | SPK_VU | 0 | Speaker PGA Volume Update | | Right SPK<br>volume ctrl | | | | Writing a 1 to this bit will cause the Left and Right Speaker PGA | | | | | | volumes to be updated simultaneously. | | | 7 | SPKR_ZC | 0 | Right Speaker PGA Zero Cross<br>Detector | | | | | | 0 = Change gain immediately | | | | | | 1 = Change gain on zero cross only | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-----------|---------|---------------------------------| | | 6 | SPKR_PGA_ | 1 | Right Speaker PGA Mute | | | | MUTE | | 0 = Disable Mute | | | | | | 1 = Enable Mute | | | 5:0 | SPKR_VOL | 11_1001 | Right Speaker PGA Volume | | | | | (0dB) | 00_0000 = -57dB gain | | | | | | 00_0001 = -56dB | | | | | | | | | | | | 11_1001 = 0dB | | | | | | | | | | | | 11_1111 = +6dB | | | | | | (See Table 34 for volume range) | Table 33 Speaker PGA Volume Control | PGA GAIN SETTING | VOLUME (dB) | PGA GAIN SETTING | VOLUME (dB) | |------------------|-------------|------------------|-------------| | 00h | -57 | 20h | -25 | | 01h | -56 | 21h | -24 | | 02h | -55 | 22h | -23 | | 03h | -54 | 23h | -22 | | 04h | -53 | 24h | -21 | | 05h | -52 | 25h | -20 | | 06h | -51 | 26h | -19 | | 07h | -50 | 27h | -18 | | 08h | -49 | 28h | -17 | | 09h | -48 | 29h | -16 | | 0Ah | -47 | 2Ah | -15 | | 0Bh | -46 | 2Bh | -14 | | 0Ch | -45 | 2Ch | -13 | | 0Dh | -44 | 2Dh | -12 | | 0Eh | -43 | 2Eh | -11 | | 0Fh | -42 | 2Fh | -10 | | 10h | -41 | 30h | -9 | | 11h | -40 | 31h | -8 | | 12h | -39 | 32h | -7 | | 13h | -38 | 33h | -6 | | 14h | -37 | 34h | -5 | | 15h | -36 | 35h | -4 | | 16h | -35 | 36h | -3 | | 17h | -34 | 37h | -2 | | 18h | -33 | 38h | -1 | | 19h | -32 | 39h | 0 | | 1Ah | -31 | 3Ah | +1 | | 1Bh | -30 | 3Bh | +2 | | 1Ch | -29 | 3Ch | +3 | | 1Dh | -28 | 3Dh | +4 | | 1Eh | -27 | 3Eh | +5 | | 1Fh | -26 | 3Fh | +6 | Table 34 Speaker PGA Volume Range ## **SPEAKER OUTPUT CONTROL** Each Speaker output has its own output mixer. This allows the output of the respective Speaker PGA to be enabled or disabled, and also allows the Auxiliary input AUX1 to be routed directly to either Speaker output. The two Speaker outputs can be muted also, using the SPKR\_OP\_MUTE and SPKL\_OP\_MUTE. The AUX1 path can be used to provide a fixed-gain signal path that is unaffected by the Speaker PGA setting. This feature is intended for a "PC Beep" or similar applications. Care should be taken when enabling more than one path to the Speaker Output mixers in order to avoid clipping. The gain of each input path is adjustable using a selectable -6dB control in each path to facilitate this. When the AUX1 pin is used as an audio input, that pin must be configured for audio using the AUX1\_AUDIO register bit. This bit is defined in Table 2 (see "Analogue Input Signal Path"). The Speaker Output control registers are described in Table 35. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-------------------------------------|-----|------------------------|---------|---------------------------------------------------------------------------------------------------| | R3 (03h)<br>Power<br>Management | 9 | SPKR_OP_MUTE | 1 | SPKOUTR Output Mute 0 = Disable Mute 1 = Enable Mute | | 1 | 8 | SPKL_OP_MUTE | 1 | SPKOUTL Output Mute 0 = Disable Mute 1 = Enable Mute | | R43 (2Bh)<br>SPK mixer<br>control 1 | 8 | AUX1_TO_SPKL | 0 | AUX1 Audio Input to Left Speaker Output select 0 = Disabled 1 = Enabled | | | 7 | PGAL_TO_SPKL | 0 | Left Speaker PGA Mixer to Left Speaker Output select 0 = Disabled 1 = Enabled | | R44 (2Ch)<br>SPK mixer<br>control 2 | 8 | AUX1_TO_SPKR | 0 | AUX1 Audio Input to Right Speaker Output select 0 = Disabled 1 = Enabled | | | 7 | PGAR_TO_SPKR | 0 | Right Speaker PGA Mixer to Right Speaker Output select 0 = Disabled 1 = Enabled | | R45 (2Dh)<br>SPK mixer<br>control 3 | 8 | AUX1_TO_SPKL_<br>ATTEN | 0 | AUX1 Audio Input to Left Speaker Output attenuation 0 = 0dB 1 = -6dB attenuation | | | 7 | PGAL_TO_SPKL<br>_ATTEN | 0 | Left Speaker PGA Mixer to Left Speaker Output attenuation 0 = 0dB 1 = -6dB attenuation | | R46 (2Eh)<br>SPK mixer<br>control 4 | 8 | AUX1_TO_SPKR<br>_ATTEN | 0 | AUX1 Audio Input to Right Speaker Output attenuation 0 = 0dB 1 = -6dB attenuation | | | 7 | PGAR_TO_SPKR<br>_ATTEN | 0 | Right Speaker PGA Mixer to Right<br>Speaker Output attenuation<br>0 = 0dB<br>1 = -6dB attenuation | Table 35 Speaker Output Control ## **ANALOGUE OUTPUTS** The speaker outputs are highly configurable and may be used in many different ways. The output mixers can be configured to generate mono or stereo, single-ended or differential outputs. The Class AB Speaker output driver can deliver up to 400mW into an $8\Omega$ speaker in BTL mode. Alternatively, the Speaker outputs can deliver 40mW to a stereo $16\Omega$ headphone load. #### **LINE OUTPUT** The line output LINEOUTL is the external connection to the MIXOUTL mixer. This is a single-ended output driver. Note that single-ended line output can also be provided on SPKOUTL and SPKOUTR. ## **SPEAKER OUTPUTS** The speaker outputs SPKOUTL and SPKOUTR are the external connections to the Speaker Output mixers. These outputs are intended for a mono speaker or headphone in BTL configuration or for a twin mono line load. In a typical application, a BTL output from the DAC may be generated at the speaker outputs by routing the inverted DAC signal to one output and the non-inverted DAC signal to the other. The auxiliary inputs AUX1 or AUX2 may be routed to the mono speaker by enabling the respective signal path in either the Left or Right speaker output mixer. (Note that these signals should not be enabled in both mixers at once; this will lead to cancellation at the BTL output.) ### **EXTERNAL COMPONENTS FOR LINE OUTPUT** In single-ended output configurations, DC blocking capacitors are required at the output pins (LINEOUTL, SPKOUTL and SPKOUTR). See "Applications Information" for details of these components. Note that these components are not required for differential (BTL) output modes. ## **LDO REGULATOR** The WM8945 provides an internal LDO which provides a regulated voltage for use as in internal supply and reference, which can also be used to power external circuits. The LDO is enabled by setting the LDO\_ENA register bit. The LDO supply is drawn from the LDOVDD pin; the LDO output is provided on the LDOVOUT pin. The LDO requires a reference voltage and a bias source; these are configured as described below. The LDO bias source is selected using LDO\_BIAS\_SRC. Care is required during start-up to ensure that the selected bias is enabled; the master bias will not normally be available at initial start-up, and the fast bias should be selected in the first instance. The LDO reference voltage can be selected using LDO\_REF\_SEL; this allows selection of either the internal bandgap reference or one of the VMID resistor strings. When VMID is selected as the reference, then LDO\_REF\_SEL\_FAST selects either the Normal VMID reference or the Fast-Start VMID reference. Care is required during start-up to ensure that the selected reference is enabled; the VMID references are enabled using VMID\_ENA and VMID\_FAST\_START as described in Table 39 and Table 40 respectively. The internal bandgap reference is nominally 1.5V. Note that this value is not trimmed and may vary significantly (+/-10%) between different devices. When using this reference, the internal bandgap reference must be enabled by setting the BG\_ENA register, as described in Table 36. The bandgap voltage can be adjusted using the BG\_VSEL register as described in Table 38. The LDO output voltage is set using the LDO\_VSEL register, which sets the ratio of the output voltage to the LDO reference voltage. See Table 37 for LDO output voltages. #### Example1: How to generate an LDOVOUT voltage of 3.0V from a 3.3V LDOVDD supply voltage. LDO\_REF\_SEL = 0 (VMID as the reference voltage) VMID = 1.5V (VMID REF SEL = 0, VMID CTRL = 0) LDOVOUT = Vref \* 1.97 = 1.5V \* 1.97 = 2.96V (see Table 37) #### Example2: Generating an LDOVOUT voltage of 2.4V from a 3.0V LDOVDD supply. For maximum signal swing the VMID voltage should be half of the LDOVOUT voltage. For LDOVOUT of 2.4V the optimum VMID voltage is 1.2V. Select the VMID source voltage as LDOVOUT (VMID\_REF\_SEL = 1) and the VMID ratio as 1/2 (VMID\_CTRL = 1). This gives VMID = 1.2V. VMID cannot be used as the LDO reference voltage so use the Bandgap voltage as the LDO reference voltage (LDO\_REF\_SEL = 1, BG\_ENA = 1). The default Bandgap voltage is 1.467V. For LDOVOUT of 2.4V LDOVSEL should be set to 2.4V / 1.467V = 1.636. Referring to Table 37 LDO\_VSEL = 03h will give LDOVOUT = 1.467 \* 1.66 = 2.435V. Note that the Bandgap voltage is not trimmed so if required the Bandgap voltage can be changed (BG\_VSEL – see Table 38) to get closer to the required voltage. By default, the LDO output is actively discharged to GND through internal resistors when the LDO is disabled. This is desirable in shut-down to prevent any external connections being affected by the internal circuits. The LDO output can be set to float when the LDO is disabled; this is selected by setting the LDO\_OP\_FLT bit. This option should be selected if the LDO is bypassed and an external voltage is applied to LDOVOUT. The LDO output is monitored for voltage accuracy. The LDO undervoltage status can be read at any time from the LDO\_UV\_STS bit, as described in Table 36. This bit can be polled at any time, or may output directly on a GPIO pin, or may be used to generate Interrupt events. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------------|-----|---------------|---------|------------------------------------------------------------------------------------------------------------------| | R17 (11h)<br>Status Flags | 0 | LDO_UV_STS | 0 | LDO Undervoltage status 0 = Normal | | | | | | 1 = Undervoltage | | R53 (35h) | 15 | LDO_ENA | 0 | LDO Enable | | LDO | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 14 | LDO_REF_SEL_F | 0 | LDO Voltage reference select | | | | AST | | 0 = VMID (normal) | | | | | | 1 = VMID (fast start) | | | | | | This field is only effective when LDO_REF_SEL = 0 | | | 13 | LDO_REF_SEL | 0 | LDO Voltage reference select | | | | | | 0 = VMID | | | | | | 1 = Bandgap | | | 12 | LDO_OPFLT | 0 | LDO Output float | | | | | | 0 = Disabled (Output discharged when disabled) | | | | | | 1 = Enabled (Output floats when disabled) | | | 5 | LDO_BIAS_SRC | 0 | LDO Bias Source select | | | | | | 0 = Master Bias | | | | | | 1 = Start-Up Bias | | | 4:0 | LDO_VSEL | 00111 | LDO Voltage select | | | | | | (Sets the LDO output as a ratio of the selected voltage reference. The voltage reference is set by LDO_REF_SEL.) | | | | | | 00111 = Vref x 1.97 (default) | | | | | | (See Table 37 for range) | | R54 (36h) | 15 | BG_ENA | 0 | Bandgap Reference Control | | Bandgap | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 4:0 | BG_VSEL[4:0] | 01010 | Bandgap Voltage select | | | | | | (Sets the Bandgap voltage) | | | | | | 00000 = 1.200V | | | | | | 26.7mV steps | | | | | | 01010 = 1.467V (default) | | | | | | | | | | | | 01111 = 1.600V | | | | | | 10000 to 11111 = reserved | | | | | | (See Table 38 for values) | Table 36 LDO Regulator Control | LDO_VSEL [4:0] | LDO OUTPUT | LDO_VSEL [4:0] | LDO OUTPUT | |------------------------|-------------------------|------------------------|-------------| | 00h | Vref x 1.42 | 10h | Vref x 2.85 | | 01h | Vref x 1.50 | 11h | Vref x 3.00 | | 02h | Vref x 1.58 | 12h | Vref x 3.16 | | 03h | Vref x 1.66 | 13h | Vref x 3.32 | | 04h | Vref x 1.74 | 14h | Vref x 3.49 | | 05h | Vref x 1.82 | 15h | Vref x 3.63 | | 06h | Vref x 1.90 | 16h | Vref x 3.79 | | 07h | Vref x 1.97 | 17h | Vref x 3.95 | | 08h | Vref x 2.06 | 18h | Vref x 4.12 | | 09h | Vref x 2.13 | 19h | Vref x 4.28 | | 0Ah | Vref x 2.21 | 1Ah | Vref x 4.42 | | 0Bh | Vref x 2.29 | 1Bh | Vref x 4.58 | | 0Ch | Vref x 2.37 | 1Ch | Vref x 4.75 | | 0Dh | Vref x 2.45 | 1Dh | Vref x 4.90 | | 0Eh | Vref x 2.53 | 1Eh | Vref x 5.06 | | 0Fh | Vref x 2.69 | 1Fh | Vref x 5.23 | | Note - Vref is the app | licable voltage referen | ce, selected by LDO_RE | F_SEL. | Table 37 LDO Output Voltage Control | BG_VSEL [4:0] | BG Voltage (V) | BG_VSEL [4:0] | BG Voltage (V) | |---------------|----------------|---------------|----------------| | 00h | 1.200 | 08h | 1.414 | | 01h | 1.227 | 09h | 1.440 | | 02h | 1.253 | 0Ah | 1.467 | | 03h | 1.280 | 0Bh | 1.494 | | 04h | 1.307 | 0Ch | 1.520 | | 05h | 1.334 | 0Dh | 1.547 | | 06h | 1.360 | 0Eh | 1.574 | | 07h | 1.387 | 0Fh | 1.600 | **Table 38 Bandgap Voltage Control** # REFERENCE VOLTAGES AND MASTER BIAS This section describes the analogue reference voltage and bias current controls. It also describes the VMID soft-start circuit for pop suppressed start-up and shut-down. The analogue circuits in the WM8945 require a mid-rail analogue reference voltage, VMID. This reference is generated via a programmable resistor chain. Together with the external decoupling capacitor (connected to the VMIDC pin), the programmable resistor chain results in a slow, normal or fast charging characteristic on the VMID reference. This is enabled using VMID\_ENA and VMID\_SEL. The different resistor options controlled by VMID\_SEL can be used to optimise the reference for normal operation, low power standby or for fast start-up as described in Table 39. The VMID resistor chain can be powered from the LDO output (LDOVOUT) or from the LDO supply (LDOVDD). This is selected using VMID\_REF\_SEL. Note that when VMID is selected as the LDO reference voltage, VMID cannot be generated from the LDOVOUT supply voltage (VMID\_REF\_SEL = 1) and must be generated from the LDOVDD supply voltage (VMID\_REF\_SEL = 0). The VMID ratio can be selected using VMID\_CTRL. This selects the ratio of VMID to the supply voltage that has been selected by VMID\_REF\_SEL. VMID should be half of the LDOVOUT supply voltage for maximum voltage swing. In the case where VMID\_REF\_SEL has selected the LDOVOUT supply voltage output, then VMID\_CTRL should select the ratio "1/2". In the case where VMID\_REF\_SEL has selected the LDOVDD supply voltage, then the alternate ratio "5/11" may be preferred provided LDOVDDD = 3.3V and LDOVOUT = 3.0V. Note that the "5/11" ratio is designed for the case where LDOVDD = 3.3V and LDOVOUT = 3.0V. This results in a VMID = 3.3V x (5/11) = 1.5V which is half of the LDOVOUT voltage. If these conditions are not being used or the LDO has been bypassed then VMID\_REF should be set to select LDOVOUT as the VMID source and VMID\_CTRL should be set to select the ratio "1/2". The analogue circuits in the WM8945 require a bias current. The normal bias current is enabled by setting BIAS\_ENA. Note that the normal bias current source requires VMID to be enabled also. The Master Reference and Bias Control bits are defined in Table 39. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------------|---------|---------------------------------------------------------------| | R7 (07h) | 10 | VMID_REF_SEL | 0 | VMID Source Select | | Additional | | | | 0 = LDO supply (LDOVDD) | | control | | | | 1 = LDO output (LDOVOUT) | | | 9 | VMID_CTRL | 0 | VMID Ratio control | | | | | | Sets the ratio of VMID to the source selected by VMID_REF_SEL | | | | | | 0 = 5/11 | | | | | | 1 = ½ | | | 4 | VMID_ENA | 0 | VMID Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | R2 (02h) | 3 | BIAS_ENA | 0 | Master Bias Enable | | Power | | | | 0 = Disabled | | Management | | | | 1 = Enabled | | 1 | 1:0 | VMID_SEL [1:0] | 00 | VMID Divider Enable and Select | | | | | | 00 = VMID disabled (for OFF mode) | | | | | | 01 = 2 x 50kΩ divider (for normal operation) | | | | | | 10 = 2 x 250kΩ divider (for low power standby) | | | | | | 11 = 2 x 5kΩ divider (for fast start-<br>up) | Table 39 Reference Voltages and Master Bias Enable A pop-suppressed start-up requires VMID to be enabled smoothly, without the step change normally associated with the initial stage of the VMID capacitor charging. A pop-suppressed start-up also requires the analogue bias current to be enabled throughout the signal path prior to the VMID reference voltage being applied. The WM8945 incorporates pop-suppression circuits which address these requirements. An alternate bias current source (Start-Up Bias) is provided for pop-free start-up; this is enabled by the STARTUP\_BIAS\_ENA register bit. The start-up bias is selected (in place of the normal bias) using the BIAS\_SRC bit. It is recommended that the start-up bias is used during start-up, before switching back to the higher quality, normal bias. A soft-start circuit is provided in order to control the switch-on of the VMID reference. The soft-start control circuit offers two slew rates for enabling the VMID reference; these are selected and enabled by VMID\_RAMP. When the soft-start circuit is enabled prior to enabling VMID\_SEL, the reference voltage rises smoothly, without the step change that would otherwise occur. It is recommended that the soft-start circuit and the output signal path be enabled before VMID is enabled by VMID\_SEL. A soft shut-down is provided, using the soft-start control circuit and the start-up bias current generator. The soft shut-down of VMID is achieved by setting VMID\_RAMP, STARTUP\_BIAS\_ENA and BIAS\_SRC to select the start-up bias current and soft-start circuit prior to setting VMID\_SEL=00. The internal LDO (described in the previous section) requires a voltage reference. Under normal operating conditions, this is provided from VMID, via the register controls described in Table 39. Note, however, that VMID is normally generated from the LDO output. Therefore, an alternative voltage reference is required for start-up, which is not dependent on the LDO output. The VMID\_FAST\_START bit enables a 'Fast-Start' reference powered from LDOVDD. This alternate VMID can be selected as the LDO reference using the LDO\_REF\_SEL\_FAST bit as described in Table 36. | | The VMID soft-start and | fast start register | controls are | defined in | Table 40. | |--|-------------------------|---------------------|--------------|------------|-----------| |--|-------------------------|---------------------|--------------|------------|-----------| | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-----------------|---------|--------------------------------------------| | R7 (07h) | 11 | VMID_FAST_ | 0 | VMID (fast-start) Enable | | Additional | | START | | 0 = Disabled | | control | | | | 1 = Enabled | | | 8 | STARTUP_BIAS_ | 0 | Start-Up Bias Enable | | | | ENA | | 0 = Disabled | | | | | | 1 = Enabled | | | 7 | BIAS_SRC | 0 | Bias Source select | | | | | | 0 = Normal bias | | | | | | 1 = Start-Up bias | | | 6:5 | VMID_RAMP [1:0] | 00 | VMID soft start enable / slew rate control | | | | | | 00 = Disabled | | | | | | 01 = Fast soft start | | | | | | 10 = Normal soft start | | | | | | 11 = Slow soft start | **Table 40 Soft Start Control** # POP SUPPRESSION CONTROL The WM8945 incorporates a number of features which are designed to suppress pops normally associated with Start-Up, Shut-Down or signal path control. These include the option to maintain an analogue output to VMID even when the output driver is disabled. In addition, there is the ability to actively discharge an output to GND. Note that, to achieve maximum benefit from these features, careful attention may be required to the sequence and timing of these controls. ### **DISABLED OUTPUT CONTROL** The line outputs and speaker outputs are biased to VMID in normal operation. In order to avoid audible pops caused by a disabled signal path dropping to GND, the WM8945 can maintain these connections at VMID when the relevant output stage is disabled. This is achieved by connecting a buffered VMID reference to the output. The buffered VMID reference is enabled by setting VMID\_BUF\_ENA. This is applied to any disabled outputs, provided that the respective \_VMID\_OP\_ENA bit is also set. The output resistance can be either $1k\Omega$ or $20k\Omega$ , depending on the respective \_VROI register bit. The disabled output control bits are described in Table 41. See "Output Signal Path" for details of how to disable any of the audio outputs. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |--------------------------|-----|-----------------------|---------|------------------------------------------------------------------------| | R2 (02h) | 2 | VMID_BUF_ENA | 0 | VMID Buffer Enable. | | Power management | | | | (The buffered VMID may be applied to disabled input and output pins.) | | 1 | | | | 0 = Disabled | | | | | | 1 = Enabled | | R42 (2Ah)<br>Output ctrl | 13 | SPKR_VMID_OP<br>_ENA | 0 | Buffered VMID to SPKOUTR<br>Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 12 | SPKL_VMID_OP | 0 | Buffered VMID to SPKOUTL Enable | | | | _ENA | | 0 = Disabled | | | | | | 1 = Enabled | | | 10 | LINEL_VMID_OP<br>_ENA | 0 | Buffered VMID to LINEOUTL<br>Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 1 | SPK_VROI | 0 | Buffered VREF to SPKOUTL /<br>SPKOUTR resistance (Disabled<br>outputs) | | | | | | 0 = approx 20k | | | | | | 1 = approx 1k | | | 0 | LINE_VROI | 0 | Buffered VREF to LINEOUTL resistance (Disabled output) | | | | | | 0 = approx 20k | | | | | | 1 = approx 1k | **Table 41 Disabled Output Control** # **OUTPUT DISCHARGE CONTROL** The line outputs and speaker outputs can be actively discharged to GND through internal resistors if desired. This is desirable at start-up in order to achieve a known output stage condition prior to enabling the soft-start VMID reference voltage. This is also desirable in shut-down to prevent the external connections from being affected by the internal circuits. The individual control bits for discharging each audio output are described in Table 42. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |--------------------------|-----|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------| | R42 (2Ah)<br>Output ctrl | 7 | SPKR_DISCH | 0 | Discharges SPKOUTR output via approx 4k resistor 0 = Not active | | | 6 | SPKL_DISCH | 0 | 1 = Actively discharging SPKOUTR Discharges SPKOUTL output via approx 4k resistor 0 = Not active 1 = Actively discharging SPKOUTL | | | 4 | LINEL_DISCH | 0 | Discharges LINEOUTL output via<br>approx 4k resistor<br>0 = Not active<br>1 = Actively discharging LINEOUTL | **Table 42 Output Discharge Control** ## **DIGITAL AUDIO INTERFACE** The digital audio interface is used for inputting DAC data into the WM8945 and outputting ADC data from it. It uses four pins: ADCDAT: ADC data output DACDAT: DAC data input LRCLK: DAC and ADC data alignment clock BCLK: Bit clock, for synchronisation ## **MASTER AND SLAVE MODE OPERATION** The digital audio interface can be configured as a Master or a Slave interface, using the MSTR register bit. The two modes are illustrated in Figure 20 and Figure 21. Figure 20 Master Mode Figure 21 Slave Mode In Master mode, LRCLK and BCLK are configured as outputs, and the WM8945 controls the timing of the data transfer on the ADCDAT and DACDAT pins. In Master mode, the LRCLK frequency is determined automatically according to the sample rate (see "Clocking and Sample Rates"). The BCLK frequency is set by the BCLK\_DIV register. BCLK\_DIV must be set to an appropriate value to ensure that there are sufficient BCLK cycles to transfer the complete data words from the ADCs and to the DACs. In Slave mode, LRCLK and BCLK are configured as inputs, and the data timing is controlled by an external master. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------------|---------|-------------------------------------| | R6 (06h) | 3:1 | BCLK_DIV [2:0] | 011 | BCLK Frequency (Master mode) | | Clock Gen | | | | 000 = SYSCLK | | control | | | | 001 = SYSCLK / 2 | | | | | | 010 = SYSCLK / 4 | | | | | | 011 = SYSCLK / 8 | | | | | | 100 = SYSCLK / 16 | | | | | | 101 = SYSCLK / 32 | | | | | | 110 = reserved | | | | | | 111 = reserved | | | 0 | MSTR | 0 | Digital Audio Interface Mode select | | | | | | 0 = Slave mode | | | | | | 1 = Master mode | **Table 43 Digital Audio Interface Control** ## **AUDIO DATA FORMATS** Three basic audio data formats are supported: - Left justified - I<sup>2</sup>S - DSP mode All four of these modes are MSB first. They are described in Audio Data Formats, below. Refer to the Electrical Characteristic section for timing information. PCM operation is supported using the DSP mode. The WM8945 is a mono device. By default, the WM8945 transmits ADCs data on the Left channel only of the Digital Audio Interface, and receives DAC data on the Left channel. The ADC transmit configuration can be set using the ADCR\_SRC and ADCL\_SRC bits; the DAC receive channel can be selected using the DACL\_SRC bit. Digital inversion of the ADC and DAC data is also possible. The register bits controlling audio data format and channel configuration are described in Table 44. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |--------------------------------|-----|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R4 (04h)<br>Audio<br>Interface | 9 | ADCR_SRC | 1 | Right Digital Audio interface source 0 = Left ADC data is output on right channel 1 = No data is output on right channel | | | 8 | ADCL_SRC | 0 | Left Digital Audio interface source 0 = Left ADC data is output on left channel 1 = No data is output on left channel | | | 6 | DACL_SRC | 0 | Left DAC Data Source Select 0 = Left DAC outputs left interface data 1 = Left DAC outputs right interface data | | | 5 | BCLK_INV | 0 | BCLK Invert 0 = BCLK not inverted 1 = BCLK inverted | | | 3:2 | WL [1:0] | 0 | LRCLK Polarity / DSP Mode A-B select. Right, left and I <sup>2</sup> S modes – LRCLK polarity 0 = Not Inverted 1 = Inverted DSP Mode – Mode A-B select 0 = MSB is available on 2 <sup>nd</sup> BCLK rising edge after LRCLK rising edge (mode A) 1 = MSB is available on 1 <sup>st</sup> BCLK rising edge after LRCLK rising edge (mode B) Digital Audio Interface Word Length | | | 3:2 | VVL [1:0] | 10 | Digital Audio Interface Word Length 00 = 16 bits 01 = 20 bits 10 = 24 bits 11 = 32 bits Note — see "Companding" for the selection of 8-bit mode. | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-------------|---------|----------------------------------| | | 1:0 | FMT [1:0] | 10 | Digital Audio Interface Format | | | | | | 00 = Reserved | | | | | | 01 = Left Justified | | | | | | 10 = I2S format | | | | | | 11 = DSP/PCM mode | | R21 (15h) | 0 | DACL_DATINV | 0 | Left DAC Invert | | DAC Control 1 | | | | 0 = Left DAC output not inverted | | | | | | 1 = Left DAC output inverted | | R25 (19h) | 0 | ADCL_DATINV | 0 | Left ADC Invert | | ADC Control 1 | | | | 0 = Left ADC output not inverted | | | | | | 1 = Left ADC output inverted | **Table 44 Audio Data Format Control** In Left Justified mode, the MSB is available on the first rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles before each LRCLK transition. Figure 22 Left Justified Audio Interface (assuming n-bit word length) In I<sup>2</sup>S mode, the MSB is available on the second rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next. Figure 23 12S Justified Audio Interface (assuming n-bit word length) In DSP/PCM mode, the left channel MSB is available on either the 1<sup>st</sup> (mode B) or 2<sup>nd</sup> (mode A) rising edge of BCLK (selected by LRCLK\_INV) following a rising edge of LRCLK. Right channel data immediately follows left channel data. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of the right channel data and the next sample. In device master mode, the LRCLK output resembles the frame pulse shown in Figure 24 and Figure 25. In device slave mode, Figure 26 and Figure 27, it is possible to use any length of frame pulse less than 1/fs, providing the falling edge of the frame pulse occurs greater than one BCLK period before the rising edge of the next frame pulse. Figure 24 DSP/PCM Mode Audio Interface (mode A, LRCLK\_INV=0, Master) Figure 25 DSP/PCM Mode Audio Interface (mode B, LRCLK\_INV=1, Master) Figure 26 DSP/PCM Mode Audio Interface (mode A, LRCLK\_INV=0, Slave) Figure 27 DSP/PCM Mode Audio Interface (mode B, LRCLK\_INV=0, Slave) ## **COMPANDING** The WM8945 supports A-law and $\mu$ -law companding on both transmit (ADC) and receive (DAC) sides as shown in Table 45. Companding converts 13 bits ( $\mu$ -law) or 12 bits (A-law) to 8 bits using nonlinear quantization. This provides greater precision for low amplitude signals than for high amplitude signals, resulting in a greater usable dynamic range than 8 bit linear quantization. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|------------|----------|---------------------|-----------------------| | R5 (05h) | 3 | DAC_COMP | 0 | DAC Companding Enable | | Companding | | | | 0 = Disabled | | control | | | | 1 = Enabled | | | 2 | DAC_COMP | 0 | DAC Companding Mode | | | MODE | | 0 = μ-law | | | | | | | 1 = A-law | | | 1 | ADC_COMP | 0 | ADC Companding Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 0 ADC_COMP | 0 | ADC Companding Mode | | | | | MODE | | 0 = μ-law | | | | | 1 = A-law | | **Table 45 Companding Control** Companding uses a piecewise linear approximation of the following equations (as set out by ITU-T G.711 standard) for data compression: $\mu\text{-law}$ (where $\mu\text{=}255$ for the U.S. and Japan): $$F(x) = \ln(1 + \mu|x|) / \ln(1 + \mu)$$ } for $-1 \le x \le 1$ Table 1 law (where A=87.6 for Europe): $$F(x) = A|x| / (1 + InA)$$ for $x \le 1/A$ $F(x) = (1 + InA|x|) / (1 + InA)$ for $1/A \le x \le 1$ Figure 28 µ-Law Companding Figure 29 A-Law Companding The companded data is also inverted as recommended by the G.711 standard (all 8 bits are inverted for $\mu$ -law, all even data bits are inverted for A-law). Companded data is transmitted in the first 8 MSBs of its respective data word, and consists of sign (1 bit), exponent (3 bits) and mantissa (4 bits), as shown in Table 46. | BIT7 | BIT[6:4] | BIT[3:0] | |------|----------|----------| | SIGN | EXPONENT | MANTISSA | Table 46 8-bit Companded Word Composition 8-bit mode is selected whenever DAC\_COMP=1 or ADC\_COMP=1. The use of 8-bit data allows samples to be passed using as few as 8 BCLK cycles per Left/Right Clock frame. When using DSP mode B, 8-bit data words may be transferred consecutively every 8 BCLK cycles. 8-bit mode (without Companding) may be enabled by setting DAC\_COMPMODE=1 or ADC\_COMPMODE=1, when DAC\_COMP=0 and ADC\_COMP=0. ## LOOPBACK A loopback function is provided for test and evaluation purposes. When the LOOPBACK register bit is set, the DAC input data is fed through the DSP Core to the ADC output, as illustrated in Figure 30. Figure 30 Audio Interface Loopback | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |------------------------|-----|----------|---------|---------------------------------------------------------------------------------------| | R5 (05h)<br>Companding | 5 | LOOPBACK | 0 | Digital Loopback Function 0 = No loopback | | control | | | | 1 = Loopback enabled (DACDAT input is fed through the DSP Core to the ADCDAT output). | **Table 47 Loopback Control** ## **DIGITAL PULL-UP AND PULL-DOWN** The WM8945 provides integrated pull-up and pull-down resistors on each of the DACDAT, LRCLK and BCLK pins. This provides a flexible capability for interfacing with other devices. Each of the pull-up and pull-down resistors can be configured independently using the register bits described in Table 48. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-------|------------|---------|-----------------------------------| | R4 (04h) | 15:14 | DACDATA_ | 00 | DACDAT pull-up / pull-down Enable | | Audio | | PULL [1:0] | | 00 = no pull-up or pull-down | | interface | | | | 01 = pull-down | | | | | | 10 = pull-up | | | | | | 11 = reserved | | | 13:12 | FRAME_PULL | 00 | LRCLK pull-up / pull-down Enable | | | | [1:0] | | 00 = no pull-up or pull-down | | | | | | 01 = pull-down | | | | | | 10 = pull-up | | | | | | 11 = reserved | | | 11:10 | BCLK_PULL | 00 | BCLK pull-up / pull-down Enable | | | | [1:0] | | 00 = no pull-up or pull-down | | | | | | 01 = pull-down | | | | | | 10 = pull-up | | | | | | 11 = reserved | Table 48 Pull-Up and Pull-Down Control # **CLOCKING AND SAMPLE RATES** The internal clocks for the CODEC and Digital Audio Interface are derived from a common internal clock source, SYSCLK. This clock can either be derived directly from MCLK, or may be generated using the Frequency Locked Loop (FLL) using MCLK as a reference. All commonly-used audio sample rates can be derived directly from typical MCLK frequencies; the FLL provides additional flexibility for a wider range of MCLK frequencies. The WM8945 supports a wide range of standard audio sample rates from 8kHz to 48kHz. When the ADC and DAC are both enabled, they operate at the same sample rate, fs. Other functions such as the AUXADC, Touch Panel controller, Interrupts, GPIO input de-bounce and PGA zero-cross timeouts are clocked using a free-running oscillator. The control registers associated with Clocking and Sample Rates are described in Table 49. The overall clocking scheme for the WM8945 is illustrated in Figure 31. Figure 31 WM8945 Clocking Overview SYSCLK may be derived either from MCLK or from the FLL; this is selected using the SYSCLK\_SRC register bit. SYSCLK is enabled using the SYSCLK\_ENA and may be modified using a programmable divider configured by SYSCLK\_DIV. It is important that SYSCLK\_DIV is correctly set in order to produce 512 x fs at its output, where fs is the audio sampling rate. The sampling rate for the CODEC and Digital Audio Interface is configured using the SR register field. In Master mode, the frequency of the Left/Right Clock output on the LRCLK pin is the BCLK frequency divided by 64 producing 32 BCLK cycles per channel. In Master mode, the BCLK\_DIV register configures the bit clock frequency output on BCLK. The WM8945 can output a configurable clock on the GPIO pins; this is enabled automatically whenever a GPIO pin is configured for CLKOUT output. The source can either be before or after the SYSCLK divider, as shown in Figure 31. The source is selected using CLKOUT\_SEL, and may be modified using a programmable divider configured by CLKOUT\_DIV. The WM8945 free-running oscillator required for AUXADC, Touch Panel, GPIO input de-bounced and Interrupt functions must be enabled using OSC\_CLK\_ENA whenever any of these functions is required. The zero-cross facility on input and output PGAs requires a timeout clock. This is enabled using the TOCLK\_ENA bit. The oscillator must also be enabled using OSC\_CLK\_ENA. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-------|-------------|---------|----------------------------------------------------------------------| | R6 (06h) | 15 | OSC_CLK_ENA | 0 | Oscillator Enable | | Clock Gen | | | | 0 = Disabled | | control | | | | 1 = Enabled | | | | | | This needs to be set when doing | | | | | | AUXADC measurements, or when a | | | | | | timeout clock is required for PGA zero cross or GPIO input detection | | | 14:13 | MCLK_PULL | 00 | MCLK pull-up / pull-down Enable | | | 14.13 | [1:0] | 00 | 00 = no pull-up or pull-down | | | | | | 01 = pull-down | | | | | | 10 = pull-up | | | | | | 11 = reserved | | | 12 | CLKOUT_SEL | 0 | CLKOUT Source Select | | | 12 | OLKOOT_OLL | | 0 = SYSCLK | | | | | | 1 = FLL or MCLK (set by | | | | | | SYSCLK_SRC register) | | | 11:10 | CLKOUT DIV | 00 | CLKOUT Clock divider | | | | [1:0] | | 00 = divide by 1 | | | | | | 01 = divide by 2 | | | | | | 10 = divide by 4 | | | | | | 11 = divide by 8 | | | 9 | SYSCLK ENA | 0 | SYSCLK Enable | | | | _ | | 0 = Disabled | | | | | | 1 = Enabled | | | 8 | SYSCLK SRC | 0 | SYSCLK Source Select | | | | _ | | 0 = MCLK | | | | | | 1 = FLL output | | | 7:5 | SYSCLK_DIV | 000 | SYSCLK Clock divider | | | | [2:0] | | (Sets the scaling for either the | | | | | | MCLK or FLL clock output, | | | | | | depending on SYSCLK_SRC) | | | | | | 000 = divide by 1<br>001 = divide by 1.5 | | | | | | 010 = divide by 1.5 | | | | | | 011 = divide by 3 | | | | | | 100 = divide by 4 | | | | | | 101 = divide by 6 | | | | | | 110 = divide by 8 | | | | | | 111 = divide by 12 | | | 4 | TOCLK_ENA | 0 | TOCLK Enabled | | | | | | (Enables timeout clock for GPIO | | | | | | level detection, AMU, and PGA zero cross timeout) | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | R7 (07h) | 3:0 | SR [3:0] | 1101 | Audio Sample Rate select | | Additional | 3.0 | OIX [0.0] | 1 101 | 0011 = 8kHz | | control | | | | 0100 = 11.025kHz | | | | | | 0101 = 12kHz | | | | | | 0111 = 16kHz | | | | | | 1000 = 22.05kHz | | | | | | 1001 = 24kHz | | | | | | 1011 = 32kHz | | | | | | 1100 = 44.1kHz | | | | | | 1101 = 48kHz | Table 49 Clocking and Sample Rate Control #### **DIGITAL MIC CLOCKING** When any GPIO is configured as DMICCLK output, the WM8945 outputs a clock which supports Digital Mic operation at the ADC sampling rate. Although the ADC is not used, the SYSCLK and Sample Rate control fields must still be set as they would for ADC operation. The clock frequencies for each of the sample rates is shown in Table 50 | PCM SAMPLE RATE | DMICCLK | FS RATE | |-----------------|-----------|---------| | 8kHz | 1.024MHz | 128fs | | 11.025kHz | 1.411MHz | 128fs | | 12kHz | 1.536MHz | 128fs | | 16kHz | 2.048MHz | 128fs | | 22.05kHz | 2.8224MHz | 128fs | | 24kHz | 3.072MHz | 128fs | | 32kHz | 2.048MHz | 64fs | | 44.1kHz | 2.8224MHz | 64fs | | 48kHz | 3.072MHz | 64fs | Table 50 Digital Microphone Clock Frequencies #### FREQUENCY LOCKED LOOP (FLL) The integrated FLL can be used to generate SYSCLK from a wide variety of different reference sources and frequencies. The FLL uses MCLK as its reference, which may be a high frequency (e.g. 12.288MHz) or low frequency (e.g. 32,768kHz) reference. The FLL is tolerant of jitter and may be used to generate a stable SYSCLK from a less stable input signal. The FLL characteristics are summarised in "Electrical Characteristics". The FLL is enabled using the FLL\_ENA register bit. At initial power on the VMID voltage must be allowed to settle at its final vale before enabling the FLL. Note that, when changing FLL settings, it is recommended that the digital circuit be disabled via FLL\_ENA and then re-enabled after the other register settings have been updated. When changing the input reference frequency $F_{REF}$ , it is recommended that the FLL be reset by setting FLL\_ENA to 0. The field FLL\_CLK\_REF\_DIV provides the option to divide the input reference (MCLK) by 1, 2, 4 or 8. This field should be set to bring the reference down to 13.5MHz or below. For best performance, it is recommended that the highest possible frequency – within the 13.5MHz limit – should be selected. The field FLL\_CTRL\_RATE controls internal functions within the FLL; it is recommended that only the default setting be used for this parameter. FLL\_GAIN controls the internal loop gain and should be set to the recommended value. The FLL output frequency is directly determined from FLL\_FRATIO, FLL\_OUTDIV and the real number represented by FLL\_N and FLL\_K. The field FLL\_N is an integer (LSB = 1); FLL\_K is the fractional portion of the number (MSB = 0.5). The fractional portion is only valid when enabled by the field FLL\_FRAC. Power consumption in the FLL is reduced in integer mode; however, the performance may also be reduced, with increased noise or jitter on the output. If low power consumption is required, then FLL settings must be chosen where N.K is an integer (i.e. FLL K = 0). In this case, the fractional mode can be disabled by setting FLL FRAC = 0. For best FLL performance, a non-integer value of N.K is required. In this case, the fractional mode must be enabled by setting FLL\_FRAC = 1. The FLL settings must be adjusted, if necessary, to produce a non-integer value of N.K. The FLL output frequency is generated according to the following equation: $F_{OUT} = (F_{VCO} / FLL_OUTDIV)$ The FLL operating frequency, F<sub>VCO</sub> is set according to the following equation: $F_{REF}$ is the input frequency, as determined by FLL\_CLK\_REF\_DIV. F<sub>VCO</sub> must be in the range 90-100 MHz. Frequencies outside this range cannot be supported. Note that the output frequencies that do not lie within the ranges quoted above cannot be guaranteed across the full range of device operating temperatures. In order to follow the above requirements for $F_{VCO}$ , the value of FLL\_OUTDIV should be selected according to the desired output $F_{OUT}$ , as described in Table 51. | OUTPUT FREQUENCY Fout | FLL_OUTDIV | |------------------------|-------------------| | 2.8125 MHz – 3.125 MHz | 4h (divide by 32) | | 5.625 MHz – 6.25 MHz | 3h (divide by 16) | | 11.25 MHz – 12.5 MHz | 2h (divide by 8) | | 22.5 MHz – 25 MHz | 1h (divide by 4) | | 45 MHz – 50 MHz | 0h (divide by 2) | Table 51 Selection of FLL\_OUTDIV The value of FLL\_FRATIO should be selected as described in Table 52. | REFERENCE FREQUENCY FREE | FLL_FRATIO | |--------------------------|-------------------| | 1MHz – 13.5MHz | 0h (divide by 1) | | 256kHz – 1MHz | 1h (divide by 2) | | 128kHz – 256kHz | 2h (divide by 4) | | 16kHz – 128kHz | 3h (divide by 8) | | Less than 16kHz | 4h (divide by 16) | Table 52 Selection of FLL\_FRATIO In order to determine the remaining FLL parameters, the FLL operating frequency, $F_{VCO}$ , must be calculated, as given by the following equation: $$F_{VCO} = (F_{OUT} \times FLL_OUTDIV)$$ The value of FLL N and FLL K can then be determined as follows: $$N.K = F_{VCO} / (FLL_FRATIO x F_{REF})$$ Note that $F_{REF}$ is the input frequency, after division by $FLL\_CLK\_REF\_DIV$ , where applicable. In FLL Fractional Mode, the fractional portion of the N.K multiplier is held in the FLL\_K register field. This field is coded as a fixed point quantity, where the MSB has a weighting of 0.5. Note that, if desired, the value of this field may be calculated by multiplying K by 2^16 and treating FLL\_K as an integer value, as illustrated in the following example: Multiplying K by $2^{16}$ gives $0.192 \times 65536 = 12582.912$ (decimal) = 3126 (hex). For best FLL performance, the FLL fractional mode is recommended. Therefore, if the calculations yield an integer value of N.K, then it is recommended to adjust FLL\_FRATIO in order to obtain a non-integer value of N.K. Care must always be taken to ensure that the FLL operating frequency, $F_{VCO}$ , is within its recommended limits of 90-100 MHz. The register fields that control the FLL are described in Table 53. Example settings for a variety of reference frequencies and output frequencies are shown in Table 54. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-------|---------------|---------|-----------------------------------------------------------------------| | R8 (08h) | 12:11 | FLL_CLK_ | 00 | FLL Clock Reference Divider | | FLL Control 1 | | REF_DIV [1:0] | | 00 = MCLK / 1 | | | | | | 01 = MCLK / 2 | | | | | | 10 = MCLK / 4 | | | | | | 11 = MCLK / 8 | | | | | | MCLK must be divided down to | | | | | | <=13.5MHz. | | | | | | For lower power operation, the reference clock can be divided down | | | | | | further if desired. | | | 10:8 | FLL_OUTDIV | 001 | F <sub>OUT</sub> clock divider | | | | [2:0] | | 000 = 2 | | | | | | 001 = 4 | | | | | | 010 = 8 | | | | | | 011 = 16 | | | | | | 100 = 32 | | | | | | 101 = 64 | | | | | | 110 = 128 | | | | | | 111 = 256 | | | | | | (F <sub>OUT</sub> = F <sub>VCO</sub> / FLL_OUTDIV) | | | 7:5 | FLL_CTRL_ | 000 | Frequency of the FLL control block | | | | RATE [2:0] | | 000 = F <sub>VCO</sub> / 1 (Recommended value) | | | | | | 001 = F <sub>VCO</sub> / 2 | | | | | | 010 = F <sub>VCO</sub> / 3 | | | | | | 011 = F <sub>VCO</sub> / 4 | | | | | | 100 = F <sub>VCO</sub> / 5 | | | | | | 101 = F <sub>VCO</sub> / 6 | | | | | | 110 = F <sub>VCO</sub> / 7 | | | | | | 111 = F <sub>vco</sub> / 8 | | | | | | Recommended that this register is not | | | | | | changed from default. | | | 4:2 | FLL_FRATIO | 000 | F <sub>VCO</sub> clock divider | | | | [2:0] | | 000 = 1 | | | | | | 001 = 2 | | | | | | 010 = 4 | | | | | | 011 = 8 | | | | | | 1XX = 16 | | | | | | 000 recommended for F <sub>REF</sub> > 1MHz | | | | | | 100 recommended for F <sub>REF</sub> < 16kHz | | | | | | 011 recommended for all other cases | | | 1 | FLL_FRAC | 1 | Fractional enable | | | | | | 0 = Integer Mode | | | | | | 1 = Fractional Mode | | | | | | Integer mode offers reduced newer | | | | | | Integer mode offers reduced power consumption. Fractional mode offers | | | | | | best FLL performance, provided also | | | | | | that N.K is a non-integer value. | | | 0 | FLL_ENA | 0 | FLL Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|------|-------------|---------|---------------------------------------------| | R9 (09h) | 15:0 | FLL_K[15:0] | 3137h | Fractional multiply for F <sub>REF</sub> | | FLL Control 2 | | | | (MSB = 0.5) | | R10 (0Ah) | 14:5 | FLL_N[9:0] | 008h | Integer multiply for F <sub>REF</sub> | | FLL Control 3 | | | | (LSB = 1) | | | 3:0 | FLL_GAIN | 0100 | Gain applied to error | | | | [3:0] | | 0000 = x 1 (Recommended value) | | | | | | 0001 = x 2 | | | | | | 0010 = x 4 | | | | | | 0011 = x 8 | | | | | | 0100 = x 16 | | | | | | 0101 = x 32 | | | | | | 0110 = x 64 | | | | | | 0111 = x 128 | | | | | | 1000 = x 256 | | | | | | Recommended that this register is set 0000. | **Table 53 Frequency Locked Loop Control** #### **EXAMPLE FLL CALCULATION** To generate 24.576MHz output ( $F_{OUT}$ ) from a 12.000MHz reference clock ( $F_{REF}$ ): - Set FLL\_CLK\_REF\_DIV in order to generate F<sub>REF</sub> <=13.5MHz: FLL\_CLK\_REF\_DIV = 00 (divide by 1) - Set FLL\_CTRL\_RATE to the recommended setting: FLL\_CTRL\_RATE = 000 (divide by 1) - Sett FLL\_GAIN to the recommended setting: FLL\_GAIN = 0000 (multiply by 1) - Set FLL\_OUTDIV for the required output frequency as shown in Table 51:-F<sub>OUT</sub> = 24.576MHz, therefore FLL\_OUTDIV = 1h (divide by 4) - Set FLL\_FRATIO for the given reference frequency as shown in Table 52: F<sub>REF</sub> = 12MHz, therefore FLL\_FRATIO = 0h (divide by 1) - Calculate $F_{VCO}$ as given by $F_{VCO} = F_{OUT} x$ FLL\_OUTDIV: $F_{VCO} = 24.576 x$ 4 = 98.304MHz - Calculate N.K as given by N.K = F<sub>VCO</sub> / (FLL\_FRATIO x F<sub>REF</sub>): N.K = 98.304 / (1 x 12) = 8.192 - Determine FLL\_N and FLL\_K from the integer and fractional portions of N.K:-FLL\_N is 8(dec) = 008(hex). FLL\_K is 0.192 (dec) = 3127(hex). - Confirm that N.K is a fractional quantity and set FLL\_FRAC: N.K is fractional. Set FLL\_FRAC = 1. Note that, if N.K is an integer, then an alternative value of FLL\_FRATIO may be selected in order to produce a fractional value of N.K. # **EXAMPLE FLL SETTINGS** Table 54 provides example FLL settings for generating common SYSCLK frequencies from a variety of low and high frequency reference inputs. | F <sub>REF</sub> | F <sub>out</sub> | FLL_CLK_<br>REF_DIV | F <sub>vco</sub> | FLL_N | FLL_K | FLL_<br>FRATIO | FLL_<br>OUTDIV | FLL_<br>FRAC | |------------------|------------------|---------------------|------------------|--------|---------|----------------|----------------|--------------| | 8.000 | 22.5792 | divide by 1 | 90.3168 | 705 | 0.6 | 16 | 4 | 1 | | kHz | MHz | (0h) | MHz | (2C1h) | (9999h) | (4h) | (1h) | | | 8.000 | 24.576 | divide by 1 | 98.304 | 768 | 0.0 | 16 | 4 | 0 | | kHz | MHz | (0h) | MHz | (300h) | (0000h) | (4h) | (1h) | | | 32.768 | 22.5792 | divide by 1 | 90.3168 | 344 | 0.53125 | 8 | 4 | 1 | | kHz | MHz | (0h) | MHz | (158h) | (8800h) | (3h) | (1h) | | | 32.768 | 24.576 | divide by 1 | 98.304 | 375 | 0.0 | 8 | 4 | 0 | | kHz | MHz | (0h) | MHz | (177h) | (0000h) | (3h) | (1h) | | | 768.000 | 22.5792 | divide by 1 | 90.3168 | 14 | 0.7 | 8 | 4 | 1 | | kHz | MHz | (0h) | MHz | (00Eh) | (B333h) | (3h) | (1h) | | | 768.000 | 24.576 | divide by 1 | 98.304 | 16 | 0.0 | 8 | 4 | 0 | | kHz | MHz | (0h) | MHz | (010h) | (0000h) | (3h) | (1h) | | | 1.024 | 22.5792 | divide by 1 | 90.3168 | 88 | 0.2 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (058h) | (3333h) | (0h) | (1h) | | | 1.024 | 24.576 | divide by 1 | 98.304 | 96 | 0.0 | 1 | 4 | 0 | | MHz | MHz | (0h) | MHz | (060h) | (0000h) | (0h) | (1h) | | | 6.144 | 22.5792 | divide by 1 | 90.3168 | 14 | 0.7 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (00Eh) | (B333h) | (0h) | (1h) | | | 6.144 | 24.576 | divide by 1 | 98.304 | 16 | 0.0 | 1 | 4 | 0 | | MHz | MHz | (0h) | MHz | (010h) | (0000h) | (0h) | (1h) | | | 11.2896 | 22.5792 | divide by 1 | 90.3168 | 8 | 0.0 | 1 | 4 | 0 | | MHz | MHz | (0h) | MHz | (008h) | (0000h) | (0h) | (1h) | | | 11.2896 | 24.576 | divide by 1 | 98.304 | 8 | 0.70749 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (008h) | (B51Eh) | (0h) | (1h) | | | 12.000 | 22.5792 | divide by 1 | 90.3168 | 7 | 0.5264 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (007h) | (86C2h) | (0h) | (1h) | | | 12.000 | 24.576 | divide by 1 | 98.304 | 8 | 0.192 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (008h) | (3127h) | (0h) | (1h) | | | 12.288 | 22.5792 | divide by 1 | 90.3168 | 7 | 0.35 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (007h) | (599Ah) | (0h) | (1h) | | | 12.288 | 24.576 | divide by 1 | 98.304 | 8 | 0.0 | 1 | 4 | 0 | | MHz | MHz | (0h) | MHz | (008h) | (0000h) | (0h) | (1h) | | | 13.000 | 22.5792 | divide by 1 | 90.3168 | 6 | 0.94745 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (006h) | (F28Ch) | (0h) | (1h) | | | 13.000 | 24.576 | divide by 1 | 98.304 | 7 | 0.56185 | 1 | 4 | 1 | | MHz | MHz | (0h) | MHz | (007h) | (8FD5h) | (0h) | (1h) | | | 19.200 | 22.5792 | divide by 2 | 90.3168 | 9 | 0.408 | 1 | 4 | 1 | | MHz | MHz | (1h) | MHz | (009h) | (6873h) | (0h) | (1h) | | | 19.200 | 24.576 | divide by 2 | 98.304 | 10 | 0.24 | 1 | 4 | 1 | | MHz | MHz | (1h) | MHz | (00Ah) | (3D71h) | (0h) | (1h) | | | 27.000 | 22.5792 | divide by 2 | 90.3168 | 6 | 0.69013 | 1 | 4 | 1 | | MHz | MHz | (1h) | MHz | (006h) | (B0Adh) | (0h) | (1h) | | | 27.000 | 24.576 | divide by 2 | 98.304 | 7 | 0.28178 | 1 | 4 | 1 | | MHz | MHz | (1h) | MHz | (007h) | (4823h) | (0h) | (1h) | | Table 54 Example FLL Settings #### **VIDEO BUFFER** The WM8945 provides a current mode output video buffer with an input 3<sup>rd</sup> order Butterworth low pass filter (LPF) and clamp. The video buffer is powered from LDOVDD – typically 3.3V. The video buffer is compatible with PAL and NTSC video formats. The low pass filter (LPF) is intended to remove images in the video DAC output waveform at multiples of the DAC clock frequency. The input clamp supports AC coupling at the input to the video buffer. Figure 32 Video Buffer Lowpass Filter Frequency Response Gain=0dB The current mode output employed by the WM8945 video buffer allows operation at lower supply voltages than voltage mode video buffers. The current mode output also provides inherent protection against short circuits during jack insertion and removal. A current reference resistor (positioned close to the WM8945) ensures that the signal swing at the output of the buffer is the same as that at the receiving equipment (e.g. a television set), thus providing excellent signal reproduction. For best performance, the input to the video buffer should be AC coupled and terminated to $75\Omega$ . Note that the input clamp and pull-down features described below are only applicable to the AC-coupled input configuration. Care should be taken with PCB layout, designing for at least 1GHz frequencies to avoid degrading performance. PCB vias and sharp corners should be avoided and parasitic capacitance minimised on signal paths; these should be kept as short and straight as possible. The LDOVDD supply should be decoupled as close to the WM8945 as possible. See the "External Components" section for more information. The video buffer is enabled using the VB\_ENA register bit. The gain of the video buffer is selected using VB\_GAIN; this can be set to 0dB or 6dB (corresponding to 6dB or 12dB unloaded). The LPF response can be adjusted by setting the VB\_QBOOST register; this provides a small amount of additional gain in the region of the cut-off frequency. The input signal clamp is enabled using VB\_CLAMP; this controls the DC component of the video signal for compatibility with the WM8945. The video buffer pull-down can be enabled using VB\_PD; this may be used during power-up of the video buffer in order to align the signal levels between the source and the WM8945. Note that the pull-down should not be enabled during normal operation of the video buffer; it should be enabled when the video buffer is first powered up, and subsequently disabled (e.g. after 20ms) once the circuit has settled. A programmable DC offset can be applied to the output signal using the VB\_DISOFF register field; this can be set to 0mV, 20mV or 40mV offset. Note that the VMID reference (see "Voltage References and Master Bias") must be enabled when using the WM8945 video buffer. VMID is enabled by setting VMID\_ENA, as defined in Table 39. The video buffer control registers are described in Table 55. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-------------------------------------------------|---------|-------------------------------------------------------------------| | R38 (26h) | 7 | VB_ENA | 0 | Video buffer enable | | Video Buffer | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 6 | VB_QBOOST | 0 | Video buffer filter Q-Boost control | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 5 | VB_GAIN | 0 | Video buffer gain | | | | | | 0 = 0dB (=6dB unloaded) | | | | | | 1 = 6dB (=12dB unloaded) | | | 4:3 | VB_DISOFF | 111 | Video buffer DC offset control | | | | | | 000 = Reserved | | | | | | 001 = 40mV offset | | | | | | 010 = Reserved | | | | | | 011 = 20mV offset | | | | | | 100 = Reserved | | | | | | 101 = Reserved | | | | | | 110 = Reserved | | | | | | 111 = 0mV offset | | | | | | Note – the specified offset applies | | | | | | to the 0dB gain setting | | | | | | (VB_GAIN=0). When 6dB gain is selected, the DC offset is doubled. | | | 1 | VB_PD | 0 | Video buffer pull-down | | | | \ \bullet \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 0 = pull-down disabled | | | | | | 1 = pull-down enabled | | | 0 | VB CLAMP | 0 | Enable the clamp between the | | | | | | video input and ground | | | | | | 0 = no clamp | | | | | | 1 = Video buffer input is clamped to | | | | | | ground | Table 55 Video Buffer Control The video buffer circuit is illustrated in Figure 33. Figure 33 Video Buffer Block Diagram The video buffer requires two external resistor components, as illustrated in Figure 33. For best performance, the resistor $R_{\text{SOURCE}}$ should be matched (equal) to the load impedance $R_{\text{LOAD}}$ . The resistance $R_{REF}$ is a function of the circuit gain and a function of the parallel combination of $R_{SOURCE}$ and $RL_{OAD}$ . When VB\_GAIN = 0 (0dB gain), the current gain of the video buffer is 5, as described by the equation $I_{VBOUT}$ = 5 x $I_{VBREF}$ . The resistor $R_{\text{REF}}$ should be set equal to 5 x ( $R_{\text{SOURCE}}$ // $R_{\text{LOAD}}$ ), where ( $R_{\text{SOURCE}}$ // $R_{\text{LOAD}}$ ) is the effective resistance of the parallel combination of $R_{\text{SOURCE}}$ and $R_{\text{LOAD}}$ . (Note that the required resistance $R_{\text{REF}}$ is the same for both settings of VB\_GAIN.) In a typical application, R<sub>LOAD</sub> = 75 $\Omega$ , R<sub>SOURCE</sub> = 75 $\Omega$ , R<sub>REF</sub> = 187 $\Omega$ . # RECOMMENDED VIDEO BUFFER INITIALISATION SEQUENCE # Power Up (Video signal AC coupled to Video Buffer input): | ACTION | LABEL | REGISTER[BITS] | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Turn on external supplies and wait for the supply voltages to settle. | | | | Reset registers to default state (software reset) | SW_RESET | R0 (00h) [15:0] | | Enable VMID Fast Start and Start up<br>Bias<br>Select Start-Up Bias and set VMID soft<br>start for start-up ramp | VMID_FAST_START = 1<br>STARTUP_BIAS_ENA = 1<br>BIAS_SRC = 1<br>VMID_RAMP[1:0] = 01 | R7 (07h) [11]<br>R7 (07h) [8]<br>R7 (07h) [7]<br>R7 (07h) [6:5] | | If using VMID as the reference voltage for the LDO then select VMID fast start or set to 0 if using the Bandgap as the reference voltage for LDO. Select LDO Start-Up Bias and enable LDO Delay 300ms for LDO to settle | LDO_REF_SEL_FAST = 1<br>LDO_BIAS_SRC = 1<br>LDO_ENA = 1 | R53 (35h) [14]<br>R53 (35h) [5]<br>R53 (35h) [15] | | Enable VMID Buffer and Master Bias<br>Set VMID_SEL[1:0] for fast start-up | BIAS_ENA = 1<br>VMID_BUF_ENA = 1<br>VMID_SEL[1:0] = 11 | R2 (02h) [3]<br>R2 (02h) [2]<br>R2 (02h) [1:0] | | Enable VMID Delay 150ms to allow VMID to settle | VMID_ENA = 1 | R7 (07h) [4] | | Set LDO for normal operation | LDO_REF_SEL_FAST = 0<br>LDO_BIAS_SRC = 0 | R53 (35h) [14]<br>R53 (35h) [5] | | Set VMID for normal operation | VMID_FAST_START = 0<br>STARTUP_BIAS_ENA = 0 | R7 (07h) [11]<br>R7 (07h) [8] | | Set VMID divider for normal operation | VMID_SEL = 01 | R2 (02h) [1:0] | | Enable VMID Delay 150ms to allow VMID to settle | VMID_ENA = 1 | R7 (07h) [4] | | Set LDO for normal operation | LDO_REF_SEL_FAST = 0<br>LDO_BIAS_SRC = 0 | R53 (35h) [14]<br>R53 (35h) [5] | | Set Video Buffer Gain as required | VB_GAIN | R38 (26h) [5] | | Set Video Buffer Filter Q Boost as required | VB_QBOOST | R38 (26h) [6] | | Enable Video Buffer Clamp | VB_CLAMP = 1 | R38 (26h) [0] | | Enable Video Buffer Pulldown | VB_PD = 1 | R38 (26h) [1] | | Enable video buffer | VB_ENA = 1 | R38 (26h) [7] | | Delay 20ms for buffer to capture input level | | | | Disable Video Buffer Pulldown | VB_PD = 0 | R38 (26h) [1] | ### Power Up (Video signal DC coupled to Video Buffer input): | ACTION | LABEL | REGISTER[BITS] | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Turn on external supplies and wait for the supply voltages to settle. | | | | Reset registers to default state (software reset) | SW_RESET | R0 (00h) [15:0] | | Enable VMID Fast Start and Start up<br>Bias<br>Select Start-Up Bias and set VMID soft<br>start for start-up ramp | VMID_FAST_START = 1<br>STARTUP_BIAS_ENA = 1<br>BIAS_SRC = 1<br>VMID_RAMP[1:0] = 01 | R7 (07h) [11]<br>R7 (07h) [8]<br>R7 (07h) [7]<br>R7 (07h) [6:5] | | If using VMID as the reference voltage for the LDO then select VMID fast start or set to 0 if using the Bandgap as the reference voltage for LDO. Select LDO Start-Up Bias and enable LDO Delay 300ms for LDO to settle | LDO_REF_SEL_FAST = 1<br>LDO_BIAS_SRC = 1<br>LDO_ENA = 1 | R53 (35h) [14]<br>R53 (35h) [5]<br>R53 (35h) [15] | | Enable VMID Buffer and Master Bias<br>Set VMID_SEL[1:0] for fast start-up | BIAS_ENA = 1<br>VMID_BUF_ENA = 1<br>VMID_SEL[1:0] = 11 | R2 (02h) [3]<br>R2 (02h) [2]<br>R2 (02h) [1:0] | | Enable VMID Delay 150ms to allow VMID to settle | VMID_ENA = 1 | R7 (07h) [4] | | Set LDO for normal operation | LDO_REF_SEL_FAST = 0<br>LDO_BIAS_SRC = 0 | R53 (35h) [14]<br>R53 (35h) [5] | | Set VMID for normal operation | VMID_FAST_START = 0<br>STARTUP_BIAS_ENA = 0 | R7 (07h) [11]<br>R7 (07h) [8] | | Set VMID divider for normal operation | VMID_SEL = 01 | R2 (02h) [1:0] | | Set Video Buffer Gain as required | VB_GAIN | R38 (26h) [5] | | Set Video Buffer Filter Q Boost as required | VB_QBOOST | R38 (26h) [6] | | Enable video buffer | VB_ENA = 1 | R38 (26h) [7] | # **AUXILIARY ADC** The WM8945 incorporates a low-power 12-bit Auxiliary ADC (AUXADC). This can be used to measure the SPKVDD supply voltage and to measure other analogue voltages connected to the AUX1 or AUX2 inputs. The Auxiliary ADC is powered from LDOVDD – typically 3.3V. The AUXADC is also used to perform Touch Panel measurements; these are interleaved with the AUXADC measurement requests; see "Touch Panel Controller" for further details. The AUXADC is powered on the TPVDD (internal) power domain; internal resistor dividers enable SPKVDD voltages greater TPVDD to be measured by the AUXADC. #### **AUXADC CONTROL** The AUXADC is enabled by setting the AUX\_ENA register bit. The AUXADC measurements can be initiated manually or automatically. For automatic operation, the AUX\_RATE register is set according to the required conversion rate, and conversions are enabled by setting the AUX\_CVT\_ENA bit. For manual operation, the AUX\_RATE register is set to 00h, and each manual conversion is initiated by setting the AUX\_CVT\_ENA bit. In manual mode, the AUX\_CVT\_ENA bit is reset by the WM8945 after each conversion request. The AUXADC has 3 available input sources, which are SPKVDD, AUX1 and AUX2. Each of these inputs is enabled by setting the respective bit in the AuxADC Source Register (R62). The WM8945 provides options to select the scaling and voltage reference for these inputs; these are described in Table 57. Note that the AUX1 and AUX2 pins should not be used as AUXADC inputs if they are used as audio inputs. (See "Input Signal Path".) For each AUXADC measurement event (in Manual or Automatic modes), the WM8945 selects the next enabled input source. Any number of inputs may be selected simultaneously; the AUXADC will measure each on in turn. Note that only a single AUXADC measurement is made on any Manual or Automatic trigger. The control fields associated with initiating AUXADC measurements are defined in Table 56. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------------|---------|-------------------------------------------------------------------------------------------------------------| | R61 (3Dh) | 15 | AUX_ENA | 0 | AUXADC Enable | | AuxADC | | | | 0 = Disabled | | Control | | | | 1 = Enabled | | | 14 | AUX_CVT_ENA | 0 | AUXADC Conversion Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | In automatic mode, conversions are enabled by setting this bit. | | | | | | In manual mode (AUX_RATE = 0), setting this bit will initiate a conversion; the bit is reset automatically. | | | 4:0 | AUX_RATE [4:0] | 0_0000 | AUXADC Conversion Rate | | | | | | 0_0000 = Manual conversion | | | | | | 0_0001 = 16Hz | | | | | | 0_0010 = 32Hz | | | | | | (16Hz steps) | | | | | | 1_1111 = 496Hz | | R62 (3Eh)<br>AuxADC | 8 | AUX_BATT_SEL | 0 | AUXADC Battery (SPKVDD) input select | | Source | | | | 0 = Disable Battery (SPKVDD) measurement | | | | | | 1 = Enable Battery (SPKVDD) measurement | | | 1 | AUX_AUX2_SE | 0 | AUXADC AUX2 input select | | | | L | | 0 = Disable AUX2 measurement | | | | | | 1 = Enable AUX2 measurement | | | 0 | AUX_AUX1_SE | 0 | AUXADC AUX1 input select | | | | L | | 0 = Disable AUX1 measurement | | | | | | 1 = Enable AUX1 measurement | Table 56 AUXADC Control # **AUXADC INPUT CONFIGURATION** For inputs AUX1 and AUX2, the AUXADC uses either LDOVDD/2 or the 1.5V (nominal) bandgap as a reference. This is selected independently for each AUX input, as described in Table 57. Selecting the bandgap as a reference provides additional immunity to any noise on the supply rails. The internal bandgap reference is nominally 1.5V. Note that this value is not trimmed and may vary significantly (+/-10%) between different devices. When using this reference, the internal bandgap reference must be enabled by setting the BG\_ENA register, as described in Table 57. For SPKVDD measurement, the SPKVDD voltage is connected to a potential divider in order to reduce it to a suitable level. Two different scaling factors are available, controlled by the AUX\_BATT\_SCALE register bit. The scaling factor should be selected such that the scaled output is less than the maximum measurable level (LDOVDD). For optimum measurement of the SPKVDD voltage, the SPKVDD potential divider can be connected to the AUX1 pin, allowing an external capacitor to be used to filter noise from the SPKVDD supply. This is enabled by setting the AUX\_AUX1\_FILTB register bit. This option can only be used when AUX1 is not also used as an input to the AUXADC. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | R54 (36h) | 15 | BG_ENA | 0 | Bandgap Reference Control | | Bandgap | | | | 0 = Disabled | | | | | | 1 = Enabled | | R63 (3Fh) | 9 | AUX_AUX1_ | 0 | AUXADC Battery (SPKVDD) | | AuxADC | | FILTB | | measurement filter control | | Config | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | When AUX_AUX1_FILTB is set, the Battery (SPKVDD) measurement point is connected to the AUX1 pin, allowing an external capacitor to be used to filter noise. | | | 8 | AUX_BATT_ | 1 | AUXADC Battery (SPKVDD) | | | | SCALE | | measurement divider control | | | | | | 0 = 0.45 x SPKVDD | | | | | | (Note that 0.45 x 3.3V = 1.485V) | | | | | | 1 = 0.41 x SPKVDD | | | | | | (Note that 0.41 x 3.6V = 1.476V) | | | 1 | AUX_AUX2_ | 0 | AUXADC AUX2 reference select | | | | REF | | 0 = LDOVDD/2 | | | | | | 1 = 1.5V (nominal) Bandgap | | | 0 | AUX_AUX1_ | 0 | AUXADC AUX1 reference select | | | | REF | | 0 = LDOVDD/2 | | | | | | 1 = 1.5V (nominal) Bandgap | **Table 57 AUXADC Input Configuration** # **AUXADC READBACK** Measured data from the AUXADC is read via the AuxADC Data Register (R60), which contains two fields. The AUXADC Data Source is indicated in the AUX\_DATA\_SRC field; the associated measurement data is contained in the AUX\_DATA field. Reading from the AuxADC Data Register returns a 12-bit code which represents the most recent AUXADC measurement on the associated channel. It should be noted that every time an AUXADC measurement is written to the AuxADC Data Register, the previous data is overwritten – the host processor should ensure that data is read from this register before it is overwritten. The 12-bit AUX\_DATA field can be equated to the actual voltage by scaling according to the applicable reference source. The full-scale value of AUX\_DATA corresponds to the LDOVDD voltage level The AUXADC interrupts can be used to indicate when new data is available – see "Interrupts". A GPIO pin configured as "AUX\_DONE" can also be used to indicate when new data is available – see "General Purpose Input / Output". In a typical application, it is anticipated that the AUXADC Interrupt or GPIO flag would be used to control the AUXADC readback – the host processor should read the AUXADC Data Register in response to the AUXADC event. In Automatic AUXADC mode, the processor should complete this action before the next measurement occurs, in order to avoid losing any AUXADC samples. In Manual conversion mode, the interrupt signal provides confirmation that the commanded measurement has been completed. The control fields associated with AUXADC readback are defined in Table 58. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-------|-----------|---------|------------------------| | R60 (3Ch) | 13:12 | AUX_DATA_ | 00 | AUXADC Data Source | | Aux ADC Data | | SRC [1:0] | | 00 = No measurement | | | | | | 01 = AUX1 | | | | | | 10 = AUX2 | | | | | | 11 = SPKVDD | | | 11:0 | AUX_DATA | 000h | AUXADC data | | | | [11:0] | | (12 bit unsigned data) | Table 58 AUXADC Readback #### **TOUCH PANEL CONTROLLER** The WM8945 incorporates a Touch Panel controller interface, for use with standard 4-wire Touch Panels. The controller supports X, Y co-ordinate measurement, Pen Down detection and Touch Pressure (Z-axis) measurement. The Touch Panel controller provides high resolution digitiser measurements, using the same 12-bit AUXADC as described earlier (see "Auxiliary ADC"). Touch Panel conversion requests are interleaved with AUXADC measurement requests. Touch Panel Interrupts can be generated on completion of a set of measurements, or on Pen Down detection. Read access to the Touch Panel measurement data is controlled in order to ensure the host always reads a complete set of data, and does not read mixed data that relates to separate measurement events. An overview of Touch Panel operating principles is provided at the end of this section. ### **TOUCH PANEL CONTROL** The Touch Panel is enabled by setting the TCH\_ENA register bit. The Touch Panel measurements can be initiated manually or automatically. For automatic operation, the TCH\_RATE register is set according to the required conversion rate, and measurements are enabled by setting the TCH\_CVT\_ENA bit. For manual operation, the TCH\_RATE register is set to 00h, and a set of measurements is initiated by setting the TCH\_CVT\_ENA bit. In manual mode, the TCH\_CVT\_ENA bit is reset by the WM8945 after each conversion request. The Touch Panel 'Pen Down' detection can be used to control measurements in automatic mode. When TCH\_PDONLY is set, then automatic conversions will only be scheduled when 'Pen Down' is detected. Note that manual conversion commands are not affected by TCH\_PDONLY. For each Touch Panel measurement event (in Manual or Automatic modes), the WM8945 performs a set of measurements encompassing all enabled input sources; the X-axis, Y-axis and Z-axis measurements are enabled using the TCH\_X\_ENA, TCH\_Y\_ENA and TCH\_Z\_ENA register bits respectively. To allow settling time between consecutive measurements, a programmable delay is applied between the X, Y and Z-axis measurements; this is set using the TCH\_DELAY field. Pressure measurement uses a constant current source to measure the resistance between the top and bottom sheets of the touch panel. The current is selectable using TCH\_ISEL, to suit different types of touch panel. Pen Down detection sensitivity can be controlled using TCH\_RPU. Decreasing the resistance makes the touch panel less sensitive; increasing the resistance makes the touch panel more sensitive. The control fields associated with initiating Touch Panel measurements are defined in Table 59. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------------|---------|-------------------------------------------------------------------------| | R55 (37h) | 15 | TCH_ENA | 0 | Touch Panel Enable | | Touch Control | | | | 0 = Disabled | | 1 | | | | 1 = Enabled | | | 14 | TCH_CVT_ENA | 0 | Touch Panel Conversion Enable | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | In automatic mode, conversions are enabled by setting this bit. | | | | | | In manual mode (TCH_RATE = 0), setting this bit will initiate a set of | | | | | | conversion; the bit is reset automatically. | | | 10 | TCH_Z_ENA | 0 | Enables Z-axis touch panel | | | | | | measurements. | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 9 | TCH_Y_ENA | 0 | Enables Y-axis touch panel | | | | | | measurements | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 8 | TCH_X_ENA | 0 | Enables X-axis touch panel | | | | | | measurements | | | | | | 0 = Disabled | | | | | | 1 = Enabled | | | 7:5 | TCH_DELAY | 000 | Settling time between X, Y and Z | | | | [2:0] | | measurements. (Nominal timing only; typically +/-20% of quoted values.) | | | | | | 000 = 30us | | | | | | 001 = 60us | | | | | | 010 = 120us | | | | | | 011 = 240us | | | | | | 100 = 480us | | | | | | 101 = 960us | | | | | | 110 = 1920us | | | | | | 111 = 3840us | | | 4:0 | TCH_RATE [4:0] | 0_0000 | Touch Panel Rate | | | 7.0 | | 0_0000 | 0_0000 = Manual conversion | | | | | | 0_0001 = 16kHz | | | | | | 0_0010 = 32kHz | | | | | | (16kHz steps) | | | | | | 1 1111 = 496kHz | | R56 (38h) | 11 | TCH PDONLY | 0 | Select Automatic conversions only | | Touch Control | '' | TOTI_I DONLI | J | when Pen Down is detected. (No | | 2 | | | | effect on Manual conversion.) | | | | | | 0 = Normal | | | | | | 1 = Pen-Down only | | | 8 | TCH_ISEL | 0 | Pressure measurement current | | | | | | select | | | | | | 0 = 230uA | | | | | | 1 = 460uA | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | | 3:0 | TCH_RPU [3:0] | 0111 | Pen-Down sensitivity (pull-up resistor) 0000 = 64k (most sensitive) 0001 = 64k / 2 0010 = 64k / 3 0011 = 64k / 4 1111 = 64k / 16 (least sensitive) | **Table 59 Touch Panel Control** ### **TOUCH PANEL READBACK** Measured data from the Touch Panel controller is read via the Touch Data registers. The X-axis, Y-axis and Z-axis (pressure) measurements are provided in the TCH\_X, TCH\_Y and TCH\_Z registers respectively. The TCH\_PD1, TCH\_PD2 and TCH\_PD3 bits indicate whether the Pen Down status was asserted when the measurement set was made. To read a set of Touch Panel measurements, the host processor must access each of the applicable Touch Data registers. When the host processor starts to read these registers, the WM8945 will inhibit any new touch panel measurements until the host processor has read all of the applicable registers. This ensures that the data read by the host processor all relates to the same set of measurements. If all 3 touch panel channels are selected (using TCH\_X\_ENA, TCH\_Y\_ENA and TCH\_Z\_ENA) then all 3 Touch Data registers must be read before further measurements are permitted. If fewer channels are selected, then only those selected channels need to be read before touch panel measurements are enabled again. The touch panel inhibit (preventing new touch panel measurements) commences when any of the Touch Data registers is read. The touch panel inhibit ceases when all selected Touch Data registers have been read. The Touch Panel interrupts can be used to indicate when new data is available or if "Pen Down" is detected – see "Interrupts". A GPIO pin configured as "TCH\_DONE" or "PDOWN" can also be used to indicate these events – see "General Purpose Input / Output". The control fields associated with Touch Panel readback are defined in Table 60. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------------|------|---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------| | R57 (39h)<br>Touch Data X | 15 | TCH_PD1 | 0 | Pen down status (indicates if the<br>Pen Down was detected prior to the<br>TP measurement)<br>0 = Pen Down not detected | | | 11.0 | TOLL V [44.0] | 0006 | 1 = Pen Down detected | | | 11:0 | TCH_X [11:0] | 000h | Touch panel X-axis data | | R58 (3Ah)<br>Touch Data Y | 15 | TCH_PD2 | 0 | Pen down status (indicates if the Pen Down was detected prior to the TP measurement) 0 = Pen Down not detected 1 = Pen Down detected | | | 11:0 | TCH_Y [11:0] | 000h | Touch panel Y-axis data | | R59 (3Bh)<br>Touch Data Z | 15 | TCH_PD3 | 0 | Pen down status (indicates if the<br>Pen Down was detected prior to the<br>TP measurement)<br>0 = Pen Down not detected<br>1 = Pen Down detected | | | 11:0 | TCH_Z [11:0] | 000h | Touch panel Z-axis data | Table 60 Touch Panel Readback #### **TOUCH PANEL OPERATING PRINCIPLES** A typical Touch Panel comprises two conductive sheets, connected via a switch matrix to the Touch Panel supply voltage. When the Touch Panel is touched (usually with a pen-style pointer), an electrical contact is made between the two sheets. The switch matrix is used to determine the position of the pen contact by establishing a potential divider on one of the conductive sheets in either the X-axis or Y-axis, and measuring the voltage on the other sheet. Separate configuration is required for each axis measurement; these are configured one after the other to determine the X and Y co-ordinate positions. Note that, due to the ratiometric measurement method, the supply voltage does not affect the measurement accuracy in either axis. Pen Down detection and Z-axis (pressure) measurements are achieved in a similar fashion, by configuring the switch matrix and taking the appropriate voltage measurement via an ADC. The Touch Panel interface connects to the Left / Right sides of one sheet and to the Top / Bottom sides of the other sheet. The illustrations show the top sheet for X-axis and the bottom sheet for Y-axis, but the reverse is also possible. X-axis measurement is performed by applying a potential difference between the Left and Right sides of the touch panel. When contact is made between the two sheets, the voltage present on the Top or Bottom connections is a measure of the X-axis position of the contact. The configuration is illustrated in Figure 34. Figure 34 X-axis Touch Panel Measurement Y-axis measurement is performed by applying a potential difference between the Top and Bottom sides of the touch panel. When contact is made between the two sheets, the voltage present on the Left or Right connections is a measure of the Y-axis position of the contact. The configuration is illustrated in Figure 35. Figure 35 Y-axis Touch Panel Measurement 'Pen Down' detection uses a zero-power comparator with an internal, programmable pull-up resistor. When the touch panel is not being touched, no current flows between the touch panel sheets, and the comparator output is low. When the touch panel is touched, current flows through the panel and through the pull-up resistor, and the comparator output goes high. The sensitivity of the circuit can be adjusted using different values of pull-up resistor; a large pull-up resistance leads to the most sensitive response. The configuration is illustrated in Figure 36. Figure 36 Pen-Down Touch Panel Detection Touch pressure can only be determined indirectly, using the results of two separate measurements. A constant current is applied through the plates, and the voltage on each plate is measured. The difference between the two voltages is proportional to the resistance between the plates, which is a measure of the pressure being applied to the panel. The configuration is illustrated in Figure 37. In this example, a constant current flows from the Top (YP) connection to the Left (XN) connection. The Right (XP) and Bottom (YN) points are measured in turn, and the difference, $V_X - V_Y$ is equal to $I_P \times R_C$ , where $I_P$ is the current applied and $R_C$ is the resistance between the plates. The smaller the measured resistance, the greater the pressure being applied. Figure 37 Z-axis (Pressure) Touch Panel Measurement # **GENERAL PURPOSE INPUT/OUTPUT** The WM8945 provides four multi-function pins which can be configured to provide a number of different functions. These are digital input/output pins on the DBVDD power domain. The GPIO pins are: - GPIO1 - CS/GPIO2 - CIFMODE/GPIO3 - SDOUT/GPIO4 Note that only GPIO1 is a dedicated GPIO pin; the other pins are shared with Control Interface functions. The pins available for GPIO function depend on the selected Control Interface mode, as described in Table 61. | CONTROL INTERFACE MODE | | GPIO PIN A | /AILABILITY | | |------------------------|-------|------------|-------------|-------| | 2-wire (I2C) | GPIO1 | GPIO2 | GPIO3 | GPIO4 | | 3-wire (SPI) | GPIO1 | | GPIO3 | GPIO4 | | 4-wire (SPI) | GPIO1 | | GPIO3 | | Table 61 GPIO Pin Availability Note that CIFMODE/GPIO3 pin selects between I2C and SPI Control Interface modes (see "Control Interface"). To enable GPIO functions on GPIO3, the MODE\_GPIO register bit must be set in order to disconnect this pin from the Control Interface circuit. Setting the MODE\_GPIO register bit causes the Control Interface mode selection to be latched; it will remain latched until a Software Reset or Power On Reset occurs. The register fields that control the GPIO pins are described in Table 62. For each GPIO, the selected function is determined by the GPn\_FN field, where n identifies the GPIO pin (1 to 4). The pin direction, set by GPn\_DIR, must be set according to function selected by GPn\_SEL. When a pin is configured as a GPIO output, its level can be set to logic 0 or logic 1 using the GPn\_LVL field. When a pin is configured as a GPIO input, the logic level can be read from the respective GPn\_LVL bit. The GPIO output is inverted with respect to the GPn\_LVL register when the polarity bit GPn\_POL is set; the equivalent is true of GPIO inputs also. Internal pull-up and pull-down resistors may be enabled using the GPn\_PULL fields; this allows greater flexibility to interface with different signals from other devices. Each of the GPIO pins is an input to the Interrupt control circuit and can be used to trigger an Interrupt event. This may be configured as level-triggered or edge-triggered using the GPn\_FN registers. Edge detect raises an interrupt when the GPIO status changes; level detect asserts the interrupt for as long as the GPIO status is asserted. See "Interrupts". An edge-triggered GPIO can be configured to trigger on a single edge or on both edges of the input signal; this is selected using the GPn\_INT\_MODE registers. A level-triggered or single-edge-triggered input may be configured using the GPn\_POL registers to respond to a high level/edge (when GPn\_POL = 0) or a low level/edge (when GPn\_POL = 1). | TL - | | | £: _ _ _ | | -I - EI | : | T-61- 00 | |------|------|---------|--------------|-----|---------|---|-----------| | me | GPIO | COTILIO | ileius | are | aeimea | Ш | Table 60. | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-------|----------------|---------|------------------------------------------------------------------------------------------------------------| | R11 (0Bh) | 0 | GPIO_MODE | 0 | CIFMODE/GPIO3 pin configuration | | GPIO Config | | | | 0 = Pin configured as CIFMODE | | | | | | 1 = Pin configured as GPIO3 | | | | | | Note – when this bit is set to 1, it is latched and cannot be reset until Power-Off or Software Reset. | | R12 (0Ch) | 15 | GP1_DIR | 1 | GPIO1 Pin Direction | | GPIO1 | | | | 0 = Output | | Control | | | | 1 = Input | | | 14:13 | GP1_PULL [1:0] | 00 | GPIO1 pull-up / pull-down Enable | | | | | | 00 = no pull-up or pull-down | | | | | | 01 = pull-down | | | | | | 10 = pull-up | | | | | | 11 = reserved | | | 12 | GP1_INT_ | 0 | GPIO1 Interrupt Mode | | | | MODE | | 0 = GPIO interrupt is rising edge<br>triggered (if GP1_POL=0) or falling<br>edge triggered (if GP1_POL =1) | | | | | | 1 = GPIO interrupt is triggered on rising and falling edges | | 10 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|----------------|---------|--------------------------------------| | 1 = Inverted 1 = Inverted 1 = Inverted 2 3 3 3 3 3 3 3 3 3 | | 10 | GP1_POL | 0 | GPIO1 Polarity Select | | S | | | | | 0 = Non-inverted | | a GPIO output. Read from this bit to read GPIO injult level. | | | | | 1 = Inverted | | Contains the opposite logic level to the external pin. | | 5 | GP1_LVL | 0 | a GPIO output. Read from this bit to | | R13 (0Dh) GPIO2 Control SP2_DIR 1 GPIO2 Pin Direction 0 = Output 1 = Input Input 1 = Input | | | | | contains the opposite logic level to | | GPI02 14:13 GP2_PULL [1:0] 00 GPI02 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-up / pull-down 10 = pull-up or pull-down 10 = pull-up 11 = reserved 12 GP2_INT_ | | 3:0 | GP1_FN [3:0] | 0000 | | | Control 1 = Input 1 = Input 1 = Input 1 | R13 (0Dh) | 15 | GP2_DIR | 1 | , | | 14:13 GP2_PULL [1:0] 00 GPIO2_pull_up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-down 10 = pull-up 11 = reserved 12 GP2_INT_ 0 GPIO2_Interrupt Mode 0 = GPIO_Interrupt is rising edge triggered (if GP2_POL =1) 1 = GPIO_Interrupt is triggered on rising and falling edges (if GP2_POL =1) 1 = GPIO_Interrupt is triggered on rising and falling edges GPIO2_POL =1) 1 = Inverted | GPIO2 | | _ | | 0 = Output | | 00 = no pull-up or pull-down 01 = pull-down 01 = pull-down 10 = pull-up 11 = reserved | Control | | | | 1 = Input | | 12 GP2_INT_ 0 GPI02 Interrupt Mode 0 = GPI0 interrupt is rising edge triggered (if GP2_POL=0) or falling edge triggered (if GP2_POL=1) 1 = GPI0 interrupt is triggered on rising and falling edges 10 GP2_EVL 0 GPI02 Polarity Select 0 = Non-inverted 1 = Inverted GP10 input level. When GP2_POL is set, the register contains the opposite logic level to the external pin. GP103 Polarity | | 14:13 | GP2_PULL [1:0] | 00 | GPIO2 pull-up / pull-down Enable | | 10 = pull-up 11 = reserved 12 GP2_INT_ 0 GPIO2 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP2_POL =0) or falling edge triggered (if GP2_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP2_POL 0 GPIO2 Polarity Select 0 = Non-inverted 1 = Inverted | | | | | 00 = no pull-up or pull-down | | 11 = reserved | | | | | 01 = pull-down | | 12 GP2_INT_ 0 GPI02 Interrupt Mode 0 = GPI0 interrupt is rising edge triggered (if GP2_POL=0) or falling edge triggered (if GP2_POL=1) 1 = GPI0 interrupt is triggered on rising and falling edges 10 GP2_POL 0 GPI02 Polarity Select 0 = Non-inverted 1 = Inverted I | | | | | 10 = pull-up | | MODE 0 = GPIO interrupt is rising edge triggered (if GP2_POL=0) or falling edge triggered (if GP2_POL=1) | | | | | 11 = reserved | | triggered (if GP2_POL=0) or falling edge triggered (if GP2_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP2_POL 0 GPIO2 Polarity Select 0 = Non-inverted 1 = Inverted In | | 12 | GP2_INT_ | 0 | GPIO2 Interrupt Mode | | 1 = GPIO interrupt is triggered on rising and falling edges | | | MODE | | triggered (if GP2_POL=0) or falling | | 10 GP2_POL 0 GPIO2 Polarity Select 0 = Non-inverted 1 = Inverted | | | | | | | 0 = Non-inverted 1 = Inverted | | | | | | | 1 = Inverted | | 10 | GP2_POL | 0 | · | | 5 GP2_LVL 0 GPIO2 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level. When GP2_POL is set, the register contains the opposite logic level to the external pin. 3:0 GP2_FN [3:0] 0000 GPIO2 Pin Function (see Table 63 for details) R14 (0Eh) GPIO3 COntrol 15 GP3_DIR 1 GPIO3 Pin Direction 0 = Output 1 = Input 14:13 GP3_PULL [1:0] 10 GPIO3 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-down 10 = pull-down 10 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL = 1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | | | a GPIO output. Read from this bit to read GPIO input level. When GP2_POL is set, the register contains the opposite logic level to the external pin. 3:0 GP2_FN [3:0] 0000 GPIO2 Pin Function (see Table 63 for details) R14 (0Eh) 15 GP3_DIR 1 GPIO3 Pin Direction 0 = Output 1 = Input 14:13 GP3_PULL [1:0] 10 GPIO3 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-down 10 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | | | contains the opposite logic level to the external pin. 3:0 GP2_FN [3:0] 0000 GPIO2 Pin Function (see Table 63 for details) R14 (0Eh) 15 GP3_DIR 1 GPIO3 Pin Direction 0 = Output 1 = Input 14:13 GP3_PULL [1:0] 10 GPIO3 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL=1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | 5 | GP2_LVL | 0 | a GPIO output. Read from this bit to | | 3:0 GP2_FN [3:0] 0000 GPIO2 Pin Function (see Table 63 for details) | | | | | | | R14 (0Eh) 15 GP3_DIR 1 GPIO3 Pin Direction 0 = Output 1 = Input 1 = Input 1 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL = 1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted 0 = Non-inverted 0 = OPIO3 Polarity Select Polar | | | | | the external pin. | | R14 (0Eh) GPIO3 Control 15 GP3_DIR 1 GPIO3 Pin Direction 0 = Output 1 = Input 1 = Input 1 GPIO3 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-down 10 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL = 0) or falling edge triggered (if GP3_POL = 1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted 10 GP3_POL 10 GPIO3 Polarity Select 0 = Non-inverted 10 GPIO3 Polarity Select 0 = Non-inverted 10 GPIO3 Polarity Select 10 GP3_POL 10 GPIO3 Polarity Select 0 = Non-inverted 10 GPIO3 Polarity Select | | 3:0 | GP2_FN [3:0] | 0000 | | | O = Output | | | | | , | | Control 1 = Input 14:13 GP3_PULL [1:0] 10 GPIO3 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-down 10 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL = 1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | , , | 15 | GP3_DIR | 1 | | | 14:13 GP3_PULL [1:0] 10 GPIO3 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-down 10 = pull-up 11 = reserved 12 GP3_INT_ MODE 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL=1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | · · | | 00 = no pull-up or pull-down 01 = pull-down 10 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL=1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | Control | | | | · · | | 01 = pull-down 10 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL=1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | 14:13 | GP3_PULL [1:0] | 10 | | | 10 = pull-up 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL=1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | 1 | | 11 = reserved 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | · | | 12 GP3_INT_ 0 GPIO3 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | l ' ' | | MODE 0 = GPIO interrupt is rising edge triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | | | triggered (if GP3_POL=0) or falling edge triggered (if GP3_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | 12 | | 0 | ' | | 1 = GPIO interrupt is triggered on rising and falling edges 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | MODE | | triggered (if GP3_POL=0) or falling | | 10 GP3_POL 0 GPIO3 Polarity Select 0 = Non-inverted | | | | | 1 = GPIO interrupt is triggered on | | 0 = Non-inverted | | 10 | GP3 POL | 0 | | | | | | | | · | | | | | | | 1 = Inverted | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-------------------------------|-------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 5 | GP3_LVL | 0 | GPIO3 level. Write to this bit to set<br>a GPIO output. Read from this bit to<br>read GPIO input level.<br>When GP3_POL is set, the register<br>contains the opposite logic level to<br>the external pin. | | | 3:0 | GP3_FN [3:0] | 0000 | GPIO3 Pin Function (see Table 63 for details) | | R15 (0Fh)<br>GPIO4<br>Control | 15 | GP4_DIR | 1 | GPIO4 Pin Direction 0 = Output 1 = Input | | | 14:13 | GP4_PULL [1:0] | 00 | GPIO4 pull-up / pull-down Enable 00 = no pull-up or pull-down 01 = pull-down 10 = pull-up 11 = reserved | | | 12 | GP4_INT_<br>MODE | 0 | GPIO4 Interrupt Mode 0 = GPIO interrupt is rising edge triggered (if GP4_POL=0) or falling edge triggered (if GP4_POL =1) 1 = GPIO interrupt is triggered on rising and falling edges | | | 10 | GP4_POL | 0 | GPIO4 Polarity Select 0 = Non-inverted 1 = Inverted | | | 5 | GP4_LVL | 0 | GPIO4 level. Write to this bit to set<br>a GPIO output. Read from this bit to<br>read GPIO input level.<br>When GP4_POL is set, the register<br>contains the opposite logic level to<br>the external pin. | | | 3:0 | GP4_FN [3:0] | 0000 | GPIO4 Pin Function<br>(see Table 63 for details) | Table 62 GPIO Control ### **GPIO FUNCTION SELECT** The available GPIO functions are described in Table 63. The function of each GPIO is set using the GPn\_FN register, where n identifies the GPIO pin (1 to 4). Note that the polarity of the GPIO inputs and outputs may be selected using the GPn\_POL register bits. When GPn\_POL = 1, then the polarity is inverted with respect to the descriptions below. The GPIO input functions may be used to detect headphone jack insertion or a button press. These signals may be used as inputs to the Interrupt Controller, via the integrated de-bounce circuit. | GPn_FN | DESCRIPTION | COMMENTS | |--------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | 0000 | Logic level input | External logic level is read from GPn_LVL. | | | | Associated interrupt (when enabled) is level-triggered. | | 0001 | Edge detection input | External logic level is read from GPn_LVL. | | | | Associated interrupt (when enabled) is edge triggered. Note that TOCLK_ENA must be set. | | 0010 | CLKOUT output | Output clock frequency is set by CLKOUT_DIV. | | 0011 | Interrupt (IRQ) output | Hardware output of all unmasked Interrupts. | | 0100 | Pen Down output | Indicates Touch Panel Pen Down detection. | | | | This flag is asserted whenever the Pen is in contact with the Touch Panel. | | 0101 | Touch Panel measurement complete | Indicates a set of Touch Panel measurements has been completed. | | | | This function provides a pulse when new Touch Panel measurement data is ready. The pulse duration is approximately 1.95µs. | | 0110 | Auxiliary ADC measurement complete | Indicates a new Auxiliary ADC measurement has been completed. | | | | This function provides a pulse when new AUXADC measurement data is ready. The pulse duration is approximately 1.95µs. | | 0111 | Temperature flag output | Indicates the temperature sensor output. This is a hardware output of the TEMP_STS bit (assuming GPn_POL = 0). | | | | 0 = Normal | | | | 1 = Overtemperature | | 1000 | Reserved | | | 1001 | DMICCLK output | Output clock for digital microphone interface | | 1010 | Logic level output | Pin logic level is set by GPn_LVL. | | 1011 | LDO_UV output | Indicates the LDO undervoltage status. This is a hardware output of the LDO_UV_STS bit (assuming GPn_POL = 0). | | | | 0 = Normal | | | | 1 = LDO undervoltage | | 1100 | Reserved | | | 1101 | Reserved | | | 1110 | Reserved | | | 1111 | Reserved | | Table 63 GPIO Function Select ### **INTERRUPTS** The Interrupt Controller has multiple inputs. These include the GPIO input pins, Temperature sensor, Auxiliary ADC, Touch Panel and the LDO Regulator. Any combination of these inputs can be used to trigger an Interrupt (IRQ) event. There is an Interrupt Status field associated with each of the IRQ inputs. These are listed within the System Interrupts Register (R16), as described in Table 64. The status of the IRQ inputs can be read at any time from this register or else in response to the Interrupt (IRQ) output being signalled via a GPIO pin. Individual mask bits can select or deselect different functions from the Interrupt controller. These are listed within the System Interrupts Mask Register (R19), as described in Table 64. Note that the status fields remain valid, even when masked, but the masked bits will not cause the Interrupt (IRQ) output to be asserted. The Interrupt (IRQ) output represents the logical 'OR' of all the unmasked IRQ inputs. The bits within the System Interrupts Register (R16) are latching fields and, once they are set, they are not reset until the System Interrupts Register is read. Accordingly, the Interrupt (IRQ) output is not reset until the System Interrupts Register has been read. Note that, if the condition that caused the IRQ input to be asserted is still valid, then the Interrupt (IRQ) output will remain set even after the System Interrupts Register has been read. When GPIO input is used to trigger an Interrupt event, polarity can be set using the GPn\_POL bits as described in Table 62. This allows the IRQ event to be used to indicate a rising or a falling edge of the external logic signal. If desired, the GPn\_INT\_MODE bits can be used to select an Interrupt event on both the rising and falling edges. The GPIO inputs to the Interrupt Controller are de-bounced to avoid false detections. The timeout clock (TOCLK) is required for this function. When using GPIO inputs to the Interrupt Controller, the TOCLK must be enabled by setting the TOCLK\_ENA and OSC\_CLK\_ENA bits as described in "Clocking and Sample Rates". The Interrupt (IRQ) output can be globally masked by setting the IM\_IRQ register. The Interrupt is masked by default. The Interrupt (IRQ) output may be configured on any of the GPIO pins. See "General Purpose Input / Output" for details of how to configure GPIO pins for Interrupt (IRQ) output. The Interrupt control fields are defined in Table 64. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|----------|---------|------------------------------------------------------------------------| | R16 (10h) | 15 | TEMP_INT | 0 | Thermal Interrupt status | | System | | | | 0 = Thermal interrupt not set | | Interrupts | | | | 1 = Thermal interrupt set | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | 14 | GP4_INT | 0 | GPIO4 Interrupt status | | | | | | 0 = GPIO4 interrupt not set | | | | | | 1 = GPIO4 interrupt set | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | 13 | GP3_INT | 0 | GPIO3 Interrupt status | | | | | | 0 = GPIO3 interrupt not set | | | | | | 1 = GPIO3 interrupt set | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | 12 | GP2_INT | 0 | GPIO2 Interrupt status | | | | | | 0 = GPIO2 interrupt not set | | | | | | 1 = GPIO2 interrupt set | | | | | | This bit is latched when set; it is cleared when the register is Read. | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |-----------------------------------|-----|--------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 11 | GP1_INT | 0 | GPIO1 Interrupt status 0 = GPIO1 interrupt not set 1 = GPIO1 interrupt set This bit is latched when set; it is | | | | | | cleared when the register is Read. | | | 10 | TCHDATA_INT | 0 | Touch Panel Data Ready Interrupt 0 = Touch Panel Data Ready interrupt not set 1 = Touch Panel Data Ready interrupt set This bit is latched when set; it is cleared when the register is Read. | | | 9 | TCHPD_INT | 0 | Touch Panel pen down Interrupt 0 = Touch Panel Pen Down interrupt not set 1 = Touch Panel Pen Down interrupt set This bit is latched when set; it is cleared when the register is Read. | | | 8 | AUXADC_INT | 0 | AUXADC Data Ready Interrupt 0 = AUXADC Data Ready interrupt not set 1 = AUXADC Data Ready interrupt set This bit is latched when set; it is cleared when the register is Read. | | | 0 | LDO_UV_INT | 0 | LDO Undervoltage Interrupt 0 = LDO Undervoltage interrupt not set 1 = LDO Undervoltage interrupt set This bit is latched when set; it is cleared when the register is Read. | | R18 (12h)<br>IRQ Config | 0 | IM_IRQ | 1 | IRQ (GPIO output) Mask 0 = Normal 1 = IRQ output is masked | | R19 (13h)<br>System<br>Interrupts | 15 | IM_TEMP_INT | 0 | Interrupt mask for thermal status 0 = Not masked 1 = Masked | | Mask | 14 | IM_GP4_INT | 0 | Interrupt mask for GPIO4 0 = Not masked 1 = Masked | | | 13 | IM_GP3_INT | 0 | Interrupt mask for GPIO3 0 = Not masked 1 = Masked | | | 12 | IM_GP2_INT | 0 | Interrupt mask for GPIO2 0 = Not masked 1 = Masked | | | 11 | IM_GP1_INT | 0 | Interrupt mask for GPIO1 0 = Not masked 1 = Masked | | | 10 | IM_TCHDATA_<br>INT | 0 | Interrupt mask for Touch Panel Data Ready status 0 = Not masked 1 = Masked | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-------------------|---------|---------------------------------------------------| | | 9 | IM_TCHPD_INT | 0 | Interrupt mask for Touch Panel Pen<br>Down status | | | | | | 0 = Not masked<br>1 = Masked | | | | | | i = Masked | | | 8 | IM_AUXADC_<br>INT | 0 | Interrupt mask for AUXADC Data Ready status | | | | | | 0 = Not masked | | | | | | 1 = Masked | | | 0 | IM_LDO_UV_<br>INT | 0 | Interrupt mask for LDO Undervoltage status | | | | | | 0 = Not masked | | | | | | 1 = Masked | **Table 64 Interrupt Control** # **CONTROL INTERFACE** The WM8945 is controlled by writing to its control registers. Readback is available for all registers. The Control Interface can operate as either a 2-, 3- or 4-wire interface: - 2-wire (I2C) mode uses pins SCLK and SDA - 3-wire (SPI) mode uses pins CS, SCLK and SDA - 4-wire (SPI) mode uses pins CS, SCLK, SDA and SDOUT Readback is provided on the bi-directional pin SDA in 2-/3-wire modes. The device address in 2-wire (I2C) mode is 34h. The WM8945 uses 15-bit register addresses and 16-bit data in all Control Interface modes. #### SELECTION OF CONTROL INTERFACE MODE The WM8945 Control Interface can be configured for I2C mode or SPI modes using the CIFMODE/GPIO3 pin at power-up. The mode selection is as described in Table 66. | CIFMODE/GPIO3 | INTERFACE FORMAT | |---------------|------------------| | Low | 2 wire | | High | 3- or 4- wire | **Table 65 Control Interface Mode Selection** After the Control Interface Mode has been configured, the MODE\_GPIO register bit should be set in order to latch the selection and to allow GPIO functions to be supported on the CIFMODE/GPIO3 pin. After the MODE\_GPIO register bit has been set, the Control Interface mode selection will remain latched until a Software Reset or Power On Reset occurs. See "General Purpose Input / Output" for details In 2-wire (I2C) Control Interface mode, Auto-Increment mode may be selected. This enables multiple write and multiple read operations to be scheduled faster than is possible with single register operations. The auto-increment option is enabled when the AUTO\_INC register bit is set. This bit is defined in Table 66. Auto-increment is disabled by default. In SPI modes, 3-wire or 4-wire operation may be selected using the SPI\_4WIRE register bit. In 3-wire mode, register readback is provided using the bi-directional pin SDA. In 4-wire mode, register readback is provided using SDOUT. The SDOUT pin may be configured as CMOS or as Open Drain using the SPI\_OD bit. In 3-wire mode the SDA pin may be configured as CMOS or as Open Drain using the SPI\_OD bit. If the open drain option is selected (SPI\_OD = 1) then an external pull-up resistor is required on the SDOUT or SDA output pin. The Control Interface configuration bits are described in Table 66. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | | | | |----------------------|-----|-----------|---------|------------------------------------------|--|--|--| | R20 (14h) | 2 | SPI_OD | 0 | SDOUT pin configuration | | | | | Control<br>Interface | | | | (applies to 3-wire and 4-wire mode only) | | | | | | | | | 0 = SDOUT output is CMOS | | | | | | | | | 1 = SDOUT output is open drain | | | | | | 1 | SPI_4WIRE | 1 | SPI control mode select | | | | | | | | | 0 = 3-wire using bidirectional SDA | | | | | | | | | 1 = 4-wire using SDOUT | | | | | | 0 | AUTO_INC | 0 | Enables address auto-increment | | | | | | | | | (applies to 2-wire / I2C mode only) | | | | | | | | | 0 = Disabled | | | | | | | | | 1 = Enabled | | | | **Table 66 Control Interface Configuration** #### 2-WIRE (I2C) CONTROL MODE In 2-wire mode, the WM8945 is a slave device on the control interface; SCLK is a clock input, while SDA is a bi-directional data pin. To allow arbitration of multiple slaves (and/or multiple masters) on the same interface, the WM8945 transmits logic 1 by tri-stating the SDA pin, rather than pulling it high. An external pull-up resistor is required to pull the SDA line high so that the logic 1 can be recognised by the master. In order to allow many devices to share a single 2-wire control bus, every device on the bus has a unique 7-bit device ID (this is not the same as the 15-bit address of each register in the WM8945). The WM8945 device ID is 34h. The LSB of the device ID is the Read/Write bit; this bit is set to logic 1 for "Read" and logic 0 for "Write". The WM8945 operates as a slave device only. The controller indicates the start of data transfer with a high to low transition on SDA while SCLK remains high. This indicates that a device ID, register address and data will follow. The WM8945 responds to the start condition and shifts in the next eight bits on SDA (7-bit device ID + Read/Write bit, MSB first). If the device ID received matches the device ID of the WM8945, then the WM8945 responds by pulling SDA low on the next clock pulse (ACK). If the device ID is not recognised or the R/W bit is '1' when operating in write only mode, the WM8945 returns to the idle condition and waits for a new start condition and valid address. If the device ID matches the device ID of the WM8945, the data transfer continues as described below. The controller indicates the end of data transfer with a low to high transition on SDA while SCLK remains high. After receiving a complete address and data sequence the WM8945 returns to the idle state and waits for another start condition. If a start or stop condition is detected out of sequence at any point during data transfer (i.e. SDA changes while SCLK is high), the device returns to the idle condition. The WM8945 supports the following read and write operations: - Single write - Single read - Multiple write using auto-increment - Multiple read using auto-increment The sequence of signals associated with a single register write operation is illustrated in Figure 38. Figure 38 Control Interface 2-wire (I2C) Register Write The sequence of signals associated with a single register read operation is illustrated in Figure 39. Figure 39 Control Interface 2-wire (I2C) Register Read The Control Interface also supports other register operations, as listed above. The interface protocol for these operations is summarised below. The terminology used in the following figures is detailed in Table 67. Note that, for multiple write and multiple read operations, the auto-increment option must be enabled. This feature is enabled by default, as noted in Table 66. | TERMINOLOGY | DESCR | DESCRIPTION | | | | | | | |---------------|-------------------------------------|--------------------|--|--|--|--|--|--| | S | Start Co | ondition | | | | | | | | Sr | Repeate | ed start | | | | | | | | A | Acknow | wledge | | | | | | | | Р | Stop Co | ondition | | | | | | | | R/W | ReadNotWrite | 0 = Write | | | | | | | | | | 1 = Read | | | | | | | | [White field] | Data flow from bus master to WM8945 | | | | | | | | | [Grey field] | Data flow from WM | 8945 to bus master | | | | | | | **Table 67 Control Interface Terminology** Figure 40 Single Register Write to Specified Address Figure 41 Single Register Read from Specified Address Figure 42 Multiple Register Write to Specified Address using Auto-increment Figure 43 Multiple Register Read from Specified Address using Auto-increment Figure 44 Multiple Register Read from Last Address using Auto-increment Multiple Write and Multiple Read operations enable the host processor to access sequential blocks of the data in the WM8945 register map faster than is possible with single register operations. The auto-increment option is enabled when the AUTO\_INC register bit is set. This bit is defined in Table 66. Auto-increment is disabled by default. # 3-WIRE (SPI) CONTROL MODE The 3-wire control interface uses the $\overline{\text{CS}}$ , SCLK and SDA pins. In 3-wire control mode, a control word consists of 32 bits. The first bit is the read/write bit (R/W), which is followed by 15 address bits (A14 to A0) that determine which control register is accessed. The remaining 16 bits (B15 to B0) are data bits, corresponding to the 16 bits in each control register. In 3-wire mode, every rising edge of SCLK clocks in one data bit from the SDA pin. The data is latched on the $32^{nd}$ falling edge of SCLK after 32 bits of data have been clocked into the device. In Write operations (R/W=0), all SDA bits are driven by the controlling device. In Read operations (R/W=1), the SDA pin is driven by the controlling device to clock in the register address, after which the WM8945 drives the SDA pin to output the applicable data bits. Similarly to 2-wire control mode, the WM8945 can be set to transmit a logic 1 by tri-stating the SDA pin, rather than pulling it high (SPI\_OD = 1). An external pull-up resistor is required to pull the SDA line high so that the logic 1 can be recognised by the master. The 3-wire control mode timing is illustrated in Figure 45. Figure 45 3-Wire Serial Control Interface #### 4-WIRE (SPI) CONTROL MODE The 4-wire control interface uses the $\overline{CS}$ , SCLK, SDA and SDOUT pins. The Data Output pin, SDOUT, can be configured as CMOS or Open Drain, as described in Table 66. In CMOS mode, SDOUT is driven low when not outputting register data bits. In Open Drain mode, SDOUT is undriven (high impedance) when not outputting register data bits. In Write operations (R/W=0), this mode is the same as 3-wire mode described above. In Read operations (R/W=1), the SDATA pin is ignored following receipt of the valid register address. SDOUT is driven by the WM8945. The 4-wire control mode timing is illustrated in Figure 46 and Figure 47. Figure 46 4-Wire Readback (CMOS) Figure 47 4-Wire Readback (Open Drain) # **POWER MANAGEMENT** The WM8945 has two control registers that allow users to select which functions are active. For minimum power consumption, unused functions should be disabled. To minimise pop or click noise, it is important to enable or disable these functions in the correct order, and to use the signal mute registers as part of a carefully structured control sequence. Refer to the "Recommended Power Up/Down Sequence" section for more details. The power management control registers are described in Table 68. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | | | | | |---------------------|-----|-------------|---------|-------------------------------------------------------------------------------------------------|--|--|--|--| | R2 (02h) | 12 | INPPGAL_ENA | 0 | Left Input PGA Enable | | | | | | Power | | | | 0 = Disabled | | | | | | management | | | | 1 = Enabled | | | | | | 1 | 10 | ADCL_ENA | 0 | Left ADC and Record filter Enable | | | | | | | | | | 0 = Disabled | | | | | | | | | | 1 = Enabled | | | | | | | | | | ADCL_ENA must be set to 1 when processing left channel data from the ADC or Digital Microphone. | | | | | | | 4 | MICB_ENA | 0 | Microphone Bias Enable | | | | | | | | | | 0 = Disabled | | | | | | | | | | 1 = Enabled | | | | | | | 3 | BIAS_ENA | 0 | Master Bias Enable | | | | | | | | | | 0 = Disabled | | | | | | | | | | 1 = Enabled | | | | | | R3 (03h) | 14 | OUTL_ENA | 0 | LINEOUTL enable | | | | | | Power | | | | 0 = Disabled | | | | | | management | | | | 1 = Enabled | | | | | | 2 | 13 | SPKR_PGA_ | 0 | Speaker Right PGA enable | | | | | | | | ENA | | 0 = Disabled | | | | | | | | | | 1 = Enabled | | | | | | | 12 | SPKL_PGA_ | 0 | Speaker Left PGA enable | | | | | | | | ENA | | 0 = Disabled | | | | | | | | | | 1 = Enabled | | | | | | | 11 | SPKR_SPKVDD | 0 | SPKOUTR enable | | | | | | | | _ENA | | 0 = Disabled | | | | | | | | | | 1 = Enabled | | | | | | | | | | Note that SPKOUTR is also | | | | | | | | | | controlled by SPKR_OP_ENA. | | | | | | | | | | When powering down SPKOUTR, the SPKR SPKVDD ENA bit | | | | | | | | | | should be reset first. | | | | | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|---------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 10 | SPKL_SPKVDD<br>_ENA | 0 | SPKOUTL enable 0 = Disabled 1 = Enabled Note that SPKOUTL is also controlled by SPKL_OP_ENA. When powering down SPKOUTL, the SPKL_SPKVDD_ENA bit should be reset first | | | 7 | SPKR_OP_ENA | 0 | SPKOUTR enable 0 = Disabled 1 = Enabled Note that SPKOUTR is also controlled by SPKR_SPKVDD_ENA. When powering up SPKOUTR, the SPKR_OP_ENA bit should be enabled first. | | | 6 | SPKL_OP_ENA | 0 | SPKOUTL enable 0 = Disabled 1 = Enabled Note that SPKOUTL is also controlled by SPKL_SPKVDD_ENA. When powering up SPKOUTL, the SPKL_OP_ENA bit should be enabled first | | | 3 | SPKR_MIX_<br>ENA | 0 | Right speaker output mixer enable 0 = Disabled 1 = Enabled | | | 2 | SPKL_MIX_ENA | 0 | Left speaker output mixer enable 0 = Disabled 1 = Enabled | | | 1 | DACR_ENA | 0 | Right DAC Enable 0 = Disabled 1 = Enabled DACR_ENA must be set to 1 when processing right channel data from the DAC or Digital Beep Generator. | | | 0 | DACL_ENA | 0 | Left DAC Enable 0 = Disabled 1 = Enabled DACR_ENA must be set to 1 when processing left channel data from the DAC or Digital Beep Generator. | Table 68 Power Management Control # THERMAL SHUTDOWN The WM8945 incorporates a temperature sensor which detects when the device temperature is within normal limits. The temperature status can be read at any time from the TEMP\_STS bit, as described in Table 69. This bit can be polled at any time, or may output directly on a GPIO pin, or may be used to generate Interrupt events. The temperature sensor can be configured to shut down the speaker outputs in the event of an overtemperature condition. This is configured using the THERR\_ACT register field. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|-----|-----------|---------|------------------------------------------------------------------------------------------------------| | R17 (11h) | 15 | TEMP_STS | 0 | Thermal Sensor status | | Status Flags | | | | 0 = Normal | | | | | | 1 = Overtemperature | | R42 (2Ah) | 15 | THERR_ACT | 1 | Thermal Shutdown enable | | Output ctrl | | | | 0 = Disabled | | | | | | 1 = Enabled | | | | | | When THERR_ACT = 1, then an overtemperature condition will cause the speaker outputs to be disabled. | **Table 69 Thermal Shutdown Control** # **POWER ON RESET** The WM8945 includes a Power-On Reset (POR) circuit, which is used to reset the digital logic into a default state after power up. The POR circuit derives its output from LDOVDD and DCVDD. The internal POR signal is asserted low when either LDOVDD or DCVDD are below minimum thresholds. The specific behaviour of the circuit will vary, depending on relative timing of the supply voltages. Typical scenarios are illustrated in Figure 48 and Figure 49. Figure 48 Power On Reset Timing – LDOVDD enabled first Figure 49 Power-On Reset Timing - DCVDD enabled first The $\overline{POR}$ signal is undefined until LDOVDD has exceeded the minimum threshold, $V_{pora}$ Once this threshold has been exceeded, $\overline{POR}$ is asserted low and the chip is held in reset. In this condition, all writes to the control interface are ignored. Once LDOVDD and DCVDD have both reached their respective power on thresholds, $\overline{POR}$ is released high, all registers are in their default state, and writes to the control interface may take place. Note that a minimum power-on reset period, $T_{POR}$ , applies even if LDOVDD and DCVDD have zero rise time. (This specification is guaranteed by design rather than test.) On power down, $\overline{\text{POR}}$ is asserted low when LDOVDD or DCVDD falls below their respective power-down thresholds. Typical Power-On Reset parameters for the WM8945 are defined in Table 70. | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------------|-----|------|-----|------| | $V_{pora}$ | Power-On undefined threshold (LDOVDD) | | 0.5 | | V | | $V_{pora\_on}$ | Power-On threshold (LDOVDD) | | 1.15 | | V | | $V_{pora\_off}$ | Power-Off threshold (LDOVDD) | | 1.12 | | V | | $V_{pord\_on}$ | Power-On threshold (DCVDD) | | 0.57 | | V | | $V_{pord\_off}$ | Power-Off threshold (DCVDD) | | 0.56 | | V | | $T_{POR}$ | Minimum Power-On Reset period | | 10.6 | | μS | Table 70 Typical Power-On Reset Parameters Separate Power-On Reset circuits are also implemented on the DBVDD and SPKVDD domains. These circuits ensure correct device behaviour whenever these supplies are enabled or disabled. # RECOMMENDED POWER UP/DOWN SEQUENCE In order to minimise output pop and click noise, it is recommended that the WM8945 device is powered up and down using one of the following sequences: #### Power Up: | ACTION | LABEL | REGISTER [BITS] | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Turn on external supplies and wait for the supply voltages to settle. | | | | Reset registers to default state (software reset) | SW_RESET | R0 (00h) [15:0] | | Enable speaker and line discharge bits | SPKR_DISCH = 1<br>SPKL_DISCH = 1<br>LINEL_DISCH = 1 | R42 (2Ah) [7]<br>R42 (2Ah) [6]<br>R42 (2Ah) [4] | | Enable VMID to speaker and line outputs | SPKR_VMID_OP_ENA = 1<br>SPKL_VMID_OP_ENA = 1<br>LINEL_VMID_OP_ENA = 1 | R42 (2Ah) [13]<br>R42 (2Ah) [12]<br>R42 (2Ah) [10] | | Enable VMID Fast Start and Start up Bias<br>Select Start-Up Bias and set VMID soft start for<br>start-up ramp | VMID_FAST_START = 1<br>STARTUP_BIAS_ENA = 1<br>BIAS_SRC = 1<br>VMID_RAMP[1:0] = 01 | R7 (07h) [11]<br>R7 (07h) [8]<br>R7 (07h) [7]<br>R7 (07h) [6:5] | | If using VMID as the reference voltage for the LDO then select VMID fast start or set to 0 if using the Bandgap as the reference voltage for LDO. Select LDO Start-Up Bias and enable LDO Delay 300ms for LDO to settle | LDO_REF_SEL_FAST = 1<br>LDO_BIAS_SRC = 1<br>LDO_ENA = 1 | R53 (35h) [14]<br>R53 (35h) [5]<br>R53 (35h) [15] | | Enable VMID Buffer and Master Bias<br>Set VMID_SEL[1:0] for fast start-up | BIAS_ENA = 1<br>VMID_BUF_ENA = 1<br>VMID_SEL[1:0] = 11 | R2 (02h) [3]<br>R2 (02h) [2]<br>R2 (02h) [1:0] | | Disable speaker and line discharge bits | SPKP_DISCH = 0<br>SPKN_DISCH = 0<br>LINEL_DISCH = 0 | R42 (2Ah) [6]<br>R42 (2Ah) [7]<br>R42 (2Ah) [4] | | Enable speaker mixer and DAC | SPKR_MIX_ENA = 1<br>SPKL_MIX_ENA = 1<br>DACR_ENA = 1<br>DACL_ENA = 1 | R3 (03h) [3]<br>R3 (03h) [2]<br>R3 (03h) [1]<br>R3 (03h) [0] | | Enable speaker outputs and speaker PGA and lineout output as required | OUTR_ENA = 1 OUTL_ENA = 1 SPKR_PGA_ENA = 1 SPKL_PGA_ENA = 1 SPKN_OP_ENA = 1 SPKP_OP_ENA = 1 | R3 (03h) [15]<br>R3 (03h) [14]<br>R3 (03h) [13]<br>R3 (03h) [12]<br>R3 (03h) [7]<br>R3 (03h) [6] | | Enable power to speaker drive | SPKR_SPKVDD_ENA = 1<br>SPKL_ SPKVDD _ENA = 1 | R3 (03h) [11]<br>R3 (03h) [10] | | Enable VMID Delay 150ms to allow VMID to settle | VMID_ENA = 1 | R7 (07h) [4] | | Set LDO for normal operation | LDO_REF_SEL_FAST = 0<br>LDO_BIAS_SRC = 0 | R53 (35h) [14]<br>R53 (35h) [5] | | Set VMID for normal operation | VMID_FAST_START = 0<br>STARTUP_BIAS_ENA = 0 | R7 (07h) [11]<br>R7 (07h) [8] | | Set VMID divider for normal operation | VMID_SEL = 01 | R2 (02h) [1:0] | #### Power Down: | ACTION | LABEL | REGISTER[BITS] | | | |-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--| | Mute speaker PGA and DAC | SPKR_PGA_ENA = 1 SPKL_PGA_ENA = 1 SPKR_VOL = 00h SPKL_VOL = 00h DACR_MUTE = 1 DACL_MUTE = 1 DACR_VOL = 0 DACL_VOL = 0 | R3 (03h) [13] R3 (03h) [12] R47 (2Fh) [5:0] R48 (30h) [5:0] R24 (18h) [8] R23 (17h) [8] R24 (18h) [7:0] R23 (17h) [7:0] | | | | Select LDO for fast start-up | LDO_REF_SEL_FAST = 1<br>LDO_BIAS_SRC = 1 | R53 (35h) [14]<br>R53 (35h) [5] | | | | Select VMID for fast start-up | VMID_SEL = 11 VMID_FAST_START =1 BIAS_SRC = 1 VMID_RAMP = 01 | R2 (02h) [1:0]<br>R7 (07h) [11]<br>R7 (07h) [7]<br>R7 (07h) [6:5] | | | | Disabled VMID Delay 500ms for VMID to discharge | VMID_ENA = 0 | R7 (07h) [4] | | | | Discharge outputs Delay 50ms for outputs to discharge | SPKR_DISCH = 1<br>SPKL_DISCH = 1<br>LINEL_DISCH = 1 | R42 (2Ah) [7]<br>R42 (2Ah) [6]<br>R42 (2Ah) [4] | | | | Mute outputs | LINEL_MUTE = 1 SPKR_OP_MUTE = 1 SPKL_OP_MUTE = 1 | R42 (2Ah) [8]<br>R03 (03h) [9]<br>R03 (03h) [8] | | | | Disable power to speaker driver (must be done before disabling the speaker outputs) | SPKR_SPKVDD_ENA = 1<br>SPKL_SPKVDD_ENA = 1 | R3 (03h) [11]<br>R3 (03h) [10] | | | | Disable speaker outputs | SPKR_OP_ENA = 1<br>SPKL_OP_ENA = 1 | R3 (03h) [7]<br>R3 (03h) [6] | | | | Reset | SW_RESET | R0 (00h) [15:0] | | | | Turn off external power supply voltages | | | | | # **SOFTWARE RESET AND DEVICE ID** The WM8945 can be reset by writing to Register R0. This is a read-only register, and the contents of R0 will not be affected by writing to this Register. The Device ID can be read back from Register R0. The Chip Revision ID can be read back from Register 1, as described in Table 71. | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | |---------------------|------|----------------|---------|-----------------------------------------------| | R0 (00h) | 15:0 | SW_RESET | 6229h | Writing to this register resets all registers | | Software | | [15:0] | | to their default state. | | Reset/Chip | | | | Reading from this register will indicate | | ID 1 | | | | device family ID 6229h. | | R1 (01h) | 3:0 | CHIP_REV [3:0] | | Reading from this register will indicate | | Revision | | | | the Revision ID. | | Number | | | | | Table 71 Chip Reset and ID WM8945 # **REGISTER MAP** | REG | NAME | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFAULT | |-----------|-----------------------------|---------------------|----------------|----------------------|----------------------|-----------------------------|-----------------------------|----------------------|------------------------------|---------------------|---------------------|-----------------------|-----------------------|----------------------|----------------------|---------------|-----------------------|---------| | R0 (0h) | Software Reset/Chip<br>ID 1 | | | | | | | | SW_RES | SET[15:0 | )] | | | | | | | 6229h | | R1 (1h) | Chip ID 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CHIP_F | REV[3:0] | | 0000h | | R2 (2h) | Power management<br>1 | 0 | 0 | 0 | INPPG<br>AL_EN<br>A | 0 | ADCL_<br>ENA | 0 | 0 | DMIC_<br>ENA | 0 | 0 | MICB_<br>ENA | BIAS_<br>ENA | VMID_<br>BUF_E<br>NA | VMID_S | SEL[1:0] | 0000h | | R3 (3h) | Power management 2 | 0 | OUTL_<br>ENA | SPKR_<br>PGA_<br>ENA | SPKL_<br>PGA_<br>ENA | SPKR_<br>SPKV<br>DD_E<br>NA | SPKL_<br>SPKV<br>DD_E<br>NA | SPKR_<br>OP_M<br>UTE | SPKL_<br>OP_M<br>UTE | SPKR_<br>OP_E<br>NA | SPKL_<br>OP_E<br>NA | SPKR_<br>MIX_M<br>UTE | SPKL_<br>MIX_M<br>UTE | SPKR_<br>MIX_E<br>NA | SPKL_<br>MIX_E<br>NA | DACR<br>_ENA | DACL_<br>ENA | 0330h | | R4 (4h) | Audio Interface | | ATA_PU<br>1:0] | FRAME<br>1: | | BCLK_ | PULL[1:<br>)] | ADCR<br>_SRC | ADCL_<br>SRC | 1 | DACL_<br>SRC | BCLK_<br>INV | LRCLK<br>_INV | WL | [1:0] | FMT | [1:0] | 028Ah | | R5 (5h) | Companding control | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LOOP<br>BACK | 0 | DAC_<br>COMP | DAC_<br>COMP<br>MODE | ADC_<br>COMP | ADC_<br>COMP<br>MODE | 0000h | | R6 (6h) | Clock Gen control | OSC_<br>CLK_E<br>NA | MCLK_ | PULL[1: | CLKO<br>UT_SE<br>L | | T_DIV[1<br>0] | SYSCL<br>K_ENA | | SYS | CLK_DI | V[2:0] | TOCL<br>K_ENA | ВС | LK_DIV[ | 2:0] | MSTR | 0106h | | R7 (7h) | Additional control | 0 | 0 | 0 | 0 | VMID_<br>FAST_<br>START | VMID_<br>REF_S<br>EL | VMID_<br>CTRL | START<br>UP_BI<br>AS_EN<br>A | BIAS_<br>SRC | _ | RAMP[1:<br>0] | VMID_<br>ENA | | SR | [3:0] | | 000Dh | | R8 (8h) | FLL Control 1 | 0 | 0 | 0 | _ | _K_REF<br>/[1:0] | FLL. | _OUTDI\ | /[2:0] | FLL_C | TRL_RA | TE[2:0] | FLL, | _FRATIC | 0[2:0] | FLL_F<br>RAC | FLL_E<br>NA | 0102h | | R9 (9h) | FLL Control 2 | | | | | | | | FLL_k | ([15:0] | | | | | | | | 3127h | | R10 (Ah) | FLL Control 3 | 0 | | | | | FLL_ | N[9:0] | | | | | 0 | | FLL_G | AIN[3:0] | | 0104h | | R11 (Bh) | GPIO Config | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MODE<br>_GPIO | 0000h | | R12 (Ch) | GPIO1 Control | GP1_D<br>IR | GP1_PI | JLL[1:0] | GP1_I<br>NT_M<br>ODE | 0 | GP1_P<br>OL | 0 | 0 | 0 | 0 | GP1_L<br>VL | 0 | | GP1_FN[3:0] | | | 8000h | | R13 (Dh) | GPIO2 Control | GP2_D<br>IR | GP2_PI | JLL[1:0] | GP2_I<br>NT_M<br>ODE | 0 | GP2_P<br>OL | 0 | 0 | 0 | 0 | GP2_L<br>VL | 0 | | GP2_FN[3:0] | | 8000h | | | R14 (Eh) | GPIO3 Control | GP3_D<br>IR | GP3_PI | JLL[1:0] | GP3_I<br>NT_M<br>ODE | 0 | GP3_P<br>OL | 0 | 0 | 0 | 0 | GP3_L<br>VL | 0 | | GP3_I | FN[3:0] | | C000h | | R15 (Fh) | GPIO4 Control | GP4_D<br>IR | GP4_PI | JLL[1:0] | GP4_I<br>NT_M<br>ODE | 0 | GP4_P<br>OL | 0 | 0 | 0 | 0 | GP4_L<br>VL | 0 | | GP4_I | FN[3:0] | | 8000h | | R16 (10h) | System Interrupts | TEMP<br>_INT | GP4_I<br>NT | GP3_I<br>NT | GP2_I<br>NT | GP1_I<br>NT | TCHD<br>ATA_I<br>NT | TCHP<br>D_INT | AUXA<br>DC_IN<br>T | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LDO_<br>UV_IN<br>T | 0000h | | R17 (11h) | Status Flags | TEMP<br>_STS | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LDO_<br>UV_ST<br>S | 0000h | | R18 (12h) | IRQ Config | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | IM_IR<br>Q | 0001h | | R19 (13h) | System Interrupts<br>Mask | IM_TE<br>MP_IN<br>T | IM_GP<br>4_INT | IM_GP<br>3_INT | IM_GP<br>2_INT | IM_GP<br>1_INT | IM_TC<br>HDAT<br>A_INT | IM_TC<br>HPD_I<br>NT | IM_AU<br>XADC<br>_INT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | IM_LD<br>O_UV_<br>INT | 0000h | | R20 (14h) | Control Interface | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SPI_O<br>D | SPI_4<br>WIRE | AUTO<br>_INC | 0002h | | R21 (15h) | DAC Control 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DAC_<br>MUTE<br>ALL | 0 | 0 | 0 | DAC_<br>AUTO<br>MUTE | 0 | 0 | 0 | DACL_<br>DATIN<br>V | 0110h | | R22 (16h) | DAC Control 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DAC_<br>VOL_R | 0 | 0 | 0 | DAC_<br>SB_FL | 0010h | | REG | NAME | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4<br>AMP | 3 | 2 | 1 | 0<br>T | DEFAULT | |-----------|--------------------------|---------------|----|------------------------------|------------------------------|--------|-------------------------------|---------|--------------------------------|--------------------------------|--------------------------------|-----------------------|-------------------------|--------------------------------|---------------|--------------------------------|--------------------------------|---------| | R23 (17h) | Left DAC digital Vol | 0 | 0 | 0 | DAC_<br>VU | 0 | 0 | 0 | DACL_<br>MUTE | | | l | l | VOL[7:0] | l | l | | 00C0h | | R25 (19h) | ADC Control 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ADC_<br>MUTE<br>ALL | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ADCL_<br>DATIN<br>V | 0100h | | R26 (1Ah) | ADC Control 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | IPF_CU<br>1:0] | ADC_<br>HPF | 0000h | | R27 (1Bh) | Left ADC Digital Vol | 0 | 0 | 0 | ADC_<br>VU | 0 | 0 | 0 | ADCL_<br>MUTE | | | | ADCL_\ | VOL[7:0] | | | | 00C0h | | R29 (1Dh) | DRC Control 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DRC_<br>NG_E<br>NA | DRC_<br>ENA | 0 | 0 | 0 | 1 | DRC_<br>QR | DRC_<br>ANTIC<br>LIP | 1 | 000Fh | | R30 (1Eh) | DRC Control 2 | 0 | 0 | 0 | DRO | C_NG_N | /INGAIN | [3:0] | 0 | 0 | 0 | 1 | DRC_ | _MINGAI | N[2:0] | | MAXGAI<br>1:0] | 0C25h | | R31 (1Fh) | DRC Control 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | DRC_A | TK[3:0] | | | DRC_D | CY[3:0] | | 0342h | | R32 (20h) | DRC Control 4 | 0 | 0 | 0 | | DRC_ | KNEE2_ | IP[4:0] | | | | RC_KN | EE_IP[5: | 0] | | 0 | 0 | 0000h | | R33 (21h) | DRC Control 5 | 0 | 0 | DRC_<br>KNEE2<br>_OP_E<br>NA | | DRC_I | KNEE2_( | OP[4:0] | | | DRC_ | KNEE_C | )P[4:0] | | | HI_COM | | 0003h | | R34 (22h) | DRC Control 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R_THR[<br>:0] | DRC_C | R_DCY<br>:0] | 0000h | | R35 (23h) | DRC Control 7 | 0 | 0 | 0 | 0 | 0 | 0 | | G_EXP[<br>:0] | DRC_ | LO_COM | MP[2:0] | | DR | C_INIT[ | 4:0] | | 0000h | | R36 (24h) | DRC Status | | | | | | | | DRC_G | AIN[15:0 | ] | | | | | | | 0000h | | R37 (25h) | Beep Control 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BEEP_C | GAIN[3:0] | | | RATE[1:<br>)] | BEEP_<br>ENA | 0002h | | R38 (26h) | Video Buffer | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | VB_EN<br>A | VB_Q<br>BOOS<br>T | VB_G<br>AIN | VB_ | DISOFF | [2:0] | VB_PD | VB_CL<br>AMP | 001Ch | | R39 (27h) | Input ctrl | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX2_<br>AUDIO | AUX1_<br>AUDIO | MICB_<br>LVL | 1 | MICLN<br>_TO_N<br>_PGAL | 0 | 1 | | AL_SEL[<br>:0] | 0035h | | R40 (28h) | Left INP PGA gain ctrl | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PGA_<br>VU | PGAL_<br>ZC | PGAL_<br>MUTE | | | PGAL_\ | /OL[5:0] | | | 0050h | | R42 (2Ah) | Output ctrl | THER<br>R_ACT | 0 | SPKR_<br>VMID_<br>OP_E<br>NA | SPKL_<br>VMID_<br>OP_E<br>NA | 0 | LINEL<br>_VMID<br>_OP_E<br>NA | 1 | LINEL<br>_MUT<br>E | SPKR_<br>DISCH | SPKL_<br>DISCH | 0 | LINEL<br>_DISC<br>H | 0 | 0 | SPK_V<br>ROI | LINE_<br>VROI | 8300h | | R43 (2Bh) | SPK mixer control1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX1_<br>TO_SP<br>KL | PGAL_<br>TO_SP<br>KL | BYPL_<br>TO_P<br>GAL | MDAC<br>L_TO_<br>PGAL | 0 | DACL_<br>TO_P<br>GAL | 0 | AUX2_<br>TO_P<br>GAL | AUX1_<br>TO_P<br>GAL | 0000h | | R44 (2Ch) | SPK mixer control2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX1_<br>TO_SP<br>KR | PGAR<br>_TO_S<br>PKR | 0 | MDAC<br>L_TO_<br>PGAR | 0 | DACL_<br>TO_P<br>GAR | 0 | AUX2_<br>TO_P<br>GAR | AUX1_<br>TO_P<br>GAR | 0000h | | R45 (2Dh) | SPK mixer control3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX1_<br>TO_SP<br>KL_AT<br>TEN | PGAL_<br>TO_SP<br>KL_AT<br>TEN | BYPL_<br>TO_P<br>GAL_A<br>TTEN | 0 | 0 | DACL_<br>TO_P<br>GAL_A<br>TTEN | 0 | AUX2_<br>TO_P<br>GAL_A<br>TTEN | AUX1_<br>TO_P<br>GAL_A<br>TTEN | 0000h | | R46 (2Eh) | SPK mixer control4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX1_<br>TO_SP | PGAR | 0 | 0 | 0 | DACL_<br>TO_P<br>GAR_<br>ATTEN | 0 | AUX2_<br>TO_P<br>GAR_ | AUX1_<br>TO_P<br>GAR_<br>ATTEN | 0000h | | R47 (2Fh) | Left SPK volume ctrl | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SPK_V<br>U | SPKL_<br>ZC | SPKL_<br>PGA_<br>MUTE | | | SPKL_\ | /OL[5:0] | | | 0079h | | R48 (30h) | Right SPK volume<br>ctrl | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SPK_V<br>U | SPKR_<br>ZC | SPKR_<br>PGA_<br>MUTE | | | SPKR_\ | VOL[5:0] | | | 0079h | | TT1000 | T | I | I | I | | I | I | I | | | I | I | | | | 1 | 1 | T Data | |-----------------|------------------------|-------------|---------------------|--------|----------------|-------|---------------|-----------------|---------------|----------|---------------|----------|----------------|---------------|---------|---------------|---------------|---------| | REG | NAME | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFAULT | | R49 (31h) | Line L mixer control 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BYPL_ | MDAC | 0 | DACL_ | 0 | AUX2_ | AUX1_ | 0000h | | | | | | | | | | | | | | L_TO_ | | TO_0 | | TO_0 | TO_0 | | | DE4 (001) | Line Landon control 2 | | | _ | _ | | | | | _ | UTL | OUTL | _ | UTL | | UTL | UTL | | | R51 (33h) | Line L mixer control 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BYPL_<br>TO_O | 0 | 0 | DACL_<br>TO_O | 0 | AUX2_<br>TO_O | AUX1_<br>TO_O | 0000h | | | | | | | | | | | | | UTL_A | | | UTL_A | | | UTL_A | | | | | | | | | | | | | | TTEN | | | TTEN | | TTEN | TTEN | | | R53 (35h) | LDO | LDO_E | LDO_ | LDO_ | LDO_ | 0 | 0 | 0 | 0 | 0 | 0 | LDO_B | | LDO_VSEL[4:0] | | | 0007h | | | | | NA | | REF_S | OPFLT | | | | | | | IAS_S | | | | | | | | | | | EL_FA | EL | | | | | | | | RC | | | | | | | | | | | ST | | | | | | | | | | | | | | | | | R54 (36h) | Bandgap | BG_E<br>NA | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | BG | S_VSEL[ | 4:0] | | 000Ah | | DEE (27h) | Touch Control 1 | | TCU | 0 | 0 | 0 | TCU 7 | TCU V | TCIL V | TCI | DELAY | (12.01 | | TCI | I DATE | [4.0] | | 0000h | | R55 (37h) | Touch Control 1 | TCH_E<br>NA | TCH_<br>CVT_E | U | 0 | U | TCH_Z<br>_ENA | TCH_Y<br>_ENA | TCH_X<br>_ENA | TCF | I_DELAY | [2:0] | | ICI | H_RATE | [4:0] | | 0000h | | | | 1471 | NA | | | | | | | | | | | | | | | | | R56 (38h) | Touch Control 2 | 0 | 0 | 0 | 0 | TCH_P | 0 | 0 | TCH_I | 0 | 0 | 0 | 0 | | TCH F | RPU[3:0] | | 0007h | | , | | | | | | DONL | | | SEL | | | | | | - | - [] | | | | | | | | | | Υ | | | | | | | | | | | | | | R57 (39h) | Touch Data X | TCH_P | 0 | 0 | 0 | | | | | | TCH_ | X[11:0] | | | | | | 0000h | | | | D1 | | | | | | | | | | | | | | | | | | R58 (3Ah) | Touch Data Y | TCH_P | 0 | 0 | 0 | | | | | | TCH_ | Y[11:0] | | | | | | 0000h | | <b>—</b> | | D2 | | | | | | | | | | | | | | | | | | R59 (3Bh) | Touch Data Z | TCH_P | 0 | 0 | 0 | | | | | | TCH_ | Z[11:0] | | | | | | 0000h | | D ( 0 ( 0 0 L ) | AADC D-t- | D3 | | ALIV B | ATA C | | | | | | ALIV D | TA144.0 | , | | | | | 00001 | | R60 (3Ch) | AuxADC Data | 0 | 0 | | ATA_S<br>[1:0] | | | | | | AUX_DA | ATA[11:0 | J | | | | | 0000h | | R61 (3Dh) | AuxADC Control | AUX_E | AUX_ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX_RATE[4:0] | | | | 0000h | | | ROT (SDII) | Trans to Control | NA | CVT_E | | 0 | | | | 0 | Ü | | | 767_IVITE[4.0] | | | | | 000011 | | | | | NA | | | | | | | | | | | | | | | | | R62 (3Eh) | AuxADC Source | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX_B | 0 | 0 | 0 | 0 | 0 | 0 | AUX_A | AUX_A | 0000h | | | | | | | | | | | ATT_S | | | | | | | | UX1_S | | | | | | | | | | | | EL | | | | | | | EL | EL | | | R63 (3Fh) | AuxADC Config | 0 | 0 | 0 | 0 | 0 | 0 | | AUX_B | 0 | 0 | 0 | 0 | 0 | 0 | AUX_A | AUX_A | 0100h | | | | | | | | | | UX I_F<br>ILTB | ATT_S<br>CALE | | | | | | | UX2_R<br>EF | UX1_R<br>EF | | | R64 (40h) | SE Config Selection | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SE COI | NFIG[3:0 | l | 0000h | | R65 (41h) | SE1_LHPF_CONFIG | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SE1_L | 0 | 0 | 0 | SE1_L | 0000h | | K03 (4111) | SET_LITET_CONFIG | U | U | U | U | U | U | U | U | U | U | U | HPF_L | U | U | U | HPF_L | 000011 | | | | | | | | | | | | | | | _SIGN | | | | _ENA | | | R66 (42h) | SE1_LHPF_L | | | | | | ı | 5 | SE1_LHP | F_L[15:0 | 0] | ı | | | | 1 | | 0000h | | R71 (47h) | SE1_NOTCH_CONFI | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SE1_N | 0000h | | | G | | | | | | | | | | | | | | | | OTCH | | | | | | | | | | | | | | | | | | | | _L_EN | | | | 054 NOTTO | | | | | | | <u> </u> | | | | | | | | | Α | | | R72 (48h) | SE1_NOTCH_A10 | | | | | | | | 1_NOTCI | | | | | | | | | 0000h | | R73 (49h) | SE1_NOTCH_A11 | | | | | | | | 1_NOTCI | | | | | | | | | 0000h | | R74 (4Ah) | SE1_NOTCH_A20 | | | | | | | | 1_NOTCI | | | | | | | | | 0000h | | R75 (4Bh) | SE1_NOTCH_A21 | | | | | | | SE <sup>-</sup> | 1_NOTCI | H_A21[1 | 5:0] | | | | | | | 0000h | | R76 (4Ch) | SE1_NOTCH_A30 | | | | | | | SE | 1_NOTCI | H_A30[1 | 5:0] | | | | | | | 0000h | | R77 (4Dh) | SE1_NOTCH_A31 | | | | | | | SE | 1_NOTCI | H_A31[1 | 5:0] | | | | | | | 0000h | | R78 (4Eh) | SE1_NOTCH_A40 | | | | | | | SE | 1_NOTCI | H_A40[1 | 5:0] | | | | | | | 0000h | | R79 (4Fh) | SE1_NOTCH_A41 | | | | | | | SE | 1_NOTCI | H_A41[1 | 5:0] | | | | | | | 0000h | | R80 (50h) | SE1_NOTCH_A50 | | | | | | | SE | 1_NOTCI | H_A50[1 | 5:0] | | | | | | | 0000h | | R81 (51h) | SE1_NOTCH_A51 | | | | | | | SE | 1_NOTCI | H_A51[1 | 5:0] | | | | | | | 0000h | | R82 (52h) | SE1_NOTCH_M10 | | | | | | | SE′ | 1_NOTC | 1_M10[1 | 5:0] | | | | | | | 0000h | | R83 (53h) | SE1_NOTCH_M11 | | | | | | | | <br>1_NOTCI | | | | | | | | | 1000h | | R84 (54h) | SE1_NOTCH_M20 | | | | | | | | | | | 0000h | | | | | | | | <u> </u> | | | SE1_NOTCH_M20[15:0] | | | | | | | | | | | | | | | | | REG NAME 15 14 13 12 11 10 9 8 7 6 5 4 3 2 R85 (55h) SE1_NOTCH_M21 SE1_NOTCH_M21[15:0] R86 (56h) SE1_NOTCH_M30 SE1_NOTCH_M30[15:0] R87 (57h) SE1_NOTCH_M31 SE1_NOTCH_M31[15:0] R88 (58h) SE1_NOTCH_M40 SE1_NOTCH_M40[15:0] R89 (59h) SE1_NOTCH_M41 SE1_NOTCH_M41[15:0] R90 (5Ah) SE1_NOTCH_M50 SE1_NOTCH_M50[15:0] R91 (5Bh) SE1_NOTCH_M51 SE1_NOTCH_M51[15:0] | 1 | 0 | 1000h<br>0000h | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|----------------|--|--|--|--|--|--|--| | R86 (56h) SE1_NOTCH_M30 SE1_NOTCH_M30[15:0] R87 (57h) SE1_NOTCH_M31 SE1_NOTCH_M31[15:0] R88 (58h) SE1_NOTCH_M40 SE1_NOTCH_M40[15:0] R89 (59h) SE1_NOTCH_M41 SE1_NOTCH_M41[15:0] R90 (5Ah) SE1_NOTCH_M50 SE1_NOTCH_M50[15:0] R91 (5Bh) SE1_NOTCH_M51 SE1_NOTCH_M51[15:0] | | | | | | | | | | | | R87 (57h) SE1_NOTCH_M31 SE1_NOTCH_M31[15:0] R88 (58h) SE1_NOTCH_M40 SE1_NOTCH_M40[15:0] R89 (59h) SE1_NOTCH_M41 SE1_NOTCH_M41[15:0] R90 (5Ah) SE1_NOTCH_M50 SE1_NOTCH_M50[15:0] R91 (5Bh) SE1_NOTCH_M51 SE1_NOTCH_M51[15:0] | | | 0000h | | | | | | | | | R88 (58h) SE1_NOTCH_M40 SE1_NOTCH_M40[15:0] R89 (59h) SE1_NOTCH_M41 SE1_NOTCH_M41[15:0] R90 (5Ah) SE1_NOTCH_M50 SE1_NOTCH_M50[15:0] R91 (5Bh) SE1_NOTCH_M51 SE1_NOTCH_M51[15:0] | | | | | | | | | | | | R89 (59h) SE1_NOTCH_M41 [15:0] R90 (5Ah) SE1_NOTCH_M50 [15:0] R91 (5Bh) SE1_NOTCH_M51 [15:0] | | | 1000h | | | | | | | | | R90 (5Ah) SE1_NOTCH_M50 SE1_NOTCH_M50[15:0] R91 (5Bh) SE1_NOTCH_M51 SE1_NOTCH_M51[15:0] | | | 0000h | | | | | | | | | R91 (5Bh) SE1_NOTCH_M51 SE1_NOTCH_M51[15:0] | | | 1000h | | | | | | | | | | SE1_NOTCH_M51[15:0] | | | | | | | | | | | Dec (FOL) OF A DEA CONFIC | | | 1000h | | | | | | | | | R92 (5Ch) SE1_DF1_CONFIG 0 0 0 0 0 0 0 0 0 | 0 | _ | | | | | | | | | | | | F1_L_ | | | | | | | | | | R93 (5Dh) SE1_DF1_L0 SE1 DF1 L0(15:0) | SEA PEA 10(AS D) | | | | | | | | | | | | | | 1000h | | | | | | | | | R94 (5Eh) SE1_DF1_L1 SE1_DF1_L1[15:0] | | | 0000h<br>0000h | | | | | | | | | R95 (5Fh) SE1_DF1_L2 SE1_DF1_L2[15:0] | | | | | | | | | | | | R99 (63h) Reserved 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | _ | 0000h | | | | | | | | | R100 (64h) SE2_RETUNE_CON 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | SE2_F<br>ETUN | | | | | | | | | | | | E_L_E | | | | | | | | | | | | NA | | | | | | | | | | R101 (65h) SE2_RETUNE_C0 SE2_RETUNE_C0[15:0] | | | | | | | | | | | | R102 (66h) SE2_RETUNE_C1 SE2_RETUNE_C1 | SE2_RETUNE_C1[15:0] 00 | | | | | | | | | | | R103 (67h) SE2_RETUNE_C2 SE2_RETUNE_C2 | SE2_RETUNE_C2[15:0] 0( | | | | | | | | | | | R104 (68h) SE2_RETUNE_C3 SE2_RETUNE_C3[15:0] | | | | | | | | | | | | R105 (69h) SE2_RETUNE_C4 SE2_RETUNE_C4 | | | | | | | | | | | | R106 (6Ah) SE2_RETUNE_C5 SE2_RETUNE_C5[15:0] | | | | | | | | | | | | R107 (6Bh) SE2_RETUNE_C6 SE2_RETUNE_C6[15:0] | SE2_RETUNE_C6[15:0] | | | | | | | | | | | R108 (6Ch) SE2_RETUNE_C7 SE2_RETUNE_C7[15:0] | SE2_RETUNE_C7[15:0] | | | | | | | | | | | R109 (6Dh) SE2_RETUNE_C8 SE2_RETUNE_C8[15:0] | SE2_RETUNE_C8[15:0] | | | | | | | | | | | R110 (6Eh) SE2_RETUNE_C9 SE2_RETUNE_C9[15:0] | SE2_RETUNE_C9[15:0] | | | | | | | | | | | R111 (6Fh) SE2_RETUNE_C10 SE2_RETUNE_C10[15:0] | | | 0000h | | | | | | | | | R112 (70h) SE2_RETUNE_C11 SE2_RETUNE_C11[15:0] | | | 0000h | | | | | | | | | R113 (71h) SE2_RETUNE_C12 SE2_RETUNE_C12[15:0] | | | 0000h | | | | | | | | | R114 (72h) SE2_RETUNE_C13 SE2_RETUNE_C13[15:0] | | | 0000h | | | | | | | | | R115 (73h) SE2_RETUNE_C14 SE2_RETUNE_C14[15:0] | | | 0000h | | | | | | | | | R116 (74h) SE2_RETUNE_C15 SE2_RETUNE_C15[15:0] | | | 0000h | | | | | | | | | R117 (75h) SE2_RETUNE_C16 SE2_RETUNE_C16[15:0] | | | 0000h | | | | | | | | | R118 (76h) SE2_RETUNE_C17 SE2_RETUNE_C17[15:0] | | | 0000h | | | | | | | | | R119 (77h) SE2_RETUNE_C18 SE2_RETUNE_C18[15:0] | | | 0000h | | | | | | | | | R120 (78h) SE2_RETUNE_C19 SE2_RETUNE_C19[15:0] | | | 0000h | | | | | | | | | R121 (79h) SE2_RETUNE_C20 SE2_RETUNE_C20[15:0] | | | 0000h | | | | | | | | | R122 (7Ah) SE2_RETUNE_C21 SE2_RETUNE_C21[15:0] | | | 0000h | | | | | | | | | R123 (7Bh) SE2_RETUNE_C22 SE2_RETUNE_C22[15:0] | | | 0000h | | | | | | | | | R124 (7Ch) SE2_RETUNE_C23 SE2_RETUNE_C23[15:0] | | | 0000h | | | | | | | | | R125 (7Dh) SE2_RETUNE_C24 SE2_RETUNE_C24[15:0] | | | 0000h | | | | | | | | | R126 (7Eh) SE2_RETUNE_C25 SE2_RETUNE_C25[15:0] | | | 0000h | | | | | | | | | R127 (7Fh) SE2_RETUNE_C26 SE2_RETUNE_C26[15:0] | | | 0000h | | | | | | | | | R128 (80h) SE2_RETUNE_C27 SE2_RETUNE_C27[15:0] | | | 0000h | | | | | | | | | R129 (81h) SE2_RETUNE_C28 SE2_RETUNE_C28[15:0] | | | | | | | | | | | | R130 (82h) SE2_RETUNE_C29 SE2_RETUNE_C29[15:0] | | | 0000h<br>0000h | | | | | | | | | R131 (83h) SE2_RETUNE_C30 SE2_RETUNE_C30[15:0] | | | 0000h | | | | | | | | | R132 (84h) SE2_RETUNE_C31 SE2_RETUNE_C31[15:0] | | | 0000h | | | | | | | | | R133 (85h) SE2_5BEQ_CONFIG 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | SE2_5 | 5 0000h | | | | | | | | | | | BEQ_I | | | | | | | | | | | | _ENA | | | | | | | | | | R134 (86h) SE2_5BEQ_L10G 0 0 0 SE2_5BEQ_L1G[4:0] 0 0 0 SE2_5BEQ_ | L0G[4:0 | )] | 0C0Ch | | | | | | | | | REG | NAME | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DEFAULT | |------------|---------------|----|----------------------|----------|----|----|--------|----|--------|----------|------|-------|-------|----------|----------|---------|----------|---------| | | SE2_5BEQ_L32G | 0 | 0 | 0 | 12 | | BEQ_L3 | | · · | 0 | 0 | 0 | - | | 5BEQ_L | | U | 0C0Ch | | | SE2_5BEQ_L4G | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 5BEQ_L4 | | | 000Ch | | | SE2_5BEQ_L0P | - | | U | U | U | U | | | 2_L0P[15 | | U | | JLZ_ | JDLQ_L | +O[+.0] | | 00D8h | | | SE2_5BEQ_L0A | | | | | | | | | 2_L0A[15 | | | | | | | | 0FCAh | | | SE2_5BEQ_L0B | | | | | | | | | | | | | | | | | 0400h | | | SE2_5BEQ_L1P | | 1 -1 1 1 1 1 1 | | | | | | | | | | 01C5h | | | | | | | | SE2_5BEQ_L1A | | 1 2 2 1 1 1 | | | | | | | | | 1EB5h | | | | | | | | | | | 7 | | | | | | | | | F145h | | | | | | | | | SE2_5BEQ_L1B | | | | | | | | | | | | | | | | | | | | SE2_5BEQ_L1C | | | | | | | | | | | 0B75h | | | | | | | | | SE2_5BEQ_L2P | | | | | | | | | )_L2P[15 | | | | | | | | 0558h | | | SE2_5BEQ_L2A | | | | | | | | | )_L2A[15 | | | | | | | | 1C58h | | | SE2_5BEQ_L2B | | | | | | | | | 2_L2B[15 | | | | | | | | F373h | | R147 (93h) | SE2_5BEQ_L2C | | | | | | | SE | 2_5BEC | 2_L2C[15 | 5:0] | | | | | | | 0A54h | | R148 (94h) | SE2_5BEQ_L3P | | | | | | | SE | 2_5BEC | 2_L3P[15 | :0] | | | | | | | 1103h | | R149 (95h) | SE2_5BEQ_L3A | | | | | | | SE | 2_5BEC | )_L3A[15 | i:0] | | | | | | | 168Eh | | R150 (96h) | SE2_5BEQ_L3B | | | | | | | SE | 2_5BEC | 2_L3B[15 | :0] | | | | | | | F829h | | R151 (97h) | SE2_5BEQ_L3C | | SE2_5BEQ_L3C[15:0] 0 | | | | | | | | | 07Adh | | | | | | | | R152 (98h) | SE2_5BEQ_L4P | | SE2_5BEQ_L4P[15:0] | | | | | | | | | 4000h | | | | | | | | R153 (99h) | SE2_5BEQ_L4A | | SE2_5BEQ_L4A[15:0] | | | | | | | | | 0564h | | | | | | | | R154 (9Ah) | SE2_5BEQ_L4B | | <u> </u> | <u> </u> | | | | SE | 2_5BEC | 2_L4B[15 | i:0] | | | <u> </u> | <u> </u> | | <u> </u> | 0559h | ## **REGISTER BITS BY ADDRESS** The complete register map is shown below. The detailed description can be found in the relevant text of the device description. | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------|------|--------------------|------------------------|-----------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R0 (00h)<br>Software | 15:0 | SW_RESET[15<br>:0] | 0110_0010<br>_0010_100 | Writing to this register resets all registers to their default state. | | | Reset/Chip<br>ID 1 | | - | 1 | Reading from this register will indicate device family ID 6229h. | | Register 00h Software Reset/Chip ID 1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------|-----|---------------|---------|-----------------------------------------------------------|----------| | R1 (01h)<br>Chip ID 2 | 3:0 | CHIP_REV[3:0] | 0000 | Reading from this register will indicate the Revision ID. | | Register 01h Chip ID 2 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------------|-----|---------------|---------|-------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | _ | | | | R2 (02h)<br>Power | 12 | INPPGAL_ENA | 0 | Left Input PGA Enable | | | managemen | | | | 0 = Disabled | | | t 1 | | | | 1 = Enabled | | | | 10 | ADCL_ENA | 0 | Left ADC Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | ADCL_ENA must be set to 1 when processing left channel data from the ADC or Digital Microphone. | | | | 7 | DMIC_ENA | 0 | Enables Digital Microphone mode | | | | | | | 0 = Audio DSP input is from ADC | | | | | | | 1 = Audio DSP input is from digital microphone interface | | | | | | | When DMIC_ENA = 0, the Digital microphone clock (DMICCLK) is held low. | | | | 4 | MICB_ENA | 0 | Microphone Bias Enable | | | | | _ | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 3 | BIAS_ENA | 0 | Master Bias Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 2 | VMID_BUF_EN | 0 | VMID Buffer Enable. | | | | | Α | | (The buffered VMID may be applied to disabled input and output pins.) | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 1:0 | VMID_SEL[1:0] | 00 | VMID Divider Enable and Select | | | | | | | 00 = VMID disabled (for OFF mode) | | | | | | | 01 = 2 x 50k divider (for normal operation) | | | | | | | 10 = 2 x 250k divider (for low power standby) | | | | | | | 11 = 2 x 5k divider (for fast start-up) | | Register 02h Power management 1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|---------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|----------| | R3 (03h) | 14 | OUTL_ENA | 0 | LINEOUTL enable | | | Power | | _ | | 0 = Disabled | | | managemen | | | | 1 = Enabled | | | t 2 | 13 | SPKR_PGA_E | 0 | Speaker Right PGA enable | | | | | NA | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 12 | SPKL_PGA_E | 0 | Speaker Left PGA enable | | | | | NA | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 11 | SPKR_SPKVD | 0 | SPKOUTR enable | | | | | D_ENA | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | Note that SPKOUTR is also controlled by | | | | | | | SPKR_OP_ENA. When powering down SPKOUTR, the SPKR_SPKVDD_ENA bit should be reset first. | | | | 10 | CDKI CDK//D | 0 | SPKOUTL enable | | | | 10 | SPKL_SPKVD<br>D_ENA | U | 0 = Disabled | | | | | 5_2101 | | 1 = Enabled | | | | | | | Note that SPKOUTL is also controlled by | | | | | | | SPKL_OP_ENA. When powering down SPKOUTL, the | | | | | | | SPKL_SPKVDD_ENA bit should be reset first | | | | 9 | SPKR_OP_MU | 1 | SPKOUTR Output Mute | | | | | TE | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 8 | SPKL_OP_MU | 1 | SPKOUTL Output Mute | | | | | TE | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 7 | SPKR_OP_EN | 0 | SPKOUTR enable | | | | | Α | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | Note that SPKOUTR is also controlled by SPKR_SPKVDD_ENA. When powering up SPKOUTR, the SPKR_OP_ENA bit should be enabled first. | | | | 6 | SPKL_OP_EN | 0 | SPKOUTL enable | | | | | A _ | - | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | Note that SPKOUTL is also controlled by SPKL_SPKVDD_ENA. When powering up SPKOUTL, the SPKL_OP_ENA bit should be enabled first | | | | 5 | SPKR_MIX_M | 1 | Right Speaker PGA Mixer Mute | | | | | UTE | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 4 | SPKL_MIX_MU | 1 | Left Speaker PGA Mixer Mute | | | | | TE | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 3 | SPKR_MIX_EN | 0 | Right speaker output mixer enable | | | | | Α | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 2 | SPKL_MIX_EN | 0 | Left speaker output mixer enable | | | | | Α | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 1 | DACR_ENA | 0 | Right DAC Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|----------|---------|------------------------------------------------------------------------------------------------------|----------| | | | | | DACR_ENA must be set to 1 when processing right channel data from the DAC or Digital Beep Generator. | | | | 0 | DACL_ENA | 0 | Left DAC Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | DACR_ENA must be set to 1 when processing left channel data from the DAC or Digital Beep Generator. | | Register 03h Power management 2 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-------|------------|---------|-------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R4 (04h) | 15:14 | DACDATA_PU | 00 | DACDAT pull-up / pull-down Enable | | | Audio | | LL[1:0] | | 00 = no pull-up or pull-down | | | Interface | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 13:12 | FRAME_PULL | 00 | LRCLK pull-up / pull-down Enable | | | | | [1:0] | | 00 = no pull-up or pull-down | | | | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 11:10 | BCLK_PULL | 00 | BCLK pull-up / pull-down Enable | | | | | [1:0] | | 00 = no pull-up or pull-down | | | | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 9 | ADCR_SRC | 1 | Right Digital Audio interface source | | | | | | | 0 = Left ADC data is output on right channel | | | | | | | 1 = No data is output on right channel | | | | 8 | ADCL_SRC | 0 | Left Digital Audio interface source | | | | | | | 0 = Left ADC data is output on left channel | | | | | | | 1 = No data is output on left channel | | | | 6 | DACL_SRC | 0 | Left DAC Data Source Select | | | | | | | 0 = Left DAC outputs left interface data | | | | | | | 1 = Left DAC outputs right interface data | | | | 5 | BCLK_INV | 0 | BCLK Invert | | | | | | | 0 = BCLK not inverted | | | | | | | 1 = BCLK inverted | | | | 4 | LRCLK_INV | 0 | LRCLK Polarity / DSP Mode A-B select. | | | | | | | | | | | | | | Right, left and I2S modes – LRCLK polarity | | | | | | | 0 = Not Inverted | | | | | | | 1 = Inverted | | | | | | | | | | | | | | DSP Mode – Mode A-B select | | | | | | | 0 = MSB is available on 2 <sup>nd</sup> BCLK rising edge after | | | | | | | LRCLK rising edge (mode A) | | | | | | | 1 = MSB is available on 1 <sup>st</sup> BCLK rising edge after LRCLK rising edge (mode B) | | | | 3:2 | WL[1:0] | 10 | Digital Audio Interface Word Length | | | | | | | 00 = 16 bits | | | | | | | 01 = 20 bits | | | | | | | 10 = 24 bits | | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|----------|---------|----------------------------------------------------|----------| | ADDICESS | | | | | | | | | | | 11 = 32 bits | | | | | | | Note – see "Companding" for the selection of 8-bit | | | | | | | mode. | | | | 1:0 | FMT[1:0] | 10 | Digital Audio Interface Format | | | | | | | 00 = Reserved | | | | | | | 01 = Left Justified | | | | | | | 10 = I2S format | | | | | | | 11 = DSP/PCM mode | | Register 04h Audio Interface | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------|-----|-----------|---------|-----------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R5 (05h) | 5 | LOOPBACK | 0 | Digital Loopback Function | | | Companding | | | | 0 = No loopback | | | control | | | | 1 = Loopback enabled (ADC data output is directly input to DAC data input). | | | | 3 | DAC_COMP | 0 | DAC Companding Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 2 | DAC_COMPM | 0 | DAC Companding Mode | | | | | ODE | | 0 = μ-law | | | | | | | 1 = A-law | | | | 1 | ADC_COMP | 0 | ADC Companding Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 0 | ADC_COMPM | 0 | ADC Companding Mode | | | | | ODE | | 0 = μ-law | | | | | | | 1 = A-law | | Register 05h Companding control | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-------|------------|---------|-------------------------------------------------------|----------| | ADDRESS | | | | | | | R6 (06h) | 15 | OSC_CLK_EN | 0 | Oscillator Enable | | | Clock Gen | | Α | | 0 = Disabled | | | control | | | | 1 = Enabled | | | | | | | This needs to be set when doing AUXADC | | | | | | | measurements, or when a timeout clock is required for | | | | | | | PGA zero cross or GPIO input detection | | | | 14:13 | MCLK_PULL | 00 | MCLK pull-up / pull-down Enable | | | | | [1:0] | | 00 = no pull-up or pull-down | | | | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 12 | CLKOUT_SEL | 0 | CLKOUT Source Select | | | | | | | 0 = SYSCLK | | | | | | | 1 = FLL or MCLK (set by SYSCLK_SRC register) | | | | 11:10 | CLKOUT_DIV | 00 | CLKOUT Clock divider | | | | | [1:0] | | 00 = divide by 1 | | | | | | | 01 = divide by 2 | | | | | | | 10 = divide by 4 | | | | | | | 11 = divide by 8 | | | | 9 | SYSCLK_ENA | 0 | SYSCLK Enable | | | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------|-----|---------------|---------|-------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 8 | SYSCLK_SRC | 1 | SYSCLK Source Select | | | | | | | 0 = MCLK | | | | | | | 1 = FLL output | | | | 7:5 | SYSCLK_DIV | 000 | SYSCLK Clock divider | | | | | [2:0] | | (Sets the scaling for either the MCLK or FLL clock output, depending on SYSCLK_SRC) | | | | | | | 000 = divide by 1 | | | | | | | 001 = divide by 1.5 | | | | | | | 010 = divide by 2 | | | | | | | 011 = divide by 3 | | | | | | | 100 = divide by 4 | | | | | | | 101 = divide by 6 | | | | | | | 110 = divide by 8 | | | | | | | 111 = divide by 12 | | | | 4 | TOCLK_ENA | 0 | TOCLK Enabled | | | | | | | (Enables timeout clock for GPIO level detection, AMU, and PGA zero cross timeout) | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 3:1 | BCLK_DIV[2:0] | 011 | BCLK Frequency (Master mode) | | | | | | | 000 = SYSCLK | | | | | | | 001 = SYSCLK / 2 | | | | | | | 010 = SYSCLK / 4 | | | | | | | 011 = SYSCLK / 8 | | | | | | | 100 = SYSCLK / 16 | | | | | | | 101 = SYSCLK / 32 | | | | | | | 110 = reserved | | | | | | | 111 = reserved | | | | 0 | MSTR | 0 | Digital Audio Interface Mode select | | | | | | | 0 = Slave mode | | | | | | | 1 = Master mode | | Register 06h Clock Gen control | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------|-----|-------------|---------|--------------------------------------------------|----------| | ADDRESS | | | | | | | R7 (07h) | 11 | VMID_FAST_S | 0 | VMID (fast-start) Enable | | | Additional | | TART | | 0 = Disabled | | | control | | | | 1 = Enabled | | | | 10 | VMID_REF_SE | 0 | VMID Source Select | | | | | L | | 0 = LDO supply (LDOVDD) | | | | | | | 1 = LDO output (LDOVOUT) | | | | 9 | VMID_CTRL | 0 | VMID Ratio control | | | | | | | Sets the ratio of VMID to the source selected by | | | | | | | VMID_REF_SEL | | | | | | | 0 = 5/11 | | | | | | | 1 = 1/2 | | | | 8 | STARTUP_BIA | 0 | Start-Up Bias Enable | | | | | S_ENA | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 7 | BIAS_SRC | 0 | Bias Source select | | | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------|-----|-----------|---------|--------------------------------------------|----------| | ADDRESS | | | | | | | | | | | 0 = Normal bias | | | | | | | 1 = Start-Up bias | | | | 6:5 | VMID_RAMP | 00 | VMID soft start enable / slew rate control | | | | | [1:0] | | 00 = Disabled | | | | | | | 01 = Fast soft start | | | | | | | 10 = Normal soft start | | | | | | | 11 = Slow soft start | | | | 4 | VMID_ENA | 0 | VMID Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 3:0 | SR[3:0] | 1101 | Audio Sample Rate select | | | | | | | 0011 = 8kHz | | | | | | | 0100 = 11.025kHz | | | | | | | 0101 = 12kHz | | | | | | | 0111 = 16kHz | | | | | | | 1000 = 22.05kHz | | | | | | | 1001 = 24kHz | | | | | | | 1011 = 32kHz | | | | | | | 1100 = 44.1kHz | | | | | | | 1101 = 48kHz | | Register 07h Additional control | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-------|-------------|---------|----------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R8 (08h) | 12:11 | FLL_CLK_REF | 00 | FLL Clock Reference Divider | | | FLL Control | | _DIV[1:0] | | 00 = MCLK / 1 | | | 1 | | | | 01 = MCLK / 2 | | | | | | | 10 = MCLK / 4 | | | | | | | 11 = MCLK / 8 | | | | | | | MCLK (or other input reference) must be divided down to <=13.5MHz. | | | | | | | For lower power operation, the reference clock can be divided down further if desired. | | | | 10:8 | FLL_OUTDIV | 001 | FOUT clock divider | | | | | [2:0] | | 000 = 2 | | | | | | | 001 = 4 | | | | | | | 010 = 8 | | | | | | | 011 = 16 | | | | | | | 100 = 32 | | | | | | | 101 = 64 | | | | | | | 110 = 128 | | | | | | | 111 = 256 | | | | | | | (FOUT = FVCO / FLL_OUTDIV) | | | | 7:5 | FLL_CTRL_RA | 000 | Frequency of the FLL control block | | | | | TE[2:0] | | 000 = FVCO / 1 (Recommended value) | | | | | | | 001 = FVCO / 2 | | | | | | | 010 = FVCO / 3 | | | | | | | 011 = FVCO / 4 | | | | | | | 100 = FVCO / 5 | | | | | | | 101 = FVCO / 6 | | | | | | | 110 = FVCO / 7 | | | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------|-----|------------|---------|-------------------------------------------------------------|----------| | ADDRESS | | | | | | | | | | | 111 = FVCO / 8 | | | | | | | | | | | | | | Recommended that this register is not changed from default. | | | | 4:2 | FLL_FRATIO | 000 | FVCO clock divider | | | | | [2:0] | | 000 = 1 | | | | | | | 001 = 2 | | | | | | | 010 = 4 | | | | | | | 011 = 8 | | | | | | | 1XX = 16 | | | | | | | | | | | | | | 000 recommended for FREF > 1MHz | | | | | | | 100 recommended for FREF < 16kHz | | | | | | | 011 recommended for all other cases | | | | 1 | FLL_FRAC | 1 | Fractional enable | | | | | | | 0 = Integer Mode | | | | | | | 1 = Fractional Mode | | | | | | | | | | | | | | Integer mode offers reduced power consumption. | | | | | | | Fractional mode offers best FLL performance, provided | | | | | | | also that N.K is a non-integer value. | | | | 0 | FLL_ENA | 0 | FLL Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | Register 08h FLL Control 1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------------|------|-------------|--------------|------------------------------------------|----------| | R9 (09h)<br>FLL Control<br>2 | 15:0 | FLL_K[15:0] | <del>_</del> | Fractional multiply for FREF (MSB = 0.5) | | Register 09h FLL Control 2 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|------|---------------|-----------|-------------------------------------------------------------|----------| | R10 (0Ah) | 14:5 | FLL_N[9:0] | 00_0000_1 | Integer multiply for FREF | | | FLL Control | | | 000 | (LSB = 1) | | | 3 | 3:0 | FLL_GAIN[3:0] | 0100 | Gain applied to error | | | | | | | 0000 = x 1 (Recommended value) | | | | | | | 0001 = x 2 | | | | | | | 0010 = x 4 | | | | | | | 0011 = x 8 | | | | | | | 0100 = x 16 | | | | | | | 0101 = x 32 | | | | | | | 0110 = x 64 | | | | | | | 0111 = x 128 | | | | | | | 1000 = x 256 | | | | | | | | | | | | | | Recommended that this register is not changed from default. | | Register 0Ah FLL Control 3 WM8945 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|-----------|---------|--------------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R11 (0Bh) | 0 | MODE_GPIO | 0 | CIFMODE/GPIO3 pin configuration | | | GPIO Config | | | | 0 = Pin configured as CIFMODE | | | | | | | 1 = Pin configured as GPIO3 | | | | | | | Note – when this bit is set to 1, it is latched and cannot be reset until Power-Off or Software Reset. | | Register 0Bh GPIO Config | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-------|---------------|---------|-----------------------------------------------------------------------------------------------------|----------| | R12 (0Ch) | 15 | GP1_DIR | 1 | GPIO1 Pin Direction | | | GPÌO1 | | _ | | 0 = Output | | | Control | | | | 1 = Input | | | | 14:13 | GP1_PULL[1:0] | 00 | GPIO1 pull-up / pull-down Enable | | | | | | | 00 = no pull-up or pull-down | | | | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 12 | GP1_INT_MOD | 0 | GPIO1 Interrupt Mode | | | | | E | | 0 = GPIO interrupt is rising edge triggered (if GP1_POL=0) or falling edge triggered (if GP1_POL=1) | | | | | | | 1 = GPIO interrupt is triggered on rising and falling | | | | | | | edges | | | | 10 | GP1_POL | 0 | GPIO1 Polarity Select | | | | | | | 0 = Non-inverted | | | | | | | 1 = Inverted | | | | 5 | GP1_LVL | 0 | GPIO1 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level. | | | | | | | When GP1_POL is set, the register contains the opposite logic level to the external pin. | | | | 3:0 | GP1_FN[3:0] | 0000 | GPIO1 Pin Function | | | | | | | 0000 = Logic Level Input | | | | | | | 0001 = Edge Detection Input | | | | | | | 0010 = CLKOUT output | | | | | | | 0011 = Interrupt (IRQ) output | | | | | | | 0100 = Pen Down output | | | | | | | 0101 = Touch Panel measurement complete output | | | | | | | 0110 = Aux ADC measurement complete output | | | | | | | 0111 = Temperature flag output | | | | | | | 1000 = Reserved | | | | | | | 1001 = DMICCLK output | | | | | | | 1010 = Logic Level output | | | | | | | 1011 = LDO_UV output | | | | | | | 1100 = Reserved | | | | | | | 1101 = Reserved | | | | | | | 1110 = Reserved | | | | | | | 1111 = Reserved | | Register 0Ch GPIO1 Control | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-------|---------------|---------|------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R13 (0Dh) | 15 | GP2_DIR | 1 | GPIO2 Pin Direction | | | GPIO2 | | | | 0 = Output | | | Control | | | | 1 = Input | | | | 14:13 | GP2_PULL[1:0] | 00 | GPIO2 pull-up / pull-down Enable | | | | | | | 00 = no pull-up or pull-down | | | | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 12 | GP2_INT_MOD | 0 | GPIO2 Interrupt Mode | | | | | E | | 0 = GPIO interrupt is rising edge triggered (if GP2_POL = 1) | | | | | | | 1 = GPIO interrupt is triggered on rising and falling edges | | | | 10 | GP2_POL | 0 | GPIO2 Polarity Select | | | | | 0. 2 02 | Ü | 0 = Non-inverted | | | | | | | 1 = Inverted | | | | 5 | GP2_LVL | 0 | GPIO2 level. Write to this bit to set a GPIO output. | | | | | | | Read from this bit to read GPIO input level. | | | | | | | When GP2_POL is set, the register contains the opposite logic level to the external pin. | | | | 3:0 | GP2_FN[3:0] | 0000 | GPIO2 Pin Function | | | | | | | 0000 = Logic Level Input | | | | | | | 0001 = Edge Detection Input | | | | | | | 0010 = CLKOUT output | | | | | | | 0011 = Interrupt (IRQ) output | | | | | | | 0100 = Pen Down output | | | | | | | 0101 = Touch Panel measurement complete output | | | | | | | 0110 = Aux ADC measurement complete output | | | | | | | 0111 = Temperature flag output | | | | | | | 1000 = Reserved | | | | | | | 1001 = DMICCLK output | | | | | | | 1010 = Logic Level output | | | | | | | 1011 = LDO_UV output | | | | | | | 1100 = Reserved | | | | | | | 1101 = Reserved | | | | | | | 1110 = Reserved | | | | | | | 1111 = Reserved | | Register 0Dh GPIO2 Control | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------|-------|---------------|---------|---------------------------------------------------------------------------------------------------|----------| | ADDRESS | | _ | | | | | R14 (0Eh) | 15 | GP3_DIR | 1 | GPIO3 Pin Direction | | | GPIO3<br>Control | | | | 0 = Output | | | Control | | | | 1 = Input | | | | 14:13 | GP3_PULL[1:0] | 10 | GPIO3 pull-up / pull-down Enable | | | | | | | 00 = no pull-up or pull-down | | | | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 12 | GP3_INT_MOD | 0 | GPIO3 Interrupt Mode | | | | | E | | 0 = GPIO interrupt is rising edge triggered (if GP3_POL=1) | | | | | | | 1 = GPIO interrupt is triggered on rising and falling | | | | | | | edges | | | | 10 | GP3_POL | 0 | GPIO3 Polarity Select | | | | | | | 0 = Non-inverted | | | | | | | 1 = Inverted | | | | 5 | GP3_LVL | 0 | GPIO3 level. Write to this bit to set a GPIO output. Read from this bit to read GPIO input level. | | | | | | | When GP3_POL is set, the register contains the opposite logic level to the external pin. | | | | 3:0 | GP3_FN[3:0] | 0000 | GPIO3 Pin Function | | | | | | | 0000 = Logic Level Input | | | | | | | 0001 = Edge Detection Input | | | | | | | 0010 = CLKOUT output | | | | | | | 0011 = Interrupt (IRQ) output | | | | | | | 0100 = Pen Down output | | | | | | | 0101 = Touch Panel measurement complete output | | | | | | | 0110 = Aux ADC measurement complete output | | | | | | | 0111 = Temperature flag output | | | | | | | 1000 = Reserved | | | | | | | 1001 = DMICCLK output | | | | | | | 1010 = Logic Level output | | | | | | | 1011 = LDO_UV output | | | | | | | 1100 = Reserved | | | | | | | 1101 = Reserved | | | | | | | 1110 = Reserved | | | | | | | 1111 = Reserved | | Register 0Eh GPIO3 Control | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-------|---------------|---------|------------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R15 (0Fh) | 15 | GP4_DIR | 1 | GPIO4 Pin Direction | | | GPIO4 | | | | 0 = Output | | | Control | | | | 1 = Input | | | | 14:13 | GP4_PULL[1:0] | 00 | GPIO4 pull-up / pull-down Enable | | | | | | | 00 = no pull-up or pull-down | | | | | | | 01 = pull-down | | | | | | | 10 = pull-up | | | | | | | 11 = reserved | | | | 12 | GP4_INT_MOD | 0 | GPIO4 Interrupt Mode | | | | | E | | 0 = GPIO interrupt is rising edge triggered (if GP4_POL =1) | | | | | | | 1 = GPIO interrupt is triggered on rising and falling | | | | | | | edges | | | | 10 | GP4_POL | 0 | GPIO4 Polarity Select | | | | | | | 0 = Non-inverted | | | | | | | 1 = Inverted | | | | 5 | GP4_LVL | 0 | GPIO4 level. Write to this bit to set a GPIO output.<br>Read from this bit to read GPIO input level. | | | | | | | When GP4_POL is set, the register contains the | | | | | | | opposite logic level to the external pin. | | | | 3:0 | GP4_FN[3:0] | 0000 | GPIO4 Pin Function | | | | | | | 0000 = Logic Level Input | | | | | | | 0001 = Edge Detection Input | | | | | | | 0010 = CLKOUT output | | | | | | | 0011 = Interrupt (IRQ) output | | | | | | | 0100 = Pen Down output | | | | | | | 0101 = Touch Panel measurement complete output | | | | | | | 0110 = Aux ADC measurement complete output | | | | | | | 0111 = Temperature flag output | | | | | | | 1000 = Reserved | | | | | | | 1001 = DMICCLK output | | | | | | | 1010 = Logic Level output | | | | | | | 1011 = LDO_UV output | | | | | | | 1100 = Reserved | | | | | | | 1101 = Reserved | | | | | | | 1110 = Reserved | | | | | | | 1111 = Reserved | | Register 0Fh GPIO4 Control | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|-------------|---------|------------------------------------------------------------------------|----------| | R16 (10h) | 15 | TEMP_INT | 0 | Thermal Interrupt status | | | System | | _ | | 0 = Thermal interrupt not set | | | Interrupts | | | | 1 = Thermal interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 14 | GP4_INT | 0 | GPIO4 Interrupt status | | | | | | | 0 = GPIO4 interrupt not set | | | | | | | 1 = GPIO4 interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 13 | GP3_INT | 0 | GPIO3 Interrupt status | | | | | | | 0 = GPIO3 interrupt not set | | | İ | | | | 1 = GPIO3 interrupt set | | | İ | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 12 | GP2_INT | 0 | GPIO2 Interrupt status | | | | | | | 0 = GPIO2 interrupt not set | | | | | | | 1 = GPIO2 interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 11 | GP1_INT | 0 | GPIO1 Interrupt status | | | | | | | 0 = GPIO1 interrupt not set | | | | | | | 1 = GPIO1 interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 10 | TCHDATA_INT | 0 | Touch Panel Data Ready Interrupt | | | | | | | 0 = Touch Panel Data Ready interrupt not set | | | | | | | 1 = Touch Panel Data Ready interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 9 | TCHPD_INT | 0 | Touch Panel pen down Interrupt | | | | | | | 0 = Touch Panel Pen Down interrupt not set | | | | | | | 1 = Touch Panel Pen Down interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 8 | AUXADC_INT | 0 | AUXADC Data Ready Interrupt | | | | | | | 0 = AUXADC Data Ready interrupt not set | | | | | | | 1 = AUXADC Data Ready interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | | | 0 | LDO_UV_INT | 0 | LDO Undervoltage Interrupt | | | | | | | 0 = LDO Undervoltage interrupt not set | | | | | | | 1 = LDO Undervoltage interrupt set | | | | | | | This bit is latched when set; it is cleared when the register is Read. | | Register 10h System Interrupts | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------|-----|------------|---------|-------------------------|----------| | ADDRESS | | | | | | | R17 (11h) | 15 | TEMP_STS | 0 | Thermal Sensor status | | | Status Flags | | | | 0 = Normal | | | | | | | 1 = Overtemperature | | | | 0 | LDO_UV_STS | 0 | LDO Undervoltage status | | | | | | | 0 = Normal | | | | | | | 1 = Undervoltage | | Register 11h Status Flags | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------|-----|--------|---------|--------------------------|----------| | ADDRESS | | | | | | | R18 (12h) | 0 | IM_IRQ | 1 | IRQ (GPIO output) Mask | | | IRQ Config | | | | 0 = Normal | | | | | | | 1 = IRQ output is masked | | Register 12h IRQ Config | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|-------------|---------|--------------------------------------------------|----------| | R19 (13h) | 15 | IM TEMP INT | 0 | Interrupt mask for thermal status | | | System | | | | 0 = Not masked | | | Interrupts | | | | 1 = Masked | | | Mask | 14 | IM GP4 INT | 0 | Interrupt mask for GPIO4 | | | | | | | 0 = Not masked | | | | | | | 1 = Masked | | | | 13 | IM_GP3_INT | 0 | Interrupt mask for GPIO3 | | | | | | | 0 = Not masked | | | | | | | 1 = Masked | | | | 12 | IM_GP2_INT | 0 | Interrupt mask for GPIO2 | | | | | | | 0 = Not masked | | | | | | | 1 = Masked | | | | 11 | IM_GP1_INT | 0 | Interrupt mask for GPIO1 | | | | | | | 0 = Not masked | | | | | | | 1 = Masked | | | | 10 | IM_TCHDATA_ | 0 | Interrupt mask for Touch Panel Data Ready status | | | | | INT | | 0 = Not masked | | | | | | | 1 = Masked | | | | 9 | IM_TCHPD_IN | 0 | Interrupt mask for Touch Panel Pen Down status | | | | | Т | | 0 = Not masked | | | | | | | 1 = Masked | | | | 8 | IM_AUXADC_I | 0 | Interrupt mask for AUXADC Data Ready status | | | | | NT | | 0 = Not masked | | | | | | | 1 = Masked | | | | 0 | IM_LDO_UV_I | 0 | Interrupt mask for LDO Undervoltage status | | | | | NT | | 0 = Not masked | | | | | | | 1 = Masked | | Register 13h System Interrupts Mask | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|-----------|---------|-------------------------------------|----------| | ADDRESS | | | | | | | R20 (14h) | 2 | SPI_OD | 0 | SDOUT pin configuration | | | Control | | | | (applies to 4-wire mode only) | | | Interface | | | | 0 = SDOUT output is CMOS | | | | | | | 1 = SDOUT output is open drain | | | | 1 | SPI_4WIRE | 1 | SPI control mode select | | | | | | | 0 = 3-wire using bidirectional SDA | | | | | | | 1 = 4-wire using SDOUT | | | | 0 | AUTO_INC | 0 | Enables address auto-increment | | | | | | | (applies to 2-wire / I2C mode only) | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | Register 14h Control Interface | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|-------------|---------|------------------------------------|----------| | ADDRESS | | | | | | | R21 (15h) | 8 | DAC_MUTEAL | 1 | DAC Digital Mute for All Channels: | | | DAC Control | | L | | 0 = Disable Mute | | | 1 | | | | 1 = Enable Mute on all channels | | | | 4 | DAC_AUTOMU | 1 | DAC Auto-Mute Control | | | | | TE | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 0 | DACL_DATINV | 0 | Left DAC Invert | | | | | | | 0 = Left DAC output not inverted | | | | | | | 1 = Left DAC output inverted | | Register 15h DAC Control 1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------------------------|-----|------------------|---------|--------------------------------------------------------------------------------|----------| | R22 (16h)<br>DAC Control<br>2 | 4 | DAC_VOL_RA<br>MP | 1 | DAC Volume Ramp control 0 = Disabled 1 = Enabled | | | | 0 | DAC_SB_FLT | 0 | Selects DAC filter characteristics 0 = Normal mode 1 = Sloping stopband mode | | Register 16h DAC Control 2 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------|-----|-----------|-----------|-------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R23 (17h) | 12 | DAC_VU | 0 | DAC Volume Update | | | Left DAC digital Vol | | | | Writing a 1 to this bit enables the Left DAC volume to be updated | | | | 8 | DACL_MUTE | 0 | Left DAC Digital Mute | | | | | | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 7:0 | DACL_VOL | 1100_0000 | Left DAC Digital Volume | | | | | [7:0] | | 0000_0000 = mute | | | | | | | 0000_0001 = -71.625dB | | | | | | | 0000_0010 = -71.250dB | | | | | | | | | | | | | | 1100_0000 = 0dB | | | | | | | | | | | | | | 1111_1111 = +23.625dB | | Register 17h Left DAC digital Vol | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|-------------|---------|-----------------------------------|----------| | ADDRESS | | | | | | | R25 (19h) | 8 | ADC_MUTEAL | 1 | ADC Digital Mute for All Channels | | | ADC Control | | L | | 0 = Disable Mute | | | 1 | | | | 1 = Enable Mute on all channels | | | | 0 | ADCL_DATINV | 0 | Left ADC Invert | | | | | | | 0 = Left ADC output not inverted | | | | | | | 1 = Left ADC output inverted | | Register 19h ADC Control 1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------------------------|-----|----------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | R26 (1Ah)<br>ADC Control<br>2 | 2:1 | ADC_HPF_CU<br>T[1:0] | 00 | High pass filter configuration. 00 = 1 <sup>st</sup> order HPF (fc=4Hz at fs=48kHz) 01 = 2 <sup>nd</sup> order HPF (fc=122Hz at fs=48kHz) 10 = 2 <sup>nd</sup> order HPF (fc=153Hz at fs=48kHz) 11 = 2 <sup>nd</sup> order HPF (fc=196Hz at fs=48kHz) | Table 11 | | | 0 | ADC_HPF | 0 | ADC Digital High Pass Filter Enable 0 = Disabled 1 = Enabled | | Register 1Ah ADC Control 2 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------------------|-----|-----------|-----------|-------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R27 (1Bh) | 12 | ADC_VU | 0 | ADC Volume Update | | | Left ADC<br>Digital Vol | | | | Writing a 1 to this bit enables the Left ADC volume to be updated | | | | 8 | ADCL_MUTE | 0 | Left ADC Digital Mute | | | | | | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 7:0 | ADCL_VOL | 1100_0000 | Left ADC Digital Volume | | | | | [7:0] | | 0000_0000 = mute | | | | | | | 0000_0001 = -71.625dB | | | | | | | 0000_0010 = -71.250dB | | | | | | | | | | | | | | 1100_0000 = 0dB | | | | | | | | | | | | | | 1111_1111 = +23.625dB | | Register 1Bh Left ADC Digital Vol | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|-------------|---------|--------------------------|----------| | ADDRESS | | | | | | | R29 (1Dh) | 8 | DRC_NG_ENA | 0 | DRC Noise Gate Enable | | | DRC Control | | | | 0 = Disabled | | | 1 | | | | 1 = Enabled | | | | 7 | DRC_ENA | 0 | DRC Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 2 | DRC_QR | 1 | DRC Quick-release Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 1 | DRC_ANTICLI | 1 | DRC Anti-clip Enable | | | | | Р | | 0 = Disabled | | | | | | | 1 = Enabled | | Register 1Dh DRC Control 1 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------|------|-------------|---------|------------------------------------------------------|----------| | ADDRESS | | | | | | | R30 (1Eh)<br>DRC Control | 12:9 | DRC_NG_MIN | 0110 | Minimum gain the DRC can use to attenuate audio | | | 2 | | GAIN[3:0] | | signals when the noise gate is active. 0000 = -36dB | | | _ | | | | 0000 = -30dB | | | | | | | 0010 = -24dB | | | | | | | 0010 = -24dB<br>0011 = -18dB | | | | | | | 0100 = -12dB | | | | | | | | | | | | | | 0101 = -6dB | | | | | | | 0110 = 0dB | | | | | | | 0111 = 6dB | | | | | | | 1000 = 12dB | | | | | | | 1001 = 18dB | | | | | | | 1010 = 24dB | | | | | | | 1011 = 30dB | | | | | | | 1100 = 36dB | | | | | | | 1101 to 1111 = Reserved | | | | 4:2 | DRC_MINGAIN | 001 | Minimum gain the DRC can use to attenuate audio | | | | | [2:0] | | signals | | | | | | | 000 = 0dB | | | | | | | 001 = -12dB (default) | | | | | | | 010 = -18dB | | | | | | | 011 = -24dB | | | | | | | 100 = -36dB | | | | | | | 101 = Reserved | | | | | | | 11X = Reserved | | | | 1:0 | DRC_MAXGAI | 01 | Maximum gain the DRC can use to boost audio signals | | | | | N[1:0] | | (dB) | | | | | | | 00 = 12dB | | | | | | | 01 = 18dB | | | | | | | 10 = 24dB | | | | | | | 11 = 36dB | | Register 1Eh DRC Control 2 WM8945 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|--------------|---------|--------------------------------|----------| | ADDRESS | | | | | | | R31 (1Fh) | 7:4 | DRC_ATK[3:0] | 0100 | Gain attack rate (seconds/6dB) | | | DRC Control | | | | 0000 = Reserved | | | 3 | | | | 0001 = 181us | | | | | | | 0010 = 363us | | | | | | | 0011 = 726us | | | | | | | 0100 = 1.45ms | | | | | | | 0101 = 2.9ms | | | | | | | 0110 = 5.8ms | | | | | | | 0111 = 11.6ms | | | | | | | 1000 = 23.2ms | | | | | | | 1001 = 46.4ms | | | | | | | 1010 = 92.8ms | | | | | | | 1011 = 185.6ms | | | | | | | 1100-1111 = Reserved | | | | 3:0 | DRC_DCY[3:0] | 0010 | Gain decay rate (seconds/6dB) | | | | | | | 0000 = 186ms | | | | | | | 0001 = 372ms | | | | | | | 0010 = 743ms | | | | | | | 0011 = 1.49s | | | | | | | 0100 = 2.97s | | | | | | | 0101 = 5.94s | | | | | | | 0110 = 11.89s | | | | | | | 0111 = 23.78s | | | | | | | 1000 = 47.56s | | | | | | | 1001-1111 = Reserved | | Register 1Fh DRC Control 3 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|------|-------------|---------|---------------------------------------------------------|----------| | ADDRESS | | | | | | | R32 (20h) | 12:8 | DRC_KNEE2_I | 0_0000 | Input signal level at the Noise Gate threshold 'Knee2'. | | | DRC Control | | P[4:0] | | 00000 = -36dB | | | 4 | | | | 00001 = -37.5dB | | | | | | | 00010 = -39dB | | | | | | | (-1.5dB steps) | | | | | | | 11110 = -81dB | | | | | | | 11111 = -82.5dB | | | | | | | Only applicable when DRC_NG_ENA = 1. | | | | 7:2 | DRC_KNEE_IP | 00_0000 | Input signal level at the Compressor 'Knee1'. | | | | | [5:0] | | 000000 = 0dB | | | | | | | 000001 = -0.75dB | | | | | | | 000010 = -1.5dB | | | | | | | (-0.75dB steps) | | | | | | | 111100 = -45dB | | | | | | | 111101 = Reserved | | | | | | | 11111X = Reserved | | Register 20h DRC Control 4 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|------|------------|---------|----------------------------------------------------|----------| | ADDRESS | | | | | | | R33 (21h) | 13 | DRC_KNEE2_ | 0 | DRC_KNEE2_OP Enable | | | DRC Control | | OP_ENA | | 0 = Disabled | | | 5 | | | | 1 = Enabled | | | | 12:8 | DRC_KNEE2_ | 0_0000 | Output signal at the Noise Gate threshold 'Knee2'. | | | | | OP[4:0] | | 00000 = -30dB | | | | | | | 00001 = -31.5dB | | | | | | | 00010 = -33dB | | | | | | | (-1.5dB steps) | | | | | | | 11110 = -75dB | | | | | | | 11111 = -76.5dB | | | | | | | Only applicable when DRC_KNEE2_OP_ENA = 1. | | | | 7:3 | DRC_KNEE_O | 0_0000 | Output signal at the Compressor 'Knee1'. | | | | | P[4:0] | | 00000 = 0dB | | | | | | | 00001 = -0.75dB | | | | | | | 00010 = -1.5dB | | | | | | | (-0.75dB steps) | | | | | | | 11110 = -22.5dB | | | | | | | 11111 = Reserved | | | | 2:0 | DRC_HI_COM | 011 | Compressor slope (upper region) | | | | | P[2:0] | | 000 = 1 (no compression) | | | | | | | 001 = 1/2 | | | | | | | 010 = 1/4 | | | | | | | 011 = 1/8 | | | | | | | 100 = 1/16 | | | | | | | 101 = 0 | | | | | | | 110 = Reserved | | | | | | | 111 = Reserved | | Register 21h DRC Control 5 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|------------|---------|--------------------------------------------------|----------| | ADDRESS | | | | | | | R34 (22h) | 3:2 | DRC_QR_THR | 00 | DRC Quick-release threshold (crest factor in dB) | | | DRC Control | | [1:0] | | 00 = 12dB | | | 6 | | | | 01 = 18dB | | | | | | | 10 = 24dB | | | | | | | 11 = 30dB | | | | 1:0 | DRC_QR_DCY | 00 | DRC Quick-release decay rate (seconds/6dB) | | | | | [1:0] | | 00 = 0.725ms | | | | | | | 01 = 1.45ms | | | | | | | 10 = 5.8ms | | | | | | | 11 = reserved | | Register 22h DRC Control 6 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|------------|---------|---------------------------------|----------| | ADDRESS | | | | | | | R35 (23h) | 9:8 | DRC_NG_EXP | 00 | Noise Gate slope | | | DRC Control | | [1:0] | | 00 = 1 (no expansion) | | | 7 | | | | 01 = 2 | | | | | | | 10 = 4 | | | | | | | 11 = 8 | | | | 7:5 | DRC_LO_COM | 000 | Compressor slope (lower region) | | | | | P[2:0] | | 000 = 1 (no compression) | | | | | | | 001 = 1/2 | | | | | | | 010 = 1/4 | | | | | | | 011 = 1/8 | | | | | | | 100 = 0 | | | | | | | 101 = Reserved | | | | | | | 11X = Reserved | | | | 4:0 | DRC_INIT | 00000 | Initial value at DRC startup | | | | | | | 00000 = 0dB | | | | | | | 00001 = -3.75dB | | | | | | | (-3.75dB steps) | | | | | | | 11111 = -116.25dB | | Register 23h DRC Control 7 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------|------|----------|---------|----------------------------------------------------------|----------| | ADDRESS | | | | | | | R36 (24h) | 15:0 | DRC_GAIN | _ | DRC Gain value. | | | DRC Status | | [15:0] | | This is the DRC gain, expressed as a voltage multiplier. | | | | | | 0 | Fixed point coding, MSB = 64. | | | | | | | The first 7 bits are the integer portion; the remaining | | | | | | | bits are the fractional part. | | Register 24h DRC Status | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|-----------|---------|-------------------------------------------------------|----------| | R37 (25h) | 6:3 | BEEP_GAIN | 0000 | Digital Beep Volume Control | | | Beep | | [3:0] | | 0000 = mute | | | Control 1 | | | | 0001 = -83dB | | | | | | | 0010 = -77dB | | | | | | | (6dB steps) | | | | | | | 1111 = +1dB | | | | 2:1 | BEEP_RATE | 01 | Beep Waveform Control | | | | | [1:0] | | 00 = Reserved | | | | | | | 01 = 1kHz | | | | | | | 10 = 2kHz | | | | | | | 11 = 4kHz | | | | 0 | BEEP_ENA | 0 | Digital Beep Enable | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | Note that the DAC and associated signal path needs to | | | | | | | be enabled when using the digital beep. | | Register 25h Beep Control 1 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------|-----|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R38 (26h) | 7 | VB_ENA | 0 | Video buffer enable | | | Video Buffer | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 6 | VB_QBOOST | 0 | Video buffer filter Q-Boost control | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 5 | VB_GAIN | 0 | Video buffer gain | | | | | | | 0 = 0dB (=6dB unloaded) | | | | | | | 1 = 6dB (=12dB unloaded) | | | | 4:2 | VB_DISOFF | 111 | Video buffer DC offset control | | | | | [2:0] | | 000 = Reserved | | | | | | | 001 = 40mV offset | | | | | | | 010 = Reserved | | | | | | | 011 = 20mV offset | | | | | | | 100 = Reserved | | | | | | | 101 = Reserved | | | | | | | 110 = Reserved | | | | | | | 111 = 0mV offset | | | | | | | Note – the specified offset applies to the 0dB gain setting (VB_GAIN=0). When 6dB gain is selected, the DC offset is doubled. | | | | 1 | VB_PD | 0 | Video buffer pull-down | | | | | | | 0 = pull-down disabled | | | | | | | 1 = pull-down enabled | | | | 0 | VB_CLAMP | 0 | Enable the clamp between the video input and ground | | | | | _ | | 0 = no clamp | | | | | | | 1 = Video buffer input is clamped to ground | | Register 26h Video Buffer | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------|-----|-------------|---------|-------------------------------------------|----------| | ADDRESS | | | | | | | R39 (27h) | 8 | AUX2_AUDIO | 0 | AUX2 pin configuration | | | Input ctrl | | | | 0 = Non-Audio signal | | | | | | | 1 = AC-coupled Audio signal | | | | 7 | AUX1_AUDIO | 0 | AUX1 pin configuration | | | | | | | 0 = Non-Audio signal | | | | | | | 1 = AC-coupled Audio signal | | | | 6 | MICB_LVL | 0 | Microphone Bias Voltage control | | | | | | | 0 = 0.9 x LDOVOUT | | | | | | | 1 = 0.65 x LDOVOUT | | | | 4 | MICLN_TO_N_ | 1 | Left Input PGA Inverting Input Select | | | | | PGAL | | 0 = Connected to VMID | | | | | | | 1 = Connected to IN2L | | | | 1:0 | P_PGAL_SEL | 01 | Left Input PGA Non-Inverting Input Select | | | | | [1:0] | | 00 = Connected to IN2L | | | | | | | 01 = Connected to IN1L | | | | | | | 10 = Connected to AUX1 | | | | | | | 11 = Reserved | | Register 27h Input ctrl | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------|-----|-----------|---------|-------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R40 (28h) | 8 | PGA_VU | 0 | Input PGA Volume Update | | | Left INP<br>PGA gain | | | | Writing a 1 to this bit enables the Left PGA volume to be updated | | | ctrl | 7 | PGAL_ZC | 0 | Left Input PGA Zero Cross Detector | | | | | | | 0 = Change gain immediately | | | | | | | 1 = Change gain on zero cross only | | | | 6 | PGAL_MUTE | 1 | Left Input PGA Mute | | | | | | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 5:0 | PGAL_VOL | 01_0000 | Left Input PGA Volume | | | | | [5:0] | | 00_0000 = -12dB | | | | | | | 00_0001 = -11.25dB | | | | | | | | | | | | | | 01_0000 = 0dB | | | | | | | | | | | | | | 11_1111 = +35.25 | | Register 28h Left INP PGA gain ctrl | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|-------------|---------|----------------------------------------------------------|----------| | ADDRESS | | | | | | | R42 (2Ah) | 15 | THERR_ACT | 1 | Thermal Shutdown enable | | | Output ctrl | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | When THERR_ACT = 1, then an overtemperature | | | | | | | condition will cause the speaker outputs to be disabled. | | | | 13 | SPKR_VMID_ | 0 | Buffered VMID to SPKOUTR Enable | | | | | OP_ENA | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 12 | SPKL_VMID_O | 0 | Buffered VMID to SPKOUTL Enable | | | | | P_ENA | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 10 | LINEL_VMID_ | 0 | Buffered VMID to LINEOUTL Enable | | | | | OP_ENA | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 8 | LINEL_MUTE | 1 | LINEOUTL Output Mute | | | | | _ | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 7 | SPKR_DISCH | 0 | Discharges SPKOUTR output via approx 4k resistor | | | | | _ | | 0 = Not active | | | | | | | 1 = Actively discharging SPKOUTR | | | | 6 | SPKL_DISCH | 0 | Discharges SPKOUTL output via approx 4k resistor | | | | | | | 0 = Not active | | | | | | | 1 = Actively discharging SPKOUTL | | | | 4 | LINEL_DISCH | 0 | Discharges LINEOUTL output via approx 4k resistor | | | | | | | 0 = Not active | | | | | | | 1 = Actively discharging LINEOUTL | | | | 1 | SPK_VROI | 0 | Buffered VREF to SPKOUTL / SPKOUTR resistance | | | | | | | (Disabled outputs) | | | | | | | 0 = approx 20k | | | | | | | 1 = approx 1k | | | | 0 | LINE_VROI | 0 | Buffered VREF to LINEOUTL resistance (Disabled | | | | | | | output) | | | | | | | 0 = approx 20k | | | | | | | 1 = approx 1k | | Register 2Ah Output ctrl | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|---------|------------|---------|------------------------------------------------------|----------| | R43 (2Bh) | 8 | AUX1_TO_SP | 0 | AUX1 Audio Input to Left Speaker Output select | | | SPK mixer | | KL | | 0 = Disabled | | | control1 | | | | 1 = Enabled | | | | 7 | PGAL_TO_SP | 0 | Left Speaker PGA Mixer to Left Speaker Output select | | | | | KL | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 6 | BYPL_TO_PG | 0 | Left Input PGA (ADC bypass) to Left Speaker PGA | | | | | AL | | Mixer select | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 5 | MDACL_TO_P | 0 | Inverted Left DAC to Left Speaker PGA Mixer select | | | | | GAL | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 3 | DACL_TO_PG | 0 | Left DAC to Left Speaker PGA Mixer select | | | | | AL | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 1 | AUX2_TO_PG | 0 | AUX2 Audio Input to Left Speaker PGA Mixer select | | | | | AL | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 0 | AUX1_TO_PG | 0 | AUX1 Audio Input to Left Speaker PGA Mixer select | | | | | AL | | 0 = Disabled | | | | <u></u> | | | 1 = Enabled | | Register 2Bh SPK mixer control1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|------------------|---------|--------------------------------------------------------|----------| | R44 (2Ch) | 8 | AUX1_TO_SP | 0 | AUX1 Audio Input to Right Speaker Output select | | | SPK mixer | | KR | | 0 = Disabled | | | control2 | | | | 1 = Enabled | | | | 7 | PGAR_TO_SP<br>KR | 0 | Right Speaker PGA Mixer to Right Speaker Output select | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 5 | MDACL_TO_P | 0 | Inverted Left DAC to Right Speaker PGA Mixer select | | | | | GAR | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 3 | DACL_TO_PG | 0 | Left DAC to Right Speaker PGA Mixer select | | | | | AR | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 1 | AUX2_TO_PG | 0 | AUX2 Audio Input to Right Speaker PGA Mixer select | | | | | AR | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 0 | AUX1_TO_PG | 0 | AUX1 Audio Input to Right Speaker PGA Mixer select | | | | | AR | | 0 = Disabled | | | | | | | 1 = Enabled | | Register 2Ch SPK mixer control2 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------------------|-----|------------------------|---------|------------------------------------------------------------------------------------------------|----------| | R45 (2Dh)<br>SPK mixer<br>control3 | 8 | AUX1_TO_SP<br>KL_ATTEN | 0 | AUX1 Audio Input to Left Speaker Output attenuation 0 = 0dB 1 = -6dB attenuation | | | | 7 | PGAL_TO_SP<br>KL_ATTEN | 0 | Left Speaker PGA Mixer to Left Speaker Output attenuation 0 = 0dB 1 = -6dB attenuation | | | | 6 | BYPL_TO_PG<br>AL_ATTEN | 0 | Left Input PGA (ADC bypass) to Left Speaker PGA Mixer attenuation 0 = 0dB 1 = -6dB attenuation | | | | 3 | DACL_TO_PG<br>AL_ATTEN | 0 | Left DAC to Left Speaker PGA Mixer attenuation 0 = 0dB 1 = -6dB attenuation | | | | 1 | AUX2_TO_PG<br>AL_ATTEN | 0 | AUX2 Audio Input to Left Speaker PGA Mixer attenuation 0 = 0dB 1 = -6dB attenuation | | | | 0 | AUX1_TO_PG<br>AL_ATTEN | 0 | AUX1 Audio Input to Left Speaker PGA Mixer attenuation 0 = 0dB 1 = -6dB attenuation | | Register 2Dh SPK mixer control3 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------------------|-----|------------------------|---------|--------------------------------------------------------------|----------| | R46 (2Eh)<br>SPK mixer<br>control4 | 8 | AUX1_TO_SP<br>KR_ATTEN | 0 | AUX1 Audio Input to Right Speaker Output attenuation 0 = 0dB | | | COITHOI4 | | | | 1 = -6dB attenuation | | | | 7 | PGAR_TO_SP<br>KR_ATTEN | 0 | Right Speaker PGA Mixer to Right Speaker Output attenuation | | | | | | | 0 = 0dB | | | | | | | 1 = -6dB attenuation | | | | 3 | DACL_TO_PG | 0 | Left DAC to Right Speaker PGA Mixer attenuation | | | | | AR_ATTEN | | 0 = 0dB | | | | | | | 1 = -6dB attenuation | | | | 1 | AUX2_TO_PG<br>AR ATTEN | 0 | AUX2 Audio Input to Right Speaker PGA Mixer attenuation | | | | | _ | | 0 = 0dB | | | | | | | 1 = -6dB attenuation | | | | 0 | AUX1_TO_PG<br>AR_ATTEN | 0 | AUX1 Audio Input to Right Speaker PGA Mixer attenuation | | | | | | | 0 = 0dB | | | | | | | 1 = -6dB attenuation | | Register 2Eh SPK mixer control4 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------|-----|------------|---------|-------------------------------------------------------|----------| | ADDRESS | | | | | | | R47 (2Fh) | 8 | SPK_VU | 0 | Speaker PGA Volume Update | | | Left SPK | | | | Writing a 1 to this bit will cause the Left and Right | | | volume ctrl | | | | Speaker PGA volumes to be updated simultaneously. | | | | 7 | SPKL_ZC | 0 | Left Speaker PGA Zero Cross Detector | | | | | | | 0 = Change gain immediately | | | | | | | 1 = Change gain on zero cross only | | | | 6 | SPKL_PGA_M | 1 | Left Speaker PGA Mute | | | | | UTE | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 5:0 | SPKL_VOL | 11_1001 | Left Speaker PGA Volume | | | | | [5:0] | | 00_0000 = -57dB gain | | | | | | | 00_0001 = -56dB | | | | | | | | | | | | | | 11_1001 = 0dB | | | | | | | | | | | | | | 11_1111 = +6dB | | Register 2Fh Left SPK volume ctrl | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------|-----|------------|---------|---------------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R48 (30h) | 8 | SPK_VU | 0 | Speaker PGA Volume Update | | | Right SPK volume ctrl | | | | Writing a 1 to this bit will cause the Left and Right Speaker PGA volumes to be updated simultaneously. | | | | 7 | SPKR_ZC | 0 | Right Speaker PGA Zero Cross Detector | | | | | | | 0 = Change gain immediately | | | | | | | 1 = Change gain on zero cross only | | | | 6 | SPKR_PGA_M | 1 | Right Speaker PGA Mute | | | | | UTE | | 0 = Disable Mute | | | | | | | 1 = Enable Mute | | | | 5:0 | SPKR_VOL | 11_1001 | Right Speaker PGA Volume | | | | | [5:0] | | 00_0000 = -57dB gain | | | | | | | 00_0001 = -56dB | | | | | | | | | | | | | | 11_1001 = 0dB | | | | | | | | | | | | | | 11_1111 = +6dB | | Register 30h Right SPK volume ctrl WM8945 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------|-----|------------------|---------|---------------------------------------------------------|----------| | R49 (31h)<br>Line L mixer | 6 | BYPL_TO_OU<br>TL | 0 | Left Input PGA (ADC bypass) to Left Output Mixer select | | | control 1 | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 5 | MDACL_TO_O | 0 | Inverted Left DAC to Left Output Mixer select | | | | | UTL | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 3 | DACL_TO_OU | 0 | Left DAC to Left Output Mixer select | | | | | TL | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 1 | AUX2_TO_OU | 0 | AUX2 Audio Input to Left Output Mixer select | | | | | TL | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 0 | AUX1_TO_OU | 0 | AUX1 Audio Input to Left Output Mixer select | | | | | TL | | 0 = Disabled | | | | | | | 1 = Enabled | | Register 31h Line L mixer control 1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------------|-----|------------------------|---------|--------------------------------------------------------------------------------|----------| | R51 (33h)<br>Line L mixer<br>control 2 | 6 | BYPL_TO_OU<br>TL_ATTEN | 0 | Left Input PGA (ADC bypass) to Left Output Mixer attenuation | | | CONTROL 2 | | | | 0 = 0dB<br>1 = -6dB attenuation | | | | 3 | DACL_TO_OU<br>TL_ATTEN | 0 | Left DAC to Left Output Mixer attenuation 0 = 0dB 1 = -6dB attenuation | | | | 1 | AUX2_TO_OU<br>TL_ATTEN | 0 | AUX2 Audio Input to Left Output Mixer attenuation 0 = 0dB 1 = -6dB attenuation | | | | 0 | AUX1_TO_OU<br>TL_ATTEN | 0 | AUX1 Audio Input to Left Output Mixer attenuation 0 = 0dB 1 = -6dB attenuation | | Register 33h Line L mixer control 2 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|-------------|---------|----------------------------------------------------------------------------------------------------|----------| | R53 (35h) | 15 | LDO_ENA | 0 | LDO Enable | | | LDO | | _ | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 14 | LDO_REF_SE | 0 | LDO Voltage reference select | | | | | L_FAST | | 0 = VMID (normal) | | | | | | | 1 = VMID (fast start) | | | | | | | This field is only effective when LDO_REF_SEL = 0 | | | | 13 | LDO_REF_SE | 0 | LDO Voltage reference select | | | | | L | | 0 = VMID | | | | | | | 1 = Bandgap | | | | 12 | LDO_OPFLT | 0 | LDO Output float | | | | | | | 0 = Disabled (Output discharged when disabled) | | | | | | | 1 = Enabled (Output floats when disabled) | | | | 5 | LDO_BIAS_SR | 0 | LDO Bias Source select | | | | | С | | 0 = Master Bias | | | | | | | 1 = Start-Up Bias | | | | 4:0 | LDO_VSEL | 0_0111 | LDO Voltage select | | | | | [4:0] | | (Sets the LDO output as a ratio of the selected voltage reference. The voltage reference is set by | | | | | | | LDO_REF_SEL.) | | | | | | | 00111 = Vref x 1.97 (default) | | Register 35h LDO | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|--------------|---------|----------------------------|----------| | ADDRESS | | | | | | | R54 (36h) | 15 | BG_ENA | 0 | Bandgap Reference Control | | | Bandgap | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 4:0 | BG_VSEL[4:0] | 0_1010 | Bandgap Voltage select | | | | | | | (Sets the Bandgap voltage) | | | | | | | 00000 = 1.200V | | | | | | | 26.7mV steps | | | | | | | 01010 = 1.467V (default) | | | | | | | | | | | | | | 01111 = 1.600V | | | | | | | 10000 to 11111 = reserved | | | | | | | (See Table 38 for values) | | Register 36h Bandgap | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|------------|---------|-----------------------------------------------------------------|----------| | ADDRESS | | | | | | | R55 (37h) | 15 | TCH_ENA | 0 | Touch Panel Enable | | | Touch | | | | 0 = Disabled | | | Control 1 | | | | 1 = Enabled | | | | 14 | TCH_CVT_EN | 0 | Touch Panel Conversion Enable | | | | | Α | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | In automatic mode, conversions are enabled by setting this bit. | | | | | | | In manual mode (TCH_RATE = 0), setting this bit will | | | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|--------------------|---------|----------------------------------------------------------------------------------------------------------|----------| | | | | | initiate a set of conversion; the bit is reset automatically. | | | | 10 | TCH_Z_ENA | 0 | Enables Z-axis touch panel measurements. | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 9 | TCH_Y_ENA | 0 | Enables Y-axis touch panel measurements | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 8 | TCH_X_ENA | 0 | Enables X-axis touch panel measurements | | | | | | | 0 = Disabled | | | | | | | 1 = Enabled | | | | 7:5 | TCH_DELAY<br>[2:0] | 000 | Settling time between X, Y and Z measurements. (Nominal timing only; typically +/-20% of quoted values.) | | | | | | | 000 = 30us | | | | | | | 001 = 60us | | | | | | | 010 = 120us | | | | | | | 011 = 240us | | | | | | | 100 = 480us | | | | | | | 101 = 960us | | | | | | | 110 = 1920us | | | | | | | 111 = 3840us | | | | 4:0 | TCH_RATE | 0_0000 | Touch Panel Rate | | | | | [4:0] | | 0_0000 = Manual conversion | | | | | | | 0_0001 = 16kHz | | | | | | | 0_0010 = 32kHz | | | | | | | (16kHz steps) | | | | | | | 1_1111 = 496kHz | | Register 37h Touch Control 1 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------|-----|--------------|---------|------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R56 (38h)<br>Touch | 11 | TCH_PDONLY | 0 | Select Automatic conversions only when Pen Down is detected. (No effect on Manual conversion.) | | | Control 2 | | | | 0 = Normal | | | | | | | 1 = Pen-Down only | | | | 8 | TCH_ISEL | 0 | Pressure measurement current select | | | | | | | 0 = 230uA | | | | | | | 1 = 460uA | | | | 3:0 | TCH_RPU[3:0] | 0111 | Pen-Down sensitivity (pull-up resistor) | | | | | | | 0000 = 64k (most sensitive) | | | | | | | 0001 = 64k / 2 | | | | | | | 0010 = 64k / 3 | | | | | | | 0011 = 64k / 4 | | | | | | | | | | | | | | 1111 = 64k / 16 (least sensitive) | | Register 38h Touch Control 2 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------------|------|-------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------| | R57 (39h)<br>Touch Data<br>X | 15 | TCH_PD1 | 0 | Pen down status (indicates if the Pen Down was detected prior to the TP measurement) 0 = Pen Down not detected 1 = Pen Down detected | | | | 11:0 | TCH_X[11:0] | 0000_0000<br>_0000 | Touch panel X-axis data | | Register 39h Touch Data X | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-------------------------|------|-------------|--------------------|--------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R58 (3Ah)<br>Touch Data | 15 | TCH_PD2 | 0 | Pen down status (indicates if the Pen Down was detected prior to the TP measurement) | | | Υ | | | | 0 = Pen Down not detected | | | | | | | 1 = Pen Down detected | | | | 11:0 | TCH_Y[11:0] | 0000_0000<br>_0000 | Touch panel Y-axis data | | Register 3Ah Touch Data Y | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------------|------|-------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------| | R59 (3Bh)<br>Touch Data<br>Z | 15 | TCH_PD3 | 0 | Pen down status (indicates if the Pen Down was detected prior to the TP measurement) 0 = Pen Down not detected 1 = Pen Down detected | | | | 11:0 | TCH_Z[11:0] | 0000_0000<br>_0000 | Touch panel Z-axis data | | Register 3Bh Touch Data Z | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-------|------------|-----------|------------------------|----------| | ADDRESS | | | | | | | R60 (3Ch) | 13:12 | AUX_DATA_S | 00 | AUXADC Data Source | | | AuxADC | | RC[1:0] | | 00 = No measurement | | | Data | | | | 01 = AUX1 | | | | | | | 10 = AUX2 | | | | | | | 11 = SPKVDD | | | | 11:0 | AUX_DATA | 0000_0000 | AUXADC data | | | | | [11:0] | _0000 | (12 bit unsigned data) | | Register 3Ch AuxADC Data | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|------------|---------|-------------------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R61 (3Dh) | 15 | AUX_ENA | 0 | AUXADC Enable | | | AuxADC | | | | 0 = Disabled | | | Control | | | | 1 = Enabled | | | | 14 | AUX_CVT_EN | 0 | AUXADC Conversion Enable | | | | | Α | | 0 = Disabled | | | | | | | 1 = Enabled | | | | | | | In automatic mode, conversions are enabled by setting this bit. | | | | | | | In manual mode (AUX_RATE = 0), setting this bit will initiate a conversion; the bit is reset automatically. | | | | 4:0 | AUX_RATE | 0_0000 | AUXADC Conversion Rate | | | | | [4:0] | | 0_0000 = Manual conversion | | | | | | | 0_0001 = 16Hz | | | | | | | 0_0010 = 32Hz | | | | | | | (16Hz steps) | | | | | | | 1_1111 = 496Hz | | Register 3Dh AuxADC Control | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|-----------|---------|------------------------------------------|----------| | ADDRESS | | | | | | | R62 (3Eh) | 8 | AUX_BATT_ | 0 | AUXADC Battery (SPKVDD) input select | | | AuxADC | | SEL | | 0 = Disable Battery (SPKVDD) measurement | | | Source | | | | 1 = Enable Battery (SPKVDD) measurement | | | | 1 | AUX_AUX2_ | | AUXADC AUX2 input select | | | | | SEL | | 0 = Disable AUX2 measurement | | | | | | | 1 = Enable AUX2 measurement | | | | 0 | AUX_AUX1_ | 0 | AUXADC AUX1 input select | | | | | SEL | | 0 = Disable AUX1 measurement | | | | | | | 1 = Enable AUX1 measurement | | Register 3Eh AuxADC Source | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|--------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R63 (3Fh) | 9 | AUX_AUX1_ | 0 | AUXADC Battery (SPKVDD) measurement filter control | | | AuxADC | | FILTB | | 0 = Disabled | | | Config | | | | 1 = Enabled | | | | | | | When AUX_AUX1_FILTB is set, the Battery (SPKVDD) measurement point is connected to the AUX1 pin, allowing an external capacitor to be used to filter noise. | | | | 8 | AUX_BATT_<br>SCALE | 1 | AUXADC Battery (SPKVDD) measurement divider control | | | | | | | 0 = 0.45 x SPKVDD | | | | | | | (Note that 0.45 x 3.3V = 1.485V) | | | | | | | 1 = 0.41 x SPKVDD | | | | | | | (Note that $0.41 \times 3.6V = 1.476V$ ) | | | | 1 | AUX_AUX2_ | 0 | AUXADC AUX2 reference select | | | | | REF | | 0 = LDOVDD/2 | | | | | | | 1 = 1.5V (nominal) Bandgap | | | | 0 | AUX_AUX1_ | 0 | AUXADC AUX1 reference select | | | | | REF | | 0 = LDOVDD/2 | | | | | | | 1 = 1.5V (nominal) Bandgap | | Register 3Fh AuxADC Config | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|-----------|---------|-------------------------------|----------| | ADDRESS | | | | | | | R64 (40h) | 3:0 | SE_CONFIG | 0000 | DSP Configuration Mode select | | | SE Config | | [3:0] | | 0000 = Record mode | | | Selection | | | | 0001 = Playback mode | | | | | | | 0010 = DSP General mode 1 | | | | | | | 0011 = DSP General mode 2 | | Register 40h SE Config Selection | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------|-----|-------------|---------|-----------------------------------------------------|----------| | ADDRESS | | | | | | | R65 (41h) | 4 | SE1_LHPF_L_ | 0 | SE1_LHPF_L_SIGN | | | SE1_LHPF_ | | SIGN | | 0 : sum internal result (LPF) | | | CONFIG | | | | 1 : sub internal result (HPF) | | | | 0 | SE1_LHPF_L_ | 0 | SE1 Left channel low-pass / high-pass filter enable | | | | | ENA | | 0 = Disabled | | | | | | | 1 = Enabled | | Register 41h SE1\_LHPF\_CONFIG | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------------|------|----------------------|-------------------------|-----------------------------------|----------| | R66 (42h)<br>SE1_LHPF_<br>L | 15:0 | SE1_LHPF_L<br>[15:0] | 0000_0000_00<br>00_0000 | SE1_LHPF left channel coefficient | | Register 42h SE1\_LHPF\_L | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------------------|-----|---------------------|---------|----------------------------------------------------------------|----------| | R71 (47h)<br>SE1_NOTC<br>H_CONFIG | 0 | SE1_NOTCH_<br>L_ENA | 0 | SE1 Left channel notch filters enable 0 = Disabled 1 = Enabled | | Register 47h SE1\_NOTCH\_CONFIG | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|---------|-----------------------------------------------------------------|----------| | R72 (48h)<br>SE1_NOTC<br>H_A10 | 15:0 | SE1_NOTCH_<br>A10[15:0] | | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 48h SE1\_NOTCH\_A10 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|---------|-----------------------------------------------------------------|----------| | R73 (49h)<br>SE1_NOTC<br>H_A11 | 15:0 | SE1_NOTCH_<br>A11[15:0] | | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 49h SE1\_NOTCH\_A11 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R74 (4Ah)<br>SE1_NOTC<br>H_A20 | 15:0 | SE1_NOTCH_<br>A20[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 4Ah SE1\_NOTCH\_A20 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | ADDRESS | | | | | | | R75 (4Bh)<br>SE1_NOTC<br>H_A21 | 15:0 | SE1_NOTCH_<br>A21[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 4Bh SE1\_NOTCH\_A21 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R76 (4Ch)<br>SE1_NOTC<br>H_A30 | 15:0 | SE1_NOTCH_<br>A30[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 4Ch SE1\_NOTCH\_A30 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R77 (4Dh)<br>SE1_NOTC<br>H_A31 | 15:0 | SE1_NOTCH_<br>A31[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 4Dh SE1\_NOTCH\_A31 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R78 (4Eh)<br>SE1_NOTC<br>H_A40 | 15:0 | SE1_NOTCH_<br>A40[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 4Eh SE1\_NOTCH\_A40 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | ADDRESS | | | | | | | R79 (4Fh)<br>SE1_NOTC<br>H_A41 | 15:0 | SE1_NOTCH_<br>A41[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 4Fh SE1\_NOTCH\_A41 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R80 (50h)<br>SE1_NOTC<br>H_A50 | 15:0 | SE1_NOTCH_<br>A50[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 50h SE1\_NOTCH\_A50 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|---------|-----------------------------------------------------------------|----------| | R81 (51h)<br>SE1_NOTC<br>H_A51 | 15:0 | SE1_NOTCH_<br>A51[15:0] | | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 51h SE1\_NOTCH\_A51 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R82 (52h)<br>SE1_NOTC<br>H_M10 | 15:0 | SE1_NOTCH_<br>M10[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 52h SE1\_NOTCH\_M10 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R83 (53h)<br>SE1_NOTC<br>H_M11 | 15:0 | SE1_NOTCH_<br>M11[15:0] | 0001_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 53h SE1\_NOTCH\_M11 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R84 (54h)<br>SE1_NOTC<br>H_M20 | 15:0 | SE1_NOTCH_<br>M20[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 54h SE1\_NOTCH\_M20 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R85 (55h)<br>SE1_NOTC<br>H_M21 | 15:0 | SE1_NOTCH_<br>M21[15:0] | 0001_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 55h SE1\_NOTCH\_M21 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|---------|-----------------------------------------------------------------|----------| | R86 (56h)<br>SE1_NOTC<br>H_M30 | 15:0 | SE1_NOTCH_<br>M30[15:0] | | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 56h SE1\_NOTCH\_M30 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R87 (57h)<br>SE1_NOTC<br>H_M31 | 15:0 | SE1_NOTCH_<br>M31[15:0] | 0001_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 57h SE1\_NOTCH\_M31 | REGIS | | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------|-----|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R88 (<br>SE1_N<br>H_N | OTC | 15:0 | SE1_NOTCH_<br>M40[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 58h SE1\_NOTCH\_M40 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|---------|-----------------------------------------------------------------|----------| | R89 (59h)<br>SE1_NOTC<br>H_M41 | 15:0 | SE1_NOTCH_<br>M41[15:0] | | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 59h SE1\_NOTCH\_M41 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R90 (5Ah)<br>SE1_NOTC<br>H_M50 | 15:0 | SE1_NOTCH_<br>M50[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 5Ah SE1\_NOTCH\_M50 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|-------------------------|-------------------------|-----------------------------------------------------------------|----------| | R91 (5Bh)<br>SE1_NOTC<br>H_M51 | 15:0 | SE1_NOTCH_<br>M51[15:0] | 0001_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) notch filter | | Register 5Bh SE1\_NOTCH\_M51 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|-----|-------------------|---------|-------------------------------------------------------------|----------| | ADDRESS | | | | | | | R92 (5Ch)<br>SE1_DF1_C<br>ONFIG | 0 | SE1_DF1_L_E<br>NA | 0 | SE1 Left channel DF1 filter enable 0 = Disabled 1 = Enabled | | Register 5Ch SE1\_DF1\_CONFIG | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------------|------|----------------------|-------------------------|----------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R93 (5Dh)<br>SE1_DF1_L<br>0 | 15:0 | SE1_DF1_L0<br>[15:0] | 0001_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 1 (SE1) left channel DF1 filter | | Register 5Dh SE1\_DF1\_L0 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------------|------|----------------------|---------|----------------------------------------------------------------------------|----------| | R94 (5Eh)<br>SE1_DF1_L<br>1 | 15:0 | SE1_DF1_L1<br>[15:0] | | Filter coefficients for Signal Enhancement 1 (SE1) left channel DF1 filter | | Register 5Eh SE1\_DF1\_L1 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------------|------|----------------------|---------|----------------------------------------------------------------------------|----------| | R95 (5Fh)<br>SE1_DF1_L<br>2 | 15:0 | SE1_DF1_L2<br>[15:0] | | Filter coefficients for Signal Enhancement 1 (SE1) left channel DF1 filter | | Register 5Fh SE1\_DF1\_L2 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------------------------|-----|----------------------|---------|-----------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R100 (64h)<br>SE2_RETU<br>NE_CONFI<br>G | 0 | SE2_RETUNE<br>_L_ENA | 0 | SE2 Left channel ReTune™ filter enable<br>0 = Disabled<br>1 = Enabled | | Register 64h SE2\_RETUNE\_CONFIG | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | R101 (65h)<br>SE2_RETU<br>NE_C0 | 15:0 | SE2_RETUNE<br>_C0[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 65h SE2\_RETUNE\_C0 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|-------------------------|----------------------------------------------------------------------|----------| | R102 (66h)<br>SE2_RETU<br>NE C1 | 15:0 | SE2_RETUNE<br>_C1[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 66h SE2\_RETUNE\_C1 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R103 (67h)<br>SE2_RETU<br>NE_C2 | 15:0 | SE2_RETUNE<br>_C2[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 67h SE2\_RETUNE\_C2 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | R104 (68h)<br>SE2_RETU<br>NE_C3 | 15:0 | SE2_RETUNE<br>_C3[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 68h SE2\_RETUNE\_C3 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | R105 (69h)<br>SE2_RETU<br>NE_C4 | 15:0 | SE2_RETUNE<br>_C4[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 69h SE2\_RETUNE\_C4 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | R106 (6Ah)<br>SE2_RETU<br>NE_C5 | 15:0 | SE2_RETUNE<br>_C5[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 6Ah SE2\_RETUNE\_C5 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | R107 (6Bh)<br>SE2_RETU<br>NE_C6 | 15:0 | SE2_RETUNE<br>_C6[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 6Bh SE2\_RETUNE\_C6 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | R108 (6Ch)<br>SE2_RETU<br>NE_C7 | 15:0 | SE2_RETUNE<br>_C7[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 6Ch SE2\_RETUNE\_C7 | REGISTE<br>ADDRES | | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------------|---|-------------------------|---------|----------------------------------------------------------------------|----------| | R109 (6D<br>SE2_RET<br>NE_C8 | , | SE2_RETUNE<br>_C8[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | $\textbf{Register 6Dh}~\mathsf{SE2}\_\mathsf{RETUNE}\_\mathsf{C8}$ | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------------------|------|-------------------------|---------|----------------------------------------------------------------------|----------| | R110 (6Eh)<br>SE2_RETU<br>NE_C9 | 15:0 | SE2_RETUNE<br>_C9[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 6Eh SE2\_RETUNE\_C9 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R111 (6Fh)<br>SE2_RETU | 15:0 | SE2_RETUNE<br>_C10[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | | NE C10 | | | _ | | | Register 6Fh SE2\_RETUNE\_C10 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R112 (70h)<br>SE2_RETU<br>NE_C11 | 15:0 | SE2_RETUNE<br>_C11[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 70h SE2\_RETUNE\_C11 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R113 (71h)<br>SE2_RETU<br>NE_C12 | 15:0 | SE2_RETUNE<br>_C12[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 71h SE2\_RETUNE\_C12 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R114 (72h)<br>SE2_RETU<br>NE_C13 | 15:0 | SE2_RETUNE<br>_C13[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 72h SE2\_RETUNE\_C13 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R115 (73h)<br>SE2_RETU<br>NE C14 | 15:0 | SE2_RETUNE<br>_C14[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 73h SE2\_RETUNE\_C14 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R116 (74h)<br>SE2_RETU | 15:0 | SE2_RETUNE<br>_C15[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | | NE C15 | | | _ | | | Register 74h SE2\_RETUNE\_C15 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|--------------|----------------------------------------------------------------------|----------| | R117 (75h)<br>SE2_RETU<br>NE_C16 | 15:0 | SE2_RETUNE<br>_C16[15:0] | 0000_0000_00 | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 75h SE2\_RETUNE\_C16 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R118 (76h)<br>SE2_RETU | 15:0 | SE2_RETUNE<br>_C17[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | | NE_C17 | | | _ | | | Register 76h SE2\_RETUNE\_C17 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R119 (77h)<br>SE2_RETU<br>NE_C18 | 15:0 | SE2_RETUNE<br>_C18[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 77h SE2\_RETUNE\_C18 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R120 (78h)<br>SE2_RETU<br>NE_C19 | 15:0 | SE2_RETUNE<br>_C19[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 78h SE2\_RETUNE\_C19 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------|------|-------------------------|--------------|----------------------------------------------------------------------|----------| | R121 (79h)<br>SE2 RETU | 15:0 | SE2_RETUNE<br>C20[15:0] | 0000_0000_00 | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | | NE_C20 | | _ , | _ | | | Register 79h SE2\_RETUNE\_C20 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R122 (7Ah)<br>SE2_RETU<br>NE_C21 | 15:0 | SE2_RETUNE<br>_C21[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 7Ah SE2\_RETUNE\_C21 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R123 (7Bh)<br>SE2_RETU<br>NE_C22 | 15:0 | SE2_RETUNE<br>_C22[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 7Bh SE2\_RETUNE\_C22 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R124 (7Ch)<br>SE2_RETU<br>NE_C23 | 15:0 | SE2_RETUNE<br>_C23[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 7Ch SE2\_RETUNE\_C23 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|-------------------------|----------------------------------------------------------------------|----------| | R125 (7Dh)<br>SE2_RETU<br>NE C24 | 15:0 | SE2_RETUNE<br>_C24[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 7Dh SE2\_RETUNE\_C24 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R126 (7Eh)<br>SE2_RETU<br>NE_C25 | 15:0 | SE2_RETUNE<br>_C25[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 7Eh SE2\_RETUNE\_C25 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R127 (7Fh)<br>SE2_RETU<br>NE C26 | 15:0 | SE2_RETUNE<br>_C26[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 7Fh SE2\_RETUNE\_C26 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|-------------------------|----------------------------------------------------------------------|----------| | R128 (80h)<br>SE2_RETU<br>NE_C27 | 15:0 | SE2_RETUNE<br>_C27[15:0] | 0000_0000_00<br>00_0000 | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 80h SE2\_RETUNE\_C27 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | R129 (81h)<br>SE2_RETU<br>NE C28 | 15:0 | SE2_RETUNE<br>_C28[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 81h SE2\_RETUNE\_C28 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R130 (82h)<br>SE2_RETU<br>NE_C29 | 15:0 | SE2_RETUNE<br>_C29[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 82h SE2\_RETUNE\_C29 | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |----------------------------------|------|--------------------------|---------|----------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R131 (83h)<br>SE2_RETU<br>NE_C30 | 15:0 | SE2_RETUNE<br>_C30[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2)<br>ReTune™ filter | | Register 83h SE2\_RETUNE\_C30 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------------------|------|-------------------------|--------------|-------------------------------------------------------------------|----------| | R132 (84h)<br>SE2 RETU | 15:0 | SE2_RETUNE<br>C31[15:0] | 0000_0000_00 | Filter coefficients for Signal Enhancement 2 (SE2) ReTune™ filter | | | NE_C31 | | _C31[15.0] | 00_0000 | Ne i une ··· ilitei | | Register 84h SE2\_RETUNE\_C31 | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |---------------------|-----|-------------|---------|-----------------------------------|----------| | R133 (85h) | 0 | SE2_5BEQ_L_ | 0 | SE2 Left channel 5-band EQ enable | | | SE2_5BEQ_ | | ENA | | 0 = Disabled | | | CONFIG | | | | 1 = Enabled | | Register 85h SE2\_5BEQ\_CONFIG | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |-----------------------|------|-------------|---------|----------------------------------------------------|----------| | ADDRESS<br>R134 (86h) | 12:8 | SE2_5BEQ_L1 | 0_1100 | Filter coefficients for Signal Enhancement 2 (SE2) | | | SE2_5BEQ_ | 12.0 | G[4:0] | 0_1100 | left channel 5-band EQ filter Gain | | | L10G | | | | 00000 : -12dB | | | | | | | 00001 : -12dB | | | | | | | 00010 : -10dB | | | | | | | 00011 : -9dB | | | | | | | 00100 : -8dB | | | | | | | 00101 : -7dB | | | | | | | 00110 : -6dB | | | | | | | 00111 : -5dB | | | | | | | 01000 : -4dB | | | | | | | 01001 : -3dB | | | | | | | 01010 : -2dB | | | | | | | 01011 : -1dB | | | | | | | 01100 : 0dB | | | | | | | 01101 : 1dB | | | | | | | 01110 : 2dB | | | | | | | 01111 : 3dB | | | | | | | 10000 : 4dB | | | | | | | 10001 : 5dB | | | | | | | 10010 : 6dB | | | | | | | 10011 : 7dB | | | | | | | 10100 : 8dB | | | | | | | 10101 : 9dB | | | | | | | 10110 : 10dB | | | | | | | 10111 : 11dB | | | | | | | 11000 : 12dB | | | | | | | 11001 to 11111 : Reserved | | | | 4:0 | SE2_5BEQ_L0 | 0_1100 | Filter coefficients for Signal Enhancement 2 (SE2) | | | | | G[4:0] | | left channel 5-band EQ filter Gain | | | | | | | 00000 : -12dB | | | | | | | 00001 : -12dB | | | | | | | 00010 : -10dB | | | | | | | 00011 : -9dB | | | | | | | (1dB steps) | | | | | | | 11000 : 12dB | | | | | | | 11001 to 11111 : Reserved | | Register 86h SE2\_5BEQ\_L10G | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |------------|------|-------------|---------|----------------------------------------------------|----------| | ADDRESS | | | | | | | R135 (87h) | 12:8 | SE2_5BEQ_L3 | 0_1100 | Filter coefficients for Signal Enhancement 2 (SE2) | | | SE2_5BEQ_ | | G[4:0] | | left channel 5-band EQ filter Gain | | | L32G | | | | 00000 : -12dB | | | | | | | 00001 : -12dB | | | | | | | 00010 : -10dB | | | | | | | 00011 : -9dB | | | | | | | (1dB steps) | | | | | | | 11000 : 12dB | | | | | | | 11001 to 11111 : Reserved | | | | 4:0 | SE2_5BEQ_L2 | 0_1100 | Filter coefficients for Signal Enhancement 2 (SE2) | | | | | G[4:0] | | left channel 5-band EQ filter Gain | | | | | | | 00000 : -12dB | | | | | | | 00001 : -12dB | | | | | | | 00010 : -10dB | | | | | | | 00011 : -9dB | | | | | | | (1dB steps) | | | | | | | 11000 : 12dB | | | | | | | 11001 to 11111 : Reserved | | Register 87h SE2\_5BEQ\_L32G | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|-----|-----------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R136 (88h)<br>SE2_5BEQ_<br>L4G | 4:0 | SE2_5BEQ_L4<br>G[4:0] | 0_1100 | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter Gain 00000 : -12dB 00001 : -12dB 00010 : -10dB 00011 : -9dB (1dB steps) 11000 : 12dB 11001 to 11111 : Reserved | | Register 88h SE2\_5BEQ\_L4G | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R137 (89h)<br>SE2_5BEQ_<br>L0P | 15:0 | SE2_5BEQ_L0<br>P[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 89h SE2\_5BEQ\_L0P | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R138 (8Ah)<br>SE2_5BEQ_<br>L0A | 15:0 | SE2_5BEQ_L0<br>A[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 8Ah SE2\_5BEQ\_L0A | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R139 (8Bh)<br>SE2_5BEQ_<br>L0B | 15:0 | SE2_5BEQ_L0<br>B[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 8Bh SE2\_5BEQ\_L0B | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R140 (8Ch)<br>SE2_5BEQ_<br>L1P | 15:0 | SE2_5BEQ_L1<br>P[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 8Ch SE2\_5BEQ\_L1P | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R141 (8Dh)<br>SE2_5BEQ_<br>L1A | 15:0 | SE2_5BEQ_L1<br>A[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 8Dh SE2\_5BEQ\_L1A | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R142 (8Eh)<br>SE2_5BEQ_<br>L1B | 15:0 | SE2_5BEQ_L1<br>B[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 8Eh SE2\_5BEQ\_L1B | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R143 (8Fh)<br>SE2_5BEQ_<br>L1C | 15:0 | SE2_5BEQ_L1<br>C[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 8Fh SE2\_5BEQ\_L1C | REGISTER | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | ADDRESS | | | | | | | R144 (90h)<br>SE2_5BEQ_<br>L2P | 15:0 | SE2_5BEQ_L2<br>P[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 90h SE2\_5BEQ\_L2P | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R145 (91h)<br>SE2_5BEQ_<br>L2A | 15:0 | SE2_5BEQ_L2<br>A[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 91h SE2\_5BEQ\_L2A | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R146 (92h)<br>SE2_5BEQ_<br>L2B | 15:0 | SE2_5BEQ_L2<br>B[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 92h SE2\_5BEQ\_L2B | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R147 (93h)<br>SE2_5BEQ_<br>L2C | 15:0 | SE2_5BEQ_L2<br>C[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 93h SE2\_5BEQ\_L2C | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R148 (94h)<br>SE2_5BEQ_<br>L3P | 15:0 | SE2_5BEQ_L3<br>P[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 94h SE2\_5BEQ\_L3P | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R149 (95h)<br>SE2_5BEQ_<br>L3A | 15:0 | SE2_5BEQ_L3<br>A[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 95h SE2\_5BEQ\_L3A | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R150 (96h)<br>SE2_5BEQ_<br>L3B | 15:0 | SE2_5BEQ_L3<br>B[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 96h SE2\_5BEQ\_L3B | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R151 (97h)<br>SE2_5BEQ_<br>L3C | 15:0 | SE2_5BEQ_L3<br>C[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 97h SE2\_5BEQ\_L3C | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R152 (98h)<br>SE2_5BEQ_<br>L4P | 15:0 | SE2_5BEQ_L4<br>P[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 98h SE2\_5BEQ\_L4P | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R153 (99h)<br>SE2_5BEQ_<br>L4A | 15:0 | SE2_5BEQ_L4<br>A[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 99h SE2\_5BEQ\_L4A | REGISTER<br>ADDRESS | BIT | LABEL | DEFAULT | DESCRIPTION | REFER TO | |--------------------------------|------|------------------------|---------|----------------------------------------------------------------------------------|----------| | R154 (9Ah)<br>SE2_5BEQ_<br>L4B | 15:0 | SE2_5BEQ_L4<br>B[15:0] | | Filter coefficients for Signal Enhancement 2 (SE2) left channel 5-band EQ filter | | Register 9Ah SE2\_5BEQ\_L4B # **DIGITAL FILTER CHARACTERISTICS** | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------|----------|--------|----------|------| | ADC Filter | | | | | | | Passband | +/- 0.1dB | 0 | | 0.454 fs | | | | -6dB | | 0.5fs | | | | Passband Ripple | | | | +/- 0.1 | dB | | Stopband | | 0.546s | | | | | Stopband Attenuation | f > 0.546 fs | -60 | | | dB | | DAC Normal Filter | | | | | | | Passband | +/- 0.03dB | 0 | | 0.454 fs | | | | -6dB | | 0.5 fs | | | | Passband Ripple | 0.454 fs | | | +/- 0.03 | dB | | Stopband | | 0.546 fs | | | | | Stopband Attenuation | F > 0.546 fs | -50 | | | dB | | DAC Sloping Stopband Filt | er | | | | | | Passband | +/- 0.03dB | 0 | | 0.25 fs | | | | +/- 1dB | 0.25 fs | | 0.454 fs | | | | -6dB | | 0.5 fs | | | | Passband Ripple | 0.25 fs | | | +/- 0.03 | dB | | Stopband 1 | | 0.546 fs | | 0.7 fs | | | Stopband 1 Attenuation | f > 0.546 fs | -60 | | | dB | | Stopband 2 | | 0.7 fs | | 1.4 fs | | | Stopband 2 Attenuation | f > 0.7 fs | -85 | | | dB | | Stopband 3 | | 1.4 fs | | | | | Stopband 3 Attenuation | F > 1.4 fs | -55 | | | dB | | DAC FI | LTERS | ADC FILTERS | | | |------------------|-------------|-------------|-------------|--| | Mode | Group Delay | Mode | Group Delay | | | Normal | 16.5 / fs | Normal | 16.5 / fs | | | Sloping Stopband | 18 / fs | | | | ## **TERMINOLOGY** - 1. Stop Band Attenuation (dB) the degree to which the frequency spectrum is attenuated (outside audio band) - 2. Pass-band Ripple any variation of the frequency response in the pass-band region ### Note: 1. The Group Delays are quoted with the DSP SE1, SE2, and SE3 filters disabled. Enabling the DSP SE1, SE2, and SE3 filters will increase the Group Delay # **ADC FILTER RESPONSE** Figure 50 ADC Frequency Response up to $4 \times 10^{-5}$ (Sample rate, $10^{-5}$ ) Figure 50 ADC Frequency Response up to $10^{-5}$ (Sample rate, $10^{-5}$ ) Figure 50 ADC Frequency Response up to $10^{-5}$ (Sample rate, $10^{-5}$ ) Figure 50 ADC Frequency Response up to $10^{-5}$ (Sample rate, $10^{-5}$ ) Figure 50 ADC Frequency Response up to $10^{-5}$ (Sample rate, $10^{-5}$ ) Figure 50 ADC Frequency Response up to $10^{-5}$ (Sample rate, $10^{-5}$ ) Figure 50 ADC Frequency Response up to $10^{-5}$ (Sample rate) rate Figure 51 ADC Pass Band Frequency Response up to fs/2 (Sample rate, fs = 48kHz) # **ADC HIGHPASS FILTER RESPONSE** Figure 52 ADC High Pass Filter Frequency Response for the Hi-FI Mode (Sample rate, fs = 48kHz) Figure 53 ADC High Pass Filter Frequency Response for the Application Mode (Sample rate, fs = 48kHz) # **DAC FILTER RESPONSE** Figure 55 DAC Frequency Response up to 4 x fs (Sample rate, fs = 16k to 24kHz) Figure 56 DAC Frequency Response up to 4 x fs (Sample rate, fs = 8k to 12kHz) Figure 57 DAC Pass Band Frequency Response up to fs/2 (Sample rate, fs = 8k to 12kHz, 16k to 24kHz, 32k to 48kHz) # **APPLICATIONS INFORMATION** #### RECOMMENDED EXTERNAL COMPONENTS #### **AUDIO INPUT PATHS** The WM8945 provides up to 4 analogue audio inputs (including the auxiliary inputs AUX1 and AUX2). Each of these inputs is referenced to the internal DC reference, VMID. A DC blocking capacitor is required for each input pin used in the target application. The choice of capacitor is determined by the filter that is formed between that capacitor and the input impedance of the input pin. The circuit is illustrated in Figure 58. (Note that capacitors are not required on any unused audio input.) $$Fc = \frac{1}{2\pi RC}$$ Fc = high pass 3dB cut-off frequency Figure 58 Audio Input Path DC Blocking Capacitor When the input impedance is known, and the cut-off frequency is known, then the minimum capacitor value may be derived easily. For practical use, a $1\mu F$ capacitance for all audio inputs can be recommended for most cases. Tantalum electrolytic capacitors are particularly suitable as they offer high stability in a small package size. Ceramic equivalents are a cost effective alternative to the superior tantalum packages, but care must be taken to ensure the desired capacitance is maintained at the LDOVOUT operating voltage. Also, ceramic capacitors may show microphonic effects, where vibrations and mechanical conditions give rise to electrical signals. This is particularly problematic for microphone input paths where a large signal gain is required. A single capacitor is required for a line input or single-ended microphone connection. In the case of a differential microphone connection, a DC blocking capacitor is required on both input pins. #### **HEADPHONE / LINE OUTPUT PATHS** The WM8945 provides three outputs (LINEOUTL, SPKOUTL and SPKOUTR). Each of these outputs is referenced to the internal DC reference, VMID. In any case where a line output is used in a single-ended configuration (i.e. referenced to GND), a DC blocking capacitor is required in order to remove the DC bias. In the case where a pair of line outputs is configured as a BTL differential pair, then the DC blocking capacitor should be omitted. The choice of capacitor is determined from the filter that is formed between the capacitor and the load impedance. A $1\mu F$ capacitance would be a suitable choice for a line or headphone load. Tantalum electrolytic capacitors are again particularly suitable but ceramic equivalents are a cost effective alternative. Care must be taken to ensure the desired capacitance is maintained at the appropriate operating voltage. Figure 59 DC-blocking Components for Line Output Figure 60 DC-blocking Components for Headphone Output #### **BTL SPEAKER OUTPUT CONNECTION** The BTL speaker output connection is a differential mode of operation. The loudspeaker may be connected directly across the SPKOUTL and SPKOUTR pins. No additional external components are required in this case. #### **POWER SUPPLY DECOUPLING** Electrical coupling exists particularly in digital logic systems where switching in one sub-system causes fluctuations on the power supply. This effect occurs because the inductance of the power supply acts in opposition to the changes in current flow that are caused by the logic switching. The resultant variations (or 'spikes') in the power supply voltage can cause malfunctions and unintentional behavior in other components. A decoupling (or 'bypass') capacitor can be used as an energy storage component which will provide power to the decoupled circuit for the duration of these power supply variations, protecting it from malfunctions that could otherwise arise. Coupling also occurs in a lower frequency form when ripple is present on the power supply rail caused by changes in the load current or by limitations of the power supply regulation method. In audio components such as the WM8945, these variations can alter the performance of the signal path, leading to degradation in signal quality. A decoupling (or 'bypass') capacitor can be used to filter these effects, by presenting the ripple voltage with a low impedance path that does not affect the circuit to be decoupled. These coupling effects are addressed by placing a capacitor between the supply rail and the corresponding ground reference. In the case of systems comprising multiple power supply rails, decoupling should be provided on each rail. | POWER SUPPLY | DECOUPLING CAPACITOR | | | |------------------------------|----------------------|--|--| | DCVDD, DBVDD, LDOVDD, SPKVDD | 4.7μF ceramic | | | | LDOVOUT | 2.2μF ceramic | | | | VMIDC | 4.7μF ceramic | | | **Table 72 Power Supply Decoupling Capacitors** All decoupling capacitors should be placed as close as possible to the WM8945 device. The connection between GND, the LDOVOUT decoupling capacitor and the main system ground should be made at a single point as close as possible to the GND ball of the WM8945. The VMIDC capacitor is not, technically, a decoupling capacitor. However, it does serve a similar purpose in filtering noise on the VMID reference. The connection between GND, the VMID decoupling capacitor and the main system ground should be made at a single point as close as possible to the GND ball of the WM8945. Due to the wide tolerance of many types of ceramic capacitors, care must be taken to ensure that the selected components provide the required capacitance across the required temperature and voltage ranges in the intended application. For most application the use of ceramic capacitors with capacitor dielectric X5R is recommended. ## **MICROPHONE BIAS CIRCUIT** The WM8945 is designed to interface easily with electret microphones. These may be connected in single-ended or differential configurations. The single-ended method allows greater capability for the connection of multiple audio sources simultaneously, whilst the differential method provides better performance due to its rejection of common-mode noise. In either configuration, the microphone requires a bias current (electret condenser microphones) or voltage supply (silicon microphones), which can be provided by MICBIAS. This reference is generated by an output-compensated amplifier, which requires an external capacitor in order to guarantee accuracy and stability. The recommended capacitance is $4.7\mu F$ , although it may be possible to reduce this to $1\mu F$ if the analogue supply (LDOVOUT) is not too noisy. A ceramic type is a suitable choice here, providing that care is taken to choose a component that exhibits this capacitance at the intended MICBIAS voltage. Note that the MICBIAS voltage may be adjusted using register control to suit the requirements of the microphone. Also note the WM8945 supports a maximum current of 3mA. If more than one microphone is connected to the MICBIAS, then combined current must not exceed 3mA. A current-limiting resistor is also required when using an electret condenser microphone (ECM). The resistance should be chosen according to the minimum operating impedance of the microphone and MICBIAS voltage so that the maximum bias current of the WM8945 is not exceeded. Wolfson recommends a $2.2k\Omega$ current limiting resistor as it provides compatibility with a wide range of microphone models. The recommended connections for single-ended and differential microphone modes are illustrated in Figure 61 and Figure 62. Figure 61 Single-Ended Microphone Connection Figure 62 Pseudo-Differential Microphone Connection # **VIDEO BUFFER COMPONENTS** External components are required for the Video Buffer. In a typical application, $R_{LOAD}$ = 75 $\Omega$ , $R_{SOURCE}$ = 75 $\Omega$ , $R_{REF}$ = 187 $\Omega$ . See "Video Buffer" for details of alternative components under different load impedance conditions. Figure 63 Typical Components for Video Buffer ## RECOMMENDED EXTERNAL COMPONENTS DIAGRAM Figure 64 provides a summary of recommended external components for WM8945. Note that the actual requirements may differ according to the specific target application. Figure 64 WM8945 Recommended External Components Diagram # **PCB LAYOUT CONSIDERATIONS** Poor PCB layout will degrade the performance and be a contributory factor in EMI, ground bounce and resistive voltage losses. All external components should be placed as close to the WM8945 device as possible, with current loop areas kept as small as possible. # **PACKAGE DIMENSIONS** | Symbols | Dimensions (mm) | | | | | |---------|-----------------|-----------|-------|------|--| | | MIN | NOM | MAX | NOTE | | | Α | 0.615 | 0.7 | 0.785 | | | | A1 | 0.219 | 0.244 | 0.269 | | | | A2 | 0.361 | 0.386 | 0.411 | | | | D | | 2.960 BSC | | | | | D1 | | 2.500 BSC | | | | | E | | 3.060 BSC | | | | | E1 | | 2.500 BSC | | | | | е | | 0.500 BSC | | 5 | | | f1 | 0.220 | | | | | | f2 | 0.270 | | | | | | g | 0.035 | 0.070 | 0.105 | | | | h | | 0.314 BSC | | | | - NOTES: 1. PRIMARY DATUM -Z- AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. 2. THIS DIMENSION INCLUDES STAND-OFF HEIGHT 'A1' AND BACKSIDE COATING. 3. AT CORNER IS IDENTIFIED BY INK/LASER MARK ON TOP PACKAGE. 4. BILATERAL TOLERANCE ZONE IS APPLIED TO EACH SIDE OF THE PACKAGE BODY. 5. 'e' REPRESENTS THE BASIC SOLDER BALL GRID PITCH. 6. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. 7. FOLLOWS JEDEC DESIGN GUIDE MO-211-C. #### **IMPORTANT NOTICE** Wolfson Microelectronics plc ("Wolfson") products and services are sold subject to Wolfson's terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement. Wolfson warrants performance of its products to the specifications in effect at the date of shipment. Wolfson reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Wolfson to verify that the information is current. Testing and other quality control techniques are utilised to the extent Wolfson deems necessary to support its warranty. Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation. In order to minimise risks associated with customer applications, the customer must use adequate design and operating safeguards to minimise inherent or procedural hazards. Wolfson is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Wolfson products. Wolfson is not liable for such selection or use nor for use of any circuitry other than circuitry entirely embodied in a Wolfson product. Wolfson's products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk. Wolfson does not grant any licence (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Wolfson covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Wolfson's approval, licence, warranty or endorsement thereof. Any third party trade marks contained in this document belong to the respective third party owner. Reproduction of information from Wolfson datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Wolfson is not liable for any unauthorised alteration of such information or for any reliance placed thereon. Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Wolfson's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Wolfson is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person. ## ADDRESS: Wolfson Microelectronics plc 26 Westfield Road Edinburgh EH11 2QB United Kingdom Tel :: +44 (0)131 272 7000 Fax :: +44 (0)131 272 7001 Email :: sales@wolfsonmicro.com # **REVISION HISTORY** | DATE | REV | DESCRIPTION OF CHANGES | PAGE | CHANGED BY | | |----------|-----|-------------------------------------------------------------------------------|---------|------------|--| | 08/10/10 | 4.0 | Touch pressure current added | 13 | | | | | | Added comment about ADC volume being in digital filter block | 29 | | | | | | Added comment about DAC volume being in digital filter block | 47 | B0 | | | | | Notch filter plots updated | 35, 36 | BC | | | | | Added note about DAC_VOL_RAMP rate | 47 | | | | | | R56 TCH_ISEL currents changed from 200uA and 460uA | 89, 142 | | | | 15/05/11 | 4.1 | Added note about LDOVDD being enabled before SPKVDD for pop-<br>free start-up | 8 | JJ | |