# CAT1320, CAT1321 # Supervisory Circuits with I<sup>2</sup>C Serial 32K CMOS EEPROM ### **FEATURES** - Precision power supply voltage monitor - 5V, 3.3V and 3V systems - +5.0V (+/- 5%, +/- 10%) - +3.3V (+/- 5%, +/- 10%) - +3.0V (+/- 10%) - Active low reset, CAT1320 - Active high reset, CAT1321 - Valid reset guaranteed at V<sub>cc</sub>=1V - 400kHz I2C bus - 3.0V to 5.5V operation - Low power CMOS technology - 64-Byte page write buffer - 1,000,000 Program/Erase cycles - 100 year data retention - 8-pin DIP, SOIC, TSSOP and TDFN packages - Industrial temperature range #### **DESCRIPTION** The CAT1320 and CAT1321 are complete memory and supervisory solutions for microcontroller-based systems. A 32kbit serial EEPROM memory and a system power supervisor with brown-out protection are integrated together in low power CMOS technology. Memory interface is via a 400kHz I<sup>2</sup>C bus. The CAT1320 provides a precision V<sub>CC</sub> sense circuit and drives an open drain output, RESET low whenever V<sub>CC</sub> falls below the reset threshold voltage. The CAT1321 provides a precision VCC sense circuit that drives an open drain output, RESET high whenever $V_{CC}$ falls below the reset threshold voltage. The power supply monitor and reset circuit protect memory and system controllers during power up/down and against brownout conditions. Five reset threshold voltages support 5V, 3.3V and 3V systems. If power supply voltages are out of tolerance reset signals become active, preventing the system microcontroller, ASIC or peripherals from operating. Reset signals become inactive typically 200 ms after the supply voltage exceeds the reset threshold level. With both active high and low reset options, interface to microcontrollers and other ICs is simple. In addition, the RESET (CAT1320) pin can be used as an input for push-button manual reset capability. The CAT1320/21 memory features a 64-byte page. In addition, hardware data protection is provided by a $V_{\rm CC}$ sense circuit that prevents writes to memory whenever $V_{\rm CC}$ falls below the reset threshold or until $V_{\rm CC}$ reaches the reset threshold during power up. Available packages include an 8-pin DIP, SOIC, TSSOP and 4.9 x 3mm TDFN. #### PIN CONFIGURATION # TDFN PACKAGE: 4.9MM X 3MM (RD2, ZD2) # BLOCK DIAGRAM — CAT1320, CAT1321 ## **Threshold Voltage Options** | | Minimum<br>Threshold | | |-----|----------------------|------| | -45 | 4.50 | 4.75 | | -42 | 4.25 | 4.50 | | -30 | 3.00 | 3.15 | | -28 | 2.85 | 3.00 | | -25 | 2.55 | 2.70 | #### **OPERATING TEMPERATURE RANGE** | Industrial | -40°C to 85°C | |-------------|---------------| | IIIuusiiiai | -40 0 10 03 0 | #### **PIN FUNCTIONS** | Pin Name | Function | |----------|-----------------------------------------| | RESET | Active Low Reset Input/Output (CAT1320) | | Vss | Ground | | SDA | Serial Data/Address | | SCL | Clock Input | | RESET | Active High Reset Output (CAT1321) | | Vcc | Power Supply | #### PIN DESCRIPTION #### **RESET/RESET:** RESET OUTPUTS These are open-drain pins and RESET can also be used as a manual reset trigger input. By forcing a reset condition on the pin the device will initiate and maintain a reset condition. The RESET pin must be connected through a pull-down resistor and the RESET pin must be connected through a pull-up resistor. #### SDA: SERIAL DATA ADDRESS The bidirectional serial data/address pin is used to transfer all data into and out of the device. The SDA pin is an open drain output and can be wire-ORed with other open drain or open collector outputs. **SCL:** SERIAL CLOCK Serial clock input. A0, A1, A2: DEVICE ADDRESS INPUTS When hardwired, up to eight CAT1320/21 devices may be addressed on a single bus system (refer to Device Addressing). When the pins are left unconnected, the default values are zeros. ## **ABSOLUTE MAXIMUM RATINGS** | Temperature Under Bias40°C to +85°C | |-----------------------------------------------------------------------------------------| | Storage Temperature65°C to +105°C | | Voltage on any Pin with Respect to Ground <sup>(1)</sup> 0.5V to +V <sub>CC</sub> +2.0V | | $\ensuremath{\text{V}_{\text{CC}}}$ with Respect to Ground0.5V to +7.0V | | Package Power Dissipation Capability ( $T_A = 25^{\circ}C$ ) | | Lead Soldering Temperature (10 secs) 300°C | | Output Short Circuit Current <sup>(1)</sup> 100 mA | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. #### Note: (1) Output shorted for no more than one second. No more than one output shorted at a time. # D.C. OPERATING CHARACTERISTICS V<sub>CC</sub> = +3.0V to +5.5V and over the recommended temperature conditions unless otherwise specified. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |------------------------------|--------------------------------------------|----------------------------------------------------|---------------|-----|-----------|-------| | I <sub>LI</sub> | Input Leakage Current | V <sub>IN</sub> = GND to Vcc | -2 | | 10 | μA | | I <sub>LO</sub> | Output Leakage Current | V <sub>IN</sub> = GND to Vcc | -10 | | 10 | μA | | I <sub>CC1</sub> | Power Supply Current (Write) | $f_{SCL} = 400 \text{kHz}$ $V_{CC} = 5.5 \text{V}$ | | | 3 | mA | | I <sub>CC2</sub> | Power Supply Current (Read) | $f_{SCL} = 400 \text{kHz}$ $V_{CC} = 5.5 \text{V}$ | | | 1 | mA | | I <sub>SB</sub> | Standby Current | Vcc = 5.5V,<br>$V_{IN} = GND \text{ or } Vcc$ | | | 40 | μA | | V <sub>IL</sub> <sup>2</sup> | Input Low Voltage | | -0.5 | | 0.3 x Vcc | V | | V <sub>IH</sub> <sup>2</sup> | Input High Voltage | | 0.7 x Vcc | | Vcc + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage<br>(SDA, RESET) | $I_{OL} = 3mA$<br>$V_{CC} = 3.0V$ | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage<br>(RESET) | $I_{OH} = -0.4 \text{mA}$ $V_{CC} = 3.0 \text{V}$ | Vcc -<br>0.75 | | | V | | | | CAT132x-45<br>(V <sub>CC</sub> = 5V) | 4.50 | | 4.75 | | | | | CAT132x-42<br>(V <sub>CC</sub> = 5V) | 4.25 | | 4.50 | | | V <sub>TH</sub> | Reset Threshold | CAT132x-30 $(V_{CC} = 3.3V)$ | 3.00 | | 3.15 | V | | | | CAT132x-28 $(V_{cc} = 3.3V)$ | 2.85 | | 3.00 | | | | | CAT132x-25<br>(V <sub>CC</sub> = 3V) | 2.55 | | 2.70 | | | V <sub>RVALID</sub> 1 | Reset Output Valid V <sub>cc</sub> Voltage | | 1.00 | | | V | | V <sub>RT</sub> <sup>1</sup> | Reset Threshold Hysteresis | | 15 | | | mV | #### Notes: 3 <sup>1.</sup> This parameter is tested initially and after a design or process change that affects the parameter. Not 100% tested. <sup>2.</sup> $V_{IL}$ min and $V_{IH}$ max are reference values only and are not tested. ## **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$ | Symbol | Test | Test Conditions | Max | Units | |---------------------------------|--------------------|-----------------------|-----|-------| | C <sub>OUT</sub> <sup>(1)</sup> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | pF | | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance | V <sub>IN</sub> = 0V | 6 | pF | ## A.C. CHARACTERISTICS V<sub>CC</sub> = 3.0V to 5.5V and over the recommended temperature conditions, unless otherwise specified. # Memory Read & Write Cycle<sup>2</sup> | Symbol | Parameter | Min | Max | Units | |------------------------------|---------------------------------------------------------------|-----|-----|-------| | f <sub>SCL</sub> | Clock Frequency | | 400 | kHz | | t <sub>SP</sub> <sup>1</sup> | Input Filter Spike<br>Suppression (SDA, SCL) | | 100 | ns | | t <sub>LOW</sub> | Clock Low Period | 1.3 | | μs | | t <sub>HIGH</sub> | Clock High Period | 0.6 | | μs | | t <sub>R</sub> <sup>1</sup> | SDA and SCL Rise Time | | 300 | ns | | t <sub>F</sub> 1 | SDA and SCL Fall Time | | 300 | ns | | t <sub>HD;STA</sub> | Start Condition Hold Time | 0.6 | | μs | | t <sub>su;sta</sub> | Start Condition Setup Time (for a Repeated Start) | 0.6 | | μs | | t <sub>HD;DAT</sub> | Data Input Hold Time | 0 | | ns | | t <sub>SU;DAT</sub> | Data Input Setup Time | 100 | | ns | | t <sub>su;sto</sub> | Stop Condition Setup Time | 0.6 | | μs | | t <sub>AA</sub> | SCL Low to Data Out Valid | | 900 | ns | | t <sub>DH</sub> | Data Out Hold Time | 50 | | ns | | t <sub>BUF</sub> 1 | Time the Bus must be Free Before a New Transmission Can Start | 1.3 | | μs | | t <sub>wc</sub> <sup>3</sup> | Write Cycle Time (Byte or Page) | | 5 | ms | #### Notes: This parameter is characterized initially and after a design or process change that affects the parameter. Not 100% tested. <sup>2.</sup> Test Conditions according to "AC Test Conditions" table. The write cycle time is the time from a valid stop condition of a write sequence to the end of the internal program/erase cycle. During the write cycle, the bus interface circuits are disabled, SDA is allowed to remain high and the device does not respond to its slave address. ## **RESET CIRCUIT A.C. CHARACTERISTICS** | Symbol | Parameter | Test<br>Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------------------|--------------------|-----|-----|-----|-------| | t <sub>PURST</sub> | Reset Timeout | Note 2 | 130 | 200 | 270 | ms | | t <sub>RPD</sub> | V <sub>TH</sub> to RESET output Delay | Note 3 | | | 5 | μs | | t <sub>GLITCH</sub> | V <sub>cc</sub> Glitch Reject Pulse Width | Note 4, 5 | | | 30 | ns | | MR Glitch | Manual Reset Glitch Immunity | Note 5 | | | 100 | ns | | t <sub>MRW</sub> | MR Pulse Width | Note 5 | 5 | | | μs | # **POWER-UP TIMING**<sup>5,6</sup> | Symbol | Parameter | Test<br>Conditions | Min | Тур | Max | Units | |------------------|-----------------------------|--------------------|-----|-----|-----|-------| | t <sub>PUR</sub> | Power-Up to Read Operation | | | | 270 | ms | | t <sub>PUW</sub> | Power-Up to Write Operation | | | | 270 | ms | #### Notes: - Test Conditions according to "AC Test Conditions" table. Power-up, Input Reference Voltage V<sub>CC</sub> = V<sub>TH</sub>, Reset Output Reference Voltage and Load according to "AC Test Conditions" Table - 3. Power-Down, Input Reference Voltage V<sub>CC</sub> = V<sub>TH</sub>, Reset Output Reference Voltage and Load according to "AC Test Conditions" Table - 4. V<sub>CC</sub> Glitch Reference Voltage = V<sub>THmin</sub>; Based on characterization data - 5. This parameter is characterized initially and after a design or process change that affects the parameter. Not 100% tested. - 6. tpuR and tpuW are the delays required from the time V<sub>CC</sub> is stable until the specified memory operation can be initiated. # **AC TEST CONDITIONS** | Input pulse voltages | 0.2V <sub>cc</sub> to 0.8V <sub>cc</sub> | |---------------------------|-----------------------------------------------------| | Input rise and fall times | 10 ns | | Input reference voltages | 0.3V <sub>cc</sub> , 0.7V <sub>cc</sub> | | Output reference voltages | 0.5V <sub>cc</sub> | | Output Load | Current Source: $I_{OL} = 3mA$ ;<br>$C_{L} = 100pF$ | #### RELIABILITY CHARACTERISTICS | Symbol | Parameter | Reference Test Method | Min | Max | Units | |------------------------------------|--------------------|-------------------------------|-----------|-----|-------------| | N <sub>END</sub> <sup>(1)</sup> | Endurance | MIL-STD-883, Test Method 1033 | 1,000,000 | | Cycles/Byte | | T <sub>DR</sub> <sup>(1)</sup> | Data Retention | MIL-STD-883, Test Method 1008 | 100 | | Years | | V <sub>ZAP</sub> <sup>(1)</sup> | ESD Susceptibility | MIL-STD-883, Test Method 3015 | 2000 | | Volts | | I <sub>LTH</sub> <sup>(1)(2)</sup> | Latch-Up | JEDEC Standard 17 | 100 | | mA | 5 #### Notes: - 1. This parameter is tested initially and after a design or process change that affects the parameter. Not 100% tested. - 2. Latch-up protection is provided for stresses up to 100mA on input and output pins from -1V to $V_{CC}$ + 1V. #### **DEVICE OPERATION** #### **Reset Controller Description** The CAT1320/21 precision Reset controllers ensure correct system operation during brownout and power up/down conditions. They are configured with opendrain RESET/RESET outputs. During power-up, the RESET/RESET output remains active until $V_{CC}$ reaches the $V_{TH}$ threshold and will continue driving the outputs for approximately 200ms (tpurst) after reaching $V_{TH}$ . After the tpurst timeout interval, the device will cease to drive the reset output. At this point the reset output will be pulled up or down by their respective pull up/down resistors. During power-down, the $\overline{RESET}/RESET$ output will be active when $V_{CC}$ falls below $V_{TH}$ . The $\overline{RESET}/RESET$ output will be valid so long as $V_{CC}$ is >1.0V ( $V_{RVALID}$ ). The device is designed to ignore the fast negative going $V_{CC}$ transient pulses (glitches). Reset output timing is shown in Figure 1. #### **Manual Reset Operation** The RESET pin can operate as reset output and manual reset input. The input is edge triggered; that is, the RESET input will initiate a reset timeout after detecting a high to low transition. When RESET I/O is driven to the active state, the 200 msec timer will begin to time the reset interval. If external reset is shorter than 200 ms, Reset outputs will remain active at least 200 ms. Glitches shorter than 100 ns on RESET input will not generate a reset pulse. #### **Hardware Data Protection** The CAT1320/21 family has been designed to solve many of the data corruption issues that have long been associated with serial EEPROMs. Data corruption occurs when incorrect data is stored in a memory location which is assumed to hold correct data. Whenever the device is in a Reset condition, the embedded EEPROM is disabled for all operations, including write operations. If the Reset output is active, in progress communications to the EEPROM are aborted and no new communications are allowed. In this condition an internal write cycle to the memory can not be started, but an in progress internal non-volatile memory write cycle can not be aborted. An internal write cycle initiated before the Reset condition can be successfully finished if there is enough time (5ms) before VCC reaches the minimum value of 2V. Figure 2. RESET as Manual Reset Input Operation and Timing Figure 3. Bus Timing #### **EMBEDDED EEPROM OPERATION** The CAT1320 and CAT1321 feature a 32kbit embedded serial EEPROM that supports the I<sup>2</sup>C Bus data transmission protocol. This Inter-Integrated Circuit Bus protocol defines any device that sends data to the bus to be a transmitter and any device receiving data to be a receiver. The transfer is controlled by the Master device which generates the serial clock and all START and STOP conditions for bus access. Both the Master device and Slave device can operate as either transmitter or receiver, but the Master device controls which mode is activated. #### I<sup>2</sup>C Bus Protocol The features of the I<sup>2</sup>C bus protocol are defined as follows: - (1) Data transfer may be initiated only when the bus is not busy. - (2) During a data transfer, the data line must remain stable whenever the clock line is high. Any changes in the data line while the clock line is high will be interpreted as a START or STOP condition. #### **START Condition** The START Condition precedes all commands to the device, and is defined as a HIGH to LOW transition of SDA when SCL is HIGH. The CAT1320/21 monitors the SDA and SCL lines and will not respond until this condition is met. #### **STOP Condition** A LOW to HIGH transition of SDA when SCL is HIGH determines the STOP condition. All operations must end with a STOP condition. #### **DEVICE ADDRESSING** The Master begins a transmission by sending a START condition. The Master sends the address of the particular slave device it is requesting. The four most significant bits of the 8-bit slave address are programmable in metal and the default is 1010. The last bit of the slave address specifies whether a Read or Write operation is to be performed. When this bit is set to 1, a Read operation is selected, and when set to 0, a Write operation is selected. After the Master sends a START condition and the slave address byte, the CAT1320/21 monitors the bus and responds with an acknowledge (on the SDA line) when its address matches the transmitted slave address. The CAT1320/21 then performs a Read or Write operation depending on the $R/\overline{W}$ bit. Figure 4. Write Cycle Timing #### **ACKNOWLEDGE** After a successful data transfer, each receiving device is required to generate an acknowledge. The acknowledging device pulls down the SDA line during the ninth clock cycle, signaling that it received the 8 bits of data. The CAT1320/21 responds with an acknowledge after receiving a START condition and its slave address. If the device has been selected along with a write operation, it responds with an acknowledge after receiving each 8-bit byte. When the CAT1320/21 begins a READ mode it transmits 8 bits of data, releases the SDA line and monitors the line for an acknowledge. Once it receives this acknowledge, the CAT1320/21 will continue to transmit data. If no acknowledge is sent by the Master, the device terminates data transmission and waits for a STOP condition. #### WRITE OPERATIONS #### **Byte Write** In the Byte Write mode, the Master device sends the START condition and the slave address information (with the R/ $\overline{W}$ bit set to zero) to the Slave device. After the Slave generates an acknowledge, the Master sends two 8-bit address bytes that are to be written into the address pointers of the device. After receiving another acknowledge from the Slave, the Master device transmits the data to be written into the addressed memory location. The CAT1320/21 acknowledges once more and the Master generates the STOP condition. At this time, the device begins an internal programming cycle to non-volatile memory. While the cycle is in progress, the device will not respond to any request from the Master device. Figure 5. Start/Stop Timing Figure 6. Acknowledge Timing 9 Figure 7. Slave Address Bits #### **Page Write** The CAT1320/21 writes up to 64 bytes of data in a single write cycle, using the Page Write operation. The page write operation is initiated in the same manner as the byte write operation, however instead of terminating after the initial byte is transmitted, the Master is allowed to send up to additional 63 bytes. After each byte has been transmitted, the CAT1320/21 will respond with an acknowledge and internally increment the lower order address bits by one. The high order bits remain unchanged. If the Master transmits more than 64 bytes before sending the STOP condition, the address counter 'wraps around,' and previously transmitted data will be overwritten. When all 64 bytes are received, and the STOP condition has been sent by the Master, the internal programming cycle begins. At this point, all received data is written to the CAT1320/21 in a single write cycle. Figure 8. Byte Write Timing \*=Don't Care Bit Figure 9. Page Write Timing \*=Don't Care Bit #### **Acknowledge Polling** Disabling of the inputs can be used to take advantage of the typical write cycle time. Once the stop condition is issued to indicate the end of the host's write opration, the CAT1320/21 initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address for a write operation. If the device is still busy with the write operation, no ACK will be returned. If a write operation has completed, an ACK will be returned and the host can then proceed with the next read or write operation. #### **Read Operations** The READ operation for the CAT1320/21 is initiated in the same manner as the write operation with one exception, that $R/\overline{W}$ bit is set to one. Three different READ operations are possible: Immediate/Current Address READ, Selective/Random READ and Sequential READ. Figure 10. Immediate Address Read Timing 11 #### **Immediate/Current Address Read** The CAT1320 and CAT1321 address counter contains the address of the last byte accessed, incremented by one. In other words, if the last READ or WRITE access was to address N, the READ immediately following would access data from address N+1. For all devices, N=E=4,095. The counter will wrap around to Zero and continue to clock out valid data. After the CAT1320 and CAT1321 receives its slave address information (with the $R/\overline{W}$ bit set to one), it issues an acknowledge, then transmits the 8-bit byte requested. The master device does not send an acknowledge, but will generate a STOP condition. #### Selective/Random Read Selective/Random READ operations allow the Master device to select at random any memory location for a READ operation. The Master device first performs a 'dummy' write operation by sending the START condition, slave address and byte addresses of the location it wishes to read. After the CAT1320 and CAT1321 acknowledges, the Master device sends the START condition and the slave address again, this time with the R/ $\overline{\rm W}$ bit set to one. The CAT1320 and CAT1321 then responds with its acknowledge and sends the 8-bit byte requested. The master device does not send an acknowledge but will generate a STOP condition. #### **Sequential Read** The Sequential READ operation can be initiated by either the Immediate Address READ or Selective READ operations. After the CAT1320 and CAT1321 sends the inital 8-bit byte requested, the Master will responds with an acknowledge which tells the device it requires more data. The CAT1320 and CAT1321 will continue to output an 8-bit byte for each acknowledge, thus sending the STOP condition. The data being transmitted from the CAT1320 and CAT1321 is sent sequentially with the data from address N followed by data from address N+1. The READ operation address counter increments all of the CAT1320 and CAT1321 address bits so that the entire memory array can be read during one operation. Figure 11. Selective Read Timing Figure 12. Sequential Read Timing # PACKAGE OUTLINES 8-LEAD PDIP (P, L) | | Dimension D | | | | | |-----|--------------|---------------|--|--|--| | Pkg | Min | Max | | | | | 8L | 0.355 (9.02) | 0.400 (10.16) | | | | #### Notes: 1. Complies with JEDEC Publication 95 MS001 dimensions; however, some of the dimensions may be more stringent. 13 2. All linear dimensions are in inches and parenthetically in millimeters. # PACKAGE OUTLINES 8-LEAD SOIC (J, W) | Dimension D | | | | | |-------------|--------------|--------------|--|--| | Pkg | Min | Max | | | | 8L | 0.1890(4.80) | 0.1968(5.00) | | | #### Notes: - 1. Complies with JEDEC publication 95 MS-012 dimensions; however, some dimensions may be more stringent. - 2. All linear dimensions are in inches and parenthetically in millimeters. - 3. Lead coplanarity is 0.004" (0.102mm) maximum. # PACKAGE OUTLINES 8-LEAD TSSOP (U, Y) SECTION A-A | | DIMENSION IN MM DIMENSION IN INCH | | | | | | |--------|-----------------------------------|------|------|-----------|------|------| | SYMBOL | MIN. | NOM | MAX. | MIN. | NOM | MAX. | | _ | MIIN. | NOM | | MIIN. | NOM | | | Α | | | 1.20 | | | .043 | | A1 | 0.05 | | 0.15 | .002 | | .006 | | A2 | 0.80 | 0.90 | 1.05 | .031 | .035 | .041 | | L | 0.50 | 0.60 | 0.75 | .020 | .024 | .030 | | D | 2.90 | 3.00 | 3.10 | .114 | .118 | .122 | | E | 6.30 | 6.40 | 6.50 | .248 | .252 | .256 | | E1 | 4.30 | 4.40 | 4.50 | .169 | .173 | .177 | | R | 0.09 | | | .004 | | | | R1 | 0.09 | | | .004 | | | | b | 0.19 | | 0.30 | .007 | | .012 | | b1 | 0.19 | 0.22 | 0.25 | .007 | .009 | .010 | | С | 0.09 | | 0.20 | .004 | | .008 | | c1 | 0.09 | | 0.16 | .004 | | .006 | | L1 | 1.0 REF. | | | .039 REF. | | | | е | 0.65 BSC. | | | .026 BSC. | | | | θ1 | 0 | | 8 | 0 | | 8 | | θ2 | 12 REF. | | | 12 REF. | | | | θ3 | 12 REF. | | | 12 REF. | | | | N | 8 | | | | | | | REF | JEDEC MO-153 VARIATION AA | | | | | | # PACKAGE OUTLINES 8-PAD TDFN 4.9X3MM PACKAGE (RD2, ZD2) #### NOTE: - 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. - 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. COPLANARITY SHALL NOT EXCEED $0.08\,\mathrm{mm}$ . 16 - 3. WARPAGE SHALL NOT EXCEED 0.10mm. - 4. PACKAGE LENGTH / PACKAGE WIDTH ARE CONSIDERED AS SPECIAL CHARACTERISTIC(S). - 5. REFER TO JEDEC MO-229, FOOTPRINTS ARE COMPATIBLE TO 8 MSOP. # **Ordering Information** #### Note: (1) The device used in the above example is a CAT1320JI-30TE13 (Supervisory circuit with I<sup>2</sup>C serial 32k CMOS EEPROM, SOIC, Industrial Temperature, 3.0-3.15V Reset Threshold Voltage, Tape and Reel). #### **REVISION HISTORY** | Date | Rev. | Reason | |-----------|------|---------------| | 1/25/2005 | 00 | Initial issue | | | | | | | | | | | | | | | | | | | | | | | | | #### Copyrights, Trademarks and Patents © Catalyst Semiconductor, Inc. Trademarks and registered trademarks of Catalyst Semiconductor include each of the following: Beyond Memory ™, DPP ™, EZDim ™, LDD ™, MiniPot™ and Quad-Mode™ Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents issued to Catalyst Semiconductor contact the Company's corporate office at 408.542.1000. CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES. Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete. Catalyst Semiconductor, Inc. Corporate Headquarters 2975 Stender Way Santa Clara, CA 95054 Phone: 408.542.1000 Fax: 408.542.1200 www.catsemi.com Publication #: 25085 Revison: 00 Issue date: 1/25/05