## ACPL-785E, HCPL-7850, HCPL-7851, 5962-97557

# Hermetically Sealed Analog Isolation Amplifier



# **Data Sheet**

### **Description**

The HCPL-7850, HCPL-7851 and ACPL-785E are isolation amplifiers that provide accurate, electrically isolated and amplified representations of voltage and current. When used with a shunt resistor to monitor the motor phase current in a high speed motor drive, the device will offer superior reliability compared with the traditional solutions such as current transformers and Hall-effect sensors. These devices consist of a sigma-delta analog-todigital converter optically coupled to a digital-to-analog converter in a hermetically sealed package. The products are capable of operation and storage over the full military temperature range and may be purchased as a standard product (HCPL-7850), with full MIL-PRF-38534 Class H testing (HCPL-7851), with MIL-PRF-38534 Class E testing (Class K with exceptions) or from the DLA Standard Microcircuit Drawing (SMD) 5962-97557. Details of the Class E program may be found on page 16 of this datasheet.

### **Schematic Diagram**



A 0.1  $\mu F$  bypass capacitor must be connected between pins 1 and 4 and between pins 5 and 8.

### **Features**

- Performance guaranteed over full military temperature range: -55° C to +125° C
- Manufactured and tested on a MIL-PRF-38534 certified line
- Hermetically sealed packages
- Dual marked with device part number and DLA drawing number
- QML-38534, Class H and Class E
- HCPL-7840 function compatibility
- High common mode rejection (CMR): 8 kV/ $\mu$ s at VCM = 1000 V
- 5% gain tolerance
- 0.1% nonlinearity
- Low offset voltage and offset temperature coefficient
- 100 kHz bandwidth

### **Applications**

- Industrial, military and space systems
- High reliability systems
- Harsh industrial environments
- Transportation, medical, and life critical systems
- General purpose analog signal isolation

**CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

Superior performance in design critical specifications such as common-mode rejection, offset voltage, nonlinearity, and operating temperature make the HCPL-7850, HCPL-7851 and ACPL-785E excellent choices for designing reliable products such as motor controllers and inverters.

With common-mode rejection of  $8 \, kV/\mu s$  these devices are suitable for noisy electrical environments such as those generated by the high switching rates of power IGBTs.

Low offset voltage together with a low offset voltage temperature coefficient permits accurate use of autocalibration techniques.

Gain tolerance of 5% with 0.1% nonlinearity further provide the performance necessary for accurate feedback and control.

### Selection Guide – Package Styles and Lead Configuration Options

| Avago Technologies's Part Number and Options |             |             |  |  |  |  |
|----------------------------------------------|-------------|-------------|--|--|--|--|
| Commercial                                   | HCPL-7850   |             |  |  |  |  |
| MIL-PRF-38534, Class H                       | HCPL-7851   |             |  |  |  |  |
| MIL-PRF-38534, Class E                       |             | ACPL-785E   |  |  |  |  |
| Standard Lead Finish                         | Gold Plate  | Gold Plate  |  |  |  |  |
| Solder Dipped *                              | Option #200 | Option -200 |  |  |  |  |
| Butt Cut/Gold Plate                          | Option #100 | Option -100 |  |  |  |  |
| Gull Wing/Soldered *                         | Option #300 | Option -300 |  |  |  |  |
| SMD Part Number                              |             |             |  |  |  |  |
| Prescript for all below                      | 5962-       | 5962-       |  |  |  |  |
| Gold Plate                                   | 9755701HPC  | 9755701EPC  |  |  |  |  |
| Solder Dipped *                              | 9755701HPA  | 9755701EPA  |  |  |  |  |
| Butt Cut/Gold Plate                          | 9755701HYC  | 9755701EYC  |  |  |  |  |
| Butt Cut/Soldered *                          | 9755701HYA  | 9755701EYA  |  |  |  |  |
| Gull Wing/Soldered *                         | 9755701HXA  | 9755701EXA  |  |  |  |  |
| vc 11                                        |             |             |  |  |  |  |

<sup>\*</sup>Solder contains lead.

### **Device Marking**



## **Outline Drawing**



NOTE: DIMENSIONS IN MILLIMETERS (INCHES).

### **Hermetic Optocoupler Options**

### Option Description

Surface mountable hermetic optocoupler with leads trimmed for butt joint assembly. This option is available on commercial and hi-rel product in 8 pin DIP (see drawings below for details).



- Lead finish is solder dipped rather than gold plated. This option is available on commercial and hi-rel product in 8 pin DIP. DLA Drawing part numbers contain provisions for lead finish.
- Surface mountable hermetic optocoupler with leads cut and bent for gull wing assembly. This option is available on commercial and hi-rel product in 8 pin DIP (see drawings below for details). This option has solder dipped leads.



NOTE: DIMENSIONS IN MILLIMETERS (INCHES).

Solder contains lead.

# **Absolute Maximum Ratings**

| Parameter                        | Symbol                                | Min. | Max.                   | Units | Notes |
|----------------------------------|---------------------------------------|------|------------------------|-------|-------|
| Storage Temperature              | T <sub>S</sub>                        | -65  | +150                   | °C    |       |
| Operating Temperature            | T <sub>A</sub>                        | -55  | +125                   | °C    |       |
| Supply Voltages                  | V <sub>DD1</sub> , V <sub>DD2</sub>   | 0.0  | +5.5                   | V     |       |
| Steady-State Input Voltage       | V <sub>IN+</sub> , V <sub>IN-</sub>   | -2.0 | V <sub>DD1</sub> + 0.5 | V     | 1     |
| 2 Second Transient Input Voltage |                                       | -6.0 | $V_{DD1} + 0.5$        | V     | 1     |
| Output Voltages                  | V <sub>OUT+</sub> , V <sub>OUT-</sub> | -0.5 | $V_{DD2} + 0.5$        | V     |       |
| Lead Solder Temperature          |                                       |      | 260 for 10 sec         | °C    |       |

# ESD Classification (MIL-STD-883, Method 3015)

# **Recommended Operating Conditions**

| Parameter                  | Symbol                           | Min. | Max. | Units |
|----------------------------|----------------------------------|------|------|-------|
| Supply Voltages            | $V_{DD1}, V_{DD2}$               | 4.5  | 5.5  | Volts |
| Input Voltage (See Note 1) | $V_{\text{IN}+}, V_{\text{IN}-}$ | -200 | +200 | mV    |

## **DC Electrical Specifications**

Over recommended operating conditions ( $T_A = -55^{\circ}$  C to  $+125^{\circ}$  C,  $V_{IN+} = 0$  V,  $V_{IN-} = 0$  V,  $V_{DD1} = 5$  V and  $V_{DD2} = 5$  V, unless otherwise specified).

| Parameter                                          | Symbol                    | Group A <sup>[12]</sup><br>Subgroups | Min. | Тур.*            | Max. | Units | Test Conditions                                                                                                    | Fig.     | Note |
|----------------------------------------------------|---------------------------|--------------------------------------|------|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------|----------|------|
| Input Offset<br>Voltage                            | V <sub>OS</sub>           | 1, 2 ,3                              | -1.0 | 0.6              | 5.0  | mV    | 4.5 V ≤ (V <sub>DD1</sub> , V <sub>DD2</sub> )<br>≤ 5.5 V                                                          | 1, 2, 3  | 2    |
| Gain                                               | G                         | 2, 3                                 | 7.36 | 8.00             | 8.64 | V/V   | -200 mV ≤ V <sub>IN+</sub> ≤ 200 mV,                                                                               | 5, 6, 7  |      |
|                                                    |                           | 1                                    | 7.60 | 8.00             | 8.4  | _     | $4.5 \text{ V} \le (\text{V}_{\text{DD1}}, \text{V}_{\text{DD2}}) \le 5.5 \text{ V}$                               |          |      |
| 200 mV                                             | NL <sub>200</sub>         | 2, 3                                 |      | 0.05             | 0.8  | %     | -200 mV ≤ V <sub>IN+</sub> ≤ 200 mV,                                                                               | 5, 8, 9, | 3    |
| Nonlinearity                                       |                           | 1                                    |      | 0.05             | 0.2  |       | $4.5 \text{ V} \le (\text{V}_{\text{DD1}}, \text{V}_{\text{DD2}}) \le 5.5 \text{ V}$                               | 10, 12   |      |
| 100 mV                                             | NL <sub>100</sub>         | 2, 3                                 |      | 0.01             | 0.2  |       | $-100 \text{ mV} \le V_{IN+} \le 100 \text{ mV},$                                                                  | 5, 8, 9, | _    |
| Nonlinearity                                       |                           | 1                                    |      | 0.01             | 0.1  |       | $4.5 \text{ V} \le (\text{V}_{\text{DD1}}, \text{V}_{\text{DD2}}) \le 5.5 \text{ V}$                               | 11, 12   |      |
| Output<br>Common-Mode<br>Voltage                   | V <sub>OCM</sub>          | 1, 2, 3                              | 2.20 | 2.56             | 2.80 | V     | -400 mV $\leq$ V <sub>IN+</sub> $\leq$ 400 mV,<br>4.5 V $\leq$ (V <sub>DD1</sub> , V <sub>DD2</sub> ) $\leq$ 5.5 V |          |      |
| Input Supply<br>Current                            | I <sub>DD1</sub>          | 1, 2, 3                              |      | 10.7             | 15.5 | mA    | _                                                                                                                  | 14,17    |      |
| Output Supply<br>Current                           | I <sub>DD2</sub>          | 1, 2, 3                              |      | 9.4              | 17   | mA    |                                                                                                                    | 15,17    |      |
| Input-Output<br>Insulation<br>Leakage<br>Current   | I <sub>I-O</sub>          | 1                                    |      |                  | 1.0  | μΑ    | RH $\leq$ 65%, t = 5 sec.<br>V <sub>I-O</sub> = 1500 Vdc,<br>T <sub>A</sub> = 25° C                                |          | 11   |
| Maximum Input<br>Voltage Before<br>Output Clipping | V <sub>IN+</sub>  <br>MAX |                                      |      | 320              |      | mV    |                                                                                                                    | 4, 12    |      |
| Average Input<br>Bias Current                      | I <sub>IN</sub>           |                                      |      | -0.57            |      | μΑ    |                                                                                                                    | 13       | 4    |
| Average Input<br>Resistance                        | R <sub>IN</sub>           |                                      |      | 480              |      | kΩ    |                                                                                                                    |          |      |
| Input DC<br>Common-Mode<br>Rejection Ratio         | CMRR <sub>IN</sub>        |                                      |      | 69               |      | dB    |                                                                                                                    |          | 5    |
| Output<br>Resistance                               | R <sub>O</sub>            |                                      |      | 1                |      | Ω     |                                                                                                                    |          |      |
| Output Low<br>Voltage                              | V <sub>OL</sub>           |                                      |      | 1.28             |      | V     | $V_{IN+} = 400 \text{ mV}$                                                                                         | 4        | 6    |
| Output High<br>Voltage                             | V <sub>OH</sub>           |                                      |      | 3.84             |      | V     | $V_{IN+} = -400 \text{ mV}$                                                                                        |          |      |
| Output Short-<br>Circuit Current                   | losc                      |                                      |      | 11               |      | mA    | $V_{OUT} = 0 V \text{ or } V_{DD2}$                                                                                |          | 7    |
| Resistance<br>(Input-Output)                       | R <sub>I-O</sub>          |                                      |      | 10 <sup>12</sup> |      | Ω     | V <sub>I-O</sub> = 500 Vdc                                                                                         |          | 11   |
| Capacitance<br>(Input–Output)                      | C <sub>I-O</sub>          |                                      |      | 2.7              |      | pF    | f = 1 MHz<br>V <sub>I-O</sub> = 0 Vdc                                                                              |          | =    |

<sup>\*</sup> All typicals are at the nominal operating conditions of  $V_{IN+} = 0 \text{ V}$ ,  $V_{IN-} = 0 \text{ V}$ ,  $V_{A} = 25^{\circ} \text{ C}$ ,  $V_{DD1} = 5 \text{ V}$  and  $V_{DD2} = 5 \text{ V}$ .

### **AC Electrical Specifications**

Over recommended operating conditions ( $T_A = -55^{\circ}$  C to  $+125^{\circ}$  C,  $V_{IN+} = 0$  V,  $V_{IN-} = 0$  V,  $V_{DD1} = 5$  V and  $V_{DD2} = 5$  V, unless otherwise specified).

| Parameter                            | Symbol             | Group A <sup>[12]</sup><br>Subgroups | Min. | Тур.* | Max.   | Units             | Test Conditions                                                                                                      | Fig.          | Note  |
|--------------------------------------|--------------------|--------------------------------------|------|-------|--------|-------------------|----------------------------------------------------------------------------------------------------------------------|---------------|-------|
| Common Mode<br>Rejection             | CMR                | 9                                    | 5    | 8     | 5.0    | kV/μs             | $V_{CM} = 1 \text{ kV}$<br>$4.5 \text{ V} \le (V_{DD1}, V_{DD2})$<br>$\le 5.5 \text{ V}, T_A = 25^{\circ} \text{ C}$ | 16            | 8, 13 |
| Propagation<br>Delay to 50%          | t <sub>PD50</sub>  | 9, 10, 11                            |      | 3.7   | 7.5    | μs                | $V_{IN+} = 0$ to 100 mV step<br>4.5 V $\leq$ (V <sub>DD1</sub> , V <sub>DD2</sub> )                                  | 18, 19        |       |
| Propagation<br>Delay to 90%          | t <sub>PD90</sub>  | 9, 10, 11                            |      | 5.7   | 11.0   |                   | ≤ 5.5 V                                                                                                              |               |       |
| Rise/Fall Time<br>(10-90%)           | t <sub>R/F</sub>   | 9, 10, 11                            |      | 3.4   | 7.5    |                   |                                                                                                                      |               |       |
| Small-Signal<br>Bandwidth<br>(-3 dB) | f <sub>-3 dB</sub> | 9, 10, 11                            | 45   | 100   |        | kHz               | $4.5 \text{ V} \le (V_{DD1}, V_{DD2})$<br>$\le 5.5 \text{ V}$<br>$V_{IN+} = 200 \text{ mVpk-pk}$                     | 18, 20,<br>21 | 14    |
| Small-Signal<br>Bandwidth<br>(-45°)  | f <sub>-45</sub> ° |                                      |      | 31    |        |                   |                                                                                                                      |               |       |
| RMS Input-<br>Referred Noise         | V <sub>N</sub>     |                                      |      | 0.6   |        | $mV_{rms}$        | In recommended application circuit                                                                                   | 22, 24        | 9     |
| Power Supply<br>Rejection            | PSR                |                                      |      | 570   |        | mV <sub>P-P</sub> |                                                                                                                      |               | 10    |
| × All. • I                           |                    |                                      |      |       | 0.17 T | 25° C 14          | 51/ II/ 51/                                                                                                          |               |       |

<sup>\*</sup> All typicals are at the nominal operating conditions of  $V_{IN+} = 0 \text{ V}$ ,  $V_{IN-} = 0 \text{ V}$ ,  $T_A = 25^{\circ} \text{ C}$ ,  $V_{DD1} = 5 \text{ V}$  and  $V_{DD2} = 5 \text{ V}$ .

#### Notes:

- $1. \quad \text{If $V_{\text{IN}}$- is brought above $V_{\text{DD1}}$-2 V with respect to GND1 an internal test mode may be activated. This test mode is not intended for customer use.} \\$
- 2. Exact offset value is dependent on layout of external bypass capacitors. The offset value in the data sheet corresponds to Avago's recommended layout (see Figures 26 and 27).
- 3. Nonlinearity is defined as half of the peak-to-peak output deviation from the best-fit gain line, expressed as a percentage of the full-scale differential output voltage.
- 4. Because of the switched capacitor nature of the sigma-delta A/D converter, time averaged values are shown.
- 5. CMRR<sub>IN</sub> is defined as the ratio of the gain for differential inputs applied between pins 2 and 3 to the gain for both common mode inputs applied to both pins 2 and 3 with respect to pin 4.
- 6. When the differential input signal exceeds approximately 320 mV, the outputs will limit at the typical values shown.
- 7. Short-circuit current is the amount of output current generated when either output is shorted to V<sub>DD2</sub> or ground. Avago does not recommend operations under these conditions.
- 8. CMR (also known as IMR or Isolation Mode Rejection) specifies the minimum rate of rise of a common mode signal applied across the isolation boundary at which small output perturbations begin to occur. These output perturbations can occur with both the rising and falling edges of the common mode waveform and may be of either polarity. A CMR failure is defined as a perturbation exceeding 200 mV at the output of the recommended application circuit (Figure 24). See Applications section for more information on CMR.
- 9. Output noise comes from two primary sources: chopper noise and sigma-delta quantization noise. Chopper noise results from chopper stabilization of the output op-amps. It occurs at a specific frequency (typically 500 kHz) and is not attenuated by the on-chip output filter. The on-chip filter does eliminate most, but not all, of the sigma-delta quantization noise. An external filter circuit may be easily added to the external post-amplifier to reduce the total RMS output noise. See Applications section for more information.
- 10. Data sheet value is the amplitude of the transient at the differential output of the device when a 1 V<sub>P-P</sub>, 1 MHz square wave with 100 ns rise and fall times (measured at pins 1 and 8) is applied to both V<sub>DD1</sub> and V<sub>DD2</sub>.
- 11. Device considered a two-terminal device: Pins 1, 2, 3, and 4 are shorted together and pins 5, 6, 7, and 8 are shorted together.
- 12. Commercial parts receive 100% testing at 25° C (Subgroups 1 and 9). Hi-Rel and SMD parts receive 100% testing at 25° C, +125° C and -55° C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).
- 13. Parameters are tested as part of device initial characterization and after design and process changes only. Parameters are guaranteed to limits specified for all lots not specifically tested.
- 14. The  $f_{-3dB}$  test is guaranteed by the  $T_{RISE}$  test.



Figure 1. Input Offset Voltage Test Circuit.



Figure 2. Input Offset Change vs. Temperature.



Figure 3. Input Offset Change vs.  $V_{DD1}\, and\, V_{DD2}.$ 



Figure 4. Output Voltages vs. Input Voltage.



Figure 5. Gain and Nonlinearity Test Circuit.



Figure 6. Gain Change vs. Temperature.



Figure 7. Gain Change vs.  $V_{DD1}$  and  $V_{DD2}. \label{eq:pdf}$ 



Figure 8. Nonlinearity Error Plot vs. Input Voltage.



Figure 9. Nonlinearity vs. Temperature.



5.0

**V<sub>DD</sub>** – **SUPPLY VOLTAGE** – **V** 

5.2

5.4

5.6

Figure 11. 100 mV Nonlinearity vs. V<sub>DD1</sub> and V<sub>DD2</sub>.

4.8

4.6

0.005

4.4



Figure 13. Input Current vs. Input Voltage.



Figure 10. 200 mV Nonlinearity vs.  $V_{DD1}$  and  $V_{DD2}$ .



Figure 12. Nonlinearity vs. Full-Scale Input Voltage.



Figure 14. Input Supply Current vs. Input Voltage.





Figure 15. Output Supply Current vs. Input Voltage.

Figure 17. Input and Output Supply Current vs. Temperature.



Figure 16. Common Mode Rejection Test Circuit.



Figure 18. Propagation Delay, Rise/Fall Time and Bandwidth Test Circuit.



Figure 19. Propagation Delays and Rise/Fall Time vs. Temperature.



Figure 20. Amplitude Response vs. Frequency.



Figure 21. 3 dB Bandwidth vs. Temperature.



Figure 22. RMS Input-Referred Noise vs. Recommended Application Circuit Bandwidth.



Figure 23. HCPL-7850 Block Diagram.



Figure 24. Recommended Application Circuit.

### **Applications Information**

### **Functional Description**

Figure 23 shows the primary functional blocks of the HCPL-7850. In operation, the sigma-delta modulator converts the analog input signal into a high-speed serial bit stream. The time average of this bit stream is directly proportional to the input signal. This stream of digital data is encoded and optically transmitted to the detector circuit. The detected signal is decoded and converted back into an analog signal, which is filtered to obtain the final output signal.

## **Application Circuit**

The recommended application circuit is shown in Figure 24. A floating power supply (which in many applications could be the same supply that is used to drive the high-side power transistor) is regulated to 5 V using a simple three-terminal voltage regulator (U1). The voltage from the current sensing resistor, or shunt (Rsense), is applied to the input of the HCPL-7850 through an RC anti-aliasing filter (R5, C3). And finally, the differential output of the isolation amplifier is converted to a ground-referenced single-ended output voltage with a simple differential amplifier circuit (U3 and associated components). Although the application circuit is relatively simple, a few recommendations should be followed to ensure optimal performance.



Figure 25. Single-Supply Post-Amplifier Circuit.



Figure 26. Top Layer of Printed Circuit Board Layout.

### **Supplies and Bypassing**

As mentioned above, an inexpensive three-terminal regulator can be used to reduce the gate-drive power supply voltage to 5 V. To help attenuate high frequency power supply noise or ripple, a resistor or inductor can be used in series with the input of the regulator to form a low-pass filter with the regulator's input bypass capacitor.

As shown in Figure 24, a 0.1  $\mu$ F bypass capacitor (C2, C4) should be located as close as possible to the input and output power supply pins of the HCPL-7850. The bypass capacitors are required because of the high-speed digital nature of the signals inside the isolation amplifier. A 0.01  $\mu$ F bypass capacitor (C3) is also recommended at the input pin(s) due to the switched-capacitor nature of the input circuit. The input bypass capacitor should be at least 1000 pF to maintain gain accuracy of the isolation amplifier.

Inductive coupling between the input power-supply capacitor and the input circuit, including the input bypass capacitor and the input leads of the HCPL-7850, can introduce additional DC offset in the circuit. Several steps can be taken to minimize the mutual coupling between the two parts of the circuit, thereby improving the offset performance of the design. Separate the two bypass capacitors C2 and C3 as much as possible (even putting them on opposite sides of the PC board), while keeping the total lead lengths, including traces, of each bypass capacitor less than 20 mm. PC board traces should be made as short as possible and placed close together or over ground plane to minimize loop area and pickup of stray magnetic fields. Avoid using sockets, as they will typically increase both loop area and inductance. And finally, using capacitors with small body size and orienting them perpendicular to each other on the PC board can also help. For more information concerning this effect, see Application Note 1078, Designing with Avago Technologies Isolation Amplifiers.



Figure 27. Bottom Layer of a Printed Circuit Board Layout.

#### **Shunt Resistor Selections**

The current-sensing shunt resistor should have low resistance (to minimize power dissipation), low inductance (to minimize di/dt induced voltage spikes which could adversely affect operation), and reasonable tolerance (to maintain overall circuit accuracy). The value of the shunt should be chosen as a compromise between minimizing power dissipation by making the shunt resistance smaller and improving circuit accuracy by making it larger and utilizing the full input range of the HCPL-7850. Avago Technologies recommends four different shunts which can be used to sense average currents in motor drives up to 35 A and 35 hp. Table 1 shows the maximum current and horsepower range for each of the LVR-series shunts from Dale. Even higher currents can be sensed with lower value shunts available from vendors such as Dale, IRC, and Isotek (Isabellenhuette). When sensing currents large enough to cause significant heating of the shunt, the temperature coefficient of the shunt can introduce nonlinearity due to the signal dependent temperature rise of the shunt. Using a heat sink for the shunt or using a shunt with a lower tempco can help minimize this effect. The Application Note 1078, Designing with Avago Technologies Isolation Amplifiers, contains additional information on designing with current shunts.

The recommended method for connecting the isolation amplifier to the shunt resistor is shown in Figure 24. Pin 2 (VIN+) is connected to the positive terminal of the shunt resistor, while pin 3 (VIN-) is shorted to pin 4 (GND1), with the power-supply return path functioning as the sense line to the negative terminal of the current shunt. This allows a single pair of wires or PC board traces to connect the isolation amplifier circuit to the shunt resistor. In some applications, however, supply currents flowing through the power-supply return path may cause offset or noise problems. In this case, better performance may be obtained by connecting pin 3 to the negative terminal of the shunt resistor separate from the power supply

return path. When connected this way, both input pins should be bypassed. Whether two or three wires are used, it is recommended that twisted-pair wire or very close PC board traces be used to connect the current shunt to the isolation amplifier circuit to minimize electromagnetic interference to the sense signal.

The 68  $\Omega$  resistor in series with the input lead forms a low-pass anti-aliasing filter with the input bypass capacitor with a 200 kHz bandwidth. The resistor performs another important function as well; it dampens any ringing which might be present in the circuit formed by the shunt, the input bypass capacitor, and the wires or traces connecting the two. Undampened ringing of the input circuit near the input sampling frequency can alias into the baseband producing what might appear to be noise at the output of the device. To be effective, the damping resistor should be at least 39  $\Omega$ .

### **PC Board Layout**

In addition to affecting offset, the layout of the PC board can also affect the common mode rejection (CMR) performance of the isolation amplifier, due primarily to stray capacitive coupling between the input and the output circuits. To obtain optimal CMR performance, the layout of the printed circuit board (PCB) should minimize any stray coupling by maintaining the maximum possible distance between the input and output sides of the circuit and ensuring that any ground plane on the PCB does not pass directly below the HCPL-7850. Using surface mount components can help achieve many of the PCB objectives discussed in the preceding paragraphs. An example through-hole PCB layout illustrating some of the more important layout recommendations is shown in Figures 26 and 27. See Applications Note 1078, Designing with Avago Technologies Isolation Amplifiers, for more information on PCB layout consideration.



Figure 28. Operating Circuit for Burn-In and Steady State Life Tests.

### **Post-Amplifier Circuit**

The recommended application circuit (Figure 24) includes a post-amplifier circuit that serves three functions: to reference the output signal to the desired level (usually ground), to amplify the signal to appropriate levels, and to help filter output noise. The particular op-amp used in the post-amp is not critical; however, it should have low enough offset and high enough bandwidth and slew rate so that it does not adversely affect circuit performance. The offset of the op-amp should be low relative to the output offset of the HCPL-7850, or less than about 5 mV.

To maintain overall circuit bandwidth, the post-amplifier circuit should have a bandwidth at least twice the minimum bandwidth of the isolation amplifier, or about 200 kHz. To obtain a bandwidth of 200 kHz with a gain of 5, the op-amp should have a gain-bandwidth greater than 1 mHz. The post-amplifier circuit includes a pair of capacitors (C5 and C6) that form a single-pole low-pass filter. These capacitors allow the bandwidth of the post-amp to be adjusted independently of the gain and are useful for reducing the output noise from the isolation amplifier (doubling the capacitor values halves the circuit bandwidth). The component values shown in Figure 24 form a differential amplifier with a gain of 5 and a cutoff frequency of approximately 100 kHz, and were chosen as a compromise between low noise and fast response times. The overall recommended application circuit has a bandwidth of 66 kHz, a rise time of 5.2 µs and a delay to 90% of 8.5 μs.

The gain-setting resistors in the post-amp should have a tolerance of 1% or better to ensure adequate CMRR and gain tolerance for the overall circuit. Resistor networks with even better ratio tolerances can be used which offer better performance, as well as reducing the total component count and board space.

The post-amplifier circuit can be easily modified to allow for single-supply operation. Figure 25 shows a schematic for a post amplifier for use in 5 V single supply applications. One additional resistor is needed and the gain is decreased to 1 to allow circuit operation over the full input voltage range. See Application Note 1078, Designing with Avago Technologies Isolation Amplifiers, for more information on the post-amplifier circuit.

### Other Information

As mentioned above, reducing the bandwidth of the post amplifier circuit reduces the amount of output noise. Figure 22 shows how the output noise changes as a function of the post-amplifier bandwidth. The post-amplifier circuit exhibits a first-order low-pass filter characteristic. For the same filter bandwidth, a higher-order filter can achieve even better attenuation of modulation noise due to the second-order noise shaping of the sigma-delta modulator. For more information on the noise characteristics of the HCPL-7850, see Application Note 1078, Designing with Avago Technologies Isolation Amplifiers.

The HCPL-7850 can also be used to isolate signals with amplitudes larger than its recommended input range through the use of a resistive voltage divider at its input. The only restrictions are that the impedance of the divider be relatively small (less than 1 K $\Omega$  so that the input resistance (480 K $\Omega$ ) and input bias current (0.6  $\mu$ A) do not affect the accuracy of the measurement. An input bypass capacitor is still required, although the 68  $\Omega$  series damping resistor is not. (The resistance of the voltage divider provides the same function.) The low pass filter formed by the divider resistance and the input bypass capacitor may limit the achievable bandwidth.

**Table 1. Current Shunt Summary** 

| Shunt Resistor | Charat Basistan  | Maximum Power | Maximum Average | Maximum Horsepower |
|----------------|------------------|---------------|-----------------|--------------------|
| Part Number    | Shunt Resistance | Dissipation   | Current         | Range              |
| LVR-3.05-1%    | 50 m $\Omega$    | 3 W           | 3 A             | 0.8 to 3.0 hp      |
| LVR-3.02-1%    | 20 m $\Omega$    | 3 W           | 8 A             | 2.2 to 8.0 hp      |
| LVR-3.01-1%    | 10 m $\Omega$    | 3 W           | 15 A            | 4.1 to 15 hp       |
| LVR-5.005-1%   | 5 m $\Omega$     | 5 W           | 35 A            | 9.6 to 35 hp       |

### MIL-PRF-38534 Class H, Class E and DLA SMD Test Program

#### Class H:

Avago Technologies' Hi-Rel Optocouplers are in compliance with MIL-PRF-38534 Class H. Class H devices are also in compliance with DLA drawing 5962-97557.

Testing consists of 100% screening and quality conformance inspection to MIL-PRF-38534.

#### Class E:

Class E devices are in compliance with DLA drawing 5962-9755701Exx. Avago Technologies has defined the Class E device on this drawing to be based on the Class K requirements of MIL-PRF-38534 with exceptions. The exceptions are as follows:

- 1. Nondestructive Bond Pull, Test method 2023 of MIL-STD-883 in screening is not required.
- 2. Particle Impact Noise Detection (PIND), Test method 2020 of MIL-STD-883 in device screening and group C testing is not required.
- 3. Die Shear Strength, Test method 2019 of MIL-STD-883 in group B testing is not required.
- 4. Internal Water Vapor Content, Test method 1018 of MIL-STD-883 in group C is not required.
- 5. Scanning Electron Microscope (SEM) inspection, Test method 2018 of MIL-STD-883 in element evaluation is not required.

Avago