# Product Document





## TSL2740

## **ALS and Proximity Light-to-Digital** Sensor

#### **General Description**

The TSL2740 device features advanced proximity measurement and digital ambient light sensing (ALS). The proximity detection feature provides object detection (e.g. mobile device screen to user's ear) by photodiode detection of reflected IR energy. Detect/release events are interrupt driven, and occur when proximity result crosses upper and/or lower threshold settings. The proximity engine features offset adjustment registers to compensate for unwanted IR energy reflection at the sensor. Proximity results are further improved by automatic ambient light subtraction. The ALS sensor features 2 output channels, a visible channel and an IR channel. The visible channel has a photodiode with a UV and IR blocking filter whereas the IR channel has a photodiode with an IR pass filter. Each channel has a dedicated data converter producing a 16-bit output. This architecture allows applications to accurately measure ambient light which enables devices to calculate illuminance to control a display backlight.

Ordering Information and Content Guide appear at end of datasheet.

#### **Key Benefits & Features**

The benefits and features of TSL2740, ALS and Proximity Light-to-Digital Sensor are listed below:

Figure 1: **Added Value of Using TSL2740** 

| Benefits                                                                                                                                       | Features                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Single device integrated optical solution                                                                                                      | <ul> <li>2.0mm x 2.0mm x 0.5mm</li> <li>Power management features</li> <li>I<sup>2</sup>C fast mode interface compatible</li> </ul>     |
| Accurate ambient light sensing                                                                                                                 | <ul> <li>Photopic ambient light sense (ALS)</li> <li>UV / IR blocking filter</li> <li>Programmable gain and integration time</li> </ul> |
| Reduced power consumption                                                                                                                      | • 1.8V power supply with 1.8V I <sup>2</sup> C bus                                                                                      |
| <ul> <li>Compensates for unwanted IR system crosstalk reflection</li> <li>Compensates for unwanted ambient light photodiode current</li> </ul> | <ul> <li>Programmable proximity offset adjustment<br/>register</li> <li>Proximity automatic ambient light subtraction</li> </ul>        |



## **Applications**

The TSL2740 applications include:

- Ambient light sensing
- Display backlight control

## **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: Functional Blocks of TSL2740



Page 2
Document Feedback



## **Pin Assignment**

Figure 3: Pin Diagram of TSL2740



Figure 4: Pin Description of TSL2740 (10-Pin QFN)

| Pin Number | Pin Name | Description                                  |  |
|------------|----------|----------------------------------------------|--|
| 1          | PGND     | Power ground                                 |  |
| 2          | INT      | Interrupt. Open drain output (active low)    |  |
| 3          | SCL      | I <sup>2</sup> C serial clock input terminal |  |
| 4          | SDA      | I <sup>2</sup> C serial data I/O terminal    |  |
| 5          | VDD      | Supply voltage                               |  |
| 6          | NC       | No connection                                |  |
| 7          | NC       | No connection                                |  |
| 8          | NC       | No connection                                |  |
| 9          | VSS      | Ground. All voltages are referenced to VSS   |  |
| 10         | LDR      | LED drive. Current sink for LED              |  |

Datasheet, PublicPage 3[v2-00] 2023-Apr-18Document Feedback



## **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 5:
Absolute Maximum Ratings

| Symbol             | Parameter                                         | Min    | Max   | Units | Comments                             |
|--------------------|---------------------------------------------------|--------|-------|-------|--------------------------------------|
| V <sub>DD</sub>    | Supply voltage                                    | -0.3   | 2.2   | V     | All voltages are with respect to GND |
| V <sub>IO</sub>    | Digital I/O terminal voltage                      | -0.3   | 3.6   | V     | INT, SCL and SDA                     |
| l <sub>out</sub>   | Output terminal current                           | -1     | 20    | mA    | INT and SDA                          |
| T <sub>strg</sub>  | Storage temperature range                         | -40    | 85    | °C    |                                      |
| I <sub>SCR</sub>   | Input current (latch up immunity) JEDEC JESD78D   | ± 1    | ± 100 |       | Class II                             |
| ESD <sub>HBM</sub> | Electrostatic discharge HBM<br>JS-001-2014        | ± 2000 |       | V     |                                      |
| ESD <sub>CDM</sub> | Electrostatic discharge CDM<br>JEDEC JESD22-C101F | ± 500  |       | V     |                                      |

Page 4
Document Feedback



#### **Electrical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

Figure 6: Recommended Operating Conditions

| Symbol         | Parameter                                                                 | Min | Тур | Max | Units |
|----------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| $V_{DD}$       | Supply voltage                                                            | 1.7 | 1.8 | 2.0 | V     |
|                | Supply voltage accuracy, V <sub>DD</sub> total error including transients | -3  |     | 3   | %     |
| T <sub>A</sub> | Operating free-air temperature (1)                                        | -30 |     | 85  | °C    |

#### Note(s):

1. While the device is operational across the temperature range, performance will vary with temperature. Specifications are stated at 25°C unless otherwise noted.

Figure 7: Operating Characteristics,  $V_{DD} = 1.8V$ ,  $T_A = 25^{\circ}C$ 

| Symbol                         | Parameter                                                        | Conditions                          | Min  | Тур   | Max  | Units |
|--------------------------------|------------------------------------------------------------------|-------------------------------------|------|-------|------|-------|
| f <sub>OSC</sub>               | Oscillator frequency                                             |                                     |      | 8.107 |      | MHz   |
|                                |                                                                  | Active ALS State<br>(PON=AEN=1) (1) | 50   | 90    | 150  |       |
| I <sub>DD</sub> Supply current |                                                                  | Idle State<br>(PON=1,AEN=0) (2)     |      | 30    | 60   | μΑ    |
|                                |                                                                  | Sleep State (3)                     |      | 0.7   | 5    |       |
| V <sub>OL</sub>                | INT, SDA output low voltage                                      | 6mA sink current                    |      |       | 0.6  | V     |
| I <sub>LEAK</sub>              | Leakage current, INT, SCL and SDA                                |                                     | -5   |       | 5    | μΑ    |
| V <sub>IH</sub>                | SCL, SDA input high voltage (4)                                  |                                     | 1.26 |       |      | V     |
| V <sub>IL</sub>                | SCL, SDA input low voltage                                       |                                     |      |       | 0.54 | V     |
| T <sub>Active</sub>            | Time from power-on to ready to receive I <sup>2</sup> C commands |                                     |      | 1.5   |      | ms    |

#### Note(s):

- 1. This parameter indicates the supply current during periods of ALS integration. If Wait is enabled (WEN=1), the supply current is lower during the Wait period.
- 2. Idle state occurs when PON=1 and all functions are not enabled.
- 3. Sleep state occurs when PON = 0 and I<sup>2</sup>C bus is idle. If Sleep state has been entered as the result of operational flow, SAI = 1, PON will remain high.
- 4. Digital pins: SDA, SCL, INT, are tolerant to a communication voltage up to 3.0V.

Datasheet, PublicPage 5[v2-00] 2023-Apr-18Document Feedback



## Typical Operating Characteristics

Figure 8:

ALS Operating Characteristics,  $V_{DD} = 1.8V$ ,  $T_A = 25$ °C

| Parameter                                 | Conditions                                                   | Min       | Тур   | Max  | Units                            |  |  |
|-------------------------------------------|--------------------------------------------------------------|-----------|-------|------|----------------------------------|--|--|
| Integration time step size                |                                                              | 2.68      | 2.78  | 2.90 | ms                               |  |  |
| Number of integration steps (1)           |                                                              | 1         |       | 256  | steps                            |  |  |
| Dark ADC count value                      | $E_e = 0 \mu W/ cm^2$ ; AGAIN = 64x;<br>ATIME = 100ms (0x23) | 0         | 1     | 3    | counts                           |  |  |
|                                           | Vis                                                          | sible Cha | nnel  |      |                                  |  |  |
| R <sub>e</sub><br>Irradiance responsivity | White LED, 2700K                                             | 309       | 363   | 417  | counts/<br>(μW/cm <sup>2</sup> ) |  |  |
| Settings:<br>AGAIN = 16x                  | IR Channel                                                   |           |       |      |                                  |  |  |
| ATIME = 400ms                             | $\lambda_D = 950 \text{ nm LED}$                             |           | 352   |      | counts/<br>(μW/cm <sup>2</sup> ) |  |  |
|                                           | AGAIN = 4x                                                   |           | 4     |      |                                  |  |  |
| Gain scaling, relative to 1x gain setting | AGAIN = 16x                                                  |           | 16    |      | x                                |  |  |
|                                           | AGAIN = 64x                                                  |           | 67    |      | X                                |  |  |
|                                           | AGAIN = 128x                                                 |           | 140   |      |                                  |  |  |
| ADC noise                                 | AGAIN = 16x                                                  |           | 0.005 |      | % full scale                     |  |  |

#### Note(s):

Page 6Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18

 $<sup>1. \,</sup> Specified \, by \, design \, and \, characterization; \, not \, production \, tested.$ 



Figure 9: Proximity Characteristics, VDD = 1.8V, T<sub>A</sub> =25°C

| Parameter                                      | Conditions                    |                      |      | Тур | Max   | Units  |
|------------------------------------------------|-------------------------------|----------------------|------|-----|-------|--------|
| ADC conversion time step size                  |                               |                      |      | 88  |       | μs     |
| ADC number of integration steps <sup>(1)</sup> |                               |                      | 1    |     | 256   | steps  |
| ADC counts (1)                                 |                               |                      | 0    |     | 255   | counts |
|                                                | PGAIN = 1 (2x)                |                      |      | 2   |       |        |
| Gain scaling, relative to 1x gain setting      | PGAIN = 2 (4x)                |                      |      | 4   |       | х      |
|                                                | PGAIN = 3 (8x)                |                      |      | 8   |       |        |
| LED pulse count <sup>(1)</sup>                 |                               |                      | 1    |     | 64    | pulses |
|                                                | PPULSE_LEN = 0                |                      | 4    |     |       |        |
| LED pulse width                                | PPULSE_LEN = 1                |                      |      | 8   |       | μs     |
| LLD puise width                                | PPULSE_LEN = 2                |                      | 16   |     | μ     |        |
|                                                | PPULSE_LEN = 3                |                      | 32   |     |       |        |
|                                                |                               | PLDRIVE = 31 (192mA) |      | 192 |       |        |
|                                                |                               | PLDRIVE = 16 (102mA) | 91.8 | 102 | 112.2 |        |
| LED drive current                              | ISINK (sink current) @ 1.6 V, | PLDRIVE = 7 (48mA)   |      | 48  |       | mA     |
| LED drive current                              | LDR pin                       | PLDRIVE = 3 (24mA)   |      | 24  |       | mA     |
|                                                |                               | PLDRIVE = 1 (12mA)   |      | 12  |       |        |
|                                                |                               | PLDRIVE = 0 (6mA)    |      | 6   |       |        |

#### Note(s):

1. Specified by design and characterization; not production tested.

Datasheet, Public Page 7 [v2-00] 2023-Apr-18 **Document Feedback** 



Figure 10: Spectral Responsivity



Figure 11:
ALS Responsivity vs Angular Displacement



Page 8Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



Figure 12: Typical LDR Current vs Voltage



Datasheet, PublicPage 9[v2-00] 2023-Apr-18Document Feedback



#### **Detailed Description**

#### **Proximity**

Proximity results are affected by three fundamental factors: the IR LED emission, IR reception, and environmental factors, including target distance and surface reflectivity.

The IR reception signal path begins with IR detection from a photodiode and ends with the 8-bit proximity result in PDATA register. Signal from the photodiode is amplified, and offset adjusted to optimize performance. Offset correction or cross-talk compensation is accomplished by adjustment to the POFFSET register.

The analog circuitry of the device applies the offset value as a subtraction to the signal accumulation; therefore a positive offset value has the effect of decreasing the results.

#### **Ambient Light Sensing**

The ALS reception signal path begins as photodiodes receive filtered light and ends with the 16-bit results in the VISDATAL/H and IRDATAL/H registers. The visible channel's photodiode is filtered with a UV and IR filter to receive only visible light. The IR channel's photodiode is filtered to receive only IR. Signals from the photodiodes simultaneously accumulate for a period of time set by the value in ATIME before the results are available. Gain is adjustable from 1x to 128x to facilitate operation over a wide range of lighting conditions. Custom Lux equations can be created for specific applications and system designs.

#### I<sup>2</sup>C Characteristics

The device uses I<sup>2</sup>C serial communication protocol for communication. The device supports 7-bit chip addressing and both standard and fast clock frequency modes with a chip address of 0x39. Read and Write transactions comply with the standard set by Philips (now NXP).

Internal to the device, an 8-bit buffer stores the register address location of the desired byte to read or write. This buffer auto-increments upon each byte transfer and is retained between transaction events (i.e. valid even after the master issues a STOP command and the I<sup>2</sup>C bus is released).

During consecutive Read transactions, the future/repeated  $I^2C$  Read transaction may omit the memory address byte normally following the chip address byte; the buffer retains the last register address + 1.

#### I<sup>2</sup>C Write Transaction

A Write transaction consists of a START, CHIP-ADDRESS<sub>WRITE</sub>, REGISTER-ADDRESS, DATA BYTE(S), and STOP. Following each byte (9<sup>th</sup> clock pulse) the slave places an ACKNOWLEDGE/NOT-ACKNOWLEDGE (ACK/NACK) on the bus. If NACK is transmitted by the slave, the master may issue a STOP.

Page 10
Document Feedback
[v2-00] 2023-Apr-18



#### I<sup>2</sup>C Read Transaction

A Read transaction consists of a START, CHIP-ADDRESS<sub>WRITE</sub>,  ${\sf REGISTER-ADDRESS}, {\sf START}, {\sf CHIP-ADDRESS}_{\sf READ}, {\sf DATA~BYTE}(S),$ and STOP. Following all but the final byte the master places an ACK on the bus (9TH clock pulse). Termination of the Read transaction is indicated by a NACK being placed on the bus by the master, followed by STOP.

Alternately, if the previous I<sup>2</sup>C transaction was a Read, the internal register address buffer is still valid, allowing the transaction to proceed without "re"-specifying the register address. In this case the transaction consists of a START, CHIP-ADDRESS<sub>READ</sub>, DATA BYTE(S), and STOP. Following all but the final byte the master places an ACK on the bus (9TH clock pulse). Termination of the Read transaction is indicated by a NACK being placed on the bus by the master, followed by STOP.

The I<sup>2</sup>C bus protocol was developed by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification at:

www.i2c-bus.org/references/

#### **Timing Diagrams**

Figure 13: I<sup>2</sup>C Timing



**Datasheet, Public** Page 11 **Document Feedback** 



## **Principles of Operation**

#### System State Machine

An internal state machine provides system control of the ALS, proximity detection, and power management features of the device. At power up, an internal power-on-reset initializes the device and puts it in a low power Sleep state. When a write on I<sup>2</sup>C bus to the Enable register (0x80) PON bit is set, the device transitions to the Idle state. If PON is disabled, the device will return to the Sleep state to save power. Otherwise, the device will remain in the Idle state until the ALS function is enabled. Once enabled, the device will execute the ALS and Wait states in sequence. Upon completion, the device will automatically begin a new ALS-Wait cycle as long as PON and AEN remain enabled. If the ALS function generates an interrupt and the Sleep-After-Interrupt (SAI) feature is enabled, the device will transition to the Sleep state and remain in a low-power mode until an I<sup>2</sup>C command is received clearing the interrupts in the STATUS register. See Interrupts for additional information.

Page 12Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



## **Register Description**

Figure 14: Register Overview

| Address | Register Name | R/W | Register Function                      | Reset Value |
|---------|---------------|-----|----------------------------------------|-------------|
| 0x80    | ENABLE        | R/W | Enables states and functions           | 0x00        |
| 0x81    | ATIME         | R/W | ALS integration time                   | 0x00        |
| 0x82    | PRATE         | R/W | Proximity sampling time                | 0x1F        |
| 0x83    | WTIME         | R/W | Wait time                              | 0x00        |
| 0x84    | AILTL         | R/W | ALS interrupt low threshold low byte   | 0x00        |
| 0x85    | AILTH         | R/W | ALS interrupt low threshold high byte  | 0x00        |
| 0x86    | AIHTL         | R/W | ALS interrupt high threshold low byte  | 0x00        |
| 0x87    | AIHTH         | R/W | ALS interrupt high threshold high byte | 0x00        |
| 0x88    | PILT          | R/W | Proximity interrupt low threshold      | 0x00        |
| 0x8A    | PIHT          | R/W | Proximity interrupt high threshold     | 0x00        |
| 0x8C    | PERS          | R/W | Interrupt persistence filters          | 0x00        |
| 0x8D    | CFG0          | R/W | Configuration register zero            | 0x80        |
| 0x8E    | PCFG0         | R/W | Proximity configuration register zero  | 0x4F        |
| 0x8F    | PCFG1         | R/W | Proximity configuration register one   | 0x80        |
| 0x90    | CFG1          | R/W | Configuration register one             | 0x00        |
| 0x91    | REVID         | R   | Revision ID                            | 0x21        |
| 0x92    | ID            | R   | Device ID                              | 0xE4        |
| 0x93    | STATUS        | R   | Device status register                 | 0x00        |
| 0x94    | VISDATAL      | R   | Visible channel data low byte          | 0x00        |
| 0x95    | VISDATAH      | R   | Visible channel data high byte         | 0x00        |
| 0x96    | IRDATAL       | R   | IR channel data low byte               | 0x00        |
| 0x97    | IRDATAH       | R   | IR channel data high byte              | 0x00        |
| 0x9C    | PDATA         | R   | Proximity channel data                 | 0x00        |
| 0x9E    | REVID2        | R   | Auxiliary ID                           | 0x01        |
| 0x9F    | CFG2          | R/W | Configuration register two             | 0x04        |
| 0xAB    | CFG3          | R/W | Configuration register three           | 0x0C        |
| 0xC0    | POFFSETL      | R/W | Proximity offset magnitude             | 0x00        |



| Address | Register Name | R/W | Register Function         | Reset Value |
|---------|---------------|-----|---------------------------|-------------|
| 0xC1    | POFFSETH      | R/W | Proximity offset sign     | 0x00        |
| 0xD6    | AZ_CONFIG     | R/W | Autozero configuration    | 0x7F        |
| 0xD7    | CALIB         | R/W | Calibration start         | 0x00        |
| 0xD9    | CALIBCFG      | R/W | Calibration configuration | 0x50        |
| 0xDC    | CALIBSTAT     | R/W | Calibration status        | 0x00        |
| 0xDD    | INTENAB       | R/W | Interrupt enable          | 0x00        |

## Register Access:

- R = Read Only
- W = Write Only
- R/W = Read or Write
- SC = Self Clearing after access

Page 14Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



## **Detailed Register Description**

## Enable Register (Address 0x80)

Figure 15: Enable Register

| Addr: 0x80 |          | Enable  |        |                                                                                                                                                              |
|------------|----------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit        | Bit Name | Default | Access | Bit Description                                                                                                                                              |
| 7:4        | RESERVED | 0000    | R/W    | Reserved.                                                                                                                                                    |
| 3          | WEN      | 0       | R/W    | This bit activates the wait feature. Active high.                                                                                                            |
| 2          | PEN      | 0       | R/W    | This bit activates the proximity detection. Active high.                                                                                                     |
| 1          | AEN      | 0       | R/W    | This bit actives the ALS function. Active high. *Set AEN=1 and PON=1 in the same command to ensure auto-zero function is run prior to the first measurement. |
| 0          | PON      | 0       | R/W    | This field activates the internal oscillator and ADC channels. Active high.                                                                                  |

Before activating AEN or PEN, preset each applicable operating mode registers and bits.



#### ATIME Register (Address 0x81)

Figure 16: ATIME Register

| Ac  | Addr: 0x81 |                |                                |                                                    | ATIME                                                                                                                |                                                                    |                                                   |                     |                      |       |      |
|-----|------------|----------------|--------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------|---------------------|----------------------|-------|------|
| Bit | Bit Name   | Default        | Default Access Bit Description |                                                    |                                                                                                                      |                                                                    |                                                   |                     |                      |       |      |
|     |            | ATIME 0x00 R/W |                                | 2.81ms int<br>ALS value<br>2.81ms, th<br>means tha | value that specit<br>ervals. 0x00 indi<br>depends on the<br>e maximum valu<br>t to be able to re<br>n time has to be | cates 2.8ms. The integration time increases by 1 each ALS full sca | e maximum<br>e. For every<br>024. This<br>le, the |                     |                      |       |      |
|     |            |                | 0x00                           | 0x00                                               |                                                                                                                      | Value                                                              | Integration<br>Cycles                             | Integration<br>Time | Maximum<br>ALS Value |       |      |
| 7:0 | ATIME      |                |                                |                                                    | R/W                                                                                                                  | 0x00                                                               | 1                                                 | 2.8ms               | 1023                 |       |      |
|     |            |                |                                |                                                    |                                                                                                                      |                                                                    |                                                   | 0x01                | 2                    | 5.6ms | 2047 |
|     |            |                |                                |                                                    |                                                                                                                      |                                                                    |                                                   | •••                 | •••                  | •••   | •••  |
|     |            |                |                                | 0x3F                                               | 64                                                                                                                   | 180ms                                                              | 65535                                             |                     |                      |       |      |
|     |            |                |                                | •••                                                | •••                                                                                                                  | •••                                                                |                                                   |                     |                      |       |      |
|     |            |                |                                | 0xFF                                               | 256                                                                                                                  | 721ms                                                              | 65535                                             |                     |                      |       |      |

The ATIME register controls the integration time of the ALS ADCs. The timer is implemented with a down counter with 0x00 as the terminal count. The timer is clocked at a 2.8ms nominal rate. Loading 0x00 will generate a 2.8ms integration time, loading 0x01 will generate a 5.6ms integration time, and so forth. The RC oscillator runs at 8MHz nominal rate. This gets divided by 11 to generate the integration clock of 727kHz. One count in ATIME (nominal 2.8ms) are 2.81ms. This is 2048 integration clock cycles: 125ns\*11\*8\*256=2.81ms.

#### PRATE Register (Address 0x82)

Figure 17: PRATE Register

| Ad  | dr: 0x82 |         |        | PRATE                                                                           |
|-----|----------|---------|--------|---------------------------------------------------------------------------------|
| Bit | Bit Name | Default | Access | Bit Description                                                                 |
| 7:0 | PRATE    | 0x1F    | R/W    | This register defines the duration of 1 Prox Sample, which is (PRATE + 1)*88µs. |

Page 16Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



## WTIME Register (Address 0x83)

Figure 18: **WTIME** Register

| Addr: 0x83 |          | WTIME   |                                                                             |       |                 |                |  |  |
|------------|----------|---------|-----------------------------------------------------------------------------|-------|-----------------|----------------|--|--|
| Bit        | Bit Name | Default | Access                                                                      |       | Bit Description |                |  |  |
|            |          |         | Value that specifies the wait time between ALS cycles in 2.81ms increments. |       |                 |                |  |  |
|            |          |         |                                                                             | Value | Increments      | Wait Time      |  |  |
|            |          |         | R/W                                                                         | 0x00  | 1               | 2.8ms (33.8ms) |  |  |
| 7:0        | WTIME    | 0x00    |                                                                             | 0x01  | 2               | 5.6ms (67.6ms) |  |  |
|            |          |         |                                                                             |       |                 |                |  |  |
|            |          |         |                                                                             | 0x3F  | 64              | 180ms (2.16s)  |  |  |
|            |          |         |                                                                             |       |                 |                |  |  |
|            |          |         |                                                                             | 0xFF  | 256             | 721ms (8.65s)  |  |  |

The wait timer is implemented using a down counter. Wait time =  $(value +1) \times 2.8ms$ . If WLONG is enabled then Wait time =  $(value +1) \times 2.8ms \times 12$ .

## AILTL Register (Address 0x84)

Figure 19: **AILTL** Register

| Addr: 0x84 |          | AILTL   |        |                                                           |  |
|------------|----------|---------|--------|-----------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                           |  |
| 7:0        | AILTL    | 0x00    | R/W    | This register sets the low byte of the LOW ALS threshold. |  |

The Clear (C) channel is compared against low-going 16-bit threshold value set by AILTL and AILTH.

**Datasheet, Public** Page 17 **Document Feedback** 



#### AILTH Register (Address 0x85)

Figure 20: AILTH Register

| Addr: 0x85 |          | AILTH   |        |                                                            |  |
|------------|----------|---------|--------|------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                            |  |
| 7:0        | AILTH    | 0x00    | R/W    | This register sets the high byte of the LOW ALS threshold. |  |

The Clear (C) channel is compared against low-going 16-bit threshold value set by AILTL and AILTH.

The contents of the AILTH and AILTL registers are combined and treated as a sixteen bit threshold value. If the value generated by the C channel is below the AILTL/H threshold and the APERS value is reached, the AINT bit is asserted. If AIEN is set, then the INT pin will also assert.

When setting the 16-bit ALS threshold AILTL must be written first, immediately followed by AILTH. Internally, the lower 8 bits are buffered until the upper 8 bits are written. As the upper 8 bits are written both the high and low bytes are simultaneously latched as a 16-bit value.

#### AIHTL Register (Address 0x86)

Figure 21: AIHTL Register

| Addr: 0x86 |          | AIHTL   |        |                                                            |  |  |
|------------|----------|---------|--------|------------------------------------------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description                                            |  |  |
| 7:0        | AIHTL    | 0x00    | R/W    | This register sets the low byte of the HIGH ALS threshold. |  |  |

The Clear (C) channel is compared against high-going 16-bit threshold value set by AIHTL and AIHTH.

The contents of the AIHTH and AIHTL registers are combined and treated as a sixteen bit threshold value. If the value generated by the C channel is above the AIHTL/H threshold and the APERS value is reached, the AINT bit is asserted. If AIEN is set, then the INT pin will also assert. When setting the 16-bit ALS threshold AIHTL must be written first, immediately followed by AIHTH. Internally, the lower 8 bits are buffered until the upper 8 bits are written. As the upper 8 bits are written both the high and low bytes are simultaneously latched as a 16-bit value.

Page 18Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



#### AIHTH Register (Address 0x87)

Figure 22: **AIHTH Register** 

| Addr: 0x87 |          | AIHTH   |        |                                                             |  |  |
|------------|----------|---------|--------|-------------------------------------------------------------|--|--|
| Bit        | Bit Name | Default | Access | Bit Description                                             |  |  |
| 7:0        | AIHTH    | 0x00    | R/W    | This register sets the high byte of the HIGH ALS threshold. |  |  |

The Clear (C) channel is compared against high-going 16-bit threshold value set by AIHTL and AIHTH.

The contents of the AIHTH and AIHTL registers are combined and treated as a sixteen bit threshold value. If the value generated by the C channel is above the AIHTL/H threshold and the APERS value is reached, the AINT bit is asserted. If AIEN is set, then the INT pin will also assert.

When setting the 16-bit ALS threshold AIHTL must be written first, immediately follow by AIHTH. Internally, the lower 8 bits are buffered until the upper 8 bits are written. As the upper 8 bits are written both the high and low bytes are simultaneously latched as a 16-bit value.

#### PILT Register (Address 0x88)

Figure 23: **PILT Register** 

| Addr: 0x88 |          | PILT    |        |                                                             |  |
|------------|----------|---------|--------|-------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                             |  |
| 7:0        | PILT     | 0x00    | R/W    | This register sets the Proximity ADC channel low threshold. |  |

The proximity channel is compared against low-going 8-bit threshold value set by PILT.

If the value generated by the proximity channel is below the PILT threshold and the PPERS value is reached, the PINT bit is asserted. If PIEN is set, then the INT pin will also assert.

**Datasheet, Public** Page 19 **Document Feedback** 



## PIHT Register (Address 0x8A)

Figure 24: **PIHT Register** 

| Addr: 0x8A |          | PIHT    |        |                                                              |  |
|------------|----------|---------|--------|--------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                              |  |
| 7:0        | PIHT     | 0x00    | R/W    | This register sets the proximity ADC channel high threshold. |  |

The proximity channel is compared against high-going 8-bit threshold value set by PIHT.

If the value generated by the proximity channel is above the PIHT threshold and the PPERS value is reached, the PINT bit is asserted. If PIEN is set, then the INT pin will also assert.

## PERS Register (Address 0x8C)

Figure 25: **PERS Register** 

| Addr: 0x8C |          | PERS    |                                                      |       |                                              |  |  |
|------------|----------|---------|------------------------------------------------------|-------|----------------------------------------------|--|--|
| Bit        | Bit Name | Default | Access                                               |       | Bit Description                              |  |  |
|            |          |         | This register sets the proximity persistence filter. |       |                                              |  |  |
|            |          |         |                                                      | Value | Interrupt                                    |  |  |
|            |          | 0000    | R/W                                                  | 0     | Every proximity cycle                        |  |  |
| 7:4        | PPERS    |         |                                                      | 1     | Any value outside PILT/PIHT thresholds       |  |  |
| 7.4        | FFLNS    |         |                                                      | 2     | 2 consecutive proximity values out of range  |  |  |
|            |          |         |                                                      | 3     | 3 consecutive proximity values out of range  |  |  |
|            |          |         |                                                      |       |                                              |  |  |
|            |          |         |                                                      | 15    | 15 consecutive proximity values out of range |  |  |

Page 20 Datasheet, Public [v2-00] 2023-Apr-18



| Addr: 0x8C |          | PERS    |         |               |                                        |  |  |
|------------|----------|---------|---------|---------------|----------------------------------------|--|--|
| Bit        | Bit Name | Default | Access  |               | Bit Description                        |  |  |
|            |          |         |         | This register | r sets the ALS persistence filter.     |  |  |
|            |          |         |         | 0             | Every ALS cycle                        |  |  |
|            |          |         |         | 1             | Any value outside ALS thresholds       |  |  |
|            |          |         |         | 2             | 2 consecutive ALS values out of range  |  |  |
|            |          | 0000    |         | 3             | 3 consecutive ALS values out of range  |  |  |
|            |          |         |         | 4             | 5 consecutive ALS values out of range  |  |  |
| 3:0        | APERS    |         | R/W     | 5             | 10 consecutive ALS values out of range |  |  |
|            |          |         |         | 6             | 15 consecutive ALS values out of range |  |  |
|            |          |         |         | 7             | 20 consecutive ALS values out of range |  |  |
|            |          |         |         | •••           |                                        |  |  |
|            |          |         |         | 13            | 50 consecutive ALS values out of range |  |  |
|            |          |         | -<br> - | 14            | 55 consecutive ALS values out of range |  |  |
|            |          |         |         | 15            | 60 consecutive ALS values out of range |  |  |

The frequency of consecutive proximity channel results outside of threshold limits are counted; this count value is compared against the PPERS value. If the counter is equal to the PPERS value an interrupt is asserted. Any time a proximity channel result is inside the threshold values the counter is cleared. The frequency of consecutive clear channel results outside of threshold limits are counted; this count value is compared against the APEARS value. If the counter is equal to the APERS setting an interrupt is asserted. Any time a clear channel result is inside the threshold values the counter is cleared.



## CFG0 Register (Address 0x8D)

Figure 26: CFG0 Register

| Addr: 0x8D |          | CFG0    |                                                                                             |                                              |  |
|------------|----------|---------|---------------------------------------------------------------------------------------------|----------------------------------------------|--|
| Bit        | Bit Name | Default | Access                                                                                      | Bit Description                              |  |
| 7:3        | Reserved | 10000   | R/W This field must be set to the default value.                                            |                                              |  |
| 2          | WLONG    | 0       | R/W When Wait Long is asserted the wait period as set WTIME is increased by a factor of 12. |                                              |  |
| 1:0        | Reserved | 00      | R/W                                                                                         | This field must be set to the default value. |  |

The wait timer is implemented using a down counter. Wait time = (value +1)  $\times$  2.8ms. If WLONG is enabled then Wait time = (value +1)  $\times$  2.8ms  $\times$  12.

Page 22Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



## PCFG0 Register (Address 0x8E)

Figure 27: PCFG0 Register

| Addr: 0x8E |             | PCFG0   |        |                                                                             |                          |  |
|------------|-------------|---------|--------|-----------------------------------------------------------------------------|--------------------------|--|
| Bit        | Bit Name    | Default | Access | E                                                                           | Bit Description          |  |
|            |             |         |        | Proximity pulse len                                                         | gth. Default is 8µs.     |  |
|            |             |         |        | Value                                                                       | Pulse Length             |  |
| 7:6        | PPULSE_LEN  | 01      | R/W    | 0                                                                           | 4μs                      |  |
| 7.0        | PPOLSE_LEIN | 01      | IN/ VV | 1                                                                           | 8µs                      |  |
|            |             |         |        | 2                                                                           | 16µs                     |  |
|            |             |         |        | 3                                                                           | 32µs                     |  |
|            |             |         |        | Maximum number of pulses in a single proximity cycle. Default is 16 pulses. |                          |  |
|            |             |         |        | Value                                                                       | Maximum Number of Pulses |  |
|            |             |         |        | 0                                                                           | 1                        |  |
| 5:0        | PPULSE      | 001111  | R/W    | 1                                                                           | 2                        |  |
|            |             |         |        | 2                                                                           | 3                        |  |
|            |             |         |        |                                                                             |                          |  |
|            |             |         |        | 63                                                                          | 64                       |  |



## PCFG1 Register (Address 0x8F)

Figure 28: PCFG1 Register

| Addr: 0x8F |          | PCFG1   |        |                                                     |                             |  |
|------------|----------|---------|--------|-----------------------------------------------------|-----------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                     |                             |  |
|            |          |         |        | This field sets the gain of the Default is 4x gain. | ne proximity IR sensor.     |  |
|            |          |         |        | Value                                               | Prox Gain                   |  |
| 7:6        | PGAIN    | 10      | R/W    | 0                                                   | 1x                          |  |
|            |          |         |        | 1                                                   | 2x                          |  |
|            |          |         |        | 2                                                   | 4x                          |  |
|            |          |         |        | 3                                                   | 8x                          |  |
| 5          | Reserved | 0       | R/W    | Reserved.                                           |                             |  |
|            |          |         |        | This field sets the drive stre<br>Default is 6mA.   | ngth of the IR LED current. |  |
|            |          |         |        | Value                                               | LED Current                 |  |
|            |          |         |        | 0                                                   | 6mA                         |  |
| 4:0        | PLDRIVE  | 00000   | R/W    | 1                                                   | 12mA                        |  |
|            |          |         |        | i <sub>LED</sub> = 6(PLD                            | PRIVE +1) mA                |  |
|            |          |         |        | 30                                                  | 186mA                       |  |
|            |          |         |        | 31                                                  | 192mA                       |  |



## CFG1 Register (Address 0x90)

Figure 29: **CFG1** Register

| Addr: 0x90 CFG1 |             |         |        |                                                                                                                                                                                       |                              |  |
|-----------------|-------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|
| Bit             | Bit Name    | Default | Access | Bit Description                                                                                                                                                                       |                              |  |
| 7:4             | Reserved    | 0000    | R/W    | Reserved.                                                                                                                                                                             |                              |  |
| 3               | IR_TO_GREEN | 0       | R/W    | If set high, the IR (Proximity) photodiode is switched into<br>the Green channel's data converter. GDATAL/H register<br>will report IR content. Green photodiode is not<br>connected. |                              |  |
| 2               | Reserved    | 0       | R/W    | Reserved.                                                                                                                                                                             |                              |  |
|                 |             |         |        | This field sets the gain of the 1x gain.                                                                                                                                              | ALS/Color sensor. Default is |  |
|                 |             |         |        | Value                                                                                                                                                                                 | ALS/Color Gain               |  |
| 1:0             | AGAIN       | 00      | R/W    | 0                                                                                                                                                                                     | 1x                           |  |
|                 |             |         |        | 1 4x                                                                                                                                                                                  | 4x                           |  |
|                 |             |         |        | 2                                                                                                                                                                                     | 16x                          |  |
|                 |             |         |        | 3                                                                                                                                                                                     | 64x                          |  |

## REVID Register (Address 0x91)

Figure 30: **REVID Register** 

| Addr: 0x91 |          | REVID   |                            |                 |  |
|------------|----------|---------|----------------------------|-----------------|--|
| Bit        | Bit Name | Default | Access                     | Bit Description |  |
| 7:3        | Reserved | 00100   | RO Reserved.               |                 |  |
| 2:0        | REV_ID   | 001     | RO Device revision number. |                 |  |

Datasheet, Public Page 25 **Document Feedback** 



## ID Register (Address 0x92)

Figure 31: ID Register

| Addr: 0x92 |          | ID      |        |                             |  |
|------------|----------|---------|--------|-----------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description             |  |
| 7:2        | ID       | 111001  | RO     | Device type identification. |  |
| 1:0        | Reserved | 00      | RO     | Reserved.                   |  |

## Status Register (Address 0x93)

Figure 32: Status Register

|     | Addr: 0x93      | Status Register |        |                                                                                                                                                  |  |
|-----|-----------------|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Bit Name        | Default         | Access | Bit Description                                                                                                                                  |  |
| 7   | ASAT            | 0               | R, SC  | The Analog Saturation flag signals that the ALS/Color results may be unreliable due to saturation of the AFE.                                    |  |
| 6   | PSAT            | 0               | R, SC  | The Proximity Saturation flag indicates that an ambient-<br>or reflective-saturation event occurred during a<br>previous proximity cycle.        |  |
| 5   | PINT            | 0               | R, SC  | The Proximity Interrupt flag indicates that proximity results have exceeded thresholds and persistence settings.                                 |  |
| 4   | AINT            | 0               | R, SC  | The ALS Interrupt flag indicates that ALS/Color results (clear channel) have exceeded thresholds and persistence settings.                       |  |
| 3   | CINT            | 0               | R, SC  | The Calibration Interrupt flag indicates that calibration has completed.                                                                         |  |
| 2   | Reserved        | 0               | R, SC  | Reserved.                                                                                                                                        |  |
| 1   | PSAT_REFLECTIVE | 0               | R, SC  | The Reflective Proximity Saturation Interrupt flag signals that the AFE has saturated during the IR LED active portion of proximity integration. |  |
| 0   | PSAT_AMBIENT    | 0               | R, SC  | The Ambient Proximity Saturation Interrupt flag signals that the AFE has saturated during the IR LED inactive portion of proximity integration.  |  |

All flags in this register can be cleared by setting the bit high. Alternatively, if the CFG3.int\_read\_clear bit is set, then simply reading this register automatically clears all eight flags.

Page 26Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



## VISDATAL Register (Address 0x94)

Figure 33: **VISDATAL** Register

| Addr: 0x94 |          | VISDATAL |        |                                                                         |  |
|------------|----------|----------|--------|-------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default  | Access | Bit Description                                                         |  |
| 7:0        | VISDATAL | 0x00     | RO     | This register contains the low byte of the 16-bit visible channel data. |  |

## VISDATAH Register (Address 0x95)

Figure 34: **VISDATAH Register** 

| Addr: 0x95 |          | VISDATAH |        |                                                                          |  |
|------------|----------|----------|--------|--------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default  | Access | Bit Description                                                          |  |
| 7:0        | VISDATAH | 0x00     | RO     | This register contains the high byte of the 16-bit visible channel data. |  |

#### IRDATAL Register (Address 0x96)

Figure 35: **IRDATAL** Register

| Addr: 0x96 |          | IRDATAL |        |                                                                    |  |
|------------|----------|---------|--------|--------------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                                    |  |
| 7:0        | IRDATAL  | 0x00    | RO     | This register contains the low byte of the 16-bit IR channel data. |  |

## IRDATAH Register (Address 0x97)

Figure 36: **IRDATAH Register** 

| Addr: 0x97 |          | IRDATAH |        |                                                                     |  |
|------------|----------|---------|--------|---------------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                                     |  |
| 7:0        | IRDATAH  | 0x00    | RO     | This register contains the high byte of the 16-bit IR channel data. |  |

**Datasheet, Public** Page 27 Document Feedback



## PDATA Register (Address 0x9C)

Figure 37: PDATA Register

| Addr: 0x9C |          | PDATA   |                        |                                                          |  |
|------------|----------|---------|------------------------|----------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access Bit Description |                                                          |  |
| 7:0        | PDATA    | 0x00    | RO                     | This register contains the 8-bit proximity channel data. |  |

## REVID2 Register (Address 0x9E)

Figure 38: REVID2 Register

| Addr: 0x9E |          | REVID2  |        |                            |  |
|------------|----------|---------|--------|----------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description            |  |
| 7:4        | Reserved | 0000    | RO     | Reserved.                  |  |
| 3:0        | REVID2   | 0001    | RO     | RO Package identification. |  |

## CFG2 Register (Address 0x9F)

Figure 39: CFG2 Register

| Addr: 0x9F |          | CFG2    |        |                                                                                                                                 |  |
|------------|----------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                                                                                                                 |  |
| 7:5        | Reserved | 000     | R/W    | Reserved.                                                                                                                       |  |
| 4          | AGAINMAX | 0       | R/W    | This bit adjusts the overall ALS gain factor. See Figure 40 for recommended settings and corresponding overall ALS gain factor. |  |
| 3          | Reserved | 0       | R/W    | Reserved.                                                                                                                       |  |
| 2          | AGAINL   | 1       | R/W    | This bit adjusts the overall ALS gain factor. See Figure 40 for recommended settings and corresponding overall ALS gain factor. |  |
| 1:0        | Reserved | 00      | R/W    | Reserved.                                                                                                                       |  |

The ALS gain can be adjusted by setting the two AGAIN bits as well as the AGAINMAX and AGAINL bits which yields an overall range from  $\frac{1}{2}$  x to 128x.

Page 28Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



## Figure 40: AGAIN Range

| AGAIN[1] | AGAIN[0] | AGAINMAX | AGAINL | Overall ALS Gain |
|----------|----------|----------|--------|------------------|
| 0        | 0        | 0        | 0      | 1/2              |
| 0        | 0        | 0        | 1      | 1                |
| 0        | 1        | 0        | 1      | 4                |
| 1        | 0        | 0        | 1      | 16               |
| 1        | 1        | 0        | 1      | 64               |
| 1        | 1        | 1        | 1      | 128              |

Datasheet, PublicPage 29[v2-00] 2023-Apr-18Document Feedback



#### CFG3 Register (Address 0xAB)

Figure 41: CFG3 Register

| Addr: 0xAB |                | CFG3    |        |                                                                                                                                                                      |     |     |            |
|------------|----------------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------|
| Bit        | Bit Name       | Default | Access | Bit Description                                                                                                                                                      |     |     |            |
| 7          | INT_READ_CLEAR | 0       | R/W    | If the Interrupt-Clear-by-Read bit is set, then all flag<br>bits in the STATUS register will be reset whenever<br>the STATUS register is read over I <sup>2</sup> C. |     |     |            |
| 6:5        | Reserved       | 10      | R/W    | Reserved.                                                                                                                                                            |     |     |            |
|            | SAI            | 0       | R/W    | The Sleep After Interrupt bit is used to place the device into a low power mode upon an interrupt pin assertion.                                                     |     |     |            |
|            |                |         |        | PON                                                                                                                                                                  | SAI | INT | Oscillator |
| 4          |                |         |        | 0                                                                                                                                                                    | Х   | Х   | OFF        |
|            |                |         |        | 1                                                                                                                                                                    | 0   | Х   | ON         |
|            |                |         |        | 1                                                                                                                                                                    | 1   | 1   | ON         |
|            |                |         |        | 1                                                                                                                                                                    | 1   | 0   | OFF        |
| 3:0        | Reserved       | 1100    | R/W    | Reserved.                                                                                                                                                            |     |     |            |

The SAI bit sets the device operational mode following the completion of an ALS or proximity cycle. If AINT and AIEN are both set or if PINT and PIEN are both set, causing an interrupt on the INT pin, and the SAI bit is set, then the oscillator will deactivate. The Device will appear as if PON = 0, however, PON will read as 1. The device can only be reactivated (oscillator enabled) by clearing the interrupts in the STATUS register.

Page 30Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



#### POFFSETL Register (Address 0xC0)

Figure 42: **POFFSETL** Register

| Addr: 0xC0 |          | POFFSETL |        |                                                                                |  |
|------------|----------|----------|--------|--------------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default  | Access | Bit Description                                                                |  |
| 7:0        | POFFSETL | 0x00     | R/W    | This register contains the magnitude portion of proximity offset adjust value. |  |

Typically, optical and/or electrical crosstalk negatively influence proximity operation and results. The POFFSETL/POFFSETH registers provide a mechanism to remove system crosstalk from the proximity data. POFFSETL and POFFSETH contains the magnitude and sign of a value which adjusts PDATA is generated in the AFE. An offset value in the range of  $\pm$  255 is possible.

#### POFFSETH Register (Address 0xC1)

Figure 43: **POFFSETH Register** 

| Addr: 0xC1 |          | POFFSETH |        |                                                                           |  |
|------------|----------|----------|--------|---------------------------------------------------------------------------|--|
| Bit        | Bit Name | Default  | Access | Bit Description                                                           |  |
| 7:1        | Reserved | 0000000  | R/W    | Reserved.                                                                 |  |
| 0          | POFFSETH | 0        | R/W    | This register contains the sign portion of proximity offset adjust value. |  |

Typically, optical and/or electrical crosstalk negatively influence proximity operation and results. The POFFSETL/POFFSETH registers provide a mechanism to remove system crosstalk from the proximity data. POFFSETL and POFFSETH contains the magnitude and sign of a value which adjusts PDATA is generated in the AFE. An offset value in the range of  $\pm$  255 is possible.

**Datasheet, Public** Page 31 **Document Feedback** 



## AZ\_CONFIG Register (Address 0xD6)

Figure 44: **AZ\_CONFIG Register** 

| Addr: 0xD6 |                      | AZ_CONFIG      |     |                                                                                                                                                                  |  |
|------------|----------------------|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name             | Default Access |     | Description                                                                                                                                                      |  |
| 7          | Reserved             | 0              | R/W | Reserved.                                                                                                                                                        |  |
| 6:0        | AZ_NTH_<br>ITERATION | 1111111        | R/W | Run autozero automatically before every n <sup>th</sup> ALS cycle (00h = never, n = every n <sup>th</sup> ALS cycle, and 7Fh = only before the first ALS cycle). |  |

## CALIB Register (Address 0xD7)

Figure 45: **CALIB** Register

| Addr: 0xD7 |                            | CALIB   |        |                                                                                                                                |  |
|------------|----------------------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name                   | Default | Access | Bit Description                                                                                                                |  |
| 7:6        | Reserved                   | 00      | RO     | Reserved.                                                                                                                      |  |
| 5          | ELECTRICAL_<br>CALIBRATION | 0       | R/W    | Selects proximity calibration type. 1=Electrical offset only. 0= Calibration compensates for electrical and optical crosstalk. |  |
| 4:1        | Reserved                   | 0000    | R/W    | Reserved.                                                                                                                      |  |
| 0          | START_OFFSET_<br>CALIB     | 0       | R/W    | Set to 1 to start a calibration sequence.                                                                                      |  |

Page 32 Datasheet, Public **Document Feedback** [v2-00] 2023-Apr-18



Proximity response in systems with electrical and optical crosstalk may be improved by using the calibration feature. Optical crosstalk is caused when the photodiode receives a small portion of the LED IR which was unintentionally reflected by a surface other than the target. Electrical offset is caused by electrical disturbance in the sensor AFE, and also influences the proximity result. The calibration routine adjusts the value in POFFSET\_L/H until the proximity result is as close to zero as possible without becoming zero.

Optical and electrical calibration function identically, except that during an electrical calibration the proximity photodiode is disconnected from the AFE.

Upon power-up, the device always automatically performs an electrical calibration. However, an electrical calibration can be initiated anytime by setting the ELECTRICAL\_CALIBRATION and START\_OFFSET\_CALB bits.

To perform an optical (and electrical) calibration do not set the ELECTRICAL\_CALIBRATION bit when setting the START\_ OFFSET\_CALIB. The CINT flag will assert after calibration has finished.

Upon completion proximity offset registers are automatically loaded with calibration result.

**Datasheet, Public** Page 33 **Document Feedback** 



## CALIBCFG Register (Address 0xD9)

Figure 46: CALIBCFG Register

| Addr: 0xD9 |                     | CALIBCFG |        |                                                                                                                                          |              |  |  |
|------------|---------------------|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|
| Bit        | Bit Name            | Default  | Access | Bit Description                                                                                                                          |              |  |  |
|            |                     |          |        | Proximity Result Target.                                                                                                                 |              |  |  |
|            |                     |          |        | Value                                                                                                                                    | PDATA Target |  |  |
|            |                     |          |        | 0                                                                                                                                        | 0            |  |  |
|            |                     |          |        | 1                                                                                                                                        | 1            |  |  |
| 7:5        | BINSRCH_            | 010      | R/W    | 2                                                                                                                                        | 3            |  |  |
| 7.5        | TARGET              | 010      | 1000   | 3                                                                                                                                        | 7            |  |  |
|            |                     |          |        | 4                                                                                                                                        | 15           |  |  |
|            |                     |          |        | 5                                                                                                                                        | 31           |  |  |
|            |                     |          |        | 6                                                                                                                                        | 63           |  |  |
|            |                     |          |        | 7                                                                                                                                        | 127          |  |  |
| 4          | Reserved            | 1        | R/W    | Reserved.                                                                                                                                |              |  |  |
| 3          | AUTO_<br>OFFSET_ADJ | 0        | R/W    | The Proximity Auto Offset Adjust bit causes the value in POFFSETL register to be decremented if PDATA ever becomes zero.                 |              |  |  |
|            |                     |          |        | The Proximity Averaging field defines the number of ADC samples collected and averaged during a cycle which become the proximity result. |              |  |  |
|            |                     |          |        | Value                                                                                                                                    | Sample Size  |  |  |
|            |                     | G 000    |        | 0                                                                                                                                        | Disable      |  |  |
|            |                     |          |        | 1                                                                                                                                        | 2            |  |  |
| 2:0        | PROX_AVG            |          | R/W    | 2                                                                                                                                        | 4            |  |  |
|            |                     |          |        | 3                                                                                                                                        | 8            |  |  |
|            |                     |          |        | 4                                                                                                                                        | 16           |  |  |
|            |                     |          |        | 5                                                                                                                                        | 32           |  |  |
|            |                     |          |        | 6                                                                                                                                        | 64           |  |  |
|            |                     |          |        | 7                                                                                                                                        | 128          |  |  |

The binary search target field is used by the calibration feature to set the baseline value for PDATA when no target is present. For example, calibration of a device in open air, with no target,

Page 34
Document Feedback



and BINSEARCH\_TARGET setting of 4 causes the PDATA value will be approximately 15 counts. This feature is useful because it forces PDATA result to always be above zero. The PROX\_AVG field sets the number of ADC samples that are averaged to calculate the PDATA result.

## CALIBSTAT Register (Address 0xDC)

Figure 47: **CALIBSTAT Register** 

| Addr: 0xDC |                | CALIBSTAT |        |                                                                                                                     |  |
|------------|----------------|-----------|--------|---------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Bit Name       | Default   | Access | Bit Description                                                                                                     |  |
| 7:1        | Reserved       | 0000000   | R/W    | Reserved.                                                                                                           |  |
| 0          | CALIB_FINISHED | 0         | R/W    | This flag indicates that calibration has finished. It can be cleared by writing a 1 to CINT in the status register. |  |

#### INTENAB Register (Address 0xDD)

Figure 48: **INTENAB** Register

| Addr: 0xDD |          | INTENAB |        |                                        |  |
|------------|----------|---------|--------|----------------------------------------|--|
| Bit        | Bit Name | Default | Access | Bit Description                        |  |
| 7          | ASIEN    | 0       | R/W    | ALS Saturation Interrupt Enable.       |  |
| 6          | PSIEN    | 0       | R/W    | Proximity Saturation Interrupt Enable. |  |
| 5          | PIEN     | 0       | R/W    | Proximity Interrupt Enable.            |  |
| 4          | AIEN     | 0       | R/W    | ALS/Color Interrupt Enable.            |  |
| 3          | CIEN     | 0       | R/W    | Calibration Interrupt Enable.          |  |
| 2:0        | Reserved | 000     | R/W    | Reserved.                              |  |

**Datasheet, Public** Page 35 **Document Feedback** 



# **Application Information**

#### **Schematic**

Figure 49: Typical Applications Circuit



#### Note(s):

- 1. The value of the I<sup>2</sup>C pull up resistors RPU should be based on the 1.8V bus voltage, system bus speed and trace capacitance.
- 2. The bulk capacitor can affect the stability of a regulated supply output and should be chosen with the regulator characteristics in mind
- 3. VSS and PGND should be connected to the same solid ground plane as close to the device as possible.

Page 36Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



## **Package Drawings & Markings**

Figure 50: Package Drawing



#### Note(s):

- 1. All linear dimensions are in micrometers. Dimension tolerance is  $\pm 20 \mu m$  unless otherwise stated.
- 2. The die is centered vertically within the package within a tolerance of  $\pm 75 \mu m.$
- 3. Package top surface is molded with an electrically nonconductive clear plastic compound having an index of refraction of 1.55.
- 4. Contact finish is Copper Alloy A194 with pre-plated NiPdAu lead finish.
- 5. This package contains no lead (Pb).
- 6. This drawing is subject to change without notice.

Datasheet, PublicPage 37[v2-00] 2023-Apr-18Document Feedback



Figure 51: Recommended PCB Pad Layout



#### Note(s):

- 1. All dimensions are in micrometers.
- 2. Dimension tolerances are  $50\mu m$  unless otherwise noted.
- $\ \ \, 3.\, This \, drawing \, is \, subject \, to \, change \, without \, notice.$

Page 38
Document Feedback



# **Tape & Reel Information**

Figure 52: **Tape and Reel Information** 



#### Note(s):

- 1. All linear dimensions are in millimeters.
- 2. For missing tolerances and dimensions, refer to EIA-481.

**Datasheet, Public** Page 39 Document Feedback



# Soldering & Storage Information

The QFN package has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate. The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

Figure 53: Solder Reflow Profile

| Parameter                                             | Reference         | Device         |
|-------------------------------------------------------|-------------------|----------------|
| Average temperature gradient in preheating            |                   | 2.5°C/s        |
| Soak time                                             | t <sub>SOAK</sub> | 2 to 3 minutes |
| Time above 217°C (T <sub>1</sub> )                    | t <sub>1</sub>    | Max 60s        |
| Time above 230°C (T <sub>2</sub> )                    | t <sub>2</sub>    | Max 50s        |
| Time above T <sub>peak</sub> - 10°C (T <sub>3</sub> ) | t <sub>3</sub>    | Max 10s        |
| Peak temperature in reflow                            | T <sub>peak</sub> | 260°C          |
| Temperature gradient in cooling                       |                   | Max - 5°C/s    |

Figure 54: Solder Reflow Profile Graph



Page 40
Document Feedback



#### **Storage Information**

Moisture Sensitivity Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping. Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### **Shelf Life**

The calculated shelf life of the device in an unopened moisture barrier bag is 24 months from the date code on the bag when stored under the following conditions:

· Shelf Life: 24 months

• Ambient Temperature: <40°C

• Relative Humidity: <90%

Rebaking of the devices will be required if the devices exceed the 24 months shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

#### Floor Life

The QFN package has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

• Floor Life: 168 hours

• Ambient Temperature: <30°C

• Relative Humidity: <60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

#### **Rebaking Instructions**

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.

Datasheet, Public Page 41 **Document Feedback** 



# **Ordering & Contact Information**

Figure 55: Ordering Information

| Ordering Code | I <sup>2</sup> C Bus | I <sup>2</sup> C Address | Delivery Form | Delivery Quantity |
|---------------|----------------------|--------------------------|---------------|-------------------|
| TSL27403      | 1.8V                 | 39h                      | Tape and Reel | 10000 pcs/reel    |
| TSL27403M     | 1.8V                 | 39h                      | Tape and Reel | 1000 pcs/reel     |

Buy our products or get free samples online at:

www.ams.com/Products

Technical Support is available at: www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

ams\_sales@ams.com

For sales offices, distributors and representatives, please visit:

www.ams.com/Contact

#### Headquarters

ams-OSRAM AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0 Website: www.ams.com

Page 42Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



### **RoHS Compliant & ams Green** Statement

RoHS: The term RoHS compliant means that ams-OSRAM AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories plus additional 4 substance categories (per amendment EU 2015/863), including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

ams Green (RoHS compliant and no Sb/Br/CI): ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) and do not contain Chlorine (Cl not exceed 0.1% by weight in homogeneous material).

**Important Information:** The information provided in this statement represents ams-OSRAM AG knowledge and belief as of the date that it is provided. ams-OSRAM AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams-OSRAM AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams-OSRAM AG and ams-OSRAM AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

**Datasheet, Public** Page 43 **Document Feedback** 



#### **Copyrights & Disclaimer**

Copyright ams-OSRAM AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams-OSRAM AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams-OSRAM AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams-OSRAM AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams-OSRAM AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams-OSRAM AG for each application. This product is provided by ams-OSRAM AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams-OSRAM AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams-OSRAM AG rendering of technical or other services.

Page 44Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18



# **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                               |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                                 |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice                  |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |

Datasheet, Public Page 45 [v2-00] 2023-Apr-18 **Document Feedback** 



# **Revision Information**

| Changes from 1-00 (2017-Nov-06) to current revision 2-00 (2023-Apr-18) | Page |
|------------------------------------------------------------------------|------|
| Updated "Shelf Life" to 24 months                                      | 41   |

#### Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- 2. Correction of typographical errors is not explicitly mentioned.

Page 46 Datasheet, Public [v2-00] 2023-Apr-18



#### **Content Guide**

- 1 General Description
- 1 Key Benefits & Features
- 2 Applications
- 2 Block Diagram
- 3 Pin Assignment
- 4 Absolute Maximum Ratings
- 5 Electrical Characteristics
- **6 Typical Operating Characteristics**

#### 10 Detailed Description

- 10 Proximity
- 10 Ambient Light Sensing
- 10 I<sup>2</sup>C Characteristics
- 10 I<sup>2</sup>C Write Transaction
- 11 I<sup>2</sup>C Read Transaction
- 11 Timing Diagrams
- 12 Principles of Operation
- 12 System State Machine

#### 13 Register Description

- 15 Detailed Register Description
- 15 Enable Register (Address 0x80)
- 16 ATIME Register (Address 0x81)
- 16 PRATE Register (Address 0x82)
- 17 WTIME Register (Address 0x83)
- 17 AILTL Register (Address 0x84)
- 18 AILTH Register (Address 0x85)
- 18 AIHTL Register (Address 0x86)
- 19 AIHTH Register (Address 0x87)
- 19 PILT Register (Address 0x88)
- 20 PIHT Register (Address 0x8A)
- 20 PERS Register (Address 0x8C)
- 22 CFG0 Register (Address 0x8D)
- 23 PCFG0 Register (Address 0x8E)
- 24 PCFG1 Register (Address 0x8F)
- 25 CFG1 Register (Address 0x90)
- 25 REVID Register (Address 0x91)
- 26 ID Register (Address 0x92)
- 26 Status Register (Address 0x93)
- 27 VISDATAL Register (Address 0x94)
- 27 VISDATAH Register (Address 0x95)
- 27 IRDATAL Register (Address 0x96)
- 27 IRDATAH Register (Address 0x97)
- 28 PDATA Register (Address 0x9C)
- 28 REVID2 Register (Address 0x9E)
- 28 CFG2 Register (Address 0x9F)
- 30 CFG3 Register (Address 0xAB)
- 31 POFFSETL Register (Address 0xC0)
- 31 POFFSETH Register (Address 0xC1)
- 32 AZ\_CONFIG Register (Address 0xD6)
- 32 CALIB Register (Address 0xD7)
- 34 CALIBCFG Register (Address 0xD9)
- 35 CALIBSTAT Register (Address 0xDC)



- 35 INTENAB Register (Address 0xDD)
- **36 Application Information**
- 36 Schematic
- 37 Package Drawings & Markings
- 39 Tape & Reel Information
- 40 Soldering & Storage Information
- 41 Storage Information
- 41 Shelf Life
- 41 Floor Life
- 41 Rebaking Instructions
- 42 Ordering & Contact Information
- 43 RoHS Compliant & ams Green Statement
- 44 Copyrights & Disclaimer
- **45 Document Status**
- **46 Revision Information**

Page 48Datasheet, PublicDocument Feedback[v2-00] 2023-Apr-18