## **Revision History** 512 Kb x16 Pseudo Static RAM ### 48ball-FPBGA | Revision | Details | Date | |----------|-----------------------|-----------| | Rev 1.0 | Preliminary datasheet | Aug. 2018 | Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070 TEL: (650) 610-6800 FAX: (650) 620-9211 Alliance Memory Inc. reserves the right to change products or specification without notice #### **GENERAL DESCRIPTION** The AS1C512K16P-70BIN is 8,388,608 bits of Pseudo SRAM which uses DRAM type memory cells, but this device has refresh-free operation and extreme low power consumption technology. Furthermore the interface is compatible to a low power Asynchronous type SRAM. The AS1C512K16P-70BIN is organized as 524,288 Words x 16 bit. #### **FEATURES** - Organization :512K x16 - Address access speed 70ns - Power Supply Voltage: 2.6 ~ 3.3V - Separated I/O power(VccQ) & Core power(Vcc) - Three state outputs - Byte read/write control by UB# / LB# - Auto-TCSR for power saving - Package type: 48-FPBGA 6.0x7.0 - Operating Temperature . Industrial : -40 $^{\circ}\text{C}$ ~ 85 $^{\circ}\text{C}$ #### **PRODUCT FAMILY** | | | | Speed | Power Dissipation | | | | |-------------------|--------------------|--------------|--------------------|-------------------------------------|-----------------------------------|----------------------------------------------|--| | Part Number | Operating<br>Temp. | Power Supply | | 04 | Operating I <sub>CC</sub> ( Max.) | | | | | | . cc. capp.y | (t <sub>RC</sub> ) | Standby<br>(I <sub>SB</sub> , Max.) | I <sub>CC1</sub><br>( f = 1MHz) | I <sub>CC2</sub><br>( f = f <sub>max</sub> ) | | | AS1C512K16P-70BIN | -40 ℃to 85 ℃ | 2.6V to 3.3V | 70ns | 120uA | 5mA | 25mA | | #### **FUNCTION BLOCK DIAGRAM** Confidential - 2 of 12 - Rev.1.0 Aug. 2018 ## PIN DESCRIPTION (48-FPBGA-6.00x7.00) | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------|------|-------|-------|-----|-----| | Α | LB# | OE# | (A0) | (A1) | A2 | NC | | В | DQ8 | UB# | (A3) | A4 | CS# | DQ0 | | С | DQ9 | DQ10 | (A5) | (A6) | DQ1 | DQ2 | | D | VSSQ | DQ11 | A17 | (A7) | DQ3 | VCC | | E | VCCQ | DQ12 | DNU | A16 | DQ4 | VSS | | F | DQ14 | DQ13 | (A14) | A15 | DQ5 | DQ6 | | G | DQ15 | NC | (A12) | (A13) | WE# | DQ7 | | Н | A18 | (A8) | (A9) | A10 | A11 | NC | ## **TOP VIEW (Ball Down)** | Name | Function | Name | Function | |--------------------|---------------------|--------|----------------------------------| | CS# | Chip select input | LB# | Lower byte (DQ <sub>0~7</sub> ) | | OE# | Output enable input | UB# | Upper byte (DQ <sub>8~15</sub> ) | | WE# | Write enable input | VCC | Power supply | | DQ <sub>0-15</sub> | Data in-out | VCCQ | I/O power supply | | A <sub>0-18</sub> | Address inputs | VSS(Q) | Ground | | DNU | Do not use | NC | No connection | Confidential - 3 of 12 - Rev.1.0 Aug. 2018 ### ABSOLUTE MAXIMUM RATINGS 1) | Parameter | | Symbol | Ratings | Unit | |---------------------------------------|-------------------|---------------------------------|-----------|------| | Voltage on Any Pin Relative to Vss | VIN, VOUT | -0.2 to VCCQ+0.3 | V | | | Voltage on Vcc supply relative to Vss | $V_{CC}, V_{CCQ}$ | -0.2 <sup>2)</sup> to VCCQ+0.3V | V | | | Power Dissipation | Power Dissipation | | | W | | Storage Temperature | T <sub>STG</sub> | -65 to 150 | °C | | | Operating Temperature | Industrial | T <sub>A</sub> | -40 to 85 | °C | <sup>1.</sup> Stresses greater than those listed above "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **FUNCTIONAL DESCRIPTION** | CS# | OE# | WE# | LB# | UB# | DQ <sub>0~7</sub> | DQ <sub>8~15</sub> | Mode | Power | |-----|-----|-----|-----|-----|-------------------|--------------------|------------------|----------| | Н | Х | Х | Х | Χ | High-Z | High-Z | Deselected | Stand by | | L | Н | Н | L | Х | High-Z | High-Z | Output Disabled | Active | | L | Н | Н | Х | L | High-Z | High-Z | Output Disabled | Active | | L | L | Н | L | Н | Data Out | High-Z | Lower Byte Read | Active | | L | L | Н | Н | L | High-Z | Data Out | Upper Byte Read | Active | | L | L | Η | L | L | Data Out | Data Out | Word Read | Active | | L | Х | L | L | Н | Data In | High-Z | Lower Byte Write | Active | | L | Х | L | Н | L | High-Z | Data In | Upper Byte Write | Active | | L | Х | L | L | L | Data In | Data In | Word Write | Active | #### Note 1. X means don't care. (Must be low or high state) Confidential - 4 of 12 - Rev.1.0 Aug. 2018 <sup>2.</sup> Undershoot at power-off: -1.0V in case of pulse width ≤ 20ns #### RECOMMENDED DC OPERATING CONDITIONS | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------|------------------------------------|------------------------|-----|------------------------|------| | Cupply voltage | V <sub>CC</sub> | 2.6 | 3.0 | 3.3 | V | | Supply voltage | V <sub>CCQ</sub> | 2.6 | 3.0 | 3.3 | V | | Ground | V <sub>SS</sub> , V <sub>SSQ</sub> | 0 | 0 | 0 | V | | Input high voltage | V <sub>IH</sub> | 0.8 * V <sub>CCQ</sub> | - | $V_{CCQ} + 0.2^{1)}$ | V | | Input low voltage | V <sub>IL</sub> | -0.2 <sup>2)</sup> | - | 0.2 * V <sub>CCQ</sub> | V | - 1. Overshoot: Vcc +1.0 V in case of pulse width ≤ 20ns - 2. Undershoot: -1.0 V in case of pulse width ≤ 20ns - 3. Overshoot and undershoot are sampled, not 100% tested. # $\textbf{CAPACITANCE}^{1)} \hspace{0.2cm} (f = 1 MHz, T_A = 25^{o}C)$ | Item | Symbol | Test Condition | Min | Max | Unit | |--------------------------|-----------------|---------------------|-----|-----|------| | Input capacitance | C <sub>IN</sub> | V <sub>IN</sub> =0V | - | 8 | pF | | Input/Output capacitance | C <sub>IO</sub> | V <sub>IO</sub> =0V | - | 8 | pF | 1. Capacitance is sampled, not 100% tested #### DC AND OPERATING CHARACTERISTICS | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------| | Input leakage current | ILI | $V_{IN}=V_{SS}$ to $V_{CCQ}$ , $V_{CC=}V_{CCmax}$ | -1 | - | 1 | uA | | Output leakage current | I <sub>LO</sub> | $CS\#=V_{IH}$ , $OE\#=V_{IH}$ or $WE\#=V_{IL}$ , $V_{IO}=V_{SS}$ to $V_{CCQ}$ , $V_{CC}=V_{CCmax}$ | -1 | - | 1 | uA | | Average operating current | I <sub>CC1</sub> | Cycle time = 1us, $I_{IO}$ =0mA, 100% duty, CS# $\leq$ 0.2V, $V_{IN}\leq$ 0.2V or $V_{IN}\geq$ V <sub>CCQ</sub> -0.2V | - | - | 5 | mA | | | I <sub>CC2</sub> | Cycle time = Min, $I_{IO}$ =0mA, 100% duty, CS#= $V_{IL}$ , $V_{IN}$ = $V_{IL}$ or $V_{IH}$ | - | - | 25 | mA | | Output low voltage | V <sub>OL</sub> | $I_{OL} = 0.5 \text{mA}, V_{CC=} V_{CCmin}$ | - | - | 0.2*V <sub>CCQ</sub> | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -0.5$ mA, $V_{CC=}V_{CCmin}$ | 0.8*V <sub>CCQ</sub> | - | - | V | | Standby current (CMOS) | I <sub>SB</sub> | CS#≥ $V_{CCQ}$ -0.2V, Other inputs = 0 ~ $V_{CCQ}$<br>(Typ. condition : $V_{CC}$ =3.0V @ 25 $^{o}$ C)<br>(Max. condition : $V_{CC}$ =3.3V @ 85 $^{o}$ C) | - | - | 120 | uA | 1. Maximum Icc specifications are tested with $V_{CC} = V_{CCmax}$ . Confidential - 5 of 12 - Rev.1.0 Aug. 2018 #### **AC OPERATING CONDITIONS** Test Conditions (Test Load and Test Input/Output Reference) Input Pulse Level : 0.2V to $V_{\mbox{\footnotesize CCQ}}\mbox{-}0.2\mbox{\footnotesize V}$ Input Rise and Fall Time: 5ns Input and Output reference Voltage : V<sub>CCQ</sub>/2 Output Load (See right): CL<sup>1)</sup> = 30pF 1. Including scope and Jig capacitance #### **AC CHARACTERISTICS** | | | Symbol | Sp | Unit | | |-------|-----------------------------------|------------------|-----|------|------| | | Parameter List | Symbol | Min | Max | Unii | | | Read Cycle Time | t <sub>RC</sub> | 70 | 10k | ns | | | Address access time | t <sub>AA</sub> | - | 70 | ns | | | Chip enable to data output | t <sub>CO</sub> | - | 70 | ns | | | Output enable to valid output | t <sub>OE</sub> | - | 25 | ns | | | UB#, LB# enable to data output | t <sub>BA</sub> | - | 25 | ns | | Darad | Chip enable to low-Z output | t <sub>LZ</sub> | 10 | - | ns | | Read | UB#, LB# enable to low-Z output | t <sub>BLZ</sub> | 0 | - | ns | | | Output enable to low-Z output | t <sub>OLZ</sub> | 0 | - | ns | | | Chip disable to high-Z output | t <sub>HZ</sub> | 0 | 20 | ns | | | UB#, LB# disable to high-Z output | t <sub>BHZ</sub> | 0 | 20 | ns | | | Output disable to high-Z output | <b>t</b> OHZ | 0 | 20 | ns | | | Output hold from Address change | t <sub>OH</sub> | 5 | - | ns | | | Write Cycle Time | t <sub>WC</sub> | 70 | 10k | ns | | | Chip enable to end of write | t <sub>CW</sub> | 60 | - | ns | | | Address setup time | t <sub>AS</sub> | 0 | - | ns | | | Address valid to end of write | t <sub>AW</sub> | 60 | - | ns | | | UB#, LB# valid to end of write | t <sub>BW</sub> | 60 | - | ns | | Write | Write pulse width | t <sub>WP</sub> | 50 | - | ns | | | Write recovery time | t <sub>WR</sub> | 0 | - | ns | | | Write to output high-Z | t <sub>WHZ</sub> | 0 | 20 | ns | | | Data to write time overlap | t <sub>DW</sub> | 20 | - | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | - | ns | | | End write to output low-Z | t <sub>OW</sub> | 5 | - | ns | Confidential - 6 of 12 - Rev.1.0 Aug. 2018 ### **TIMING DIAGRAMS** **READ CYCLE (1)** (Address controlled, CS#=OE#= $V_{IL}$ , WE#= $V_{IH}$ , UB# or/and LB#= $V_{IL}$ ) ### READ CYCLE (2) (WE#=V<sub>IH</sub>) #### NOTES (READ CYCLE) - 1. t<sub>HZ</sub>, t<sub>BHZ</sub> and t<sub>OHZ</sub> are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels. - 2. Do not Access device with cycle timing shorter than $t_{RC}$ for continuous periods > 10us. Confidential - 7 of 12 - Rev.1.0 Aug. 2018 ### WRITE CYCLE (1) (WE# controlled) ### WRITE CYCLE (2) (CS# controlled) ### WRITE CYCLE (3) (UB#/LB# controlled) #### **NOTES (WRITE CYCLE)** - 1. A write occurs during the overlap( $t_{WP}$ ) of low CS#, low WE# and low UB# or LB#. A write begins at the last transition among low CS# and low WE# with asserting UB# or LB# low for single byte operation or simultaneously asserting UB# and LB# low for word operation. A write ends at the earliest transition among high CS# and high WE#. The $t_{WP}$ is measured from the beginning of write to the end of write. - 2. $t_{\text{CW}}$ is measured from CS# going low to end of write. - 3. $t_{\mbox{\scriptsize AS}}$ is measured from the address valid to the beginning of write. - 4. t<sub>WR</sub> is measured from the end of write to the address change. t<sub>WR</sub> applied in case a write ends as CS# or WE# going high. - 5. Do not access device with cycle timing shorter than $t_{WC}$ for continuous periods > 10us. Confidential - 9 of 12 - Rev.1.0 Aug. 2018 ## **TIMING WAVEFORM OF POWER UP** ### NOTE (POWER UP) 1. After Vcc reaches Vcc(Min.), wait 200us with CS# high. Then you get into the normal operation. Confidential - 10 of 12 - Rev.1.0 Aug. 2018 Unit: millimeters #### PACKAGE DIMENSION 48 Ball Fine Pitch BGA (0.75mm ball pitch) #### NOTE: - 1. ALL DIMENSION ARE IN MILLIMETERS. - POST REFLOW SOLDER BALL DIAMETER. (Pre Reflow Diameter: 0.35±0.02) - A TOLERANCE INCLUDES WARPAGE. #### PART NUMBERING SYSTEM | AS1C | 512K16P | -70 | В | I | N | XX | |----------------|-------------------------------------|------|----------|---------------------------------|----------------------------------|--------------------------------------| | PSEUDO<br>SRAM | 512K16=512kb x 16<br>P= PSEUDO SRAM | 70ns | B = FBGA | I=Industrial<br>(-40° C~+85° C) | Indicates Pb and<br>Halogen Free | Packing Type<br>None:Tray<br>TR:Reel | Alliance Memory, Inc. 511 Taylor Way, San Carlos, CA 94070 Tel: 650-610-6800 Fax: 650-620-9211 www.alliancememory.com Copyright © Alliance Memory All Rights Reserved © Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use. Confidential - 12 of 12 - Rev. 1.0 Aug. 2018