

# S-19100xxxA Series

## FOR AUTOMOTIVE 125°C OPERATION VOLTAGE DETECTOR BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING)

www.ablic.com

Rev.1.2 02

© ABLIC Inc., 2012-2015

The S-19100xxxA Series, developed by using CMOS technology, is a voltage detector IC for automotive 125°C operation. The detection voltage is fixed internally with an accuracy of  $\pm 3.0\%$  (–V<sub>DET</sub> = 2.4 V). It operates with current consumption of 270 nA typ.

The release signal can be delayed by setting a capacitor externally, and the delay time accuracy at Ta =  $+25^{\circ}$ C is  $\pm 15\%$ . The operation temperature range is Ta =  $-40^{\circ}$ C to  $+125^{\circ}$ C. Two output forms Nch open-drain and CMOS output are available.

Compared with conventional CMOS voltage detectors, the S-19100xxxA Series has super-low current consumption and small packages.

Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product in the purpose, contact to ABLIC Inc. is indispensable.

1.2 V to 4.6 V (0.1 V step)

270 nA typ.  $(1.2 \text{ V} \le -\text{V}_{\text{DET}} < 2.3 \text{ V})$ 

 $5\% \pm 2\%$  (Ta = -40°C to +125°C) ±15% (C<sub>D</sub> = 4.7 nF, Ta = +25°C)

Nch open-drain output (active "L")

CMOS output (active "L")

 $Ta = -40^{\circ}C \text{ to } +125^{\circ}C$ 

0.6 V to 10.0 V (CMOS output product)

 $\pm 3.0\%$  (2.4 V  $\leq -V_{DET} \leq 4.6$  V, Ta = -40°C to +125°C)

 $\pm (2.5\% + 12 \text{ mV}) (1.2 \text{ V} \le -V_{\text{DET}} < 2.4 \text{ V}, \text{ Ta} = -40^{\circ}\text{C to} + 125^{\circ}\text{C})$ 

## Features

- Detection voltage:
- Detection voltage accuracy:
- Current consumption:
- Operation voltage range:
- Hysteresis width<sup>\*1</sup>:
- Delay time accuracy:
- Output form:
- Operation temperature range:
- Lead-free (Sn 100%), halogen-free
- AEC-Q100 qualified<sup>\*2</sup>

**\*1.** The product without hysteresis width is also available.

**\*2.** Contact our sales office for details.

## Applications

• For automotive use (engine, transmission, suspension, ABS, related-devices for EV / HEV / PHEV, etc.)

## Packages

- SOT-23-5
- SC-82AB

## Block Diagrams

1. Nch open-drain output product



\*1. Parasitic diode



## 2. CMOS output product



\*1. Parasitic diode

Figure 2

## ■ AEC-Q100 Qualified

This IC supports AEC-Q100 for operation temperature grade 1. Contact our sales office for details of AEC-Q100 reliability specification.

## Product Name Structure

Users can select the output form, the detection voltage value and the package type for the S-19100xxxA Series. Refer to "1. Product name" regarding the contents of product name, "2. Packages" regarding the package drawings and "3. Product name list" regarding details of product name.

#### 1. Product name



**\*1.** Refer to the tape drawing.

#### 2. Packages

| Table 1 Packa | ge Drawing | Codes |
|---------------|------------|-------|
|---------------|------------|-------|

| Package Name         | Dimension    | Таре         | Reel         |
|----------------------|--------------|--------------|--------------|
| SOT-23-5             | MP005-A-P-SD | MP005-A-C-SD | MP005-A-R-SD |
| SC-82AB              | NP004-A-P-SD | NP004-A-C-SD | NP004-A-R-SD |
| SC-82AB NP004-A-P-SD |              | NP004-A-C-S1 | NF004-A-R-3D |

#### 3. Product name list

#### 3.1 Nch open-drain output product

Table 2

| Detection Voltage                           | SOT-23-5          | SC-82AB           |
|---------------------------------------------|-------------------|-------------------|
| $1.2 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N12A-M5T2U | S-19100N12A-N4T2U |
| $1.3 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N13A-M5T2U | S-19100N13A-N4T2U |
| $1.4 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N14A-M5T2U | S-19100N14A-N4T2U |
| $1.5 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N15A-M5T2U | S-19100N15A-N4T2U |
| $1.6 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N16A-M5T2U | S-19100N16A-N4T2U |
| $1.7 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N17A-M5T2U | S-19100N17A-N4T2U |
| $1.8 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N18A-M5T2U | S-19100N18A-N4T2U |
| $1.9 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N19A-M5T2U | S-19100N19A-N4T2U |
| $2.0 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N20A-M5T2U | S-19100N20A-N4T2U |
| $2.1 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N21A-M5T2U | S-19100N21A-N4T2U |
| $2.2 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N22A-M5T2U | S-19100N22A-N4T2U |
| $2.3 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | S-19100N23A-M5T2U | S-19100N23A-N4T2U |
| $2.4~V\pm3.0\%$                             | S-19100N24A-M5T2U | S-19100N24A-N4T2U |
| $2.5~V\pm3.0\%$                             | S-19100N25A-M5T2U | S-19100N25A-N4T2U |
| $2.6~V\pm3.0\%$                             | S-19100N26A-M5T2U | S-19100N26A-N4T2U |
| $2.7 \text{ V} \pm 3.0\%$                   | S-19100N27A-M5T2U | S-19100N27A-N4T2U |
| $2.8~V\pm3.0\%$                             | S-19100N28A-M5T2U | S-19100N28A-N4T2U |
| $2.9~V\pm3.0\%$                             | S-19100N29A-M5T2U | S-19100N29A-N4T2U |
| $3.0~V\pm3.0\%$                             | S-19100N30A-M5T2U | S-19100N30A-N4T2U |
| $3.1 \text{ V} \pm 3.0\%$                   | S-19100N31A-M5T2U | S-19100N31A-N4T2U |
| $3.2~V\pm3.0\%$                             | S-19100N32A-M5T2U | S-19100N32A-N4T2U |
| $3.3~V\pm3.0\%$                             | S-19100N33A-M5T2U | S-19100N33A-N4T2U |
| $3.4~V\pm3.0\%$                             | S-19100N34A-M5T2U | S-19100N34A-N4T2U |
| 3.5 V ± 3.0%                                | S-19100N35A-M5T2U | S-19100N35A-N4T2U |
| 3.6 V ± 3.0%                                | S-19100N36A-M5T2U | S-19100N36A-N4T2U |
| 3.7 V ± 3.0%                                | S-19100N37A-M5T2U | S-19100N37A-N4T2U |
| 3.8 V ± 3.0%                                | S-19100N38A-M5T2U | S-19100N38A-N4T2U |
| 3.9 V ± 3.0%                                | S-19100N39A-M5T2U | S-19100N39A-N4T2U |
| $4.0~V\pm3.0\%$                             | S-19100N40A-M5T2U | S-19100N40A-N4T2U |
| 4.1 V ± 3.0%                                | S-19100N41A-M5T2U | S-19100N41A-N4T2U |
| $4.2~\textrm{V}\pm3.0\%$                    | S-19100N42A-M5T2U | S-19100N42A-N4T2U |
| $4.3~\text{V}\pm3.0\%$                      | S-19100N43A-M5T2U | S-19100N43A-N4T2U |
| $4.4~\text{V}\pm3.0\%$                      | S-19100N44A-M5T2U | S-19100N44A-N4T2U |
| 4.5 V ± 3.0%                                | S-19100N45A-M5T2U | S-19100N45A-N4T2U |
| 4.6 V ± 3.0%                                | S-19100N46A-M5T2U | S-19100N46A-N4T2U |
| 1.0 1 - 0.070                               |                   |                   |

#### 3. 2 CMOS output product

Table 3

| Detection Voltage $1.2 \text{ V} \pm (2.5\% + 12 \text{ mV})$ | SOT-23-5          | SC-82AB           |
|---------------------------------------------------------------|-------------------|-------------------|
| 1.2 V ± (2.5% + 12 mV)                                        |                   |                   |
| · · · · · ·                                                   | S-19100C12A-M5T2U | S-19100C12A-N4T2U |
| $1.3 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C13A-M5T2U | S-19100C13A-N4T2U |
| $1.4 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C14A-M5T2U | S-19100C14A-N4T2U |
| $1.5 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C15A-M5T2U | S-19100C15A-N4T2U |
| $1.6 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C16A-M5T2U | S-19100C16A-N4T2U |
| $1.7 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C17A-M5T2U | S-19100C17A-N4T2U |
| $1.8 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C18A-M5T2U | S-19100C18A-N4T2U |
| $1.9 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C19A-M5T2U | S-19100C19A-N4T2U |
| $2.0 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C20A-M5T2U | S-19100C20A-N4T2U |
| $2.1 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C21A-M5T2U | S-19100C21A-N4T2U |
| $2.2 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C22A-M5T2U | S-19100C22A-N4T2U |
| $2.3 \text{ V} \pm (2.5\% + 12 \text{ mV})$                   | S-19100C23A-M5T2U | S-19100C23A-N4T2U |
| $2.4~V\pm3.0\%$                                               | S-19100C24A-M5T2U | S-19100C24A-N4T2U |
| $2.5~V\pm3.0\%$                                               | S-19100C25A-M5T2U | S-19100C25A-N4T2U |
| $2.6~V\pm3.0\%$                                               | S-19100C26A-M5T2U | S-19100C26A-N4T2U |
| $2.7~V\pm3.0\%$                                               | S-19100C27A-M5T2U | S-19100C27A-N4T2U |
| $2.8~V\pm3.0\%$                                               | S-19100C28A-M5T2U | S-19100C28A-N4T2U |
| $2.9~V\pm3.0\%$                                               | S-19100C29A-M5T2U | S-19100C29A-N4T2U |
| $3.0~V\pm3.0\%$                                               | S-19100C30A-M5T2U | S-19100C30A-N4T2U |
| $3.1~V\pm3.0\%$                                               | S-19100C31A-M5T2U | S-19100C31A-N4T2U |
| $3.2~V\pm3.0\%$                                               | S-19100C32A-M5T2U | S-19100C32A-N4T2U |
| $3.3~V\pm3.0\%$                                               | S-19100C33A-M5T2U | S-19100C33A-N4T2U |
| $3.4~V\pm3.0\%$                                               | S-19100C34A-M5T2U | S-19100C34A-N4T2U |
| $3.5~V\pm3.0\%$                                               | S-19100C35A-M5T2U | S-19100C35A-N4T2U |
| $3.6~V\pm3.0\%$                                               | S-19100C36A-M5T2U | S-19100C36A-N4T2U |
| $3.7~V\pm3.0\%$                                               | S-19100C37A-M5T2U | S-19100C37A-N4T2U |
| $3.8~V\pm3.0\%$                                               | S-19100C38A-M5T2U | S-19100C38A-N4T2U |
| $3.9~V\pm3.0\%$                                               | S-19100C39A-M5T2U | S-19100C39A-N4T2U |
|                                                               | S-19100C40A-M5T2U | S-19100C40A-N4T2U |
| $4.1~V\pm3.0\%$                                               | S-19100C41A-M5T2U | S-19100C41A-N4T2U |
| $4.2~V\pm3.0\%$                                               | S-19100C42A-M5T2U | S-19100C42A-N4T2U |
|                                                               | S-19100C43A-M5T2U | S-19100C43A-N4T2U |
|                                                               | S-19100C44A-M5T2U | S-19100C44A-N4T2U |
|                                                               | S-19100C45A-M5T2U | S-19100C45A-N4T2U |
|                                                               | S-19100C46A-M5T2U | S-19100C46A-N4T2U |

## Pin Configurations

## 1. SOT-23-5



Figure 3

### 2. SC-82AB



Figure 4

| Pin No. | Symbol           | Description                        |
|---------|------------------|------------------------------------|
| 1       | OUT              | Voltage detection output pin       |
| 2       | VDD              | Input voltage pin                  |
| 3       | VSS              | GND pin                            |
| 4       | NC <sup>*1</sup> | No connection                      |
| 5       | CD               | Connection pin for delay capacitor |

Table 4

**\*1.** The NC pin is electrically open.

The NC pin can be connected to the VDD pin or the VSS pin.

| Pin No. | Symbol | Description                        |
|---------|--------|------------------------------------|
| 1       | VSS    | GND pin                            |
| 2       | VDD    | Input voltage pin                  |
| 3       | CD     | Connection pin for delay capacitor |
| 4       | OUT    | Voltage detection output pin       |

Table 5

## Absolute Maximum Ratings

#### Table 6

|                               |                               | (Ta                           | = -40°C to +125°C unless other                 | vise specified) |
|-------------------------------|-------------------------------|-------------------------------|------------------------------------------------|-----------------|
|                               | Item                          | Symbol                        | Absolute Maximum Rating                        | Unit            |
| Power supply vo               | bltage                        | $V_{\text{DD}}-V_{\text{SS}}$ | 12                                             | V               |
| CD pin input voltage          |                               | V <sub>CD</sub>               | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3$ | V               |
| Output voltage                | Nch open-drain output product |                               | $V_{SS} - 0.3$ to 12.0                         | V               |
| Output voltage                | CMOS output product           | V <sub>OUT</sub>              | $V_{\text{SS}}-0.3$ to $V_{\text{DD}}+0.3$     | V               |
| Output current                |                               | lout                          | 50                                             | mA              |
| Operation ambient temperature |                               | T <sub>opr</sub>              | -40 to +125                                    | °C              |
| Storage temperature           |                               | T <sub>stg</sub>              | -40 to +150                                    | °C              |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## Thermal Resistance Value

| Item                                                  | Symbol        | Condition |         | Min. | Тур. | Max. | Unit |
|-------------------------------------------------------|---------------|-----------|---------|------|------|------|------|
|                                                       | $\theta_{ja}$ | SOT-23-5  | Board 1 | -    | 192  | _    | °C/W |
| lunction to explore the module sistence <sup>*1</sup> |               |           | Board 2 | _    | 160  | -    | °C/W |
| Junction-to-ambient thermal resistance <sup>1</sup>   |               | 00 00 00  | Board 1 | _    | 236  | -    | °C/W |
|                                                       |               | SC-82AB   | Board 2 | -    | 204  | _    | °C/W |

Table 7

\*1. Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "■ Thermal Characteristics" for details of power dissipation and test board.

## Electrical Characteristics

#### 1. Nch open-drain output product

|                                 |                   |                                                   | <b>Table 8</b><br>(Ta = -4                          | 0°C to +′                                                                        | 125°C un               | less othei                                                                       | wise spe   | ecified)        |
|---------------------------------|-------------------|---------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------|------------|-----------------|
| Item                            | Symbol            | Cond                                              | dition                                              | Min.                                                                             | Тур.                   | Max.                                                                             | Unit       | Test<br>Circuit |
| Detection voltage <sup>*1</sup> | -V <sub>DET</sub> | $1.2~V \leq -V_{DET} < 2.4~V$                     |                                                     | $\begin{array}{l} -V_{\text{DET}(S)} \\ \times \ 0.975 \\ - \ 0.012 \end{array}$ | -V <sub>DET(S)</sub>   | $\begin{array}{l} -V_{\text{DET}(S)} \\ \times \ 1.025 \\ + \ 0.012 \end{array}$ | V          | 1               |
|                                 |                   | $2.4~V \leq -V_{DET} \leq 4.6~V$                  |                                                     | $\begin{array}{c} -V_{\text{DET(S)}} \\ \times \ 0.97 \end{array}$               | $-V_{\text{DET}(S)}$   | $\begin{array}{l} -V_{\text{DET(S)}} \\ \times \ 1.03 \end{array}$               | V          | 1               |
| Hysteresis width                | V <sub>HYS</sub>  | _                                                 |                                                     | $-V_{\text{DET}} \times 0.03$                                                    | $-V_{DET} \times 0.05$ | $-V_{DET} \times 0.07$                                                           | V          | 1               |
|                                 |                   |                                                   | $1.2~V \leq -V_{DET} < 2.3~V$                       | _                                                                                | 0.27                   | 1.80                                                                             | μA         | 2               |
| Current consumption             | Iss               | $V_{DD} = +V_{DET} + 0.6 V$                       | $2.3~V \leq -V_{DET} < 3.6~V$                       | -                                                                                | 0.42                   | 2.20                                                                             | μA         | 2               |
|                                 |                   |                                                   | $3.6~V \leq -V_{DET} \leq 4.6~V$                    | -                                                                                | 0.39                   | 2.20                                                                             | μA         | 2               |
| Operation voltage               | V <sub>DD</sub>   | -                                                 | -                                                   | 0.8                                                                              | _                      | 10.0                                                                             | V          | 1               |
|                                 |                   |                                                   | V <sub>DD</sub> = 0.7 V<br>S-19100N12 to 14         | 0.14                                                                             | 0.40                   | -                                                                                | mA         | 3               |
| Output current                  | I <sub>OUT</sub>  | Output transistor<br>Nch<br>$V_{DS}^{*2} = 0.5 V$ | V <sub>DD</sub> = 1.2 V<br>S-19100N15 to 46         | 0.68                                                                             | 1.33                   | _                                                                                | mA         | 3               |
|                                 |                   | $v_{\rm DS} = 0.5 v$                              | V <sub>DD</sub> = 2.4 V<br>S-19100N27 to 46         | 1.12                                                                             | 2.39                   | _                                                                                | mA         | 3               |
| Leakage current                 | I <sub>LEAK</sub> | Output transistor                                 |                                                     | _                                                                                | _                      | 2.40                                                                             | μA         | 3               |
|                                 | ·LCAN             |                                                   | V <sub>DD</sub> = 10.0 V, V <sub>OUT</sub> = 10.0 V |                                                                                  |                        | 2.10                                                                             | <i>μ</i> . | Ŭ               |
| Delay time                      | t <sub>D</sub>    | $C_{\rm D} = 4.7  \rm nF$                         |                                                     | 10.0                                                                             | 26.0                   | 57.0                                                                             | ms         | 4               |

\*1. -V<sub>DET</sub>: Actual detection voltage value, -V<sub>DET(S)</sub>: Set detection voltage value (The center value of the detection voltage range in **Table 2**.)

\*2. V<sub>DS</sub>: Drain-to-source voltage of the output transistor

## 2. CMOS output product

|                                 |                                              |                                                   | <b>Table 9</b><br>(Ta = -4                  | 40°C to +⁺                                                                       | 125°C un                      | less othe                                                                        | rwise spe | ecified)        |
|---------------------------------|----------------------------------------------|---------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------|-----------|-----------------|
| Item                            | Symbol                                       | Cond                                              |                                             | Min.                                                                             | Тур.                          | Max.                                                                             | Unit      | Test<br>Circuit |
| Detection voltage <sup>*1</sup> | -V <sub>DET</sub>                            | $1.2~V \leq -V_{\text{DET}} < 2.4~V$              |                                             | $\begin{array}{l} -V_{\text{DET(S)}} \\ \times \ 0.975 \\ - \ 0.012 \end{array}$ | $-V_{\text{DET}(S)}$          | $\begin{array}{l} -V_{\text{DET}(S)} \\ \times \ 1.025 \\ + \ 0.012 \end{array}$ | V         | 1               |
|                                 |                                              | $2.4~V \leq -V_{DET} \leq 4.6~V$                  |                                             | $\begin{array}{c} -V_{\text{DET(S)}} \\ \times \ 0.97 \end{array}$               | -V <sub>DET(S)</sub>          | $\begin{array}{l} -V_{\text{DET(S)}} \\ \times \ 1.03 \end{array}$               | V         | 1               |
| Hysteresis width                | V <sub>HYS</sub>                             | _                                                 |                                             | $-V_{\text{DET}} \times 0.03$                                                    | $-V_{\text{DET}} \times 0.05$ | $-V_{DET} \times 0.07$                                                           | V         | 1               |
|                                 |                                              |                                                   | $1.2~V \leq -V_{DET} < 2.3~V$               | _                                                                                | 0.27                          | 1.80                                                                             | μA        | 2               |
| Current consumption             | I <sub>SS</sub>                              | $V_{DD}$ = $+V_{DET}$ + 0.6 V                     | $2.3~V \leq -V_{DET} < 3.6~V$               | -                                                                                | 0.42                          | 2.20                                                                             | μA        | 2               |
|                                 |                                              |                                                   | $3.6~V \leq -V_{DET} \leq 4.6~V$            | _                                                                                | 0.39                          | 2.20                                                                             | μA        | 2               |
| Operation voltage               | V <sub>DD</sub>                              |                                                   | -                                           | 0.6                                                                              | -                             | 10.0                                                                             | V         | 1               |
|                                 |                                              |                                                   | V <sub>DD</sub> = 0.7 V<br>S-19100C12 to 14 | 0.14                                                                             | 0.40                          | -                                                                                | mA        | 3               |
|                                 |                                              | Output transistor<br>Nch<br>$V_{DS}^{*2} = 0.5 V$ | V <sub>DD</sub> = 1.2 V<br>S-19100C15 to 46 | 0.68                                                                             | 1.33                          | -                                                                                | mA        | 3               |
| Output current                  |                                              | V <sub>DS</sub> = 0.5 V                           | V <sub>DD</sub> = 2.4 V<br>S-19100C27 to 46 | 1.12                                                                             | 2.39                          | -                                                                                | mA        | 3               |
| Pc                              |                                              | Output transistor                                 | V <sub>DD</sub> = 4.8 V<br>S-19100C12 to 39 | 1.42                                                                             | 2.60                          | _                                                                                | mA        | 5               |
|                                 | Pch<br>V <sub>DS</sub> <sup>*2</sup> = 0.5 V | V <sub>DD</sub> = 6.0 V<br>S-19100C40 to 46       | 1.58                                        | 2.86                                                                             | -                             | mA                                                                               | 5         |                 |
| Delay time                      | t <sub>D</sub>                               | C <sub>D</sub> = 4.7 nF                           |                                             | 10.0                                                                             | 26.0                          | 57.0                                                                             | ms        | 4               |

\*1. –V<sub>DET</sub>: Actual detection voltage value, –V<sub>DET(S)</sub>: Set detection voltage value (The center value of the detection voltage range in **Table 3**.)

\*2. V<sub>DS</sub>: Drain-to-source voltage of the output transistor

## Test Circuits



**\*1.** R is unnecessary for CMOS output product.

Figure 5 Test Circuit 1



Figure 6 Test Circuit 2



Figure 7 Test Circuit 3



**\*1.** R is unnecessary for CMOS output product.

Figure 8 Test Circuit 4



Figure 9 Test Circuit 5

## Timing Charts

### 1. Nch open-drain output product





#### 2. CMOS output product



**Remark** When V<sub>DD</sub> is the minimum operation voltage or less, the output voltage from the OUT pin is indefinite in the shaded area.

#### Figure 11

## Operation

#### 1. Basic operation: CMOS output (active "L") product

- (1) When the power supply voltage (V<sub>DD</sub>) is the release voltage (+V<sub>DET</sub>) or higher, the Nch transistor is turned off and the Pch transistor is turned on to output V<sub>DD</sub> ("H"). Since the Nch transistor N1 in **Figure 12** is turned off, the input voltage to the comparator is  $\frac{(R_B + R_C) \bullet V_{DD}}{R_A + R_B + R_C}$ .
- (2) Even if  $V_{DD}$  decreases to  $+V_{DET}$  or lower,  $V_{DD}$  is output when  $V_{DD}$  is higher than the detection voltage ( $-V_{DET}$ ). When  $V_{DD}$  decreases to  $-V_{DET}$  (point A in **Figure 13**) or lower, the Nch transistor is turned on and the Pch transistor is turned off, and then  $V_{SS}$  ("L") is output. At this time, the Nch transistor N1 in **Figure 12** is turned on, and the input voltage to the comparator is  $\frac{R_B \bullet V_{DD}}{R_A + R_B}$ .
- (3) The output is unstable if V<sub>DD</sub> further decreases to the IC's minimum operation voltage or lower, and the output is V<sub>DD</sub> when the output is pulled up.
- (4) V<sub>SS</sub> is output when V<sub>DD</sub> increases to the minimum operation voltage or higher. Even if V<sub>DD</sub> exceeds –V<sub>DET</sub>, the output is V<sub>SS</sub> when V<sub>DD</sub> is lower than +V<sub>DET</sub>.
- (5) When V<sub>DD</sub> increases to +V<sub>DET</sub> (point B in Figure 13) or higher, the Nch transistor is turned off and the Pch transistor is turned on, and then V<sub>DD</sub> is output. At this time, V<sub>DD</sub> is output from the OUT pin after the elapse of the delay time (t<sub>D</sub>).



\*1. Parasitic diode



Figure 12 Operation 1

Figure 13 Operation 2

#### 2. Delay circuit

The delay circuit delays the output signal to the OUT pin from the time at which the power supply voltage ( $V_{DD}$ ) exceeds the release voltage (+V<sub>DET</sub>) when the power supply voltage (V<sub>DD</sub>) is turned on. The output signal is not delayed when V<sub>DD</sub> decreases to the detection voltage (-V<sub>DET</sub>) or less (refer to "Figure 13 Operation 2"). The delay time (t<sub>D</sub>) is determined by the time constant of the built-in constant current (approx. 100 nA) and the attached delay capacitor ( $C_D$ ), or the delay time when the CD pin is open ( $t_{D0}$ ), and calculated from the following equation. When the  $C_D$  value is sufficiently large, the  $t_{D0}$  value can be ignored.

 $t_D$  [ms] = Delay coefficient ×  $C_D$  [nF] +  $t_{D0}$  [ms]

|             |                   | Jelay Coefficient |       |
|-------------|-------------------|-------------------|-------|
| Operation   | Delay Coefficient |                   |       |
| Temperature | Min.              | Тур.              | Max.  |
| Ta = +125°C | 1.96              | 3.50              | 5.15  |
| Ta = +105°C | 2.58              | 3.70              | 5.40  |
| Ta = +25°C  | 4.70              | 5.47              | 6.24  |
| Ta = -40°C  | 5.64              | 8.40              | 12.01 |

| Table 10 | Delay | Coefficient  |
|----------|-------|--------------|
|          | Delay | COEIIICIEIII |

|                       | l able 11                                 | Jelay Lime |         |
|-----------------------|-------------------------------------------|------------|---------|
| Operation Tomperature | Delay Time when CD pin is Open $(t_{D0})$ |            |         |
| Operation Temperature | Min.                                      | Тур.       | Max.    |
| Ta = -40°C to +125°C  | 0.01 ms                                   | 0.10 ms    | 0.80 ms |

Caution 1. When the CD pin is open, a double pulse shown in Figure 14 may appear at release. To avoid the double pulse, attach 100 pF or more capacitor to the CD pin. Do not apply voltage to the CD pin from the exterior.





- 2. Mounted board layout should be made in such a way that no current flows into or flows from the CD pin since the impedance of the CD pin is high, otherwise correct delay time cannot be provided.
- 3. There is no limit for the capacitance of  $C_D$  as long as the leakage current of the capacitor can be ignored against the built-in constant current value. Leakage current causes deviation in delay time. When the leakage current is larger than the built-in constant current, no release takes place.

## Standard Circuit



- **\*1.** R is unnecessary for CMOS output products.
- \*2. The delay capacitor  $(C_D)$  should be connected directly to the CD pin and the VSS pin.

#### Figure 15

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

## Explanation of Terms

#### 1. Detection voltage (–V<sub>DET</sub>)

The detection voltage is a voltage at which the output in **Figure 18** turns to "L". The detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum  $(-V_{DET} \text{ min.})$  and the maximum  $(-V_{DET} \text{ max.})$  is called the detection voltage range (refer to **Figure 16**).

Example: In the S-19100C20A, the detection voltage is either one in the range of 1.938 V  $\leq$  -V<sub>DET</sub>  $\leq$  2.062 V. This means, at the operation temperature -40°C to +125°C, some S-19100C20A have -V<sub>DET</sub> = 1.938 V and some have -V<sub>DET</sub> = 2.062 V.

#### 2. Release voltage (+V<sub>DET</sub>)

The release voltage is a voltage at which the output in **Figure 18** turns to "H". The release voltage varies slightly among products of the same specification. The variation of release voltages between the specified minimum (+V<sub>DET</sub> min.) and the maximum (+V<sub>DET</sub> max.) is called the release voltage range (refer to **Figure 17**). The value is calculated from the actual detection voltage (-V<sub>DET</sub>) of a product and is in the range of  $-V_{DET} \times 1.03 \le +V_{DET} \le -V_{DET} \times 1.07$ .

Example: In the S-19100C20A, the release voltage is either one in the range of 1.997 V  $\leq$  +V<sub>DET</sub>  $\leq$  2.206 V. This means, at the operation temperature –40°C to +125°C, some S-19100C20A have +V<sub>DET</sub> = 1.997 V and some have +V<sub>DET</sub> = 2.206 V.



Figure 16 Detection Voltage





\*1. R is unnecessary for CMOS output product.

Figure 18 Test Circuit of Detection Voltage and Release Voltage

## ABLIC Inc.

#### 3. Hysteresis width (V<sub>HYS</sub>)

The hysteresis width is the voltage difference between the detection voltage and the release voltage (the voltage at point B – the voltage at point A =  $V_{HYS}$  in **"Figure 13 Operation 2"**). Setting the hysteresis width between the detection voltage and the release voltage to prevent malfunction caused by noise on the input voltage.

#### 4. Delay time (t<sub>D</sub>)

The delay time in the S-19100xxxA Series is a period from the input voltage to the VDD pin exceeding the release voltage (+ $V_{DET}$ ) until the output from the OUT pin inverts. The delay time changes according to the delay capacitor ( $C_D$ ).



Figure 19 Delay Time

#### 5. Feed-through current

Feed-through current is a current that flows instantaneously at the time of detection and release of a voltage detector. The feed-through current is large in CMOS output product, small in Nch open-drain output product.

#### 6. Oscillation

In applications where a resistor is connected to the voltage detector input (**Figure 20**), taking a CMOS output (active "L") product for example, the feed-through current which is generated when the output goes from "L" to "H" (release) causes a voltage drop equal to [feed-through current]  $\times$  [input resistance] across the resistor. When the input voltage drops below the detection voltage ( $-V_{DET}$ ) as a result, the output voltage goes to low level. In this state, the feed-through current stops and its resultant voltage drop disappears, and the output goes from "L" to "H". The feed-through current is then generated again, a voltage drop appears, and repeating the process finally induces oscillation.



Figure 20 Example for Bad Implementation Due to Detection Voltage Change

## ABLIC Inc.

## Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- In CMOS output product, the feed-through current flows at the detection and the release. If the input impedance is high, oscillation may occur due to the voltage drop by the feed-through current during releasing.
- In CMOS output product, oscillation may occur when a pull-down resistor is used, and falling speed of the power supply voltage (V<sub>DD</sub>) is slow near the detection voltage.
- When designing for mass production using an application circuit described herein, the product deviation and temperature characteristics of the external parts should be taken into consideration. ABLIC Inc. shall not bear any responsibility for patent infringements related to products using the circuits described herein.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

## Characteristics (Typical Data)

## 1. Detection voltage (V<sub>DET</sub>) vs. Temperature (Ta)











## 3. Current consumption (I<sub>ss</sub>) vs. Input voltage (V<sub>DD</sub>)













#### 5. Nch transistor output current (I<sub>OUT</sub>) vs. V<sub>DS</sub>

Remark V<sub>DS</sub>: Drain-to-source voltage of the output transistor

Ta = +25°C

2.4 V

Ta = +125°C

Vpp = 2.4 V

 $Ta = +25^{\circ}C$ 

VDD = 6.0 V

Ta = +125°C

V<sub>DD</sub> = 6.0 V

VDD = 4.8 V

 $V_{DD} = 8.4$ 

 $V_{DD} = 4.8 V$ 

Vdd = 8.4 V

Vdd = 3.6 V

VDD =



7. Nch transistor output current ( $I_{OUT}$ ) vs. Input voltage ( $V_{DD}$ )





### 9. Minimum operation voltage ( $V_{OUT}$ ) vs. Input voltage ( $V_{DD}$ )



Remark V<sub>DS</sub>: Drain-to-source voltage of the output transistor



10. Dynamic response characteristics vs. Output pin capacitance (C<sub>OUT</sub>) (CD pin; open)





## FOR AUTOMOTIVE 125°C OPERATION VOLTAGE DETECTOR BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) Rev.1.2\_02 S-19100xxxA Series



- Caution 1. The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
  - When the CD pin is open, a double pulse may appear at release. To avoid the double pulse, attach 100 pF or more capacitor to the CD pin. Response time when detecting (t<sub>PHL</sub>) is not affected by CD pin capacitance. Besides, response time when releasing (t<sub>PLH</sub>) can be set the delay time by attaching CD pin. Refer to "11. Delay time (t<sub>D</sub>) vs. CD pin capacitance (C<sub>D</sub>) (without output pin capacitance) for details.
- 11. Delay time (t<sub>D</sub>) vs. CD pin capacitance (C<sub>D</sub>) (without output pin capacitance)





#### 12. Delay time (t<sub>D</sub>) vs. Temperature (Ta)



## Application Circuit Examples

#### 1. Microcomputer reset circuits

In microcomputers, when the power supply voltage is lower than the minimum operation voltage, an unspecified operation may be performed or the contents of the memory register may be lost. When power supply voltage returns to the normal level, the microcomputer needs to be initialized. Otherwise, the microcomputer may malfunction after that. Reset circuits to protect microcomputer in the event of current being momentarily switched off or lowered.

Using the S-19100xxxA Series which has the low minimum operation voltage, a high-accuracy detection voltage and hysteresis, reset circuits can be easily constructed as seen in **Figure 25** and **Figure 26**.



Figure 25 Example of Reset Circuit (CMOS Output Product)

Figure 26 Example of Reset Circuit (Nch Open-drain Output Product)

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

#### 2. Power-on reset circuit (Nch open-drain output product only)

A power-on reset circuit can be constructed using the S-19100NxxA Series.



- \*1.  $R_A$  should be 100 k $\Omega$  or less to prevent oscillation.
- \*2. Diode (Di) instantaneously discharges the charge stored in the capacitor (C) at the power falling. Di can be removed when the delay of the falling time is not important.





**Remark** When the power rises sharply, the output may instantaneously be set to the "H" level due to the IC's indefinite area (the output voltage is indefinite when it is the IC's minimum operation voltage or less), as seen in **Figure 29**.



- Caution 1. The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
  - 2. Note that the hysteresis width may be larger as the following equation shows when using the above connection. Perform thorough evaluation using the actual application to set the constant.

Maximum hysteresis width =  $V_{HYS} + R_A \cdot 20 \mu A$ 

#### 3. Change of detection voltage (Nch open-drain output product only)

If there is not a product with a specified detection voltage value in the S-19100NxxA Series, the detection voltage can be changed by using a resistance divider or a diode, as seen in **Figure 30** and **Figure 31**. In **Figure 30**, the hysteresis width also changes.





Detection voltage =  $V_{f1} + (-V_{DET})$ 

- \*1.  $R_A$  should be 100 k $\Omega$  or less to prevent oscillation.
- Caution If  $R_A$  and  $R_B$  are large, the hysteresis width may also be larger than the value given by the above equation due to the feed-through current.

Figure 30

Figure 31

- Caution 1. The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
  - Note that the hysteresis width may be larger as the following equation shows when using the above connections. Perform thorough evaluation using the actual application to set the constant.

Maximum hysteresis width = 
$$\frac{R_A + R_B}{R_B} \cdot V_{HYS} + R_A \cdot 20 \mu A$$

## Marking Specifications

1. SOT-23-5



(1) to (3): (4): Product code (Refer to **Product name vs. Product code**) Lot number

#### Product name vs. Product code

#### 1.1 Nch open-drain output product

| Due du et Neve e  | Product Code |     |     |  |
|-------------------|--------------|-----|-----|--|
| Product Name      | (1)          | (2) | (3) |  |
| S-19100N12A-M5T2U | 3            | Ν   | Α   |  |
| S-19100N13A-M5T2U | 3            | Ν   | В   |  |
| S-19100N14A-M5T2U | 3            | Ν   | С   |  |
| S-19100N15A-M5T2U | 3            | Ν   | D   |  |
| S-19100N16A-M5T2U | 3            | Ν   | Е   |  |
| S-19100N17A-M5T2U | 3            | Ν   | F   |  |
| S-19100N18A-M5T2U | 3            | Ν   | G   |  |
| S-19100N19A-M5T2U | 3            | Ν   | Н   |  |
| S-19100N20A-M5T2U | 3            | Ν   | Ι   |  |
| S-19100N21A-M5T2U | 3            | Ν   | J   |  |
| S-19100N22A-M5T2U | 3            | Ν   | K   |  |
| S-19100N23A-M5T2U | 3            | Ν   | L   |  |
| S-19100N24A-M5T2U | 3            | Ν   | М   |  |
| S-19100N25A-M5T2U | 3            | Ν   | Ν   |  |
| S-19100N26A-M5T2U | 3            | Ν   | 0   |  |
| S-19100N27A-M5T2U | 3            | Ν   | Р   |  |
| S-19100N28A-M5T2U | 3            | Ν   | Q   |  |
| S-19100N29A-M5T2U | 3            | Ν   | R   |  |
| S-19100N30A-M5T2U | 3            | Ν   | S   |  |
| S-19100N31A-M5T2U | 3            | Ν   | Т   |  |
| S-19100N32A-M5T2U | 3            | Ν   | U   |  |
| S-19100N33A-M5T2U | 3            | Ν   | V   |  |
| S-19100N34A-M5T2U | 3            | Ν   | W   |  |
| S-19100N35A-M5T2U | 3            | Ν   | Х   |  |
| S-19100N36A-M5T2U | 3            | Ν   | Y   |  |
| S-19100N37A-M5T2U | 3            | Ν   | Z   |  |
| S-19100N38A-M5T2U | 3            | Ν   | 1   |  |
| S-19100N39A-M5T2U | 3            | Ν   | 2   |  |
| S-19100N40A-M5T2U | 3            | Ν   | 3   |  |
| S-19100N41A-M5T2U | 3            | Ν   | 4   |  |
| S-19100N42A-M5T2U | 3            | Ν   | 5   |  |
| S-19100N43A-M5T2U | 3            | Ν   | 6   |  |
| S-19100N44A-M5T2U | 3            | Ν   | 7   |  |
| S-19100N45A-M5T2U | 3            | Ν   | 8   |  |
| S-19100N46A-M5T2U | 3            | Ν   | 9   |  |

#### 1.2 CMOS output product

|                   | Product Code |     |     |
|-------------------|--------------|-----|-----|
| Product Name      | (1)          | (2) | (3) |
| S-19100C12A-M5T2U | 3            | М   | А   |
| S-19100C13A-M5T2U | 3            | М   | В   |
| S-19100C14A-M5T2U | 3            | М   | С   |
| S-19100C15A-M5T2U | 3            | М   | D   |
| S-19100C16A-M5T2U | 3            | М   | E   |
| S-19100C17A-M5T2U | 3            | М   | F   |
| S-19100C18A-M5T2U | 3            | М   | G   |
| S-19100C19A-M5T2U | 3            | М   | Н   |
| S-19100C20A-M5T2U | 3            | М   | Ι   |
| S-19100C21A-M5T2U | 3            | М   | J   |
| S-19100C22A-M5T2U | 3            | М   | К   |
| S-19100C23A-M5T2U | 3            | Μ   | L   |
| S-19100C24A-M5T2U | 3            | Μ   | М   |
| S-19100C25A-M5T2U | 3            | Μ   | Ν   |
| S-19100C26A-M5T2U | 3            | М   | 0   |
| S-19100C27A-M5T2U | 3            | Μ   | Р   |
| S-19100C28A-M5T2U | 3            | М   | Q   |
| S-19100C29A-M5T2U | 3            | Μ   | R   |
| S-19100C30A-M5T2U | 3            | Μ   | S   |
| S-19100C31A-M5T2U | 3            | Μ   | Т   |
| S-19100C32A-M5T2U | 3            | М   | U   |
| S-19100C33A-M5T2U | 3            | Μ   | V   |
| S-19100C34A-M5T2U | 3            | М   | W   |
| S-19100C35A-M5T2U | 3            | Μ   | Х   |
| S-19100C36A-M5T2U | 3            | Μ   | Y   |
| S-19100C37A-M5T2U | 3            | Μ   | Z   |
| S-19100C38A-M5T2U | 3            | М   | 1   |
| S-19100C39A-M5T2U | 3            | М   | 2   |
| S-19100C40A-M5T2U | 3            | М   | 3   |
| S-19100C41A-M5T2U | 3            | М   | 4   |
| S-19100C42A-M5T2U | 3            | М   | 5   |
| S-19100C43A-M5T2U | 3            | М   | 6   |
| S-19100C44A-M5T2U | 3            | М   | 7   |
| S-19100C45A-M5T2U | 3            | М   | 8   |
| S-19100C46A-M5T2U | 3            | М   | 9   |

#### 2. SC-82AB



(1) to (3): Product code (Refer to **Product name vs. Product code**)

#### Product name vs. Product code

#### 2.1 Nch open-drain output product

| Due du et Neve e  | Product Code |     |     |  |
|-------------------|--------------|-----|-----|--|
| Product Name      | (1)          | (2) | (3) |  |
| S-19100N12A-N4T2U | 3            | Ν   | Α   |  |
| S-19100N13A-N4T2U | 3            | Ν   | В   |  |
| S-19100N14A-N4T2U | 3            | Ν   | С   |  |
| S-19100N15A-N4T2U | 3            | Ν   | D   |  |
| S-19100N16A-N4T2U | 3            | Ν   | Е   |  |
| S-19100N17A-N4T2U | 3            | Ν   | F   |  |
| S-19100N18A-N4T2U | 3            | Ν   | G   |  |
| S-19100N19A-N4T2U | 3            | Ν   | Н   |  |
| S-19100N20A-N4T2U | 3            | Ν   | I   |  |
| S-19100N21A-N4T2U | 3            | Ν   | J   |  |
| S-19100N22A-N4T2U | 3            | Ν   | К   |  |
| S-19100N23A-N4T2U | 3            | Ν   | L   |  |
| S-19100N24A-N4T2U | 3            | Ν   | Μ   |  |
| S-19100N25A-N4T2U | 3            | Ν   | Ν   |  |
| S-19100N26A-N4T2U | 3            | Ν   | 0   |  |
| S-19100N27A-N4T2U | 3            | Ν   | Р   |  |
| S-19100N28A-N4T2U | 3            | Ν   | Q   |  |
| S-19100N29A-N4T2U | 3            | Ν   | R   |  |
| S-19100N30A-N4T2U | 3            | Ν   | S   |  |
| S-19100N31A-N4T2U | 3            | Ν   | Т   |  |
| S-19100N32A-N4T2U | 3            | Ν   | U   |  |
| S-19100N33A-N4T2U | 3            | Ν   | V   |  |
| S-19100N34A-N4T2U | 3            | Ν   | W   |  |
| S-19100N35A-N4T2U | 3            | Ν   | Х   |  |
| S-19100N36A-N4T2U | 3            | Ν   | Y   |  |
| S-19100N37A-N4T2U | 3            | Ν   | Z   |  |
| S-19100N38A-N4T2U | 3            | Ν   | 1   |  |
| S-19100N39A-N4T2U | 3            | Ν   | 2   |  |
| S-19100N40A-N4T2U | 3            | Ν   | 3   |  |
| S-19100N41A-N4T2U | 3            | Ν   | 4   |  |
| S-19100N42A-N4T2U | 3            | Ν   | 5   |  |
| S-19100N43A-N4T2U | 3            | Ν   | 6   |  |
| S-19100N44A-N4T2U | 3            | Ν   | 7   |  |
| S-19100N45A-N4T2U | 3            | Ν   | 8   |  |
| S-19100N46A-N4T2U | 3            | Ν   | 9   |  |

#### 2.2 CMOS output product

|                   | Product Code |     |     |
|-------------------|--------------|-----|-----|
| Product Name      | (1)          | (2) | (3) |
| S-19100C12A-N4T2U | 3            | М   | А   |
| S-19100C13A-N4T2U | 3            | М   | В   |
| S-19100C14A-N4T2U | 3            | М   | С   |
| S-19100C15A-N4T2U | 3            | М   | D   |
| S-19100C16A-N4T2U | 3            | М   | Е   |
| S-19100C17A-N4T2U | 3            | М   | F   |
| S-19100C18A-N4T2U | 3            | М   | G   |
| S-19100C19A-N4T2U | 3            | М   | Н   |
| S-19100C20A-N4T2U | 3            | М   | I   |
| S-19100C21A-N4T2U | 3            | М   | J   |
| S-19100C22A-N4T2U | 3            | М   | к   |
| S-19100C23A-N4T2U | 3            | М   | L   |
| S-19100C24A-N4T2U | 3            | М   | М   |
| S-19100C25A-N4T2U | 3            | М   | Ν   |
| S-19100C26A-N4T2U | 3            | М   | 0   |
| S-19100C27A-N4T2U | 3            | М   | Р   |
| S-19100C28A-N4T2U | 3            | М   | Q   |
| S-19100C29A-N4T2U | 3            | М   | R   |
| S-19100C30A-N4T2U | 3            | М   | S   |
| S-19100C31A-N4T2U | 3            | М   | Т   |
| S-19100C32A-N4T2U | 3            | М   | U   |
| S-19100C33A-N4T2U | 3            | М   | V   |
| S-19100C34A-N4T2U | 3            | М   | W   |
| S-19100C35A-N4T2U | 3            | М   | Х   |
| S-19100C36A-N4T2U | 3            | М   | Y   |
| S-191003C7A-N4T2U | 3            | М   | Z   |
| S-19100C38A-N4T2U | 3            | М   | 1   |
| S-19100C39A-N4T2U | 3            | М   | 2   |
| S-19100C40A-N4T2U | 3            | М   | 3   |
| S-19100C41A-N4T2U | 3            | М   | 4   |
| S-19100C42A-N4T2U | 3            | М   | 5   |
| S-19100C43A-N4T2U | 3            | М   | 6   |
| S-19100C44A-N4T2U | 3            | М   | 7   |
| S-19100C45A-N4T2U | 3            | М   | 8   |
| S-19100C46A-N4T2U | 3            | М   | 9   |

## Thermal Characteristics

### 1. SOT-23-5





## 1.1 Board 1<sup>\*1</sup>



| l able 12                                |   |                                                |  |
|------------------------------------------|---|------------------------------------------------|--|
| Item                                     |   | Specification                                  |  |
| Thermal resistance value $(\theta_{ja})$ |   | 192°C/W                                        |  |
| Size                                     |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |  |
| Material                                 |   | FR-4                                           |  |
| Number of copper foil layer              |   | 2                                              |  |
|                                          | 1 | Land pattern and wiring for testing: t0.070 mm |  |
| Connor foil lover                        | 2 | _                                              |  |
| Copper foil layer                        | 3 | _                                              |  |
|                                          | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |  |
| Thermal via                              |   | _                                              |  |
|                                          |   |                                                |  |

Table 12

## Figure 33

## 1. 2 Board 2<sup>\*1</sup>



\*1. The board is same in SOT-23-3, SOT-23-5 and SOT-23-6.



114.3 mm  $\times$  76.2 mm  $\times$  t1.6 mm

74.2 mm  $\times$  74.2 mm  $\times$  t0.035 mm

74.2 mm  $\times$  74.2 mm  $\times$  t0.035 mm

74.2 mm  $\times$  74.2 mm  $\times$  t0.070 mm

160°C/W

FR-4

4

1

2

3 4 Specification

Land pattern and wiring for testing: t0.070 mm

Item

Thermal resistance value

Number of copper foil layer

 $(\theta_{ja})$ 

Size

Material

Copper foil layer

Thermal via

#### 2. SC-82AB





#### 2.1 Board 1



Figure 36

| Table 14                                 |   |                                                |  |
|------------------------------------------|---|------------------------------------------------|--|
| Item                                     |   | Specification                                  |  |
| Thermal resistance value $(\theta_{ja})$ |   | 236°C/W                                        |  |
| Size                                     |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |  |
| Material                                 |   | FR-4                                           |  |
| Number of copper foil layer              |   | 2                                              |  |
|                                          | 1 | Land pattern and wiring for testing: t0.070 mm |  |
| Connor foil lovor                        | 2 | _                                              |  |
| Copper foil layer                        | 3 | _                                              |  |
|                                          | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |  |
| Thermal via                              |   | _                                              |  |
|                                          |   |                                                |  |

### 2.2 Board 2



Figure 37

| Table 15                               |    |                                                |
|----------------------------------------|----|------------------------------------------------|
| Item                                   |    | Specification                                  |
| Thermal resistance val $(\theta_{ja})$ | ue | 204°C/W                                        |
| Size                                   |    | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |
| Material                               |    | FR-4                                           |
| Number of copper foil layer            |    | 4                                              |
| Copper foil layer                      | 1  | Land pattern and wiring for testing: t0.070 mm |
|                                        | 2  | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |
|                                        | 3  | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |
|                                        | 4  | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |
| Thermal via                            |    | _                                              |

**ABLIC Inc.** 







No. MP005-A-P-SD-1.3

| TITLE | SOT235-A-PKG Dimensions |  |  |
|-------|-------------------------|--|--|
| No.   | MP005-A-P-SD-1.3        |  |  |
| ANGLE |                         |  |  |
| UNIT  | mm                      |  |  |
|       |                         |  |  |
|       |                         |  |  |
|       |                         |  |  |
|       | ABLIC Inc.              |  |  |











No. NP004-A-P-SD-2.0

| TITLE      | SC82AB-A-PKG Dimensions |  |
|------------|-------------------------|--|
| No.        | NP004-A-P-SD-2.0        |  |
| ANGLE      | $\oplus$                |  |
| UNIT       | mm                      |  |
|            |                         |  |
|            |                         |  |
|            |                         |  |
| ABLIC Inc. |                         |  |









No. NP004-A-C-S1-2.0

| TITLE      | SC82AB-A-Carrier Tape |  |
|------------|-----------------------|--|
| No.        | NP004-A-C-S1-2.0      |  |
| ANGLE      |                       |  |
| UNIT       | mm                    |  |
|            |                       |  |
|            |                       |  |
|            |                       |  |
| ABLIC Inc. |                       |  |



## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.

The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



2.4-2019.07